blob: d0871ea687dc16840169533098b3c08e70807237 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
70
Andiry Xube88fe42010-10-14 07:22:57 -070071static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72 struct xhci_virt_device *virt_dev,
73 struct xhci_event_cmd *event);
74
Sarah Sharp7f84eef2009-04-27 19:53:56 -070075/*
76 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77 * address of the TRB.
78 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070079dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070080 union xhci_trb *trb)
81{
Sarah Sharp6071d832009-05-14 11:44:14 -070082 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070083
Sarah Sharp6071d832009-05-14 11:44:14 -070084 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070085 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070086 /* offset in TRBs */
87 segment_offset = trb - seg->trbs;
88 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070089 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070090 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070091}
92
93/* Does this link TRB point to the first segment in a ring,
94 * or was the previous TRB the last TRB on the last segment in the ERST?
95 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070096static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070097 struct xhci_segment *seg, union xhci_trb *trb)
98{
99 if (ring == xhci->event_ring)
100 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101 (seg->next == xhci->event_ring->first_seg);
102 else
Matt Evans28ccd292011-03-29 13:40:46 +1100103 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700104}
105
106/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107 * segment? I.e. would the updated event TRB pointer step off the end of the
108 * event seg?
109 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700110static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700111 struct xhci_segment *seg, union xhci_trb *trb)
112{
113 if (ring == xhci->event_ring)
114 return trb == &seg->trbs[TRBS_PER_SEGMENT];
115 else
Matt Evans28ccd292011-03-29 13:40:46 +1100116 return (le32_to_cpu(trb->link.control) & TRB_TYPE_BITMASK)
117 == TRB_TYPE(TRB_LINK);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700118}
119
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700120static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700121{
122 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evans28ccd292011-03-29 13:40:46 +1100123 return ((le32_to_cpu(link->control) & TRB_TYPE_BITMASK) ==
124 TRB_TYPE(TRB_LINK));
John Youn6c12db92010-05-10 15:33:00 -0700125}
126
Sarah Sharpae636742009-04-29 19:02:31 -0700127/* Updates trb to point to the next TRB in the ring, and updates seg if the next
128 * TRB is in a new segment. This does not skip over link TRBs, and it does not
129 * effect the ring dequeue or enqueue pointers.
130 */
131static void next_trb(struct xhci_hcd *xhci,
132 struct xhci_ring *ring,
133 struct xhci_segment **seg,
134 union xhci_trb **trb)
135{
136 if (last_trb(xhci, ring, *seg, *trb)) {
137 *seg = (*seg)->next;
138 *trb = ((*seg)->trbs);
139 } else {
John Youna1669b22010-08-09 13:56:11 -0700140 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700141 }
142}
143
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700144/*
145 * See Cycle bit rules. SW is the consumer for the event ring only.
146 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
147 */
148static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
149{
150 union xhci_trb *next = ++(ring->dequeue);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700151 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700152
153 ring->deq_updates++;
154 /* Update the dequeue pointer further if that was a link TRB or we're at
155 * the end of an event ring segment (which doesn't have link TRBS)
156 */
157 while (last_trb(xhci, ring, ring->deq_seg, next)) {
158 if (consumer && last_trb_on_last_seg(xhci, ring, ring->deq_seg, next)) {
159 ring->cycle_state = (ring->cycle_state ? 0 : 1);
160 if (!in_interrupt())
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700161 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
162 ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700163 (unsigned int) ring->cycle_state);
164 }
165 ring->deq_seg = ring->deq_seg->next;
166 ring->dequeue = ring->deq_seg->trbs;
167 next = ring->dequeue;
168 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700169 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700170}
171
172/*
173 * See Cycle bit rules. SW is the consumer for the event ring only.
174 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
175 *
176 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
177 * chain bit is set), then set the chain bit in all the following link TRBs.
178 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
179 * have their chain bit cleared (so that each Link TRB is a separate TD).
180 *
181 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700182 * set, but other sections talk about dealing with the chain bit set. This was
183 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
184 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700185 *
186 * @more_trbs_coming: Will you enqueue more TRBs before calling
187 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700188 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700189static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
190 bool consumer, bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700191{
192 u32 chain;
193 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700194 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700195
Matt Evans28ccd292011-03-29 13:40:46 +1100196 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700197 next = ++(ring->enqueue);
198
199 ring->enq_updates++;
200 /* Update the dequeue pointer further if that was a link TRB or we're at
201 * the end of an event ring segment (which doesn't have link TRBS)
202 */
203 while (last_trb(xhci, ring, ring->enq_seg, next)) {
204 if (!consumer) {
205 if (ring != xhci->event_ring) {
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700206 /*
207 * If the caller doesn't plan on enqueueing more
208 * TDs before ringing the doorbell, then we
209 * don't want to give the link TRB to the
210 * hardware just yet. We'll give the link TRB
211 * back in prepare_ring() just before we enqueue
212 * the TD at the top of the ring.
213 */
214 if (!chain && !more_trbs_coming)
John Youn6c12db92010-05-10 15:33:00 -0700215 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700216
217 /* If we're not dealing with 0.95 hardware,
218 * carry over the chain bit of the previous TRB
219 * (which may mean the chain bit is cleared).
220 */
221 if (!xhci_link_trb_quirk(xhci)) {
Matt Evans28ccd292011-03-29 13:40:46 +1100222 next->link.control &=
223 cpu_to_le32(~TRB_CHAIN);
224 next->link.control |=
225 cpu_to_le32(chain);
Sarah Sharpb0567b32009-08-07 14:04:36 -0700226 }
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700227 /* Give this link TRB to the hardware */
228 wmb();
Matt Evans28ccd292011-03-29 13:40:46 +1100229 next->link.control ^= cpu_to_le32(TRB_CYCLE);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700230 }
231 /* Toggle the cycle bit after the last ring segment. */
232 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
233 ring->cycle_state = (ring->cycle_state ? 0 : 1);
234 if (!in_interrupt())
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700235 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
236 ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700237 (unsigned int) ring->cycle_state);
238 }
239 }
240 ring->enq_seg = ring->enq_seg->next;
241 ring->enqueue = ring->enq_seg->trbs;
242 next = ring->enqueue;
243 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700244 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700245}
246
247/*
248 * Check to see if there's room to enqueue num_trbs on the ring. See rules
249 * above.
250 * FIXME: this would be simpler and faster if we just kept track of the number
251 * of free TRBs in a ring.
252 */
253static int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
254 unsigned int num_trbs)
255{
256 int i;
257 union xhci_trb *enq = ring->enqueue;
258 struct xhci_segment *enq_seg = ring->enq_seg;
Sarah Sharp44ebd032010-05-18 16:05:26 -0700259 struct xhci_segment *cur_seg;
260 unsigned int left_on_ring;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700261
John Youn6c12db92010-05-10 15:33:00 -0700262 /* If we are currently pointing to a link TRB, advance the
263 * enqueue pointer before checking for space */
264 while (last_trb(xhci, ring, enq_seg, enq)) {
265 enq_seg = enq_seg->next;
266 enq = enq_seg->trbs;
267 }
268
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700269 /* Check if ring is empty */
Sarah Sharp44ebd032010-05-18 16:05:26 -0700270 if (enq == ring->dequeue) {
271 /* Can't use link trbs */
272 left_on_ring = TRBS_PER_SEGMENT - 1;
273 for (cur_seg = enq_seg->next; cur_seg != enq_seg;
274 cur_seg = cur_seg->next)
275 left_on_ring += TRBS_PER_SEGMENT - 1;
276
277 /* Always need one TRB free in the ring. */
278 left_on_ring -= 1;
279 if (num_trbs > left_on_ring) {
280 xhci_warn(xhci, "Not enough room on ring; "
281 "need %u TRBs, %u TRBs left\n",
282 num_trbs, left_on_ring);
283 return 0;
284 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700285 return 1;
Sarah Sharp44ebd032010-05-18 16:05:26 -0700286 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700287 /* Make sure there's an extra empty TRB available */
288 for (i = 0; i <= num_trbs; ++i) {
289 if (enq == ring->dequeue)
290 return 0;
291 enq++;
292 while (last_trb(xhci, ring, enq_seg, enq)) {
293 enq_seg = enq_seg->next;
294 enq = enq_seg->trbs;
295 }
296 }
297 return 1;
298}
299
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700300/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700301void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700302{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700303 xhci_dbg(xhci, "// Ding dong!\n");
Matthew Wilcox50d64672010-12-15 14:18:11 -0500304 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700305 /* Flush PCI posted writes */
306 xhci_readl(xhci, &xhci->dba->doorbell[0]);
307}
308
Andiry Xube88fe42010-10-14 07:22:57 -0700309void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700310 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700311 unsigned int ep_index,
312 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700313{
Matt Evans28ccd292011-03-29 13:40:46 +1100314 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d64672010-12-15 14:18:11 -0500315 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
316 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700317
Sarah Sharpae636742009-04-29 19:02:31 -0700318 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d64672010-12-15 14:18:11 -0500319 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700320 * We don't want to restart any stream rings if there's a set dequeue
321 * pointer command pending because the device can choose to start any
322 * stream once the endpoint is on the HW schedule.
323 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700324 */
Matthew Wilcox50d64672010-12-15 14:18:11 -0500325 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
326 (ep_state & EP_HALTED))
327 return;
328 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
329 /* The CPU has better things to do at this point than wait for a
330 * write-posting flush. It'll get there soon enough.
331 */
Sarah Sharpae636742009-04-29 19:02:31 -0700332}
333
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700334/* Ring the doorbell for any rings with pending URBs */
335static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
336 unsigned int slot_id,
337 unsigned int ep_index)
338{
339 unsigned int stream_id;
340 struct xhci_virt_ep *ep;
341
342 ep = &xhci->devs[slot_id]->eps[ep_index];
343
344 /* A ring has pending URBs if its TD list is not empty */
345 if (!(ep->ep_state & EP_HAS_STREAMS)) {
346 if (!(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700347 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700348 return;
349 }
350
351 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
352 stream_id++) {
353 struct xhci_stream_info *stream_info = ep->stream_info;
354 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700355 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
356 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700357 }
358}
359
Sarah Sharpae636742009-04-29 19:02:31 -0700360/*
361 * Find the segment that trb is in. Start searching in start_seg.
362 * If we must move past a segment that has a link TRB with a toggle cycle state
363 * bit set, then we will toggle the value pointed at by cycle_state.
364 */
365static struct xhci_segment *find_trb_seg(
366 struct xhci_segment *start_seg,
367 union xhci_trb *trb, int *cycle_state)
368{
369 struct xhci_segment *cur_seg = start_seg;
370 struct xhci_generic_trb *generic_trb;
371
372 while (cur_seg->trbs > trb ||
373 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
374 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evans28ccd292011-03-29 13:40:46 +1100375 if (le32_to_cpu(generic_trb->field[3]) & LINK_TOGGLE)
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800376 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700377 cur_seg = cur_seg->next;
378 if (cur_seg == start_seg)
379 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700380 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700381 }
382 return cur_seg;
383}
384
Sarah Sharp021bff92010-07-29 22:12:20 -0700385
386static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
387 unsigned int slot_id, unsigned int ep_index,
388 unsigned int stream_id)
389{
390 struct xhci_virt_ep *ep;
391
392 ep = &xhci->devs[slot_id]->eps[ep_index];
393 /* Common case: no streams */
394 if (!(ep->ep_state & EP_HAS_STREAMS))
395 return ep->ring;
396
397 if (stream_id == 0) {
398 xhci_warn(xhci,
399 "WARN: Slot ID %u, ep index %u has streams, "
400 "but URB has no stream ID.\n",
401 slot_id, ep_index);
402 return NULL;
403 }
404
405 if (stream_id < ep->stream_info->num_streams)
406 return ep->stream_info->stream_rings[stream_id];
407
408 xhci_warn(xhci,
409 "WARN: Slot ID %u, ep index %u has "
410 "stream IDs 1 to %u allocated, "
411 "but stream ID %u is requested.\n",
412 slot_id, ep_index,
413 ep->stream_info->num_streams - 1,
414 stream_id);
415 return NULL;
416}
417
418/* Get the right ring for the given URB.
419 * If the endpoint supports streams, boundary check the URB's stream ID.
420 * If the endpoint doesn't support streams, return the singular endpoint ring.
421 */
422static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
423 struct urb *urb)
424{
425 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
426 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
427}
428
Sarah Sharpae636742009-04-29 19:02:31 -0700429/*
430 * Move the xHC's endpoint ring dequeue pointer past cur_td.
431 * Record the new state of the xHC's endpoint ring dequeue segment,
432 * dequeue pointer, and new consumer cycle state in state.
433 * Update our internal representation of the ring's dequeue pointer.
434 *
435 * We do this in three jumps:
436 * - First we update our new ring state to be the same as when the xHC stopped.
437 * - Then we traverse the ring to find the segment that contains
438 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
439 * any link TRBs with the toggle cycle bit set.
440 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
441 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100442 *
443 * Some of the uses of xhci_generic_trb are grotty, but if they're done
444 * with correct __le32 accesses they should work fine. Only users of this are
445 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700446 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700447void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700448 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700449 unsigned int stream_id, struct xhci_td *cur_td,
450 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700451{
452 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700453 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700454 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700455 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700456 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700457
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700458 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
459 ep_index, stream_id);
460 if (!ep_ring) {
461 xhci_warn(xhci, "WARN can't find new dequeue state "
462 "for invalid stream ID %u.\n",
463 stream_id);
464 return;
465 }
Sarah Sharpae636742009-04-29 19:02:31 -0700466 state->new_cycle_state = 0;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700467 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700468 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700469 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700470 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800471 if (!state->new_deq_seg) {
472 WARN_ON(1);
473 return;
474 }
475
Sarah Sharpae636742009-04-29 19:02:31 -0700476 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700477 xhci_dbg(xhci, "Finding endpoint context\n");
John Yound115b042009-07-27 12:05:15 -0700478 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100479 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700480
481 state->new_deq_ptr = cur_td->last_trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700482 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700483 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
484 state->new_deq_ptr,
485 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800486 if (!state->new_deq_seg) {
487 WARN_ON(1);
488 return;
489 }
Sarah Sharpae636742009-04-29 19:02:31 -0700490
491 trb = &state->new_deq_ptr->generic;
Matt Evans28ccd292011-03-29 13:40:46 +1100492 if ((le32_to_cpu(trb->field[3]) & TRB_TYPE_BITMASK) ==
493 TRB_TYPE(TRB_LINK) && (le32_to_cpu(trb->field[3]) & LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800494 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700495 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
496
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800497 /*
498 * If there is only one segment in a ring, find_trb_seg()'s while loop
499 * will not run, and it will return before it has a chance to see if it
500 * needs to toggle the cycle bit. It can't tell if the stalled transfer
501 * ended just before the link TRB on a one-segment ring, or if the TD
502 * wrapped around the top of the ring, because it doesn't have the TD in
503 * question. Look for the one-segment case where stalled TRB's address
504 * is greater than the new dequeue pointer address.
505 */
506 if (ep_ring->first_seg == ep_ring->first_seg->next &&
507 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
508 state->new_cycle_state ^= 0x1;
509 xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
510
Sarah Sharpae636742009-04-29 19:02:31 -0700511 /* Don't update the ring cycle state for the producer (us). */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700512 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
513 state->new_deq_seg);
514 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
515 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
516 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700517}
518
Sarah Sharp8a8045b2011-07-29 12:44:32 -0700519/* flip_cycle means flip the cycle bit of all but the first and last TRB.
520 * (The last TRB actually points to the ring enqueue pointer, which is not part
521 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
522 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700523static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp8a8045b2011-07-29 12:44:32 -0700524 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700525{
526 struct xhci_segment *cur_seg;
527 union xhci_trb *cur_trb;
528
529 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
530 true;
531 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evans28ccd292011-03-29 13:40:46 +1100532 if ((le32_to_cpu(cur_trb->generic.field[3]) & TRB_TYPE_BITMASK)
533 == TRB_TYPE(TRB_LINK)) {
Sarah Sharpae636742009-04-29 19:02:31 -0700534 /* Unchain any chained Link TRBs, but
535 * leave the pointers intact.
536 */
Matt Evans28ccd292011-03-29 13:40:46 +1100537 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp8a8045b2011-07-29 12:44:32 -0700538 /* Flip the cycle bit (link TRBs can't be the first
539 * or last TRB).
540 */
541 if (flip_cycle)
542 cur_trb->generic.field[3] ^=
543 cpu_to_le32(TRB_CYCLE);
Sarah Sharpae636742009-04-29 19:02:31 -0700544 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700545 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
546 "in seg %p (0x%llx dma)\n",
547 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700548 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700549 cur_seg,
550 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700551 } else {
552 cur_trb->generic.field[0] = 0;
553 cur_trb->generic.field[1] = 0;
554 cur_trb->generic.field[2] = 0;
555 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100556 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp8a8045b2011-07-29 12:44:32 -0700557 /* Flip the cycle bit except on the first or last TRB */
558 if (flip_cycle && cur_trb != cur_td->first_trb &&
559 cur_trb != cur_td->last_trb)
560 cur_trb->generic.field[3] ^=
561 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100562 cur_trb->generic.field[3] |= cpu_to_le32(
563 TRB_TYPE(TRB_TR_NOOP));
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700564 xhci_dbg(xhci, "Cancel TRB %p (0x%llx dma) "
565 "in seg %p (0x%llx dma)\n",
566 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700567 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700568 cur_seg,
569 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700570 }
571 if (cur_trb == cur_td->last_trb)
572 break;
573 }
574}
575
576static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700577 unsigned int ep_index, unsigned int stream_id,
578 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700579 union xhci_trb *deq_ptr, u32 cycle_state);
580
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700581void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700582 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700583 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700584 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700585{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700586 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
587
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700588 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
589 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
590 deq_state->new_deq_seg,
591 (unsigned long long)deq_state->new_deq_seg->dma,
592 deq_state->new_deq_ptr,
593 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
594 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700595 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700596 deq_state->new_deq_seg,
597 deq_state->new_deq_ptr,
598 (u32) deq_state->new_cycle_state);
599 /* Stop the TD queueing code from ringing the doorbell until
600 * this command completes. The HC won't set the dequeue pointer
601 * if the ring is running, and ringing the doorbell starts the
602 * ring running.
603 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700604 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700605}
606
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700607static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700608 struct xhci_virt_ep *ep)
609{
610 ep->ep_state &= ~EP_HALT_PENDING;
611 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
612 * timer is running on another CPU, we don't decrement stop_cmds_pending
613 * (since we didn't successfully stop the watchdog timer).
614 */
615 if (del_timer(&ep->stop_cmd_timer))
616 ep->stop_cmds_pending--;
617}
618
619/* Must be called with xhci->lock held in interrupt context */
620static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
621 struct xhci_td *cur_td, int status, char *adjective)
622{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700623 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700624 struct urb *urb;
625 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700626
Andiry Xu8e51adc2010-07-22 15:23:31 -0700627 urb = cur_td->urb;
628 urb_priv = urb->hcpriv;
629 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700630 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700631
Andiry Xu8e51adc2010-07-22 15:23:31 -0700632 /* Only giveback urb when this is the last td in urb */
633 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800634 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
635 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
636 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
637 if (xhci->quirks & XHCI_AMD_PLL_FIX)
638 usb_amd_quirk_pll_enable();
639 }
640 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700641 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700642
643 spin_unlock(&xhci->lock);
644 usb_hcd_giveback_urb(hcd, urb, status);
645 xhci_urb_free_priv(xhci, urb_priv);
646 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700647 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700648}
649
Sarah Sharpae636742009-04-29 19:02:31 -0700650/*
651 * When we get a command completion for a Stop Endpoint Command, we need to
652 * unlink any cancelled TDs from the ring. There are two ways to do that:
653 *
654 * 1. If the HW was in the middle of processing the TD that needs to be
655 * cancelled, then we must move the ring's dequeue pointer past the last TRB
656 * in the TD with a Set Dequeue Pointer Command.
657 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
658 * bit cleared) so that the HW will skip over them.
659 */
660static void handle_stopped_endpoint(struct xhci_hcd *xhci,
Andiry Xube88fe42010-10-14 07:22:57 -0700661 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700662{
663 unsigned int slot_id;
664 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700665 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700666 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700667 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700668 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700669 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700670 struct xhci_td *last_unlinked_td;
671
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700672 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700673
Andiry Xube88fe42010-10-14 07:22:57 -0700674 if (unlikely(TRB_TO_SUSPEND_PORT(
Matt Evans28ccd292011-03-29 13:40:46 +1100675 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700676 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +1100677 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Andiry Xube88fe42010-10-14 07:22:57 -0700678 virt_dev = xhci->devs[slot_id];
679 if (virt_dev)
680 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
681 event);
682 else
683 xhci_warn(xhci, "Stop endpoint command "
684 "completion for disabled slot %u\n",
685 slot_id);
686 return;
687 }
688
Sarah Sharpae636742009-04-29 19:02:31 -0700689 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100690 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
691 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700692 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700693
Sarah Sharp678539c2009-10-27 10:55:52 -0700694 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700695 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700696 ep->stopped_td = NULL;
697 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700698 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700699 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700700 }
Sarah Sharpae636742009-04-29 19:02:31 -0700701
702 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
703 * We have the xHCI lock, so nothing can modify this list until we drop
704 * it. We're also in the event handler, so we can't get re-interrupted
705 * if another Stop Endpoint command completes
706 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700707 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700708 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700709 xhci_dbg(xhci, "Cancelling TD starting at %p, 0x%llx (dma).\n",
710 cur_td->first_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700711 (unsigned long long)xhci_trb_virt_to_dma(cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700712 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
713 if (!ep_ring) {
714 /* This shouldn't happen unless a driver is mucking
715 * with the stream ID after submission. This will
716 * leave the TD on the hardware ring, and the hardware
717 * will try to execute it, and may access a buffer
718 * that has already been freed. In the best case, the
719 * hardware will execute it, and the event handler will
720 * ignore the completion event for that TD, since it was
721 * removed from the td_list for that endpoint. In
722 * short, don't muck with the stream ID after
723 * submission.
724 */
725 xhci_warn(xhci, "WARN Cancelled URB %p "
726 "has invalid stream ID %u.\n",
727 cur_td->urb,
728 cur_td->urb->stream_id);
729 goto remove_finished_td;
730 }
Sarah Sharpae636742009-04-29 19:02:31 -0700731 /*
732 * If we stopped on the TD we need to cancel, then we have to
733 * move the xHC endpoint ring dequeue pointer past this TD.
734 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700735 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700736 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
737 cur_td->urb->stream_id,
738 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700739 else
Sarah Sharp8a8045b2011-07-29 12:44:32 -0700740 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700741remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700742 /*
743 * The event handler won't see a completion for this TD anymore,
744 * so remove it from the endpoint ring's TD list. Keep it in
745 * the cancelled TD list for URB completion later.
746 */
Sarah Sharp4343d2a2011-08-02 15:43:40 -0700747 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700748 }
749 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700750 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700751
752 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
753 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700754 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700755 slot_id, ep_index,
756 ep->stopped_td->urb->stream_id,
757 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700758 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700759 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700760 /* Otherwise ring the doorbell(s) to restart queued transfers */
761 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700762 }
Sarah Sharp1624ae12010-05-06 13:40:08 -0700763 ep->stopped_td = NULL;
764 ep->stopped_trb = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700765
766 /*
767 * Drop the lock and complete the URBs in the cancelled TD list.
768 * New TDs to be cancelled might be added to the end of the list before
769 * we can complete all the URBs for the TDs we already unlinked.
770 * So stop when we've completed the URB for the last TD we unlinked.
771 */
772 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700773 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700774 struct xhci_td, cancelled_td_list);
Sarah Sharp4343d2a2011-08-02 15:43:40 -0700775 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700776
777 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700778 /* Doesn't matter what we pass for status, since the core will
779 * just overwrite it (because the URB has been unlinked).
780 */
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700781 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
Sarah Sharpae636742009-04-29 19:02:31 -0700782
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700783 /* Stop processing the cancelled list if the watchdog timer is
784 * running.
785 */
786 if (xhci->xhc_state & XHCI_STATE_DYING)
787 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700788 } while (cur_td != last_unlinked_td);
789
790 /* Return to the event handler with xhci->lock re-acquired */
791}
792
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700793/* Watchdog timer function for when a stop endpoint command fails to complete.
794 * In this case, we assume the host controller is broken or dying or dead. The
795 * host may still be completing some other events, so we have to be careful to
796 * let the event ring handler and the URB dequeueing/enqueueing functions know
797 * through xhci->state.
798 *
799 * The timer may also fire if the host takes a very long time to respond to the
800 * command, and the stop endpoint command completion handler cannot delete the
801 * timer before the timer function is called. Another endpoint cancellation may
802 * sneak in before the timer function can grab the lock, and that may queue
803 * another stop endpoint command and add the timer back. So we cannot use a
804 * simple flag to say whether there is a pending stop endpoint command for a
805 * particular endpoint.
806 *
807 * Instead we use a combination of that flag and a counter for the number of
808 * pending stop endpoint commands. If the timer is the tail end of the last
809 * stop endpoint command, and the endpoint's command is still pending, we assume
810 * the host is dying.
811 */
812void xhci_stop_endpoint_command_watchdog(unsigned long arg)
813{
814 struct xhci_hcd *xhci;
815 struct xhci_virt_ep *ep;
816 struct xhci_virt_ep *temp_ep;
817 struct xhci_ring *ring;
818 struct xhci_td *cur_td;
819 int ret, i, j;
820
821 ep = (struct xhci_virt_ep *) arg;
822 xhci = ep->xhci;
823
824 spin_lock(&xhci->lock);
825
826 ep->stop_cmds_pending--;
827 if (xhci->xhc_state & XHCI_STATE_DYING) {
828 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
829 "xHCI as DYING, exiting.\n");
830 spin_unlock(&xhci->lock);
831 return;
832 }
833 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
834 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
835 "exiting.\n");
836 spin_unlock(&xhci->lock);
837 return;
838 }
839
840 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
841 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
842 /* Oops, HC is dead or dying or at least not responding to the stop
843 * endpoint command.
844 */
845 xhci->xhc_state |= XHCI_STATE_DYING;
846 /* Disable interrupts from the host controller and start halting it */
847 xhci_quiesce(xhci);
848 spin_unlock(&xhci->lock);
849
850 ret = xhci_halt(xhci);
851
852 spin_lock(&xhci->lock);
853 if (ret < 0) {
854 /* This is bad; the host is not responding to commands and it's
855 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800856 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700857 * disconnect all device drivers under this host. Those
858 * disconnect() methods will wait for all URBs to be unlinked,
859 * so we must complete them.
860 */
861 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
862 xhci_warn(xhci, "Completing active URBs anyway.\n");
863 /* We could turn all TDs on the rings to no-ops. This won't
864 * help if the host has cached part of the ring, and is slow if
865 * we want to preserve the cycle bit. Skip it and hope the host
866 * doesn't touch the memory.
867 */
868 }
869 for (i = 0; i < MAX_HC_SLOTS; i++) {
870 if (!xhci->devs[i])
871 continue;
872 for (j = 0; j < 31; j++) {
873 temp_ep = &xhci->devs[i]->eps[j];
874 ring = temp_ep->ring;
875 if (!ring)
876 continue;
877 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
878 "ep index %u\n", i, j);
879 while (!list_empty(&ring->td_list)) {
880 cur_td = list_first_entry(&ring->td_list,
881 struct xhci_td,
882 td_list);
Sarah Sharp4343d2a2011-08-02 15:43:40 -0700883 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700884 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp4343d2a2011-08-02 15:43:40 -0700885 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700886 xhci_giveback_urb_in_irq(xhci, cur_td,
887 -ESHUTDOWN, "killed");
888 }
889 while (!list_empty(&temp_ep->cancelled_td_list)) {
890 cur_td = list_first_entry(
891 &temp_ep->cancelled_td_list,
892 struct xhci_td,
893 cancelled_td_list);
Sarah Sharp4343d2a2011-08-02 15:43:40 -0700894 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700895 xhci_giveback_urb_in_irq(xhci, cur_td,
896 -ESHUTDOWN, "killed");
897 }
898 }
899 }
900 spin_unlock(&xhci->lock);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700901 xhci_dbg(xhci, "Calling usb_hc_died()\n");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800902 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700903 xhci_dbg(xhci, "xHCI host controller is dead.\n");
904}
905
Sarah Sharpae636742009-04-29 19:02:31 -0700906/*
907 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
908 * we need to clear the set deq pending flag in the endpoint ring state, so that
909 * the TD queueing code can ring the doorbell again. We also need to ring the
910 * endpoint doorbell to restart the ring, but only if there aren't more
911 * cancellations pending.
912 */
913static void handle_set_deq_completion(struct xhci_hcd *xhci,
914 struct xhci_event_cmd *event,
915 union xhci_trb *trb)
916{
917 unsigned int slot_id;
918 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700919 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -0700920 struct xhci_ring *ep_ring;
921 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -0700922 struct xhci_ep_ctx *ep_ctx;
923 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -0700924
Matt Evans28ccd292011-03-29 13:40:46 +1100925 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
926 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
927 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -0700928 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700929
930 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
931 if (!ep_ring) {
932 xhci_warn(xhci, "WARN Set TR deq ptr command for "
933 "freed stream ID %u\n",
934 stream_id);
935 /* XXX: Harmless??? */
936 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
937 return;
938 }
939
John Yound115b042009-07-27 12:05:15 -0700940 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
941 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -0700942
Matt Evans28ccd292011-03-29 13:40:46 +1100943 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -0700944 unsigned int ep_state;
945 unsigned int slot_state;
946
Matt Evans28ccd292011-03-29 13:40:46 +1100947 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
Sarah Sharpae636742009-04-29 19:02:31 -0700948 case COMP_TRB_ERR:
949 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
950 "of stream ID configuration\n");
951 break;
952 case COMP_CTX_STATE:
953 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
954 "to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +1100955 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -0700956 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +1100957 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700958 slot_state = GET_SLOT_STATE(slot_state);
959 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
960 slot_state, ep_state);
961 break;
962 case COMP_EBADSLT:
963 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
964 "slot %u was not enabled.\n", slot_id);
965 break;
966 default:
967 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
968 "completion code of %u.\n",
Matt Evans28ccd292011-03-29 13:40:46 +1100969 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpae636742009-04-29 19:02:31 -0700970 break;
971 }
972 /* OK what do we do now? The endpoint state is hosed, and we
973 * should never get to this point if the synchronization between
974 * queueing, and endpoint state are correct. This might happen
975 * if the device gets disconnected after we've finished
976 * cancelling URBs, which might not be an error...
977 */
978 } else {
Sarah Sharp8e595a52009-07-27 12:03:31 -0700979 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +1100980 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -0800981 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +1100982 dev->eps[ep_index].queued_deq_ptr) ==
983 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -0800984 /* Update the ring's dequeue segment and dequeue pointer
985 * to reflect the new position.
986 */
987 ep_ring->deq_seg = dev->eps[ep_index].queued_deq_seg;
988 ep_ring->dequeue = dev->eps[ep_index].queued_deq_ptr;
989 } else {
990 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
991 "Ptr command & xHCI internal state.\n");
992 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
993 dev->eps[ep_index].queued_deq_seg,
994 dev->eps[ep_index].queued_deq_ptr);
995 }
Sarah Sharpae636742009-04-29 19:02:31 -0700996 }
997
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700998 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -0800999 dev->eps[ep_index].queued_deq_seg = NULL;
1000 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001001 /* Restart any rings with pending URBs */
1002 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001003}
1004
Sarah Sharpa1587d92009-07-27 12:03:15 -07001005static void handle_reset_ep_completion(struct xhci_hcd *xhci,
1006 struct xhci_event_cmd *event,
1007 union xhci_trb *trb)
1008{
1009 int slot_id;
1010 unsigned int ep_index;
1011
Matt Evans28ccd292011-03-29 13:40:46 +11001012 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1013 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001014 /* This command will only fail if the endpoint wasn't halted,
1015 * but we don't care.
1016 */
1017 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001018 (unsigned int) GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001019
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001020 /* HW with the reset endpoint quirk needs to have a configure endpoint
1021 * command complete before the endpoint can be used. Queue that here
1022 * because the HW can't handle two commands being queued in a row.
1023 */
1024 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1025 xhci_dbg(xhci, "Queueing configure endpoint command\n");
1026 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001027 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1028 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001029 xhci_ring_cmd_db(xhci);
1030 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001031 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001032 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001033 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001034 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001035}
Sarah Sharpae636742009-04-29 19:02:31 -07001036
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001037/* Check to see if a command in the device's command queue matches this one.
1038 * Signal the completion or free the command, and return 1. Return 0 if the
1039 * completed command isn't at the head of the command list.
1040 */
1041static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1042 struct xhci_virt_device *virt_dev,
1043 struct xhci_event_cmd *event)
1044{
1045 struct xhci_command *command;
1046
1047 if (list_empty(&virt_dev->cmd_list))
1048 return 0;
1049
1050 command = list_entry(virt_dev->cmd_list.next,
1051 struct xhci_command, cmd_list);
1052 if (xhci->cmd_ring->dequeue != command->command_trb)
1053 return 0;
1054
Matt Evans28ccd292011-03-29 13:40:46 +11001055 command->status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001056 list_del(&command->cmd_list);
1057 if (command->completion)
1058 complete(command->completion);
1059 else
1060 xhci_free_command(xhci, command);
1061 return 1;
1062}
1063
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001064static void handle_cmd_completion(struct xhci_hcd *xhci,
1065 struct xhci_event_cmd *event)
1066{
Matt Evans28ccd292011-03-29 13:40:46 +11001067 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001068 u64 cmd_dma;
1069 dma_addr_t cmd_dequeue_dma;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001070 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001071 struct xhci_virt_device *virt_dev;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001072 unsigned int ep_index;
1073 struct xhci_ring *ep_ring;
1074 unsigned int ep_state;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001075
Matt Evans28ccd292011-03-29 13:40:46 +11001076 cmd_dma = le64_to_cpu(event->cmd_trb);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001077 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001078 xhci->cmd_ring->dequeue);
1079 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1080 if (cmd_dequeue_dma == 0) {
1081 xhci->error_bitmask |= 1 << 4;
1082 return;
1083 }
1084 /* Does the DMA address match our internal dequeue pointer address? */
1085 if (cmd_dma != (u64) cmd_dequeue_dma) {
1086 xhci->error_bitmask |= 1 << 5;
1087 return;
1088 }
Matt Evans28ccd292011-03-29 13:40:46 +11001089 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1090 & TRB_TYPE_BITMASK) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001091 case TRB_TYPE(TRB_ENABLE_SLOT):
Matt Evans28ccd292011-03-29 13:40:46 +11001092 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001093 xhci->slot_id = slot_id;
1094 else
1095 xhci->slot_id = 0;
1096 complete(&xhci->addr_dev);
1097 break;
1098 case TRB_TYPE(TRB_DISABLE_SLOT):
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001099 if (xhci->devs[slot_id]) {
1100 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1101 /* Delete default control endpoint resources */
1102 xhci_free_device_endpoint_resources(xhci,
1103 xhci->devs[slot_id], true);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001104 xhci_free_virt_device(xhci, slot_id);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001105 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001106 break;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001107 case TRB_TYPE(TRB_CONFIG_EP):
Sarah Sharp913a8a32009-09-04 10:53:13 -07001108 virt_dev = xhci->devs[slot_id];
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001109 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
Sarah Sharp913a8a32009-09-04 10:53:13 -07001110 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001111 /*
1112 * Configure endpoint commands can come from the USB core
1113 * configuration or alt setting changes, or because the HW
1114 * needed an extra configure endpoint command after a reset
Sarah Sharp8df75f42010-04-02 15:34:16 -07001115 * endpoint command or streams were being configured.
1116 * If the command was for a halted endpoint, the xHCI driver
1117 * is not waiting on the configure endpoint command.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001118 */
1119 ctrl_ctx = xhci_get_input_control_ctx(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001120 virt_dev->in_ctx);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001121 /* Input ctx add_flags are the endpoint index plus one */
Matt Evans28ccd292011-03-29 13:40:46 +11001122 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
Sarah Sharp06df5722009-12-03 09:44:31 -08001123 /* A usb_set_interface() call directly after clearing a halted
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001124 * condition may race on this quirky hardware. Not worth
1125 * worrying about, since this is prototype hardware. Not sure
1126 * if this will work for streams, but streams support was
1127 * untested on this prototype.
Sarah Sharp06df5722009-12-03 09:44:31 -08001128 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001129 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
Sarah Sharp06df5722009-12-03 09:44:31 -08001130 ep_index != (unsigned int) -1 &&
Matt Evans28ccd292011-03-29 13:40:46 +11001131 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1132 le32_to_cpu(ctrl_ctx->drop_flags)) {
Sarah Sharp06df5722009-12-03 09:44:31 -08001133 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1134 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1135 if (!(ep_state & EP_HALTED))
1136 goto bandwidth_change;
1137 xhci_dbg(xhci, "Completed config ep cmd - "
1138 "last ep index = %d, state = %d\n",
1139 ep_index, ep_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001140 /* Clear internal halted state and restart ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001141 xhci->devs[slot_id]->eps[ep_index].ep_state &=
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001142 ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001143 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharp06df5722009-12-03 09:44:31 -08001144 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001145 }
Sarah Sharp06df5722009-12-03 09:44:31 -08001146bandwidth_change:
1147 xhci_dbg(xhci, "Completed config ep cmd\n");
1148 xhci->devs[slot_id]->cmd_status =
Matt Evans28ccd292011-03-29 13:40:46 +11001149 GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp06df5722009-12-03 09:44:31 -08001150 complete(&xhci->devs[slot_id]->cmd_completion);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001151 break;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001152 case TRB_TYPE(TRB_EVAL_CONTEXT):
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001153 virt_dev = xhci->devs[slot_id];
1154 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1155 break;
Matt Evans28ccd292011-03-29 13:40:46 +11001156 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001157 complete(&xhci->devs[slot_id]->cmd_completion);
1158 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001159 case TRB_TYPE(TRB_ADDR_DEV):
Matt Evans28ccd292011-03-29 13:40:46 +11001160 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001161 complete(&xhci->addr_dev);
1162 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001163 case TRB_TYPE(TRB_STOP_RING):
Andiry Xube88fe42010-10-14 07:22:57 -07001164 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001165 break;
1166 case TRB_TYPE(TRB_SET_DEQ):
1167 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1168 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001169 case TRB_TYPE(TRB_CMD_NOOP):
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001170 break;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001171 case TRB_TYPE(TRB_RESET_EP):
1172 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1173 break;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001174 case TRB_TYPE(TRB_RESET_DEV):
1175 xhci_dbg(xhci, "Completed reset device command.\n");
1176 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +11001177 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001178 virt_dev = xhci->devs[slot_id];
1179 if (virt_dev)
1180 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1181 else
1182 xhci_warn(xhci, "Reset device command completion "
1183 "for disabled slot %u\n", slot_id);
1184 break;
Sarah Sharp02386342010-05-24 13:25:28 -07001185 case TRB_TYPE(TRB_NEC_GET_FW):
1186 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1187 xhci->error_bitmask |= 1 << 6;
1188 break;
1189 }
1190 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001191 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1192 NEC_FW_MINOR(le32_to_cpu(event->status)));
Sarah Sharp02386342010-05-24 13:25:28 -07001193 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001194 default:
1195 /* Skip over unknown commands on the event ring */
1196 xhci->error_bitmask |= 1 << 6;
1197 break;
1198 }
1199 inc_deq(xhci, xhci->cmd_ring, false);
1200}
1201
Sarah Sharp02386342010-05-24 13:25:28 -07001202static void handle_vendor_event(struct xhci_hcd *xhci,
1203 union xhci_trb *event)
1204{
1205 u32 trb_type;
1206
Matt Evans28ccd292011-03-29 13:40:46 +11001207 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001208 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1209 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1210 handle_cmd_completion(xhci, &event->event_cmd);
1211}
1212
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001213/* @port_id: the one-based port ID from the hardware (indexed from array of all
1214 * port registers -- USB 3.0 and USB 2.0).
1215 *
1216 * Returns a zero-based port number, which is suitable for indexing into each of
1217 * the split roothubs' port arrays and bus state arrays.
1218 */
1219static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1220 struct xhci_hcd *xhci, u32 port_id)
1221{
1222 unsigned int i;
1223 unsigned int num_similar_speed_ports = 0;
1224
1225 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1226 * and usb2_ports are 0-based indexes. Count the number of similar
1227 * speed ports, up to 1 port before this port.
1228 */
1229 for (i = 0; i < (port_id - 1); i++) {
1230 u8 port_speed = xhci->port_array[i];
1231
1232 /*
1233 * Skip ports that don't have known speeds, or have duplicate
1234 * Extended Capabilities port speed entries.
1235 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001236 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001237 continue;
1238
1239 /*
1240 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1241 * 1.1 ports are under the USB 2.0 hub. If the port speed
1242 * matches the device speed, it's a similar speed port.
1243 */
1244 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1245 num_similar_speed_ports++;
1246 }
1247 return num_similar_speed_ports;
1248}
1249
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001250static void handle_port_status(struct xhci_hcd *xhci,
1251 union xhci_trb *event)
1252{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001253 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001254 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001255 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001256 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001257 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001258 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001259 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001260 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001261 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001262 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001263
1264 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001265 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001266 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1267 xhci->error_bitmask |= 1 << 8;
1268 }
Matt Evans28ccd292011-03-29 13:40:46 +11001269 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001270 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1271
Sarah Sharp518e8482010-12-15 11:56:29 -08001272 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1273 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001274 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001275 bogus_port_status = true;
Andiry Xu56192532010-10-14 07:23:00 -07001276 goto cleanup;
1277 }
1278
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001279 /* Figure out which usb_hcd this port is attached to:
1280 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1281 */
1282 major_revision = xhci->port_array[port_id - 1];
1283 if (major_revision == 0) {
1284 xhci_warn(xhci, "Event for port %u not in "
1285 "Extended Capabilities, ignoring.\n",
1286 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001287 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001288 goto cleanup;
1289 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001290 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001291 xhci_warn(xhci, "Event for port %u duplicated in"
1292 "Extended Capabilities, ignoring.\n",
1293 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001294 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001295 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001296 }
1297
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001298 /*
1299 * Hardware port IDs reported by a Port Status Change Event include USB
1300 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1301 * resume event, but we first need to translate the hardware port ID
1302 * into the index into the ports on the correct split roothub, and the
1303 * correct bus_state structure.
1304 */
1305 /* Find the right roothub. */
1306 hcd = xhci_to_hcd(xhci);
1307 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1308 hcd = xhci->shared_hcd;
1309 bus_state = &xhci->bus_state[hcd_index(hcd)];
1310 if (hcd->speed == HCD_USB3)
1311 port_array = xhci->usb3_ports;
1312 else
1313 port_array = xhci->usb2_ports;
1314 /* Find the faked port hub number */
1315 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1316 port_id);
1317
Sarah Sharp5308a912010-12-01 11:34:59 -08001318 temp = xhci_readl(xhci, port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001319 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001320 xhci_dbg(xhci, "resume root hub\n");
1321 usb_hcd_resume_root_hub(hcd);
1322 }
1323
1324 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1325 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1326
1327 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1328 if (!(temp1 & CMD_RUN)) {
1329 xhci_warn(xhci, "xHC is not running.\n");
1330 goto cleanup;
1331 }
1332
1333 if (DEV_SUPERSPEED(temp)) {
1334 xhci_dbg(xhci, "resume SS port %d\n", port_id);
1335 temp = xhci_port_state_to_neutral(temp);
1336 temp &= ~PORT_PLS_MASK;
1337 temp |= PORT_LINK_STROBE | XDEV_U0;
Sarah Sharp5308a912010-12-01 11:34:59 -08001338 xhci_writel(xhci, temp, port_array[faked_port_index]);
Sarah Sharp52336302010-12-16 10:49:09 -08001339 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1340 faked_port_index);
Andiry Xu56192532010-10-14 07:23:00 -07001341 if (!slot_id) {
1342 xhci_dbg(xhci, "slot_id is zero\n");
1343 goto cleanup;
1344 }
1345 xhci_ring_device(xhci, slot_id);
1346 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1347 /* Clear PORT_PLC */
Sarah Sharp5308a912010-12-01 11:34:59 -08001348 temp = xhci_readl(xhci, port_array[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001349 temp = xhci_port_state_to_neutral(temp);
1350 temp |= PORT_PLC;
Sarah Sharp5308a912010-12-01 11:34:59 -08001351 xhci_writel(xhci, temp, port_array[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001352 } else {
1353 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001354 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001355 msecs_to_jiffies(20);
1356 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001357 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001358 /* Do the rest in GetPortStatus */
1359 }
1360 }
1361
1362cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001363 /* Update event ring dequeue pointer before dropping the lock */
1364 inc_deq(xhci, xhci->event_ring, true);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001365
Sarah Sharp386139d2011-03-24 08:02:58 -07001366 /* Don't make the USB core poll the roothub if we got a bad port status
1367 * change event. Besides, at that point we can't tell which roothub
1368 * (USB 2.0 or USB 3.0) to kick.
1369 */
1370 if (bogus_port_status)
1371 return;
1372
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001373 spin_unlock(&xhci->lock);
1374 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001375 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001376 spin_lock(&xhci->lock);
1377}
1378
1379/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001380 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1381 * at end_trb, which may be in another segment. If the suspect DMA address is a
1382 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1383 * returns 0.
1384 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001385struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001386 union xhci_trb *start_trb,
1387 union xhci_trb *end_trb,
1388 dma_addr_t suspect_dma)
1389{
1390 dma_addr_t start_dma;
1391 dma_addr_t end_seg_dma;
1392 dma_addr_t end_trb_dma;
1393 struct xhci_segment *cur_seg;
1394
Sarah Sharp23e3be12009-04-29 19:05:20 -07001395 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001396 cur_seg = start_seg;
1397
1398 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001399 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001400 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001401 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001402 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001403 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001404 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001405 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001406
1407 if (end_trb_dma > 0) {
1408 /* The end TRB is in this segment, so suspect should be here */
1409 if (start_dma <= end_trb_dma) {
1410 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1411 return cur_seg;
1412 } else {
1413 /* Case for one segment with
1414 * a TD wrapped around to the top
1415 */
1416 if ((suspect_dma >= start_dma &&
1417 suspect_dma <= end_seg_dma) ||
1418 (suspect_dma >= cur_seg->dma &&
1419 suspect_dma <= end_trb_dma))
1420 return cur_seg;
1421 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001422 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001423 } else {
1424 /* Might still be somewhere in this segment */
1425 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1426 return cur_seg;
1427 }
1428 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001429 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001430 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001431
Randy Dunlap326b4812010-04-19 08:53:50 -07001432 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001433}
1434
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001435static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1436 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001437 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001438 struct xhci_td *td, union xhci_trb *event_trb)
1439{
1440 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1441 ep->ep_state |= EP_HALTED;
1442 ep->stopped_td = td;
1443 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001444 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001445
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001446 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1447 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001448
1449 ep->stopped_td = NULL;
1450 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001451 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001452
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001453 xhci_ring_cmd_db(xhci);
1454}
1455
1456/* Check if an error has halted the endpoint ring. The class driver will
1457 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1458 * However, a babble and other errors also halt the endpoint ring, and the class
1459 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1460 * Ring Dequeue Pointer command manually.
1461 */
1462static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1463 struct xhci_ep_ctx *ep_ctx,
1464 unsigned int trb_comp_code)
1465{
1466 /* TRB completion codes that may require a manual halt cleanup */
1467 if (trb_comp_code == COMP_TX_ERR ||
1468 trb_comp_code == COMP_BABBLE ||
1469 trb_comp_code == COMP_SPLIT_ERR)
1470 /* The 0.96 spec says a babbling control endpoint
1471 * is not halted. The 0.96 spec says it is. Some HW
1472 * claims to be 0.95 compliant, but it halts the control
1473 * endpoint anyway. Check if a babble halted the
1474 * endpoint.
1475 */
Matt Evans28ccd292011-03-29 13:40:46 +11001476 if ((le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) == EP_STATE_HALTED)
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001477 return 1;
1478
1479 return 0;
1480}
1481
Sarah Sharpb45b5062009-12-09 15:59:06 -08001482int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1483{
1484 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1485 /* Vendor defined "informational" completion code,
1486 * treat as not-an-error.
1487 */
1488 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1489 trb_comp_code);
1490 xhci_dbg(xhci, "Treating code as success.\n");
1491 return 1;
1492 }
1493 return 0;
1494}
1495
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001496/*
Andiry Xu4422da62010-07-22 15:22:55 -07001497 * Finish the td processing, remove the td from td list;
1498 * Return 1 if the urb can be given back.
1499 */
1500static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1501 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1502 struct xhci_virt_ep *ep, int *status, bool skip)
1503{
1504 struct xhci_virt_device *xdev;
1505 struct xhci_ring *ep_ring;
1506 unsigned int slot_id;
1507 int ep_index;
1508 struct urb *urb = NULL;
1509 struct xhci_ep_ctx *ep_ctx;
1510 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001511 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001512 u32 trb_comp_code;
1513
Matt Evans28ccd292011-03-29 13:40:46 +11001514 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001515 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001516 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1517 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001518 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001519 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001520
1521 if (skip)
1522 goto td_cleanup;
1523
1524 if (trb_comp_code == COMP_STOP_INVAL ||
1525 trb_comp_code == COMP_STOP) {
1526 /* The Endpoint Stop Command completion will take care of any
1527 * stopped TDs. A stopped TD may be restarted, so don't update
1528 * the ring dequeue pointer or take this TD off any lists yet.
1529 */
1530 ep->stopped_td = td;
1531 ep->stopped_trb = event_trb;
1532 return 0;
1533 } else {
1534 if (trb_comp_code == COMP_STALL) {
1535 /* The transfer is completed from the driver's
1536 * perspective, but we need to issue a set dequeue
1537 * command for this stalled endpoint to move the dequeue
1538 * pointer past the TD. We can't do that here because
1539 * the halt condition must be cleared first. Let the
1540 * USB class driver clear the stall later.
1541 */
1542 ep->stopped_td = td;
1543 ep->stopped_trb = event_trb;
1544 ep->stopped_stream = ep_ring->stream_id;
1545 } else if (xhci_requires_manual_halt_cleanup(xhci,
1546 ep_ctx, trb_comp_code)) {
1547 /* Other types of errors halt the endpoint, but the
1548 * class driver doesn't call usb_reset_endpoint() unless
1549 * the error is -EPIPE. Clear the halted status in the
1550 * xHCI hardware manually.
1551 */
1552 xhci_cleanup_halted_endpoint(xhci,
1553 slot_id, ep_index, ep_ring->stream_id,
1554 td, event_trb);
1555 } else {
1556 /* Update ring dequeue pointer */
1557 while (ep_ring->dequeue != td->last_trb)
1558 inc_deq(xhci, ep_ring, false);
1559 inc_deq(xhci, ep_ring, false);
1560 }
1561
1562td_cleanup:
1563 /* Clean up the endpoint's TD list */
1564 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001565 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001566
1567 /* Do one last check of the actual transfer length.
1568 * If the host controller said we transferred more data than
1569 * the buffer length, urb->actual_length will be a very big
1570 * number (since it's unsigned). Play it safe and say we didn't
1571 * transfer anything.
1572 */
1573 if (urb->actual_length > urb->transfer_buffer_length) {
1574 xhci_warn(xhci, "URB transfer length is wrong, "
1575 "xHC issue? req. len = %u, "
1576 "act. len = %u\n",
1577 urb->transfer_buffer_length,
1578 urb->actual_length);
1579 urb->actual_length = 0;
1580 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1581 *status = -EREMOTEIO;
1582 else
1583 *status = 0;
1584 }
Sarah Sharp4343d2a2011-08-02 15:43:40 -07001585 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001586 /* Was this TD slated to be cancelled but completed anyway? */
1587 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp4343d2a2011-08-02 15:43:40 -07001588 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001589
Andiry Xu8e51adc2010-07-22 15:23:31 -07001590 urb_priv->td_cnt++;
1591 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08001592 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001593 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08001594 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1595 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1596 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1597 == 0) {
1598 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1599 usb_amd_quirk_pll_enable();
1600 }
1601 }
1602 }
Andiry Xu4422da62010-07-22 15:22:55 -07001603 }
1604
1605 return ret;
1606}
1607
1608/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001609 * Process control tds, update urb status and actual_length.
1610 */
1611static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1612 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1613 struct xhci_virt_ep *ep, int *status)
1614{
1615 struct xhci_virt_device *xdev;
1616 struct xhci_ring *ep_ring;
1617 unsigned int slot_id;
1618 int ep_index;
1619 struct xhci_ep_ctx *ep_ctx;
1620 u32 trb_comp_code;
1621
Matt Evans28ccd292011-03-29 13:40:46 +11001622 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001623 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001624 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1625 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07001626 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001627 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001628
1629 xhci_debug_trb(xhci, xhci->event_ring->dequeue);
1630 switch (trb_comp_code) {
1631 case COMP_SUCCESS:
1632 if (event_trb == ep_ring->dequeue) {
1633 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1634 "without IOC set??\n");
1635 *status = -ESHUTDOWN;
1636 } else if (event_trb != td->last_trb) {
1637 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1638 "without IOC set??\n");
1639 *status = -ESHUTDOWN;
1640 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07001641 *status = 0;
1642 }
1643 break;
1644 case COMP_SHORT_TX:
1645 xhci_warn(xhci, "WARN: short transfer on control ep\n");
1646 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1647 *status = -EREMOTEIO;
1648 else
1649 *status = 0;
1650 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07001651 case COMP_STOP_INVAL:
1652 case COMP_STOP:
1653 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07001654 default:
1655 if (!xhci_requires_manual_halt_cleanup(xhci,
1656 ep_ctx, trb_comp_code))
1657 break;
1658 xhci_dbg(xhci, "TRB error code %u, "
1659 "halted endpoint index = %u\n",
1660 trb_comp_code, ep_index);
1661 /* else fall through */
1662 case COMP_STALL:
1663 /* Did we transfer part of the data (middle) phase? */
1664 if (event_trb != ep_ring->dequeue &&
1665 event_trb != td->last_trb)
1666 td->urb->actual_length =
1667 td->urb->transfer_buffer_length
Matt Evans28ccd292011-03-29 13:40:46 +11001668 - TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001669 else
1670 td->urb->actual_length = 0;
1671
1672 xhci_cleanup_halted_endpoint(xhci,
1673 slot_id, ep_index, 0, td, event_trb);
1674 return finish_td(xhci, td, event_trb, event, ep, status, true);
1675 }
1676 /*
1677 * Did we transfer any data, despite the errors that might have
1678 * happened? I.e. did we get past the setup stage?
1679 */
1680 if (event_trb != ep_ring->dequeue) {
1681 /* The event was for the status stage */
1682 if (event_trb == td->last_trb) {
1683 if (td->urb->actual_length != 0) {
1684 /* Don't overwrite a previously set error code
1685 */
1686 if ((*status == -EINPROGRESS || *status == 0) &&
1687 (td->urb->transfer_flags
1688 & URB_SHORT_NOT_OK))
1689 /* Did we already see a short data
1690 * stage? */
1691 *status = -EREMOTEIO;
1692 } else {
1693 td->urb->actual_length =
1694 td->urb->transfer_buffer_length;
1695 }
1696 } else {
1697 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07001698 td->urb->actual_length =
1699 td->urb->transfer_buffer_length -
1700 TRB_LEN(le32_to_cpu(event->transfer_len));
1701 xhci_dbg(xhci, "Waiting for status "
1702 "stage event\n");
1703 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07001704 }
1705 }
1706
1707 return finish_td(xhci, td, event_trb, event, ep, status, false);
1708}
1709
1710/*
Andiry Xu04e51902010-07-22 15:23:39 -07001711 * Process isochronous tds, update urb packet status and actual_length.
1712 */
1713static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1714 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1715 struct xhci_virt_ep *ep, int *status)
1716{
1717 struct xhci_ring *ep_ring;
1718 struct urb_priv *urb_priv;
1719 int idx;
1720 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07001721 union xhci_trb *cur_trb;
1722 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001723 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07001724 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001725 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07001726
Matt Evans28ccd292011-03-29 13:40:46 +11001727 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1728 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07001729 urb_priv = td->urb->hcpriv;
1730 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001731 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07001732
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001733 /* handle completion code */
1734 switch (trb_comp_code) {
1735 case COMP_SUCCESS:
1736 frame->status = 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001737 break;
1738 case COMP_SHORT_TX:
1739 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
1740 -EREMOTEIO : 0;
1741 break;
1742 case COMP_BW_OVER:
1743 frame->status = -ECOMM;
1744 skip_td = true;
1745 break;
1746 case COMP_BUFF_OVER:
1747 case COMP_BABBLE:
1748 frame->status = -EOVERFLOW;
1749 skip_td = true;
1750 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001751 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001752 case COMP_STALL:
1753 frame->status = -EPROTO;
1754 skip_td = true;
1755 break;
1756 case COMP_STOP:
1757 case COMP_STOP_INVAL:
1758 break;
1759 default:
1760 frame->status = -1;
1761 break;
Andiry Xu04e51902010-07-22 15:23:39 -07001762 }
1763
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001764 if (trb_comp_code == COMP_SUCCESS || skip_td) {
1765 frame->actual_length = frame->length;
1766 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07001767 } else {
1768 for (cur_trb = ep_ring->dequeue,
1769 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
1770 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evans28ccd292011-03-29 13:40:46 +11001771 if ((le32_to_cpu(cur_trb->generic.field[3]) &
Andiry Xu04e51902010-07-22 15:23:39 -07001772 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_TR_NOOP) &&
Matt Evans28ccd292011-03-29 13:40:46 +11001773 (le32_to_cpu(cur_trb->generic.field[3]) &
Andiry Xu04e51902010-07-22 15:23:39 -07001774 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_LINK))
Matt Evans28ccd292011-03-29 13:40:46 +11001775 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07001776 }
Matt Evans28ccd292011-03-29 13:40:46 +11001777 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1778 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07001779
1780 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001781 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07001782 td->urb->actual_length += len;
1783 }
1784 }
1785
Andiry Xu04e51902010-07-22 15:23:39 -07001786 return finish_td(xhci, td, event_trb, event, ep, status, false);
1787}
1788
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001789static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1790 struct xhci_transfer_event *event,
1791 struct xhci_virt_ep *ep, int *status)
1792{
1793 struct xhci_ring *ep_ring;
1794 struct urb_priv *urb_priv;
1795 struct usb_iso_packet_descriptor *frame;
1796 int idx;
1797
Matt Evansf6975312011-06-01 13:01:01 +10001798 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001799 urb_priv = td->urb->hcpriv;
1800 idx = urb_priv->td_cnt;
1801 frame = &td->urb->iso_frame_desc[idx];
1802
Sarah Sharpb3df3f92011-06-15 19:57:46 -07001803 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001804 frame->status = -EXDEV;
1805
1806 /* calc actual length */
1807 frame->actual_length = 0;
1808
1809 /* Update ring dequeue pointer */
1810 while (ep_ring->dequeue != td->last_trb)
1811 inc_deq(xhci, ep_ring, false);
1812 inc_deq(xhci, ep_ring, false);
1813
1814 return finish_td(xhci, td, NULL, event, ep, status, true);
1815}
1816
Andiry Xu04e51902010-07-22 15:23:39 -07001817/*
Andiry Xu22405ed2010-07-22 15:23:08 -07001818 * Process bulk and interrupt tds, update urb status and actual_length.
1819 */
1820static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
1821 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1822 struct xhci_virt_ep *ep, int *status)
1823{
1824 struct xhci_ring *ep_ring;
1825 union xhci_trb *cur_trb;
1826 struct xhci_segment *cur_seg;
1827 u32 trb_comp_code;
1828
Matt Evans28ccd292011-03-29 13:40:46 +11001829 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1830 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001831
1832 switch (trb_comp_code) {
1833 case COMP_SUCCESS:
1834 /* Double check that the HW transferred everything. */
1835 if (event_trb != td->last_trb) {
1836 xhci_warn(xhci, "WARN Successful completion "
1837 "on short TX\n");
1838 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1839 *status = -EREMOTEIO;
1840 else
1841 *status = 0;
1842 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07001843 *status = 0;
1844 }
1845 break;
1846 case COMP_SHORT_TX:
1847 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1848 *status = -EREMOTEIO;
1849 else
1850 *status = 0;
1851 break;
1852 default:
1853 /* Others already handled above */
1854 break;
1855 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07001856 if (trb_comp_code == COMP_SHORT_TX)
1857 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
1858 "%d bytes untransferred\n",
1859 td->urb->ep->desc.bEndpointAddress,
1860 td->urb->transfer_buffer_length,
1861 TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07001862 /* Fast path - was this the last TRB in the TD for this URB? */
1863 if (event_trb == td->last_trb) {
Matt Evans28ccd292011-03-29 13:40:46 +11001864 if (TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07001865 td->urb->actual_length =
1866 td->urb->transfer_buffer_length -
Matt Evans28ccd292011-03-29 13:40:46 +11001867 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001868 if (td->urb->transfer_buffer_length <
1869 td->urb->actual_length) {
1870 xhci_warn(xhci, "HC gave bad length "
1871 "of %d bytes left\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001872 TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07001873 td->urb->actual_length = 0;
1874 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1875 *status = -EREMOTEIO;
1876 else
1877 *status = 0;
1878 }
1879 /* Don't overwrite a previously set error code */
1880 if (*status == -EINPROGRESS) {
1881 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1882 *status = -EREMOTEIO;
1883 else
1884 *status = 0;
1885 }
1886 } else {
1887 td->urb->actual_length =
1888 td->urb->transfer_buffer_length;
1889 /* Ignore a short packet completion if the
1890 * untransferred length was zero.
1891 */
1892 if (*status == -EREMOTEIO)
1893 *status = 0;
1894 }
1895 } else {
1896 /* Slow path - walk the list, starting from the dequeue
1897 * pointer, to get the actual length transferred.
1898 */
1899 td->urb->actual_length = 0;
1900 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
1901 cur_trb != event_trb;
1902 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evans28ccd292011-03-29 13:40:46 +11001903 if ((le32_to_cpu(cur_trb->generic.field[3]) &
Andiry Xu22405ed2010-07-22 15:23:08 -07001904 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_TR_NOOP) &&
Matt Evans28ccd292011-03-29 13:40:46 +11001905 (le32_to_cpu(cur_trb->generic.field[3]) &
Andiry Xu22405ed2010-07-22 15:23:08 -07001906 TRB_TYPE_BITMASK) != TRB_TYPE(TRB_LINK))
1907 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11001908 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07001909 }
1910 /* If the ring didn't stop on a Link or No-op TRB, add
1911 * in the actual bytes transferred from the Normal TRB
1912 */
1913 if (trb_comp_code != COMP_STOP_INVAL)
1914 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11001915 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1916 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001917 }
1918
1919 return finish_td(xhci, td, event_trb, event, ep, status, false);
1920}
1921
1922/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001923 * If this function returns an error condition, it means it got a Transfer
1924 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
1925 * At this point, the host controller is probably hosed and should be reset.
1926 */
1927static int handle_tx_event(struct xhci_hcd *xhci,
1928 struct xhci_transfer_event *event)
1929{
1930 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001931 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001932 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07001933 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001934 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07001935 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001936 dma_addr_t event_dma;
1937 struct xhci_segment *event_seg;
1938 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07001939 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001940 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001941 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07001942 struct xhci_ep_ctx *ep_ctx;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07001943 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07001944 int ret = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001945
Matt Evans28ccd292011-03-29 13:40:46 +11001946 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07001947 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001948 if (!xdev) {
1949 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
1950 return -ENODEV;
1951 }
1952
1953 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11001954 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001955 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11001956 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07001957 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07001958 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11001959 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
1960 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001961 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
1962 "or incorrect stream ring\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001963 return -ENODEV;
1964 }
1965
Matt Evans28ccd292011-03-29 13:40:46 +11001966 event_dma = le64_to_cpu(event->buffer);
1967 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07001968 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07001969 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07001970 /* Skip codes that require special handling depending on
1971 * transfer type
1972 */
1973 case COMP_SUCCESS:
1974 case COMP_SHORT_TX:
1975 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001976 case COMP_STOP:
1977 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
1978 break;
1979 case COMP_STOP_INVAL:
1980 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
1981 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07001982 case COMP_STALL:
1983 xhci_warn(xhci, "WARN: Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001984 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07001985 status = -EPIPE;
1986 break;
1987 case COMP_TRB_ERR:
1988 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
1989 status = -EILSEQ;
1990 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08001991 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07001992 case COMP_TX_ERR:
1993 xhci_warn(xhci, "WARN: transfer error on endpoint\n");
1994 status = -EPROTO;
1995 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07001996 case COMP_BABBLE:
1997 xhci_warn(xhci, "WARN: babble error on endpoint\n");
1998 status = -EOVERFLOW;
1999 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002000 case COMP_DB_ERR:
2001 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2002 status = -ENOSR;
2003 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002004 case COMP_BW_OVER:
2005 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2006 break;
2007 case COMP_BUFF_OVER:
2008 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2009 break;
2010 case COMP_UNDERRUN:
2011 /*
2012 * When the Isoch ring is empty, the xHC will generate
2013 * a Ring Overrun Event for IN Isoch endpoint or Ring
2014 * Underrun Event for OUT Isoch endpoint.
2015 */
2016 xhci_dbg(xhci, "underrun event on endpoint\n");
2017 if (!list_empty(&ep_ring->td_list))
2018 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2019 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002020 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2021 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002022 goto cleanup;
2023 case COMP_OVERRUN:
2024 xhci_dbg(xhci, "overrun event on endpoint\n");
2025 if (!list_empty(&ep_ring->td_list))
2026 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2027 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002028 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2029 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002030 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002031 case COMP_DEV_ERR:
2032 xhci_warn(xhci, "WARN: detect an incompatible device");
2033 status = -EPROTO;
2034 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002035 case COMP_MISSED_INT:
2036 /*
2037 * When encounter missed service error, one or more isoc tds
2038 * may be missed by xHC.
2039 * Set skip flag of the ep_ring; Complete the missed tds as
2040 * short transfer when process the ep_ring next time.
2041 */
2042 ep->skip = true;
2043 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2044 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002045 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002046 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002047 status = 0;
2048 break;
2049 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002050 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2051 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002052 goto cleanup;
2053 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002054
Andiry Xud18240d2010-07-22 15:23:25 -07002055 do {
2056 /* This TRB should be in the TD at the head of this ring's
2057 * TD list.
2058 */
2059 if (list_empty(&ep_ring->td_list)) {
2060 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
2061 "with no TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002062 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2063 ep_index);
Andiry Xud18240d2010-07-22 15:23:25 -07002064 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002065 (unsigned int) (le32_to_cpu(event->flags)
2066 & TRB_TYPE_BITMASK)>>10);
Andiry Xud18240d2010-07-22 15:23:25 -07002067 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2068 if (ep->skip) {
2069 ep->skip = false;
2070 xhci_dbg(xhci, "td_list is empty while skip "
2071 "flag set. Clear skip flag.\n");
2072 }
2073 ret = 0;
2074 goto cleanup;
2075 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002076
Andiry Xud18240d2010-07-22 15:23:25 -07002077 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002078
Andiry Xud18240d2010-07-22 15:23:25 -07002079 /* Is this a TRB in the currently executing TD? */
2080 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2081 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002082
2083 /*
2084 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2085 * is not in the current TD pointed by ep_ring->dequeue because
2086 * that the hardware dequeue pointer still at the previous TRB
2087 * of the current TD. The previous TRB maybe a Link TD or the
2088 * last TRB of the previous TD. The command completion handle
2089 * will take care the rest.
2090 */
2091 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2092 ret = 0;
2093 goto cleanup;
2094 }
2095
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002096 if (!event_seg) {
2097 if (!ep->skip ||
2098 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002099 /* Some host controllers give a spurious
2100 * successful event after a short transfer.
2101 * Ignore it.
2102 */
2103 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2104 ep_ring->last_td_was_short) {
2105 ep_ring->last_td_was_short = false;
2106 ret = 0;
2107 goto cleanup;
2108 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002109 /* HC is busted, give up! */
2110 xhci_err(xhci,
2111 "ERROR Transfer event TRB DMA ptr not "
2112 "part of current TD\n");
2113 return -ESHUTDOWN;
2114 }
2115
2116 ret = skip_isoc_td(xhci, td, event, ep, &status);
2117 goto cleanup;
2118 }
Sarah Sharpad808332011-05-25 10:43:56 -07002119 if (trb_comp_code == COMP_SHORT_TX)
2120 ep_ring->last_td_was_short = true;
2121 else
2122 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002123
2124 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002125 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2126 ep->skip = false;
2127 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002128
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002129 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2130 sizeof(*event_trb)];
2131 /*
2132 * No-op TRB should not trigger interrupts.
2133 * If event_trb is a no-op TRB, it means the
2134 * corresponding TD has been cancelled. Just ignore
2135 * the TD.
2136 */
Matt Evans28ccd292011-03-29 13:40:46 +11002137 if ((le32_to_cpu(event_trb->generic.field[3])
2138 & TRB_TYPE_BITMASK)
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002139 == TRB_TYPE(TRB_TR_NOOP)) {
2140 xhci_dbg(xhci,
2141 "event_trb is a no-op TRB. Skip it\n");
2142 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002143 }
2144
2145 /* Now update the urb's actual_length and give back to
2146 * the core
2147 */
2148 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2149 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2150 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002151 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2152 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2153 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002154 else
2155 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2156 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002157
2158cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002159 /*
2160 * Do not update event ring dequeue pointer if ep->skip is set.
2161 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002162 */
Andiry Xud18240d2010-07-22 15:23:25 -07002163 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
2164 inc_deq(xhci, xhci->event_ring, true);
Andiry Xud18240d2010-07-22 15:23:25 -07002165 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002166
Andiry Xud18240d2010-07-22 15:23:25 -07002167 if (ret) {
2168 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002169 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002170 /* Leave the TD around for the reset endpoint function
2171 * to use(but only if it's not a control endpoint,
2172 * since we already queued the Set TR dequeue pointer
2173 * command for stalled control endpoints).
2174 */
2175 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2176 (trb_comp_code != COMP_STALL &&
2177 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002178 xhci_urb_free_priv(xhci, urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002179
Sarah Sharp214f76f2010-10-26 11:22:02 -07002180 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002181 if ((urb->actual_length != urb->transfer_buffer_length &&
2182 (urb->transfer_flags &
2183 URB_SHORT_NOT_OK)) ||
2184 status != 0)
2185 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2186 "expected = %x, status = %d\n",
2187 urb, urb->actual_length,
2188 urb->transfer_buffer_length,
2189 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002190 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002191 /* EHCI, UHCI, and OHCI always unconditionally set the
2192 * urb->status of an isochronous endpoint to 0.
2193 */
2194 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2195 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002196 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002197 spin_lock(&xhci->lock);
2198 }
2199
2200 /*
2201 * If ep->skip is set, it means there are missed tds on the
2202 * endpoint ring need to take care of.
2203 * Process them as short transfer until reach the td pointed by
2204 * the event.
2205 */
2206 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2207
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002208 return 0;
2209}
2210
2211/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002212 * This function handles all OS-owned events on the event ring. It may drop
2213 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002214 * Returns >0 for "possibly more events to process" (caller should call again),
2215 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002216 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002217static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002218{
2219 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002220 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002221 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002222
2223 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2224 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002225 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002226 }
2227
2228 event = xhci->event_ring->dequeue;
2229 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002230 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2231 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002232 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002233 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002234 }
2235
Matt Evans92a3da42011-03-29 13:40:51 +11002236 /*
2237 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2238 * speculative reads of the event's flags/data below.
2239 */
2240 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002241 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002242 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002243 case TRB_TYPE(TRB_COMPLETION):
2244 handle_cmd_completion(xhci, &event->event_cmd);
2245 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002246 case TRB_TYPE(TRB_PORT_STATUS):
2247 handle_port_status(xhci, event);
2248 update_ptrs = 0;
2249 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002250 case TRB_TYPE(TRB_TRANSFER):
2251 ret = handle_tx_event(xhci, &event->trans_event);
2252 if (ret < 0)
2253 xhci->error_bitmask |= 1 << 9;
2254 else
2255 update_ptrs = 0;
2256 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002257 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002258 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2259 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002260 handle_vendor_event(xhci, event);
2261 else
2262 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002263 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002264 /* Any of the above functions may drop and re-acquire the lock, so check
2265 * to make sure a watchdog timer didn't mark the host as non-responsive.
2266 */
2267 if (xhci->xhc_state & XHCI_STATE_DYING) {
2268 xhci_dbg(xhci, "xHCI host dying, returning from "
2269 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002270 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002271 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002272
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002273 if (update_ptrs)
2274 /* Update SW event ring dequeue pointer */
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002275 inc_deq(xhci, xhci->event_ring, true);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002276
Matt Evans9dee9a22011-03-29 13:41:02 +11002277 /* Are there more items on the event ring? Caller will call us again to
2278 * check.
2279 */
2280 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002281}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002282
2283/*
2284 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2285 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2286 * indicators of an event TRB error, but we check the status *first* to be safe.
2287 */
2288irqreturn_t xhci_irq(struct usb_hcd *hcd)
2289{
2290 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002291 u32 status;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002292 union xhci_trb *trb;
Sarah Sharpbda53142010-07-29 22:12:38 -07002293 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002294 union xhci_trb *event_ring_deq;
2295 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002296
2297 spin_lock(&xhci->lock);
2298 trb = xhci->event_ring->dequeue;
2299 /* Check if the xHC generated the interrupt, or the irq is shared */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002300 status = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002301 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002302 goto hw_died;
2303
Sarah Sharpc21599a2010-07-29 22:13:00 -07002304 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002305 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002306 return IRQ_NONE;
2307 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002308 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002309 xhci_warn(xhci, "WARNING: Host System Error\n");
2310 xhci_halt(xhci);
2311hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002312 spin_unlock(&xhci->lock);
2313 return -ESHUTDOWN;
2314 }
2315
Sarah Sharpbda53142010-07-29 22:12:38 -07002316 /*
2317 * Clear the op reg interrupt status first,
2318 * so we can receive interrupts from other MSI-X interrupters.
2319 * Write 1 to clear the interrupt status.
2320 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002321 status |= STS_EINT;
2322 xhci_writel(xhci, status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002323 /* FIXME when MSI-X is supported and there are multiple vectors */
2324 /* Clear the MSI-X event interrupt status */
2325
Sarah Sharpc21599a2010-07-29 22:13:00 -07002326 if (hcd->irq != -1) {
2327 u32 irq_pending;
2328 /* Acknowledge the PCI interrupt */
2329 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
2330 irq_pending |= 0x3;
2331 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2332 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002333
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002334 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002335 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2336 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002337 /* Clear the event handler busy flag (RW1C);
2338 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002339 */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002340 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2341 xhci_write_64(xhci, temp_64 | ERST_EHB,
2342 &xhci->ir_set->erst_dequeue);
2343 spin_unlock(&xhci->lock);
2344
2345 return IRQ_HANDLED;
2346 }
2347
2348 event_ring_deq = xhci->event_ring->dequeue;
2349 /* FIXME this should be a delayed service routine
2350 * that clears the EHB.
2351 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002352 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002353
2354 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2355 /* If necessary, update the HW's version of the event ring deq ptr. */
2356 if (event_ring_deq != xhci->event_ring->dequeue) {
2357 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2358 xhci->event_ring->dequeue);
2359 if (deq == 0)
2360 xhci_warn(xhci, "WARN something wrong with SW event "
2361 "ring dequeue ptr.\n");
2362 /* Update HC event ring dequeue pointer */
2363 temp_64 &= ERST_PTR_MASK;
2364 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2365 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002366
2367 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002368 temp_64 |= ERST_EHB;
2369 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2370
Sarah Sharp9032cd52010-07-29 22:12:29 -07002371 spin_unlock(&xhci->lock);
2372
2373 return IRQ_HANDLED;
2374}
2375
2376irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2377{
2378 irqreturn_t ret;
Sarah Sharpb3209372011-03-07 11:24:07 -08002379 struct xhci_hcd *xhci;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002380
Sarah Sharpb3209372011-03-07 11:24:07 -08002381 xhci = hcd_to_xhci(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002382 set_bit(HCD_FLAG_SAW_IRQ, &hcd->flags);
Sarah Sharpb3209372011-03-07 11:24:07 -08002383 if (xhci->shared_hcd)
2384 set_bit(HCD_FLAG_SAW_IRQ, &xhci->shared_hcd->flags);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002385
2386 ret = xhci_irq(hcd);
2387
2388 return ret;
2389}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002390
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002391/**** Endpoint Ring Operations ****/
2392
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002393/*
2394 * Generic function for queueing a TRB on a ring.
2395 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002396 *
2397 * @more_trbs_coming: Will you enqueue more TRBs before calling
2398 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002399 */
2400static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002401 bool consumer, bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002402 u32 field1, u32 field2, u32 field3, u32 field4)
2403{
2404 struct xhci_generic_trb *trb;
2405
2406 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002407 trb->field[0] = cpu_to_le32(field1);
2408 trb->field[1] = cpu_to_le32(field2);
2409 trb->field[2] = cpu_to_le32(field3);
2410 trb->field[3] = cpu_to_le32(field4);
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002411 inc_enq(xhci, ring, consumer, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002412}
2413
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002414/*
2415 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2416 * FIXME allocate segments if the ring is full.
2417 */
2418static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
2419 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2420{
2421 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002422 switch (ep_state) {
2423 case EP_STATE_DISABLED:
2424 /*
2425 * USB core changed config/interfaces without notifying us,
2426 * or hardware is reporting the wrong state.
2427 */
2428 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2429 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002430 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002431 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002432 /* FIXME event handling code for error needs to clear it */
2433 /* XXX not sure if this should be -ENOENT or not */
2434 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002435 case EP_STATE_HALTED:
2436 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002437 case EP_STATE_STOPPED:
2438 case EP_STATE_RUNNING:
2439 break;
2440 default:
2441 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2442 /*
2443 * FIXME issue Configure Endpoint command to try to get the HC
2444 * back into a known state.
2445 */
2446 return -EINVAL;
2447 }
2448 if (!room_on_ring(xhci, ep_ring, num_trbs)) {
2449 /* FIXME allocate more room */
2450 xhci_err(xhci, "ERROR no room on ep ring\n");
2451 return -ENOMEM;
2452 }
John Youn6c12db92010-05-10 15:33:00 -07002453
2454 if (enqueue_is_link_trb(ep_ring)) {
2455 struct xhci_ring *ring = ep_ring;
2456 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002457
John Youn6c12db92010-05-10 15:33:00 -07002458 next = ring->enqueue;
2459
2460 while (last_trb(xhci, ring, ring->enq_seg, next)) {
John Youn6c12db92010-05-10 15:33:00 -07002461 /* If we're not dealing with 0.95 hardware,
2462 * clear the chain bit.
2463 */
2464 if (!xhci_link_trb_quirk(xhci))
Matt Evans28ccd292011-03-29 13:40:46 +11002465 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002466 else
Matt Evans28ccd292011-03-29 13:40:46 +11002467 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002468
2469 wmb();
Matt Evans28ccd292011-03-29 13:40:46 +11002470 next->link.control ^= cpu_to_le32((u32) TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002471
2472 /* Toggle the cycle bit after the last ring segment. */
2473 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2474 ring->cycle_state = (ring->cycle_state ? 0 : 1);
2475 if (!in_interrupt()) {
2476 xhci_dbg(xhci, "queue_trb: Toggle cycle "
2477 "state for ring %p = %i\n",
2478 ring, (unsigned int)ring->cycle_state);
2479 }
2480 }
2481 ring->enq_seg = ring->enq_seg->next;
2482 ring->enqueue = ring->enq_seg->trbs;
2483 next = ring->enqueue;
2484 }
2485 }
2486
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002487 return 0;
2488}
2489
Sarah Sharp23e3be12009-04-29 19:05:20 -07002490static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002491 struct xhci_virt_device *xdev,
2492 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002493 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002494 unsigned int num_trbs,
2495 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002496 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002497 gfp_t mem_flags)
2498{
2499 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002500 struct urb_priv *urb_priv;
2501 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002502 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002503 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002504
2505 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2506 if (!ep_ring) {
2507 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2508 stream_id);
2509 return -EINVAL;
2510 }
2511
2512 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002513 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
2514 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002515 if (ret)
2516 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002517
Andiry Xu8e51adc2010-07-22 15:23:31 -07002518 urb_priv = urb->hcpriv;
2519 td = urb_priv->td[td_index];
2520
2521 INIT_LIST_HEAD(&td->td_list);
2522 INIT_LIST_HEAD(&td->cancelled_td_list);
2523
2524 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002525 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpe0a45182011-07-22 14:34:34 -07002526 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002527 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002528 }
2529
Andiry Xu8e51adc2010-07-22 15:23:31 -07002530 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002531 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002532 list_add_tail(&td->td_list, &ep_ring->td_list);
2533 td->start_seg = ep_ring->enq_seg;
2534 td->first_trb = ep_ring->enqueue;
2535
2536 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002537
2538 return 0;
2539}
2540
Sarah Sharp23e3be12009-04-29 19:05:20 -07002541static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002542{
2543 int num_sgs, num_trbs, running_total, temp, i;
2544 struct scatterlist *sg;
2545
2546 sg = NULL;
2547 num_sgs = urb->num_sgs;
2548 temp = urb->transfer_buffer_length;
2549
2550 xhci_dbg(xhci, "count sg list trbs: \n");
2551 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002552 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002553 unsigned int previous_total_trbs = num_trbs;
2554 unsigned int len = sg_dma_len(sg);
2555
2556 /* Scatter gather list entries may cross 64KB boundaries */
2557 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002558 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002559 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002560 if (running_total != 0)
2561 num_trbs++;
2562
2563 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08002564 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002565 num_trbs++;
2566 running_total += TRB_MAX_BUFF_SIZE;
2567 }
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002568 xhci_dbg(xhci, " sg #%d: dma = %#llx, len = %#x (%d), num_trbs = %d\n",
2569 i, (unsigned long long)sg_dma_address(sg),
2570 len, len, num_trbs - previous_total_trbs);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002571
2572 len = min_t(int, len, temp);
2573 temp -= len;
2574 if (temp == 0)
2575 break;
2576 }
2577 xhci_dbg(xhci, "\n");
2578 if (!in_interrupt())
Andiry Xuf2c565e2010-12-20 17:12:24 +08002579 xhci_dbg(xhci, "ep %#x - urb len = %d, sglist used, "
2580 "num_trbs = %d\n",
Sarah Sharp8a96c052009-04-27 19:59:19 -07002581 urb->ep->desc.bEndpointAddress,
2582 urb->transfer_buffer_length,
2583 num_trbs);
2584 return num_trbs;
2585}
2586
Sarah Sharp23e3be12009-04-29 19:05:20 -07002587static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002588{
2589 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08002590 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002591 "TRBs, %d left\n", __func__,
2592 urb->ep->desc.bEndpointAddress, num_trbs);
2593 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08002594 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002595 "queued %#x (%d), asked for %#x (%d)\n",
2596 __func__,
2597 urb->ep->desc.bEndpointAddress,
2598 running_total, running_total,
2599 urb->transfer_buffer_length,
2600 urb->transfer_buffer_length);
2601}
2602
Sarah Sharp23e3be12009-04-29 19:05:20 -07002603static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002604 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002605 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002606{
Sarah Sharp8a96c052009-04-27 19:59:19 -07002607 /*
2608 * Pass all the TRBs to the hardware at once and make sure this write
2609 * isn't reordered.
2610 */
2611 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08002612 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11002613 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08002614 else
Matt Evans28ccd292011-03-29 13:40:46 +11002615 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07002616 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002617}
2618
Sarah Sharp624defa2009-09-02 12:14:28 -07002619/*
2620 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2621 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2622 * (comprised of sg list entries) can take several service intervals to
2623 * transmit.
2624 */
2625int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2626 struct urb *urb, int slot_id, unsigned int ep_index)
2627{
2628 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
2629 xhci->devs[slot_id]->out_ctx, ep_index);
2630 int xhci_interval;
2631 int ep_interval;
2632
Matt Evans28ccd292011-03-29 13:40:46 +11002633 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07002634 ep_interval = urb->interval;
2635 /* Convert to microframes */
2636 if (urb->dev->speed == USB_SPEED_LOW ||
2637 urb->dev->speed == USB_SPEED_FULL)
2638 ep_interval *= 8;
2639 /* FIXME change this to a warning and a suggestion to use the new API
2640 * to set the polling interval (once the API is added).
2641 */
2642 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08002643 if (printk_ratelimit())
Sarah Sharp624defa2009-09-02 12:14:28 -07002644 dev_dbg(&urb->dev->dev, "Driver uses different interval"
2645 " (%d microframe%s) than xHCI "
2646 "(%d microframe%s)\n",
2647 ep_interval,
2648 ep_interval == 1 ? "" : "s",
2649 xhci_interval,
2650 xhci_interval == 1 ? "" : "s");
2651 urb->interval = xhci_interval;
2652 /* Convert back to frames for LS/FS devices */
2653 if (urb->dev->speed == USB_SPEED_LOW ||
2654 urb->dev->speed == USB_SPEED_FULL)
2655 urb->interval /= 8;
2656 }
2657 return xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
2658}
2659
Sarah Sharp04dd9502009-11-11 10:28:30 -08002660/*
2661 * The TD size is the number of bytes remaining in the TD (including this TRB),
2662 * right shifted by 10.
2663 * It must fit in bits 21:17, so it can't be bigger than 31.
2664 */
2665static u32 xhci_td_remainder(unsigned int remainder)
2666{
2667 u32 max = (1 << (21 - 17 + 1)) - 1;
2668
2669 if ((remainder >> 10) >= max)
2670 return max << 17;
2671 else
2672 return (remainder >> 10) << 17;
2673}
2674
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002675/*
2676 * For xHCI 1.0 host controllers, TD size is the number of packets remaining in
2677 * the TD (*not* including this TRB).
2678 *
2679 * Total TD packet count = total_packet_count =
2680 * roundup(TD size in bytes / wMaxPacketSize)
2681 *
2682 * Packets transferred up to and including this TRB = packets_transferred =
2683 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
2684 *
2685 * TD size = total_packet_count - packets_transferred
2686 *
2687 * It must fit in bits 21:17, so it can't be bigger than 31.
2688 */
2689
2690static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
2691 unsigned int total_packet_count, struct urb *urb)
2692{
2693 int packets_transferred;
2694
Sarah Sharpf1d44222011-08-12 10:23:01 -07002695 /* One TRB with a zero-length data packet. */
2696 if (running_total == 0 && trb_buff_len == 0)
2697 return 0;
2698
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002699 /* All the TRB queueing functions don't count the current TRB in
2700 * running_total.
2701 */
2702 packets_transferred = (running_total + trb_buff_len) /
2703 le16_to_cpu(urb->ep->desc.wMaxPacketSize);
2704
2705 return xhci_td_remainder(total_packet_count - packets_transferred);
2706}
2707
Sarah Sharp23e3be12009-04-29 19:05:20 -07002708static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07002709 struct urb *urb, int slot_id, unsigned int ep_index)
2710{
2711 struct xhci_ring *ep_ring;
2712 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002713 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002714 struct xhci_td *td;
2715 struct scatterlist *sg;
2716 int num_sgs;
2717 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002718 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002719 bool first_trb;
2720 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002721 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002722
2723 struct xhci_generic_trb *start_trb;
2724 int start_cycle;
2725
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002726 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2727 if (!ep_ring)
2728 return -EINVAL;
2729
Sarah Sharp8a96c052009-04-27 19:59:19 -07002730 num_trbs = count_sg_trbs_needed(xhci, urb);
2731 num_sgs = urb->num_sgs;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002732 total_packet_count = roundup(urb->transfer_buffer_length,
2733 le16_to_cpu(urb->ep->desc.wMaxPacketSize));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002734
Sarah Sharp23e3be12009-04-29 19:05:20 -07002735 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002736 ep_index, urb->stream_id,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002737 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002738 if (trb_buff_len < 0)
2739 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002740
2741 urb_priv = urb->hcpriv;
2742 td = urb_priv->td[0];
2743
Sarah Sharp8a96c052009-04-27 19:59:19 -07002744 /*
2745 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2746 * until we've finished creating all the other TRBs. The ring's cycle
2747 * state may change as we enqueue the other TRBs, so save it too.
2748 */
2749 start_trb = &ep_ring->enqueue->generic;
2750 start_cycle = ep_ring->cycle_state;
2751
2752 running_total = 0;
2753 /*
2754 * How much data is in the first TRB?
2755 *
2756 * There are three forces at work for TRB buffer pointers and lengths:
2757 * 1. We don't want to walk off the end of this sg-list entry buffer.
2758 * 2. The transfer length that the driver requested may be smaller than
2759 * the amount of memory allocated for this scatter-gather list.
2760 * 3. TRBs buffers can't cross 64KB boundaries.
2761 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002762 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002763 addr = (u64) sg_dma_address(sg);
2764 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08002765 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002766 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2767 if (trb_buff_len > urb->transfer_buffer_length)
2768 trb_buff_len = urb->transfer_buffer_length;
2769 xhci_dbg(xhci, "First length to xfer from 1st sglist entry = %u\n",
2770 trb_buff_len);
2771
2772 first_trb = true;
2773 /* Queue the first TRB, even if it's zero-length */
2774 do {
2775 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002776 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08002777 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002778
2779 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08002780 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002781 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08002782 if (start_cycle == 0)
2783 field |= 0x1;
2784 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07002785 field |= ep_ring->cycle_state;
2786
2787 /* Chain all the TRBs together; clear the chain bit in the last
2788 * TRB to indicate it's the last TRB in the chain.
2789 */
2790 if (num_trbs > 1) {
2791 field |= TRB_CHAIN;
2792 } else {
2793 /* FIXME - add check for ZERO_PACKET flag before this */
2794 td->last_trb = ep_ring->enqueue;
2795 field |= TRB_IOC;
2796 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002797
2798 /* Only set interrupt on short packet for IN endpoints */
2799 if (usb_urb_dir_in(urb))
2800 field |= TRB_ISP;
2801
Sarah Sharp8a96c052009-04-27 19:59:19 -07002802 xhci_dbg(xhci, " sg entry: dma = %#x, len = %#x (%d), "
2803 "64KB boundary at %#x, end dma = %#x\n",
2804 (unsigned int) addr, trb_buff_len, trb_buff_len,
2805 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
2806 (unsigned int) addr + trb_buff_len);
2807 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002808 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002809 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
2810 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
2811 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
2812 (unsigned int) addr + trb_buff_len);
2813 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002814
2815 /* Set the TRB length, TD size, and interrupter fields. */
2816 if (xhci->hci_version < 0x100) {
2817 remainder = xhci_td_remainder(
2818 urb->transfer_buffer_length -
2819 running_total);
2820 } else {
2821 remainder = xhci_v1_0_td_remainder(running_total,
2822 trb_buff_len, total_packet_count, urb);
2823 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002824 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08002825 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002826 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002827
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002828 if (num_trbs > 1)
2829 more_trbs_coming = true;
2830 else
2831 more_trbs_coming = false;
2832 queue_trb(xhci, ep_ring, false, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07002833 lower_32_bits(addr),
2834 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002835 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002836 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002837 --num_trbs;
2838 running_total += trb_buff_len;
2839
2840 /* Calculate length for next transfer --
2841 * Are we done queueing all the TRBs for this sg entry?
2842 */
2843 this_sg_len -= trb_buff_len;
2844 if (this_sg_len == 0) {
2845 --num_sgs;
2846 if (num_sgs == 0)
2847 break;
2848 sg = sg_next(sg);
2849 addr = (u64) sg_dma_address(sg);
2850 this_sg_len = sg_dma_len(sg);
2851 } else {
2852 addr += trb_buff_len;
2853 }
2854
2855 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002856 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002857 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2858 if (running_total + trb_buff_len > urb->transfer_buffer_length)
2859 trb_buff_len =
2860 urb->transfer_buffer_length - running_total;
2861 } while (running_total < urb->transfer_buffer_length);
2862
2863 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002864 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002865 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002866 return 0;
2867}
2868
Sarah Sharpb10de142009-04-27 19:58:50 -07002869/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002870int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07002871 struct urb *urb, int slot_id, unsigned int ep_index)
2872{
2873 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002874 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07002875 struct xhci_td *td;
2876 int num_trbs;
2877 struct xhci_generic_trb *start_trb;
2878 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002879 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07002880 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002881 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07002882
2883 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002884 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07002885 u64 addr;
2886
Alan Sternff9c8952010-04-02 13:27:28 -04002887 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002888 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
2889
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002890 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2891 if (!ep_ring)
2892 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07002893
2894 num_trbs = 0;
2895 /* How much data is (potentially) left before the 64KB boundary? */
2896 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002897 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002898 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07002899
2900 /* If there's some data on this 64KB chunk, or we have to send a
2901 * zero-length transfer, we need at least one TRB
2902 */
2903 if (running_total != 0 || urb->transfer_buffer_length == 0)
2904 num_trbs++;
2905 /* How many more 64KB chunks to transfer, how many more TRBs? */
2906 while (running_total < urb->transfer_buffer_length) {
2907 num_trbs++;
2908 running_total += TRB_MAX_BUFF_SIZE;
2909 }
2910 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
2911
2912 if (!in_interrupt())
Andiry Xuf2c565e2010-12-20 17:12:24 +08002913 xhci_dbg(xhci, "ep %#x - urb len = %#x (%d), "
2914 "addr = %#llx, num_trbs = %d\n",
Sarah Sharpb10de142009-04-27 19:58:50 -07002915 urb->ep->desc.bEndpointAddress,
Sarah Sharp8a96c052009-04-27 19:59:19 -07002916 urb->transfer_buffer_length,
2917 urb->transfer_buffer_length,
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002918 (unsigned long long)urb->transfer_dma,
Sarah Sharpb10de142009-04-27 19:58:50 -07002919 num_trbs);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002920
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002921 ret = prepare_transfer(xhci, xhci->devs[slot_id],
2922 ep_index, urb->stream_id,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002923 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07002924 if (ret < 0)
2925 return ret;
2926
Andiry Xu8e51adc2010-07-22 15:23:31 -07002927 urb_priv = urb->hcpriv;
2928 td = urb_priv->td[0];
2929
Sarah Sharpb10de142009-04-27 19:58:50 -07002930 /*
2931 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2932 * until we've finished creating all the other TRBs. The ring's cycle
2933 * state may change as we enqueue the other TRBs, so save it too.
2934 */
2935 start_trb = &ep_ring->enqueue->generic;
2936 start_cycle = ep_ring->cycle_state;
2937
2938 running_total = 0;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002939 total_packet_count = roundup(urb->transfer_buffer_length,
2940 le16_to_cpu(urb->ep->desc.wMaxPacketSize));
Sarah Sharpb10de142009-04-27 19:58:50 -07002941 /* How much data is in the first TRB? */
2942 addr = (u64) urb->transfer_dma;
2943 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002944 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
2945 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07002946 trb_buff_len = urb->transfer_buffer_length;
2947
2948 first_trb = true;
2949
2950 /* Queue the first TRB, even if it's zero-length */
2951 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08002952 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07002953 field = 0;
2954
2955 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08002956 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002957 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08002958 if (start_cycle == 0)
2959 field |= 0x1;
2960 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07002961 field |= ep_ring->cycle_state;
2962
2963 /* Chain all the TRBs together; clear the chain bit in the last
2964 * TRB to indicate it's the last TRB in the chain.
2965 */
2966 if (num_trbs > 1) {
2967 field |= TRB_CHAIN;
2968 } else {
2969 /* FIXME - add check for ZERO_PACKET flag before this */
2970 td->last_trb = ep_ring->enqueue;
2971 field |= TRB_IOC;
2972 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002973
2974 /* Only set interrupt on short packet for IN endpoints */
2975 if (usb_urb_dir_in(urb))
2976 field |= TRB_ISP;
2977
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002978 /* Set the TRB length, TD size, and interrupter fields. */
2979 if (xhci->hci_version < 0x100) {
2980 remainder = xhci_td_remainder(
2981 urb->transfer_buffer_length -
2982 running_total);
2983 } else {
2984 remainder = xhci_v1_0_td_remainder(running_total,
2985 trb_buff_len, total_packet_count, urb);
2986 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002987 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08002988 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002989 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002990
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002991 if (num_trbs > 1)
2992 more_trbs_coming = true;
2993 else
2994 more_trbs_coming = false;
2995 queue_trb(xhci, ep_ring, false, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07002996 lower_32_bits(addr),
2997 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002998 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002999 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003000 --num_trbs;
3001 running_total += trb_buff_len;
3002
3003 /* Calculate length for next transfer */
3004 addr += trb_buff_len;
3005 trb_buff_len = urb->transfer_buffer_length - running_total;
3006 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3007 trb_buff_len = TRB_MAX_BUFF_SIZE;
3008 } while (running_total < urb->transfer_buffer_length);
3009
Sarah Sharp8a96c052009-04-27 19:59:19 -07003010 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003011 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003012 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003013 return 0;
3014}
3015
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003016/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003017int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003018 struct urb *urb, int slot_id, unsigned int ep_index)
3019{
3020 struct xhci_ring *ep_ring;
3021 int num_trbs;
3022 int ret;
3023 struct usb_ctrlrequest *setup;
3024 struct xhci_generic_trb *start_trb;
3025 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003026 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003027 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003028 struct xhci_td *td;
3029
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003030 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3031 if (!ep_ring)
3032 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003033
3034 /*
3035 * Need to copy setup packet into setup TRB, so we can't use the setup
3036 * DMA address.
3037 */
3038 if (!urb->setup_packet)
3039 return -EINVAL;
3040
3041 if (!in_interrupt())
3042 xhci_dbg(xhci, "Queueing ctrl tx for slot id %d, ep %d\n",
3043 slot_id, ep_index);
3044 /* 1 TRB for setup, 1 for status */
3045 num_trbs = 2;
3046 /*
3047 * Don't need to check if we need additional event data and normal TRBs,
3048 * since data in control transfers will never get bigger than 16MB
3049 * XXX: can we get a buffer that crosses 64KB boundaries?
3050 */
3051 if (urb->transfer_buffer_length > 0)
3052 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003053 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3054 ep_index, urb->stream_id,
Andiry Xu8e51adc2010-07-22 15:23:31 -07003055 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003056 if (ret < 0)
3057 return ret;
3058
Andiry Xu8e51adc2010-07-22 15:23:31 -07003059 urb_priv = urb->hcpriv;
3060 td = urb_priv->td[0];
3061
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003062 /*
3063 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3064 * until we've finished creating all the other TRBs. The ring's cycle
3065 * state may change as we enqueue the other TRBs, so save it too.
3066 */
3067 start_trb = &ep_ring->enqueue->generic;
3068 start_cycle = ep_ring->cycle_state;
3069
3070 /* Queue setup TRB - see section 6.4.1.2.1 */
3071 /* FIXME better way to translate setup_packet into two u32 fields? */
3072 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003073 field = 0;
3074 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3075 if (start_cycle == 0)
3076 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003077
3078 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3079 if (xhci->hci_version == 0x100) {
3080 if (urb->transfer_buffer_length > 0) {
3081 if (setup->bRequestType & USB_DIR_IN)
3082 field |= TRB_TX_TYPE(TRB_DATA_IN);
3083 else
3084 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3085 }
3086 }
3087
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003088 queue_trb(xhci, ep_ring, false, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003089 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3090 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3091 TRB_LEN(8) | TRB_INTR_TARGET(0),
3092 /* Immediate data in pointer */
3093 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003094
3095 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003096 /* Only set interrupt on short packet for IN endpoints */
3097 if (usb_urb_dir_in(urb))
3098 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3099 else
3100 field = TRB_TYPE(TRB_DATA);
3101
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003102 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003103 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003104 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003105 if (urb->transfer_buffer_length > 0) {
3106 if (setup->bRequestType & USB_DIR_IN)
3107 field |= TRB_DIR_IN;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003108 queue_trb(xhci, ep_ring, false, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003109 lower_32_bits(urb->transfer_dma),
3110 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003111 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003112 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003113 }
3114
3115 /* Save the DMA address of the last TRB in the TD */
3116 td->last_trb = ep_ring->enqueue;
3117
3118 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3119 /* If the device sent data, the status stage is an OUT transfer */
3120 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3121 field = 0;
3122 else
3123 field = TRB_DIR_IN;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003124 queue_trb(xhci, ep_ring, false, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003125 0,
3126 0,
3127 TRB_INTR_TARGET(0),
3128 /* Event on completion */
3129 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3130
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003131 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003132 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003133 return 0;
3134}
3135
Andiry Xu04e51902010-07-22 15:23:39 -07003136static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3137 struct urb *urb, int i)
3138{
3139 int num_trbs = 0;
Sarah Sharpf1d44222011-08-12 10:23:01 -07003140 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003141
3142 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3143 td_len = urb->iso_frame_desc[i].length;
3144
Sarah Sharpf1d44222011-08-12 10:23:01 -07003145 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3146 TRB_MAX_BUFF_SIZE);
3147 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003148 num_trbs++;
3149
Andiry Xu04e51902010-07-22 15:23:39 -07003150 return num_trbs;
3151}
3152
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003153/*
3154 * The transfer burst count field of the isochronous TRB defines the number of
3155 * bursts that are required to move all packets in this TD. Only SuperSpeed
3156 * devices can burst up to bMaxBurst number of packets per service interval.
3157 * This field is zero based, meaning a value of zero in the field means one
3158 * burst. Basically, for everything but SuperSpeed devices, this field will be
3159 * zero. Only xHCI 1.0 host controllers support this field.
3160 */
3161static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3162 struct usb_device *udev,
3163 struct urb *urb, unsigned int total_packet_count)
3164{
3165 unsigned int max_burst;
3166
3167 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3168 return 0;
3169
3170 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3171 return roundup(total_packet_count, max_burst + 1) - 1;
3172}
3173
Sarah Sharpb61d3782011-04-19 17:43:33 -07003174/*
3175 * Returns the number of packets in the last "burst" of packets. This field is
3176 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3177 * the last burst packet count is equal to the total number of packets in the
3178 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3179 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3180 * contain 1 to (bMaxBurst + 1) packets.
3181 */
3182static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3183 struct usb_device *udev,
3184 struct urb *urb, unsigned int total_packet_count)
3185{
3186 unsigned int max_burst;
3187 unsigned int residue;
3188
3189 if (xhci->hci_version < 0x100)
3190 return 0;
3191
3192 switch (udev->speed) {
3193 case USB_SPEED_SUPER:
3194 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3195 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3196 residue = total_packet_count % (max_burst + 1);
3197 /* If residue is zero, the last burst contains (max_burst + 1)
3198 * number of packets, but the TLBPC field is zero-based.
3199 */
3200 if (residue == 0)
3201 return max_burst;
3202 return residue - 1;
3203 default:
3204 if (total_packet_count == 0)
3205 return 0;
3206 return total_packet_count - 1;
3207 }
3208}
3209
Andiry Xu04e51902010-07-22 15:23:39 -07003210/* This is for isoc transfer */
3211static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3212 struct urb *urb, int slot_id, unsigned int ep_index)
3213{
3214 struct xhci_ring *ep_ring;
3215 struct urb_priv *urb_priv;
3216 struct xhci_td *td;
3217 int num_tds, trbs_per_td;
3218 struct xhci_generic_trb *start_trb;
3219 bool first_trb;
3220 int start_cycle;
3221 u32 field, length_field;
3222 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3223 u64 start_addr, addr;
3224 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003225 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003226
3227 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3228
3229 num_tds = urb->number_of_packets;
3230 if (num_tds < 1) {
3231 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3232 return -EINVAL;
3233 }
3234
3235 if (!in_interrupt())
Andiry Xuf2c565e2010-12-20 17:12:24 +08003236 xhci_dbg(xhci, "ep %#x - urb len = %#x (%d),"
Andiry Xu04e51902010-07-22 15:23:39 -07003237 " addr = %#llx, num_tds = %d\n",
3238 urb->ep->desc.bEndpointAddress,
3239 urb->transfer_buffer_length,
3240 urb->transfer_buffer_length,
3241 (unsigned long long)urb->transfer_dma,
3242 num_tds);
3243
3244 start_addr = (u64) urb->transfer_dma;
3245 start_trb = &ep_ring->enqueue->generic;
3246 start_cycle = ep_ring->cycle_state;
3247
Sarah Sharp8a8045b2011-07-29 12:44:32 -07003248 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003249 /* Queue the first TRB, even if it's zero-length */
3250 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003251 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003252 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003253 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003254
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003255 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003256 running_total = 0;
3257 addr = start_addr + urb->iso_frame_desc[i].offset;
3258 td_len = urb->iso_frame_desc[i].length;
3259 td_remain_len = td_len;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003260 total_packet_count = roundup(td_len,
3261 le16_to_cpu(urb->ep->desc.wMaxPacketSize));
Sarah Sharpf1d44222011-08-12 10:23:01 -07003262 /* A zero-length transfer still involves at least one packet. */
3263 if (total_packet_count == 0)
3264 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003265 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3266 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003267 residue = xhci_get_last_burst_packet_count(xhci,
3268 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003269
3270 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3271
3272 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3273 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp8a8045b2011-07-29 12:44:32 -07003274 if (ret < 0) {
3275 if (i == 0)
3276 return ret;
3277 goto cleanup;
3278 }
Andiry Xu04e51902010-07-22 15:23:39 -07003279
Andiry Xu04e51902010-07-22 15:23:39 -07003280 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003281 for (j = 0; j < trbs_per_td; j++) {
3282 u32 remainder = 0;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003283 field = TRB_TBC(burst_count) | TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003284
3285 if (first_trb) {
3286 /* Queue the isoc TRB */
3287 field |= TRB_TYPE(TRB_ISOC);
3288 /* Assume URB_ISO_ASAP is set */
3289 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003290 if (i == 0) {
3291 if (start_cycle == 0)
3292 field |= 0x1;
3293 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003294 field |= ep_ring->cycle_state;
3295 first_trb = false;
3296 } else {
3297 /* Queue other normal TRBs */
3298 field |= TRB_TYPE(TRB_NORMAL);
3299 field |= ep_ring->cycle_state;
3300 }
3301
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003302 /* Only set interrupt on short packet for IN EPs */
3303 if (usb_urb_dir_in(urb))
3304 field |= TRB_ISP;
3305
Andiry Xu04e51902010-07-22 15:23:39 -07003306 /* Chain all the TRBs together; clear the chain bit in
3307 * the last TRB to indicate it's the last TRB in the
3308 * chain.
3309 */
3310 if (j < trbs_per_td - 1) {
3311 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003312 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003313 } else {
3314 td->last_trb = ep_ring->enqueue;
3315 field |= TRB_IOC;
Andiry Xuad106f22011-05-05 18:14:02 +08003316 if (xhci->hci_version == 0x100) {
3317 /* Set BEI bit except for the last td */
3318 if (i < num_tds - 1)
3319 field |= TRB_BEI;
3320 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003321 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003322 }
3323
3324 /* Calculate TRB length */
3325 trb_buff_len = TRB_MAX_BUFF_SIZE -
3326 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3327 if (trb_buff_len > td_remain_len)
3328 trb_buff_len = td_remain_len;
3329
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003330 /* Set the TRB length, TD size, & interrupter fields. */
3331 if (xhci->hci_version < 0x100) {
3332 remainder = xhci_td_remainder(
3333 td_len - running_total);
3334 } else {
3335 remainder = xhci_v1_0_td_remainder(
3336 running_total, trb_buff_len,
3337 total_packet_count, urb);
3338 }
Andiry Xu04e51902010-07-22 15:23:39 -07003339 length_field = TRB_LEN(trb_buff_len) |
3340 remainder |
3341 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003342
Andiry Xu47cbf692010-12-20 14:49:48 +08003343 queue_trb(xhci, ep_ring, false, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003344 lower_32_bits(addr),
3345 upper_32_bits(addr),
3346 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003347 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003348 running_total += trb_buff_len;
3349
3350 addr += trb_buff_len;
3351 td_remain_len -= trb_buff_len;
3352 }
3353
3354 /* Check TD length */
3355 if (running_total != td_len) {
3356 xhci_err(xhci, "ISOC TD length unmatch\n");
3357 return -EINVAL;
3358 }
3359 }
3360
Andiry Xuc41136b2011-03-22 17:08:14 +08003361 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3362 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3363 usb_amd_quirk_pll_disable();
3364 }
3365 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3366
Andiry Xue1eab2e2011-01-04 16:30:39 -08003367 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3368 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003369 return 0;
Sarah Sharp8a8045b2011-07-29 12:44:32 -07003370cleanup:
3371 /* Clean up a partially enqueued isoc transfer. */
3372
3373 for (i--; i >= 0; i--)
Sarah Sharp4343d2a2011-08-02 15:43:40 -07003374 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp8a8045b2011-07-29 12:44:32 -07003375
3376 /* Use the first TD as a temporary variable to turn the TDs we've queued
3377 * into No-ops with a software-owned cycle bit. That way the hardware
3378 * won't accidentally start executing bogus TDs when we partially
3379 * overwrite them. td->first_trb and td->start_seg are already set.
3380 */
3381 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3382 /* Every TRB except the first & last will have its cycle bit flipped. */
3383 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3384
3385 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3386 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3387 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3388 ep_ring->cycle_state = start_cycle;
3389 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3390 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003391}
3392
3393/*
3394 * Check transfer ring to guarantee there is enough room for the urb.
3395 * Update ISO URB start_frame and interval.
3396 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3397 * update the urb->start_frame by now.
3398 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3399 */
3400int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3401 struct urb *urb, int slot_id, unsigned int ep_index)
3402{
3403 struct xhci_virt_device *xdev;
3404 struct xhci_ring *ep_ring;
3405 struct xhci_ep_ctx *ep_ctx;
3406 int start_frame;
3407 int xhci_interval;
3408 int ep_interval;
3409 int num_tds, num_trbs, i;
3410 int ret;
3411
3412 xdev = xhci->devs[slot_id];
3413 ep_ring = xdev->eps[ep_index].ring;
3414 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3415
3416 num_trbs = 0;
3417 num_tds = urb->number_of_packets;
3418 for (i = 0; i < num_tds; i++)
3419 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3420
3421 /* Check the ring to guarantee there is enough room for the whole urb.
3422 * Do not insert any td of the urb to the ring if the check failed.
3423 */
Matt Evans28ccd292011-03-29 13:40:46 +11003424 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3425 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003426 if (ret)
3427 return ret;
3428
3429 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3430 start_frame &= 0x3fff;
3431
3432 urb->start_frame = start_frame;
3433 if (urb->dev->speed == USB_SPEED_LOW ||
3434 urb->dev->speed == USB_SPEED_FULL)
3435 urb->start_frame >>= 3;
3436
Matt Evans28ccd292011-03-29 13:40:46 +11003437 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003438 ep_interval = urb->interval;
3439 /* Convert to microframes */
3440 if (urb->dev->speed == USB_SPEED_LOW ||
3441 urb->dev->speed == USB_SPEED_FULL)
3442 ep_interval *= 8;
3443 /* FIXME change this to a warning and a suggestion to use the new API
3444 * to set the polling interval (once the API is added).
3445 */
3446 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003447 if (printk_ratelimit())
Andiry Xu04e51902010-07-22 15:23:39 -07003448 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3449 " (%d microframe%s) than xHCI "
3450 "(%d microframe%s)\n",
3451 ep_interval,
3452 ep_interval == 1 ? "" : "s",
3453 xhci_interval,
3454 xhci_interval == 1 ? "" : "s");
3455 urb->interval = xhci_interval;
3456 /* Convert back to frames for LS/FS devices */
3457 if (urb->dev->speed == USB_SPEED_LOW ||
3458 urb->dev->speed == USB_SPEED_FULL)
3459 urb->interval /= 8;
3460 }
3461 return xhci_queue_isoc_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
3462}
3463
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003464/**** Command Ring Operations ****/
3465
Sarah Sharp913a8a32009-09-04 10:53:13 -07003466/* Generic function for queueing a command TRB on the command ring.
3467 * Check to make sure there's room on the command ring for one command TRB.
3468 * Also check that there's room reserved for commands that must not fail.
3469 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3470 * then only check for the number of reserved spots.
3471 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3472 * because the command event handler may want to resubmit a failed command.
3473 */
3474static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3475 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003476{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003477 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003478 int ret;
3479
Sarah Sharp913a8a32009-09-04 10:53:13 -07003480 if (!command_must_succeed)
3481 reserved_trbs++;
3482
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003483 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3484 reserved_trbs, GFP_ATOMIC);
3485 if (ret < 0) {
3486 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003487 if (command_must_succeed)
3488 xhci_err(xhci, "ERR: Reserved TRB counting for "
3489 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003490 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003491 }
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003492 queue_trb(xhci, xhci->cmd_ring, false, false, field1, field2, field3,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003493 field4 | xhci->cmd_ring->cycle_state);
3494 return 0;
3495}
3496
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003497/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003498int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003499{
3500 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003501 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003502}
3503
3504/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003505int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3506 u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003507{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003508 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3509 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003510 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3511 false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003512}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003513
Sarah Sharp02386342010-05-24 13:25:28 -07003514int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3515 u32 field1, u32 field2, u32 field3, u32 field4)
3516{
3517 return queue_command(xhci, field1, field2, field3, field4, false);
3518}
3519
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003520/* Queue a reset device command TRB */
3521int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3522{
3523 return queue_command(xhci, 0, 0, 0,
3524 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3525 false);
3526}
3527
Sarah Sharpf94e01862009-04-27 19:58:38 -07003528/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003529int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003530 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003531{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003532 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3533 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003534 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3535 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003536}
Sarah Sharpae636742009-04-29 19:02:31 -07003537
Sarah Sharpf2217e82009-08-07 14:04:43 -07003538/* Queue an evaluate context command TRB */
3539int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3540 u32 slot_id)
3541{
3542 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3543 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003544 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3545 false);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003546}
3547
Andiry Xube88fe42010-10-14 07:22:57 -07003548/*
3549 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3550 * activity on an endpoint that is about to be suspended.
3551 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003552int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07003553 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003554{
3555 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3556 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3557 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003558 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003559
3560 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003561 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003562}
3563
3564/* Set Transfer Ring Dequeue Pointer command.
3565 * This should not be used for endpoints that have streams enabled.
3566 */
3567static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003568 unsigned int ep_index, unsigned int stream_id,
3569 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07003570 union xhci_trb *deq_ptr, u32 cycle_state)
3571{
3572 dma_addr_t addr;
3573 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3574 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003575 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07003576 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003577 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07003578
Sarah Sharp23e3be12009-04-29 19:05:20 -07003579 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003580 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003581 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003582 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3583 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003584 return 0;
3585 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08003586 ep = &xhci->devs[slot_id]->eps[ep_index];
3587 if ((ep->ep_state & SET_DEQ_PENDING)) {
3588 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3589 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3590 return 0;
3591 }
3592 ep->queued_deq_seg = deq_seg;
3593 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003594 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003595 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003596 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003597}
Sarah Sharpa1587d92009-07-27 12:03:15 -07003598
3599int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
3600 unsigned int ep_index)
3601{
3602 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3603 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3604 u32 type = TRB_TYPE(TRB_RESET_EP);
3605
Sarah Sharp913a8a32009-09-04 10:53:13 -07003606 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
3607 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07003608}