blob: 39eddfa66c03d9ca1a1c22d47876e2c627b3046f [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2011-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/list.h>
16#include <linux/platform_device.h>
17#include <linux/msm_rotator.h>
18#include <linux/clkdev.h>
Hemant Kumard86c4882012-01-24 19:39:37 -080019#include <linux/dma-mapping.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <mach/irqs-8064.h>
21#include <mach/board.h>
22#include <mach/msm_iomap.h>
Yan He06913ce2011-08-26 16:33:46 -070023#include <mach/usbdiag.h>
24#include <mach/msm_sps.h>
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -070025#include <mach/dma.h>
Jin Hongd3024e62012-02-09 16:13:32 -080026#include <mach/msm_dsps.h>
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -080027#include <sound/msm-dai-q6.h>
28#include <sound/apr_audio.h>
Gagan Mac8a7a5d32011-11-11 16:43:06 -070029#include <mach/msm_bus_board.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060030#include <mach/rpm.h>
Joel Kingdacbc822012-01-25 13:30:57 -080031#include <mach/mdm2.h>
Eric Holmberg023d25c2012-03-01 12:27:55 -070032#include <mach/msm_smd.h>
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -070033#include <mach/msm_dcvs.h>
Pratik Patel212ab362012-03-16 12:30:07 -070034#include <mach/qdss.h>
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -080035#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036#include "clock.h"
37#include "devices.h"
Matt Wagantall1875d322012-02-22 16:11:33 -080038#include "footswitch.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070039#include "msm_watchdog.h"
Praveen Chidambaram78499012011-11-01 17:15:17 -060040#include "rpm_stats.h"
41#include "rpm_log.h"
Subhash Jadavani909e04f2012-04-12 10:52:50 +053042#include <mach/mpm.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070043
44/* Address of GSBI blocks */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070045#define MSM_GSBI1_PHYS 0x12440000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046#define MSM_GSBI3_PHYS 0x16200000
Harini Jayaramanc4c58692011-07-19 14:50:10 -060047#define MSM_GSBI4_PHYS 0x16300000
48#define MSM_GSBI5_PHYS 0x1A200000
49#define MSM_GSBI6_PHYS 0x16500000
50#define MSM_GSBI7_PHYS 0x16600000
51
Kenneth Heitke748593a2011-07-15 15:45:11 -060052/* GSBI UART devices */
Stepan Moskovchenko2701a442011-08-19 13:47:22 -070053#define MSM_UART1DM_PHYS (MSM_GSBI1_PHYS + 0x10000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
Jin Hong4bbbfba2012-02-02 21:48:07 -080055#define MSM_UART7DM_PHYS (MSM_GSBI7_PHYS + 0x40000)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056
Harini Jayaramanc4c58692011-07-19 14:50:10 -060057/* GSBI QUP devices */
David Keitel3c40fc52012-02-09 17:53:52 -080058#define MSM_GSBI1_QUP_PHYS (MSM_GSBI1_PHYS + 0x20000)
Harini Jayaramanc4c58692011-07-19 14:50:10 -060059#define MSM_GSBI3_QUP_PHYS (MSM_GSBI3_PHYS + 0x80000)
60#define MSM_GSBI4_QUP_PHYS (MSM_GSBI4_PHYS + 0x80000)
61#define MSM_GSBI5_QUP_PHYS (MSM_GSBI5_PHYS + 0x80000)
62#define MSM_GSBI6_QUP_PHYS (MSM_GSBI6_PHYS + 0x80000)
63#define MSM_GSBI7_QUP_PHYS (MSM_GSBI7_PHYS + 0x80000)
64#define MSM_QUP_SIZE SZ_4K
65
Kenneth Heitke36920d32011-07-20 16:44:30 -060066/* Address of SSBI CMD */
67#define MSM_PMIC1_SSBI_CMD_PHYS 0x00500000
68#define MSM_PMIC2_SSBI_CMD_PHYS 0x00C00000
69#define MSM_PMIC_SSBI_SIZE SZ_4K
Harini Jayaramanc4c58692011-07-19 14:50:10 -060070
Hemant Kumarcaa09092011-07-30 00:26:33 -070071/* Address of HS USBOTG1 */
Hemant Kumard86c4882012-01-24 19:39:37 -080072#define MSM_HSUSB1_PHYS 0x12500000
73#define MSM_HSUSB1_SIZE SZ_4K
Hemant Kumarcaa09092011-07-30 00:26:33 -070074
Manu Gautam91223e02011-11-08 15:27:22 +053075/* Address of HS USB3 */
76#define MSM_HSUSB3_PHYS 0x12520000
77#define MSM_HSUSB3_SIZE SZ_4K
78
Hemant Kumar1d66e1c2012-02-13 15:24:59 -080079/* Address of HS USB4 */
80#define MSM_HSUSB4_PHYS 0x12530000
81#define MSM_HSUSB4_SIZE SZ_4K
82
83
Jeff Ohlstein7e668552011-10-06 16:17:25 -070084static struct msm_watchdog_pdata msm_watchdog_pdata = {
85 .pet_time = 10000,
86 .bark_time = 11000,
87 .has_secure = true,
Joel Kinge7ca6f72012-02-09 20:51:25 -080088 .needs_expired_enable = true,
Jeff Ohlstein7e668552011-10-06 16:17:25 -070089};
90
91struct platform_device msm8064_device_watchdog = {
92 .name = "msm_watchdog",
93 .id = -1,
94 .dev = {
95 .platform_data = &msm_watchdog_pdata,
96 },
97};
98
Joel King0581896d2011-07-19 16:43:28 -070099static struct resource msm_dmov_resource[] = {
100 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800101 .start = ADM_0_SCSS_1_IRQ,
Joel King0581896d2011-07-19 16:43:28 -0700102 .flags = IORESOURCE_IRQ,
103 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700104 {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800105 .start = 0x18320000,
106 .end = 0x18320000 + SZ_1M - 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700107 .flags = IORESOURCE_MEM,
108 },
109};
110
111static struct msm_dmov_pdata msm_dmov_pdata = {
Jeff Ohlstein4af72692011-11-07 15:59:17 -0800112 .sd = 1,
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700113 .sd_size = 0x800,
Joel King0581896d2011-07-19 16:43:28 -0700114};
115
Stepan Moskovchenkodf13d342011-08-03 19:01:25 -0700116struct platform_device apq8064_device_dmov = {
Joel King0581896d2011-07-19 16:43:28 -0700117 .name = "msm_dmov",
118 .id = -1,
119 .resource = msm_dmov_resource,
120 .num_resources = ARRAY_SIZE(msm_dmov_resource),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -0700121 .dev = {
122 .platform_data = &msm_dmov_pdata,
123 },
Joel King0581896d2011-07-19 16:43:28 -0700124};
125
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700126static struct resource resources_uart_gsbi1[] = {
127 {
128 .start = APQ8064_GSBI1_UARTDM_IRQ,
129 .end = APQ8064_GSBI1_UARTDM_IRQ,
130 .flags = IORESOURCE_IRQ,
131 },
132 {
133 .start = MSM_UART1DM_PHYS,
134 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
135 .name = "uartdm_resource",
136 .flags = IORESOURCE_MEM,
137 },
138 {
139 .start = MSM_GSBI1_PHYS,
140 .end = MSM_GSBI1_PHYS + PAGE_SIZE - 1,
141 .name = "gsbi_resource",
142 .flags = IORESOURCE_MEM,
143 },
144};
145
146struct platform_device apq8064_device_uart_gsbi1 = {
147 .name = "msm_serial_hsl",
Jin Hong4bbbfba2012-02-02 21:48:07 -0800148 .id = 1,
Stepan Moskovchenko2701a442011-08-19 13:47:22 -0700149 .num_resources = ARRAY_SIZE(resources_uart_gsbi1),
150 .resource = resources_uart_gsbi1,
151};
152
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700153static struct resource resources_uart_gsbi3[] = {
154 {
155 .start = GSBI3_UARTDM_IRQ,
156 .end = GSBI3_UARTDM_IRQ,
157 .flags = IORESOURCE_IRQ,
158 },
159 {
160 .start = MSM_UART3DM_PHYS,
161 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
162 .name = "uartdm_resource",
163 .flags = IORESOURCE_MEM,
164 },
165 {
166 .start = MSM_GSBI3_PHYS,
167 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
168 .name = "gsbi_resource",
169 .flags = IORESOURCE_MEM,
170 },
171};
172
173struct platform_device apq8064_device_uart_gsbi3 = {
174 .name = "msm_serial_hsl",
175 .id = 0,
176 .num_resources = ARRAY_SIZE(resources_uart_gsbi3),
177 .resource = resources_uart_gsbi3,
178};
179
Jing Lin04601f92012-02-05 15:36:07 -0800180static struct resource resources_qup_i2c_gsbi3[] = {
181 {
182 .name = "gsbi_qup_i2c_addr",
183 .start = MSM_GSBI3_PHYS,
184 .end = MSM_GSBI3_PHYS + 4 - 1,
185 .flags = IORESOURCE_MEM,
186 },
187 {
188 .name = "qup_phys_addr",
189 .start = MSM_GSBI3_QUP_PHYS,
190 .end = MSM_GSBI3_QUP_PHYS + MSM_QUP_SIZE - 1,
191 .flags = IORESOURCE_MEM,
192 },
193 {
194 .name = "qup_err_intr",
195 .start = GSBI3_QUP_IRQ,
196 .end = GSBI3_QUP_IRQ,
197 .flags = IORESOURCE_IRQ,
198 },
199 {
200 .name = "i2c_clk",
201 .start = 9,
202 .end = 9,
203 .flags = IORESOURCE_IO,
204 },
205 {
206 .name = "i2c_sda",
207 .start = 8,
208 .end = 8,
209 .flags = IORESOURCE_IO,
210 },
211};
212
David Keitel3c40fc52012-02-09 17:53:52 -0800213static struct resource resources_qup_i2c_gsbi1[] = {
214 {
215 .name = "gsbi_qup_i2c_addr",
216 .start = MSM_GSBI1_PHYS,
217 .end = MSM_GSBI1_PHYS + 4 - 1,
218 .flags = IORESOURCE_MEM,
219 },
220 {
221 .name = "qup_phys_addr",
222 .start = MSM_GSBI1_QUP_PHYS,
223 .end = MSM_GSBI1_QUP_PHYS + MSM_QUP_SIZE - 1,
224 .flags = IORESOURCE_MEM,
225 },
226 {
227 .name = "qup_err_intr",
228 .start = APQ8064_GSBI1_QUP_IRQ,
229 .end = APQ8064_GSBI1_QUP_IRQ,
230 .flags = IORESOURCE_IRQ,
231 },
232 {
233 .name = "i2c_clk",
234 .start = 21,
235 .end = 21,
236 .flags = IORESOURCE_IO,
237 },
238 {
239 .name = "i2c_sda",
240 .start = 20,
241 .end = 20,
242 .flags = IORESOURCE_IO,
243 },
244};
245
246struct platform_device apq8064_device_qup_i2c_gsbi1 = {
247 .name = "qup_i2c",
248 .id = 0,
249 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi1),
250 .resource = resources_qup_i2c_gsbi1,
251};
252
Jing Lin04601f92012-02-05 15:36:07 -0800253struct platform_device apq8064_device_qup_i2c_gsbi3 = {
254 .name = "qup_i2c",
255 .id = 3,
256 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi3),
257 .resource = resources_qup_i2c_gsbi3,
258};
259
Kenneth Heitke748593a2011-07-15 15:45:11 -0600260static struct resource resources_qup_i2c_gsbi4[] = {
261 {
262 .name = "gsbi_qup_i2c_addr",
263 .start = MSM_GSBI4_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600264 .end = MSM_GSBI4_PHYS + 4 - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600265 .flags = IORESOURCE_MEM,
266 },
267 {
268 .name = "qup_phys_addr",
269 .start = MSM_GSBI4_QUP_PHYS,
Harini Jayaramane1554a92011-09-15 14:43:02 -0600270 .end = MSM_GSBI4_QUP_PHYS + MSM_QUP_SIZE - 1,
Kenneth Heitke748593a2011-07-15 15:45:11 -0600271 .flags = IORESOURCE_MEM,
272 },
273 {
274 .name = "qup_err_intr",
275 .start = GSBI4_QUP_IRQ,
276 .end = GSBI4_QUP_IRQ,
277 .flags = IORESOURCE_IRQ,
278 },
Kevin Chand07220e2012-02-13 15:52:22 -0800279 {
280 .name = "i2c_clk",
281 .start = 11,
282 .end = 11,
283 .flags = IORESOURCE_IO,
284 },
285 {
286 .name = "i2c_sda",
287 .start = 10,
288 .end = 10,
289 .flags = IORESOURCE_IO,
290 },
Kenneth Heitke748593a2011-07-15 15:45:11 -0600291};
292
293struct platform_device apq8064_device_qup_i2c_gsbi4 = {
294 .name = "qup_i2c",
295 .id = 4,
296 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi4),
297 .resource = resources_qup_i2c_gsbi4,
298};
299
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700300static struct resource resources_qup_spi_gsbi5[] = {
301 {
302 .name = "spi_base",
303 .start = MSM_GSBI5_QUP_PHYS,
304 .end = MSM_GSBI5_QUP_PHYS + SZ_4K - 1,
305 .flags = IORESOURCE_MEM,
306 },
307 {
308 .name = "gsbi_base",
309 .start = MSM_GSBI5_PHYS,
310 .end = MSM_GSBI5_PHYS + 4 - 1,
311 .flags = IORESOURCE_MEM,
312 },
313 {
314 .name = "spi_irq_in",
315 .start = GSBI5_QUP_IRQ,
316 .end = GSBI5_QUP_IRQ,
317 .flags = IORESOURCE_IRQ,
318 },
319};
320
321struct platform_device apq8064_device_qup_spi_gsbi5 = {
322 .name = "spi_qsd",
323 .id = 0,
324 .num_resources = ARRAY_SIZE(resources_qup_spi_gsbi5),
325 .resource = resources_qup_spi_gsbi5,
326};
327
Joel King8f839b92012-04-01 14:37:46 -0700328static struct resource resources_qup_i2c_gsbi5[] = {
329 {
330 .name = "gsbi_qup_i2c_addr",
331 .start = MSM_GSBI5_PHYS,
332 .end = MSM_GSBI5_PHYS + 4 - 1,
333 .flags = IORESOURCE_MEM,
334 },
335 {
336 .name = "qup_phys_addr",
337 .start = MSM_GSBI5_QUP_PHYS,
338 .end = MSM_GSBI5_QUP_PHYS + MSM_QUP_SIZE - 1,
339 .flags = IORESOURCE_MEM,
340 },
341 {
342 .name = "qup_err_intr",
343 .start = GSBI5_QUP_IRQ,
344 .end = GSBI5_QUP_IRQ,
345 .flags = IORESOURCE_IRQ,
346 },
347 {
348 .name = "i2c_clk",
349 .start = 54,
350 .end = 54,
351 .flags = IORESOURCE_IO,
352 },
353 {
354 .name = "i2c_sda",
355 .start = 53,
356 .end = 53,
357 .flags = IORESOURCE_IO,
358 },
359};
360
361struct platform_device mpq8064_device_qup_i2c_gsbi5 = {
362 .name = "qup_i2c",
363 .id = 5,
364 .num_resources = ARRAY_SIZE(resources_qup_i2c_gsbi5),
365 .resource = resources_qup_i2c_gsbi5,
366};
367
Jin Hong4bbbfba2012-02-02 21:48:07 -0800368static struct resource resources_uart_gsbi7[] = {
369 {
370 .start = GSBI7_UARTDM_IRQ,
371 .end = GSBI7_UARTDM_IRQ,
372 .flags = IORESOURCE_IRQ,
373 },
374 {
375 .start = MSM_UART7DM_PHYS,
376 .end = MSM_UART7DM_PHYS + PAGE_SIZE - 1,
377 .name = "uartdm_resource",
378 .flags = IORESOURCE_MEM,
379 },
380 {
381 .start = MSM_GSBI7_PHYS,
382 .end = MSM_GSBI7_PHYS + PAGE_SIZE - 1,
383 .name = "gsbi_resource",
384 .flags = IORESOURCE_MEM,
385 },
386};
387
388struct platform_device apq8064_device_uart_gsbi7 = {
389 .name = "msm_serial_hsl",
390 .id = 0,
391 .num_resources = ARRAY_SIZE(resources_uart_gsbi7),
392 .resource = resources_uart_gsbi7,
393};
394
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800395struct platform_device apq_pcm = {
396 .name = "msm-pcm-dsp",
397 .id = -1,
398};
399
400struct platform_device apq_pcm_routing = {
401 .name = "msm-pcm-routing",
402 .id = -1,
403};
404
405struct platform_device apq_cpudai0 = {
406 .name = "msm-dai-q6",
407 .id = 0x4000,
408};
409
410struct platform_device apq_cpudai1 = {
411 .name = "msm-dai-q6",
412 .id = 0x4001,
413};
Santosh Mardieff9a742012-04-09 23:23:39 +0530414struct platform_device mpq_cpudai_sec_i2s_rx = {
415 .name = "msm-dai-q6",
416 .id = 4,
417};
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800418struct platform_device apq_cpudai_hdmi_rx = {
Swaminathan Sathappanfd9dbad2012-02-15 16:56:44 -0800419 .name = "msm-dai-q6-hdmi",
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800420 .id = 8,
421};
422
423struct platform_device apq_cpudai_bt_rx = {
424 .name = "msm-dai-q6",
425 .id = 0x3000,
426};
427
428struct platform_device apq_cpudai_bt_tx = {
429 .name = "msm-dai-q6",
430 .id = 0x3001,
431};
432
433struct platform_device apq_cpudai_fm_rx = {
434 .name = "msm-dai-q6",
435 .id = 0x3004,
436};
437
438struct platform_device apq_cpudai_fm_tx = {
439 .name = "msm-dai-q6",
440 .id = 0x3005,
441};
442
Helen Zeng8f925502012-03-05 16:50:17 -0800443struct platform_device apq_cpudai_slim_4_rx = {
444 .name = "msm-dai-q6",
445 .id = 0x4008,
446};
447
448struct platform_device apq_cpudai_slim_4_tx = {
449 .name = "msm-dai-q6",
450 .id = 0x4009,
451};
452
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800453/*
454 * Machine specific data for AUX PCM Interface
455 * which the driver will be unware of.
456 */
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800457struct msm_dai_auxpcm_pdata apq_auxpcm_pdata = {
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800458 .clk = "pcm_clk",
459 .mode = AFE_PCM_CFG_MODE_PCM,
460 .sync = AFE_PCM_CFG_SYNC_INT,
461 .frame = AFE_PCM_CFG_FRM_256BPF,
462 .quant = AFE_PCM_CFG_QUANT_LINEAR_NOPAD,
463 .slot = 0,
464 .data = AFE_PCM_CFG_CDATAOE_MASTER,
465 .pcm_clk_rate = 2048000,
466};
467
468struct platform_device apq_cpudai_auxpcm_rx = {
469 .name = "msm-dai-q6",
470 .id = 2,
471 .dev = {
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800472 .platform_data = &apq_auxpcm_pdata,
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800473 },
474};
475
476struct platform_device apq_cpudai_auxpcm_tx = {
477 .name = "msm-dai-q6",
478 .id = 3,
Kiran Kandi5f4ab692012-02-23 11:23:56 -0800479 .dev = {
480 .platform_data = &apq_auxpcm_pdata,
481 },
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800482};
483
Kuirong Wangf23f8c52012-03-31 12:34:51 -0700484struct msm_mi2s_data mpq_mi2s_tx_data = {
485 .sd_lines = MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3,
486 .capability = MSM_MI2S_CAP_TX,
487};
488
489struct platform_device mpq_cpudai_mi2s_tx = {
490 .name = "msm-dai-q6",
491 .id = 7, /*MI2S_TX */
492 .dev = {
493 .platform_data = &mpq_mi2s_tx_data,
494 },
495};
496
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800497struct platform_device apq_cpu_fe = {
498 .name = "msm-dai-fe",
499 .id = -1,
500};
501
502struct platform_device apq_stub_codec = {
503 .name = "msm-stub-codec",
504 .id = 1,
505};
506
507struct platform_device apq_voice = {
508 .name = "msm-pcm-voice",
509 .id = -1,
510};
511
512struct platform_device apq_voip = {
513 .name = "msm-voip-dsp",
514 .id = -1,
515};
516
517struct platform_device apq_lpa_pcm = {
518 .name = "msm-pcm-lpa",
519 .id = -1,
520};
521
Krishnankutty Kolathappilly4374e332012-03-18 22:27:30 -0700522struct platform_device apq_compr_dsp = {
523 .name = "msm-compr-dsp",
524 .id = -1,
525};
526
527struct platform_device apq_multi_ch_pcm = {
528 .name = "msm-multi-ch-pcm-dsp",
529 .id = -1,
530};
531
Bharath Ramachandramurthyb8e797f2011-11-30 12:08:42 -0800532struct platform_device apq_pcm_hostless = {
533 .name = "msm-pcm-hostless",
534 .id = -1,
535};
536
537struct platform_device apq_cpudai_afe_01_rx = {
538 .name = "msm-dai-q6",
539 .id = 0xE0,
540};
541
542struct platform_device apq_cpudai_afe_01_tx = {
543 .name = "msm-dai-q6",
544 .id = 0xF0,
545};
546
547struct platform_device apq_cpudai_afe_02_rx = {
548 .name = "msm-dai-q6",
549 .id = 0xF1,
550};
551
552struct platform_device apq_cpudai_afe_02_tx = {
553 .name = "msm-dai-q6",
554 .id = 0xE1,
555};
556
557struct platform_device apq_pcm_afe = {
558 .name = "msm-pcm-afe",
559 .id = -1,
560};
561
Neema Shetty8427c262012-02-16 11:23:43 -0800562struct platform_device apq_cpudai_stub = {
563 .name = "msm-dai-stub",
564 .id = -1,
565};
566
Neema Shetty3c9d2862012-03-11 01:25:32 -0800567struct platform_device apq_cpudai_slimbus_1_rx = {
568 .name = "msm-dai-q6",
569 .id = 0x4002,
570};
571
572struct platform_device apq_cpudai_slimbus_1_tx = {
573 .name = "msm-dai-q6",
574 .id = 0x4003,
575};
576
Kiran Kandi1e6371d2012-03-29 11:48:57 -0700577struct platform_device apq_cpudai_slimbus_2_tx = {
578 .name = "msm-dai-q6",
579 .id = 0x4005,
580};
581
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700582static struct resource resources_ssbi_pmic1[] = {
583 {
584 .start = MSM_PMIC1_SSBI_CMD_PHYS,
585 .end = MSM_PMIC1_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
586 .flags = IORESOURCE_MEM,
587 },
588};
589
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600590#define LPASS_SLIMBUS_PHYS 0x28080000
591#define LPASS_SLIMBUS_BAM_PHYS 0x28084000
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800592#define LPASS_SLIMBUS_SLEW (MSM8960_TLMM_PHYS + 0x207C)
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600593/* Board info for the slimbus slave device */
594static struct resource slimbus_res[] = {
595 {
596 .start = LPASS_SLIMBUS_PHYS,
597 .end = LPASS_SLIMBUS_PHYS + 8191,
598 .flags = IORESOURCE_MEM,
599 .name = "slimbus_physical",
600 },
601 {
602 .start = LPASS_SLIMBUS_BAM_PHYS,
603 .end = LPASS_SLIMBUS_BAM_PHYS + 8191,
604 .flags = IORESOURCE_MEM,
605 .name = "slimbus_bam_physical",
606 },
607 {
Swaminathan Sathappan2316e082012-02-03 14:07:17 -0800608 .start = LPASS_SLIMBUS_SLEW,
609 .end = LPASS_SLIMBUS_SLEW + 4 - 1,
610 .flags = IORESOURCE_MEM,
611 .name = "slimbus_slew_reg",
612 },
613 {
Sagar Dharia8bdcdaf2011-09-16 16:01:15 -0600614 .start = SLIMBUS0_CORE_EE1_IRQ,
615 .end = SLIMBUS0_CORE_EE1_IRQ,
616 .flags = IORESOURCE_IRQ,
617 .name = "slimbus_irq",
618 },
619 {
620 .start = SLIMBUS0_BAM_EE1_IRQ,
621 .end = SLIMBUS0_BAM_EE1_IRQ,
622 .flags = IORESOURCE_IRQ,
623 .name = "slimbus_bam_irq",
624 },
625};
626
627struct platform_device apq8064_slim_ctrl = {
628 .name = "msm_slim_ctrl",
629 .id = 1,
630 .num_resources = ARRAY_SIZE(slimbus_res),
631 .resource = slimbus_res,
632 .dev = {
633 .coherent_dma_mask = 0xffffffffULL,
634 },
635};
636
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700637struct platform_device apq8064_device_ssbi_pmic1 = {
638 .name = "msm_ssbi",
639 .id = 0,
640 .resource = resources_ssbi_pmic1,
641 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1),
642};
643
644static struct resource resources_ssbi_pmic2[] = {
645 {
646 .start = MSM_PMIC2_SSBI_CMD_PHYS,
647 .end = MSM_PMIC2_SSBI_CMD_PHYS + MSM_PMIC_SSBI_SIZE - 1,
648 .flags = IORESOURCE_MEM,
649 },
650};
651
652struct platform_device apq8064_device_ssbi_pmic2 = {
653 .name = "msm_ssbi",
654 .id = 1,
655 .resource = resources_ssbi_pmic2,
656 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2),
657};
658
659static struct resource resources_otg[] = {
660 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800661 .start = MSM_HSUSB1_PHYS,
662 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700663 .flags = IORESOURCE_MEM,
664 },
665 {
666 .start = USB1_HS_IRQ,
667 .end = USB1_HS_IRQ,
668 .flags = IORESOURCE_IRQ,
669 },
670};
671
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700672struct platform_device apq8064_device_otg = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700673 .name = "msm_otg",
674 .id = -1,
675 .num_resources = ARRAY_SIZE(resources_otg),
676 .resource = resources_otg,
677 .dev = {
678 .coherent_dma_mask = 0xffffffff,
679 },
680};
681
682static struct resource resources_hsusb[] = {
683 {
Hemant Kumard86c4882012-01-24 19:39:37 -0800684 .start = MSM_HSUSB1_PHYS,
685 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700686 .flags = IORESOURCE_MEM,
687 },
688 {
689 .start = USB1_HS_IRQ,
690 .end = USB1_HS_IRQ,
691 .flags = IORESOURCE_IRQ,
692 },
693};
694
Stepan Moskovchenko14aa6492011-08-08 15:15:01 -0700695struct platform_device apq8064_device_gadget_peripheral = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700696 .name = "msm_hsusb",
697 .id = -1,
698 .num_resources = ARRAY_SIZE(resources_hsusb),
699 .resource = resources_hsusb,
700 .dev = {
701 .coherent_dma_mask = 0xffffffff,
702 },
703};
704
Hemant Kumard86c4882012-01-24 19:39:37 -0800705static struct resource resources_hsusb_host[] = {
706 {
707 .start = MSM_HSUSB1_PHYS,
708 .end = MSM_HSUSB1_PHYS + MSM_HSUSB1_SIZE - 1,
709 .flags = IORESOURCE_MEM,
710 },
711 {
712 .start = USB1_HS_IRQ,
713 .end = USB1_HS_IRQ,
714 .flags = IORESOURCE_IRQ,
715 },
716};
717
Hemant Kumara945b472012-01-25 15:08:06 -0800718static struct resource resources_hsic_host[] = {
719 {
720 .start = 0x12510000,
721 .end = 0x12510000 + SZ_4K - 1,
722 .flags = IORESOURCE_MEM,
723 },
724 {
725 .start = USB2_HSIC_IRQ,
726 .end = USB2_HSIC_IRQ,
727 .flags = IORESOURCE_IRQ,
728 },
729 {
730 .start = MSM_GPIO_TO_INT(49),
731 .end = MSM_GPIO_TO_INT(49),
732 .name = "peripheral_status_irq",
733 .flags = IORESOURCE_IRQ,
734 },
Vamsi Krishna6921cbe2012-02-21 18:34:43 -0800735 {
736 .start = MSM_GPIO_TO_INT(88),
737 .end = MSM_GPIO_TO_INT(88),
738 .name = "wakeup_irq",
739 .flags = IORESOURCE_IRQ,
740 },
Hemant Kumara945b472012-01-25 15:08:06 -0800741};
742
Hemant Kumard86c4882012-01-24 19:39:37 -0800743static u64 dma_mask = DMA_BIT_MASK(32);
744struct platform_device apq8064_device_hsusb_host = {
745 .name = "msm_hsusb_host",
746 .id = -1,
747 .num_resources = ARRAY_SIZE(resources_hsusb_host),
748 .resource = resources_hsusb_host,
749 .dev = {
750 .dma_mask = &dma_mask,
751 .coherent_dma_mask = 0xffffffff,
752 },
753};
754
Hemant Kumara945b472012-01-25 15:08:06 -0800755struct platform_device apq8064_device_hsic_host = {
756 .name = "msm_hsic_host",
757 .id = -1,
758 .num_resources = ARRAY_SIZE(resources_hsic_host),
759 .resource = resources_hsic_host,
760 .dev = {
761 .dma_mask = &dma_mask,
762 .coherent_dma_mask = DMA_BIT_MASK(32),
763 },
764};
765
Manu Gautam91223e02011-11-08 15:27:22 +0530766static struct resource resources_ehci_host3[] = {
767{
768 .start = MSM_HSUSB3_PHYS,
769 .end = MSM_HSUSB3_PHYS + MSM_HSUSB3_SIZE - 1,
770 .flags = IORESOURCE_MEM,
771 },
772 {
773 .start = USB3_HS_IRQ,
774 .end = USB3_HS_IRQ,
775 .flags = IORESOURCE_IRQ,
776 },
777};
778
779struct platform_device apq8064_device_ehci_host3 = {
780 .name = "msm_ehci_host",
781 .id = 0,
782 .num_resources = ARRAY_SIZE(resources_ehci_host3),
783 .resource = resources_ehci_host3,
784 .dev = {
785 .dma_mask = &dma_mask,
786 .coherent_dma_mask = 0xffffffff,
787 },
788};
789
Hemant Kumar1d66e1c2012-02-13 15:24:59 -0800790static struct resource resources_ehci_host4[] = {
791{
792 .start = MSM_HSUSB4_PHYS,
793 .end = MSM_HSUSB4_PHYS + MSM_HSUSB4_SIZE - 1,
794 .flags = IORESOURCE_MEM,
795 },
796 {
797 .start = USB4_HS_IRQ,
798 .end = USB4_HS_IRQ,
799 .flags = IORESOURCE_IRQ,
800 },
801};
802
803struct platform_device apq8064_device_ehci_host4 = {
804 .name = "msm_ehci_host",
805 .id = 1,
806 .num_resources = ARRAY_SIZE(resources_ehci_host4),
807 .resource = resources_ehci_host4,
808 .dev = {
809 .dma_mask = &dma_mask,
810 .coherent_dma_mask = 0xffffffff,
811 },
812};
813
Mohan Kumar Gubbihalli Lachma Naik7f72edd2012-02-06 17:26:47 -0800814/* MSM Video core device */
815#ifdef CONFIG_MSM_BUS_SCALING
816static struct msm_bus_vectors vidc_init_vectors[] = {
817 {
818 .src = MSM_BUS_MASTER_VIDEO_ENC,
819 .dst = MSM_BUS_SLAVE_EBI_CH0,
820 .ab = 0,
821 .ib = 0,
822 },
823 {
824 .src = MSM_BUS_MASTER_VIDEO_DEC,
825 .dst = MSM_BUS_SLAVE_EBI_CH0,
826 .ab = 0,
827 .ib = 0,
828 },
829 {
830 .src = MSM_BUS_MASTER_AMPSS_M0,
831 .dst = MSM_BUS_SLAVE_EBI_CH0,
832 .ab = 0,
833 .ib = 0,
834 },
835 {
836 .src = MSM_BUS_MASTER_AMPSS_M0,
837 .dst = MSM_BUS_SLAVE_EBI_CH0,
838 .ab = 0,
839 .ib = 0,
840 },
841};
842static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
843 {
844 .src = MSM_BUS_MASTER_VIDEO_ENC,
845 .dst = MSM_BUS_SLAVE_EBI_CH0,
846 .ab = 54525952,
847 .ib = 436207616,
848 },
849 {
850 .src = MSM_BUS_MASTER_VIDEO_DEC,
851 .dst = MSM_BUS_SLAVE_EBI_CH0,
852 .ab = 72351744,
853 .ib = 289406976,
854 },
855 {
856 .src = MSM_BUS_MASTER_AMPSS_M0,
857 .dst = MSM_BUS_SLAVE_EBI_CH0,
858 .ab = 500000,
859 .ib = 1000000,
860 },
861 {
862 .src = MSM_BUS_MASTER_AMPSS_M0,
863 .dst = MSM_BUS_SLAVE_EBI_CH0,
864 .ab = 500000,
865 .ib = 1000000,
866 },
867};
868static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
869 {
870 .src = MSM_BUS_MASTER_VIDEO_ENC,
871 .dst = MSM_BUS_SLAVE_EBI_CH0,
872 .ab = 40894464,
873 .ib = 327155712,
874 },
875 {
876 .src = MSM_BUS_MASTER_VIDEO_DEC,
877 .dst = MSM_BUS_SLAVE_EBI_CH0,
878 .ab = 48234496,
879 .ib = 192937984,
880 },
881 {
882 .src = MSM_BUS_MASTER_AMPSS_M0,
883 .dst = MSM_BUS_SLAVE_EBI_CH0,
884 .ab = 500000,
885 .ib = 2000000,
886 },
887 {
888 .src = MSM_BUS_MASTER_AMPSS_M0,
889 .dst = MSM_BUS_SLAVE_EBI_CH0,
890 .ab = 500000,
891 .ib = 2000000,
892 },
893};
894static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
895 {
896 .src = MSM_BUS_MASTER_VIDEO_ENC,
897 .dst = MSM_BUS_SLAVE_EBI_CH0,
898 .ab = 163577856,
899 .ib = 1308622848,
900 },
901 {
902 .src = MSM_BUS_MASTER_VIDEO_DEC,
903 .dst = MSM_BUS_SLAVE_EBI_CH0,
904 .ab = 219152384,
905 .ib = 876609536,
906 },
907 {
908 .src = MSM_BUS_MASTER_AMPSS_M0,
909 .dst = MSM_BUS_SLAVE_EBI_CH0,
910 .ab = 1750000,
911 .ib = 3500000,
912 },
913 {
914 .src = MSM_BUS_MASTER_AMPSS_M0,
915 .dst = MSM_BUS_SLAVE_EBI_CH0,
916 .ab = 1750000,
917 .ib = 3500000,
918 },
919};
920static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
921 {
922 .src = MSM_BUS_MASTER_VIDEO_ENC,
923 .dst = MSM_BUS_SLAVE_EBI_CH0,
924 .ab = 121634816,
925 .ib = 973078528,
926 },
927 {
928 .src = MSM_BUS_MASTER_VIDEO_DEC,
929 .dst = MSM_BUS_SLAVE_EBI_CH0,
930 .ab = 155189248,
931 .ib = 620756992,
932 },
933 {
934 .src = MSM_BUS_MASTER_AMPSS_M0,
935 .dst = MSM_BUS_SLAVE_EBI_CH0,
936 .ab = 1750000,
937 .ib = 7000000,
938 },
939 {
940 .src = MSM_BUS_MASTER_AMPSS_M0,
941 .dst = MSM_BUS_SLAVE_EBI_CH0,
942 .ab = 1750000,
943 .ib = 7000000,
944 },
945};
946static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
947 {
948 .src = MSM_BUS_MASTER_VIDEO_ENC,
949 .dst = MSM_BUS_SLAVE_EBI_CH0,
950 .ab = 372244480,
951 .ib = 2560000000U,
952 },
953 {
954 .src = MSM_BUS_MASTER_VIDEO_DEC,
955 .dst = MSM_BUS_SLAVE_EBI_CH0,
956 .ab = 501219328,
957 .ib = 2560000000U,
958 },
959 {
960 .src = MSM_BUS_MASTER_AMPSS_M0,
961 .dst = MSM_BUS_SLAVE_EBI_CH0,
962 .ab = 2500000,
963 .ib = 5000000,
964 },
965 {
966 .src = MSM_BUS_MASTER_AMPSS_M0,
967 .dst = MSM_BUS_SLAVE_EBI_CH0,
968 .ab = 2500000,
969 .ib = 5000000,
970 },
971};
972static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
973 {
974 .src = MSM_BUS_MASTER_VIDEO_ENC,
975 .dst = MSM_BUS_SLAVE_EBI_CH0,
976 .ab = 222298112,
977 .ib = 2560000000U,
978 },
979 {
980 .src = MSM_BUS_MASTER_VIDEO_DEC,
981 .dst = MSM_BUS_SLAVE_EBI_CH0,
982 .ab = 330301440,
983 .ib = 2560000000U,
984 },
985 {
986 .src = MSM_BUS_MASTER_AMPSS_M0,
987 .dst = MSM_BUS_SLAVE_EBI_CH0,
988 .ab = 2500000,
989 .ib = 700000000,
990 },
991 {
992 .src = MSM_BUS_MASTER_AMPSS_M0,
993 .dst = MSM_BUS_SLAVE_EBI_CH0,
994 .ab = 2500000,
995 .ib = 10000000,
996 },
997};
998
999static struct msm_bus_paths vidc_bus_client_config[] = {
1000 {
1001 ARRAY_SIZE(vidc_init_vectors),
1002 vidc_init_vectors,
1003 },
1004 {
1005 ARRAY_SIZE(vidc_venc_vga_vectors),
1006 vidc_venc_vga_vectors,
1007 },
1008 {
1009 ARRAY_SIZE(vidc_vdec_vga_vectors),
1010 vidc_vdec_vga_vectors,
1011 },
1012 {
1013 ARRAY_SIZE(vidc_venc_720p_vectors),
1014 vidc_venc_720p_vectors,
1015 },
1016 {
1017 ARRAY_SIZE(vidc_vdec_720p_vectors),
1018 vidc_vdec_720p_vectors,
1019 },
1020 {
1021 ARRAY_SIZE(vidc_venc_1080p_vectors),
1022 vidc_venc_1080p_vectors,
1023 },
1024 {
1025 ARRAY_SIZE(vidc_vdec_1080p_vectors),
1026 vidc_vdec_1080p_vectors,
1027 },
1028};
1029
1030static struct msm_bus_scale_pdata vidc_bus_client_data = {
1031 vidc_bus_client_config,
1032 ARRAY_SIZE(vidc_bus_client_config),
1033 .name = "vidc",
1034};
1035#endif
1036
1037
1038#define APQ8064_VIDC_BASE_PHYS 0x04400000
1039#define APQ8064_VIDC_BASE_SIZE 0x00100000
1040
1041static struct resource apq8064_device_vidc_resources[] = {
1042 {
1043 .start = APQ8064_VIDC_BASE_PHYS,
1044 .end = APQ8064_VIDC_BASE_PHYS + APQ8064_VIDC_BASE_SIZE - 1,
1045 .flags = IORESOURCE_MEM,
1046 },
1047 {
1048 .start = VCODEC_IRQ,
1049 .end = VCODEC_IRQ,
1050 .flags = IORESOURCE_IRQ,
1051 },
1052};
1053
1054struct msm_vidc_platform_data apq8064_vidc_platform_data = {
1055#ifdef CONFIG_MSM_BUS_SCALING
1056 .vidc_bus_client_pdata = &vidc_bus_client_data,
1057#endif
1058#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
1059 .memtype = ION_CP_MM_HEAP_ID,
1060 .enable_ion = 1,
1061#else
1062 .memtype = MEMTYPE_EBI1,
1063 .enable_ion = 0,
1064#endif
1065 .disable_dmx = 0,
1066 .disable_fullhd = 0,
1067};
1068
1069struct platform_device apq8064_msm_device_vidc = {
1070 .name = "msm_vidc",
1071 .id = 0,
1072 .num_resources = ARRAY_SIZE(apq8064_device_vidc_resources),
1073 .resource = apq8064_device_vidc_resources,
1074 .dev = {
1075 .platform_data = &apq8064_vidc_platform_data,
1076 },
1077};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001078#define MSM_SDC1_BASE 0x12400000
1079#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1080#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1081#define MSM_SDC2_BASE 0x12140000
1082#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1083#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1084#define MSM_SDC3_BASE 0x12180000
1085#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1086#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1087#define MSM_SDC4_BASE 0x121C0000
1088#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1089#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1090
1091static struct resource resources_sdc1[] = {
1092 {
1093 .name = "core_mem",
1094 .flags = IORESOURCE_MEM,
1095 .start = MSM_SDC1_BASE,
1096 .end = MSM_SDC1_DML_BASE - 1,
1097 },
1098 {
1099 .name = "core_irq",
1100 .flags = IORESOURCE_IRQ,
1101 .start = SDC1_IRQ_0,
1102 .end = SDC1_IRQ_0
1103 },
1104#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1105 {
1106 .name = "sdcc_dml_addr",
1107 .start = MSM_SDC1_DML_BASE,
1108 .end = MSM_SDC1_BAM_BASE - 1,
1109 .flags = IORESOURCE_MEM,
1110 },
1111 {
1112 .name = "sdcc_bam_addr",
1113 .start = MSM_SDC1_BAM_BASE,
1114 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1115 .flags = IORESOURCE_MEM,
1116 },
1117 {
1118 .name = "sdcc_bam_irq",
1119 .start = SDC1_BAM_IRQ,
1120 .end = SDC1_BAM_IRQ,
1121 .flags = IORESOURCE_IRQ,
1122 },
1123#endif
1124};
1125
1126static struct resource resources_sdc2[] = {
1127 {
1128 .name = "core_mem",
1129 .flags = IORESOURCE_MEM,
1130 .start = MSM_SDC2_BASE,
1131 .end = MSM_SDC2_DML_BASE - 1,
1132 },
1133 {
1134 .name = "core_irq",
1135 .flags = IORESOURCE_IRQ,
1136 .start = SDC2_IRQ_0,
1137 .end = SDC2_IRQ_0
1138 },
1139#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1140 {
1141 .name = "sdcc_dml_addr",
1142 .start = MSM_SDC2_DML_BASE,
1143 .end = MSM_SDC2_BAM_BASE - 1,
1144 .flags = IORESOURCE_MEM,
1145 },
1146 {
1147 .name = "sdcc_bam_addr",
1148 .start = MSM_SDC2_BAM_BASE,
1149 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1150 .flags = IORESOURCE_MEM,
1151 },
1152 {
1153 .name = "sdcc_bam_irq",
1154 .start = SDC2_BAM_IRQ,
1155 .end = SDC2_BAM_IRQ,
1156 .flags = IORESOURCE_IRQ,
1157 },
1158#endif
1159};
1160
1161static struct resource resources_sdc3[] = {
1162 {
1163 .name = "core_mem",
1164 .flags = IORESOURCE_MEM,
1165 .start = MSM_SDC3_BASE,
1166 .end = MSM_SDC3_DML_BASE - 1,
1167 },
1168 {
1169 .name = "core_irq",
1170 .flags = IORESOURCE_IRQ,
1171 .start = SDC3_IRQ_0,
1172 .end = SDC3_IRQ_0
1173 },
1174#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1175 {
1176 .name = "sdcc_dml_addr",
1177 .start = MSM_SDC3_DML_BASE,
1178 .end = MSM_SDC3_BAM_BASE - 1,
1179 .flags = IORESOURCE_MEM,
1180 },
1181 {
1182 .name = "sdcc_bam_addr",
1183 .start = MSM_SDC3_BAM_BASE,
1184 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1185 .flags = IORESOURCE_MEM,
1186 },
1187 {
1188 .name = "sdcc_bam_irq",
1189 .start = SDC3_BAM_IRQ,
1190 .end = SDC3_BAM_IRQ,
1191 .flags = IORESOURCE_IRQ,
1192 },
1193#endif
1194};
1195
1196static struct resource resources_sdc4[] = {
1197 {
1198 .name = "core_mem",
1199 .flags = IORESOURCE_MEM,
1200 .start = MSM_SDC4_BASE,
1201 .end = MSM_SDC4_DML_BASE - 1,
1202 },
1203 {
1204 .name = "core_irq",
1205 .flags = IORESOURCE_IRQ,
1206 .start = SDC4_IRQ_0,
1207 .end = SDC4_IRQ_0
1208 },
1209#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1210 {
1211 .name = "sdcc_dml_addr",
1212 .start = MSM_SDC4_DML_BASE,
1213 .end = MSM_SDC4_BAM_BASE - 1,
1214 .flags = IORESOURCE_MEM,
1215 },
1216 {
1217 .name = "sdcc_bam_addr",
1218 .start = MSM_SDC4_BAM_BASE,
1219 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1220 .flags = IORESOURCE_MEM,
1221 },
1222 {
1223 .name = "sdcc_bam_irq",
1224 .start = SDC4_BAM_IRQ,
1225 .end = SDC4_BAM_IRQ,
1226 .flags = IORESOURCE_IRQ,
1227 },
1228#endif
1229};
1230
1231struct platform_device apq8064_device_sdc1 = {
1232 .name = "msm_sdcc",
1233 .id = 1,
1234 .num_resources = ARRAY_SIZE(resources_sdc1),
1235 .resource = resources_sdc1,
1236 .dev = {
1237 .coherent_dma_mask = 0xffffffff,
1238 },
1239};
1240
1241struct platform_device apq8064_device_sdc2 = {
1242 .name = "msm_sdcc",
1243 .id = 2,
1244 .num_resources = ARRAY_SIZE(resources_sdc2),
1245 .resource = resources_sdc2,
1246 .dev = {
1247 .coherent_dma_mask = 0xffffffff,
1248 },
1249};
1250
1251struct platform_device apq8064_device_sdc3 = {
1252 .name = "msm_sdcc",
1253 .id = 3,
1254 .num_resources = ARRAY_SIZE(resources_sdc3),
1255 .resource = resources_sdc3,
1256 .dev = {
1257 .coherent_dma_mask = 0xffffffff,
1258 },
1259};
1260
1261struct platform_device apq8064_device_sdc4 = {
1262 .name = "msm_sdcc",
1263 .id = 4,
1264 .num_resources = ARRAY_SIZE(resources_sdc4),
1265 .resource = resources_sdc4,
1266 .dev = {
1267 .coherent_dma_mask = 0xffffffff,
1268 },
1269};
1270
1271static struct platform_device *apq8064_sdcc_devices[] __initdata = {
1272 &apq8064_device_sdc1,
1273 &apq8064_device_sdc2,
1274 &apq8064_device_sdc3,
1275 &apq8064_device_sdc4,
1276};
1277
1278int __init apq8064_add_sdcc(unsigned int controller,
1279 struct mmc_platform_data *plat)
1280{
1281 struct platform_device *pdev;
1282
1283 if (!plat)
1284 return 0;
1285 if (controller < 1 || controller > 4)
1286 return -EINVAL;
1287
1288 pdev = apq8064_sdcc_devices[controller-1];
1289 pdev->dev.platform_data = plat;
1290 return platform_device_register(pdev);
1291}
1292
Yan He06913ce2011-08-26 16:33:46 -07001293static struct resource resources_sps[] = {
1294 {
1295 .name = "pipe_mem",
1296 .start = 0x12800000,
1297 .end = 0x12800000 + 0x4000 - 1,
1298 .flags = IORESOURCE_MEM,
1299 },
1300 {
1301 .name = "bamdma_dma",
1302 .start = 0x12240000,
1303 .end = 0x12240000 + 0x1000 - 1,
1304 .flags = IORESOURCE_MEM,
1305 },
1306 {
1307 .name = "bamdma_bam",
1308 .start = 0x12244000,
1309 .end = 0x12244000 + 0x4000 - 1,
1310 .flags = IORESOURCE_MEM,
1311 },
1312 {
1313 .name = "bamdma_irq",
1314 .start = SPS_BAM_DMA_IRQ,
1315 .end = SPS_BAM_DMA_IRQ,
1316 .flags = IORESOURCE_IRQ,
1317 },
1318};
1319
Gagan Mac8a7a5d32011-11-11 16:43:06 -07001320struct platform_device msm_bus_8064_sys_fabric = {
1321 .name = "msm_bus_fabric",
1322 .id = MSM_BUS_FAB_SYSTEM,
1323};
1324struct platform_device msm_bus_8064_apps_fabric = {
1325 .name = "msm_bus_fabric",
1326 .id = MSM_BUS_FAB_APPSS,
1327};
1328struct platform_device msm_bus_8064_mm_fabric = {
1329 .name = "msm_bus_fabric",
1330 .id = MSM_BUS_FAB_MMSS,
1331};
1332struct platform_device msm_bus_8064_sys_fpb = {
1333 .name = "msm_bus_fabric",
1334 .id = MSM_BUS_FAB_SYSTEM_FPB,
1335};
1336struct platform_device msm_bus_8064_cpss_fpb = {
1337 .name = "msm_bus_fabric",
1338 .id = MSM_BUS_FAB_CPSS_FPB,
1339};
1340
Yan He06913ce2011-08-26 16:33:46 -07001341static struct msm_sps_platform_data msm_sps_pdata = {
1342 .bamdma_restricted_pipes = 0x06,
1343};
1344
1345struct platform_device msm_device_sps_apq8064 = {
1346 .name = "msm_sps",
1347 .id = -1,
1348 .num_resources = ARRAY_SIZE(resources_sps),
1349 .resource = resources_sps,
1350 .dev.platform_data = &msm_sps_pdata,
1351};
1352
Eric Holmberg023d25c2012-03-01 12:27:55 -07001353static struct resource smd_resource[] = {
1354 {
1355 .name = "a9_m2a_0",
1356 .start = INT_A9_M2A_0,
1357 .flags = IORESOURCE_IRQ,
1358 },
1359 {
1360 .name = "a9_m2a_5",
1361 .start = INT_A9_M2A_5,
1362 .flags = IORESOURCE_IRQ,
1363 },
1364 {
1365 .name = "adsp_a11",
1366 .start = INT_ADSP_A11,
1367 .flags = IORESOURCE_IRQ,
1368 },
1369 {
1370 .name = "adsp_a11_smsm",
1371 .start = INT_ADSP_A11_SMSM,
1372 .flags = IORESOURCE_IRQ,
1373 },
1374 {
1375 .name = "dsps_a11",
1376 .start = INT_DSPS_A11,
1377 .flags = IORESOURCE_IRQ,
1378 },
1379 {
1380 .name = "dsps_a11_smsm",
1381 .start = INT_DSPS_A11_SMSM,
1382 .flags = IORESOURCE_IRQ,
1383 },
1384 {
1385 .name = "wcnss_a11",
1386 .start = INT_WCNSS_A11,
1387 .flags = IORESOURCE_IRQ,
1388 },
1389 {
1390 .name = "wcnss_a11_smsm",
1391 .start = INT_WCNSS_A11_SMSM,
1392 .flags = IORESOURCE_IRQ,
1393 },
1394};
1395
1396static struct smd_subsystem_config smd_config_list[] = {
1397 {
1398 .irq_config_id = SMD_MODEM,
1399 .subsys_name = "gss",
1400 .edge = SMD_APPS_MODEM,
1401
1402 .smd_int.irq_name = "a9_m2a_0",
1403 .smd_int.flags = IRQF_TRIGGER_RISING,
1404 .smd_int.irq_id = -1,
1405 .smd_int.device_name = "smd_dev",
1406 .smd_int.dev_id = 0,
1407 .smd_int.out_bit_pos = 1 << 3,
1408 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1409 .smd_int.out_offset = 0x8,
1410
1411 .smsm_int.irq_name = "a9_m2a_5",
1412 .smsm_int.flags = IRQF_TRIGGER_RISING,
1413 .smsm_int.irq_id = -1,
1414 .smsm_int.device_name = "smd_smsm",
1415 .smsm_int.dev_id = 0,
1416 .smsm_int.out_bit_pos = 1 << 4,
1417 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1418 .smsm_int.out_offset = 0x8,
1419 },
1420 {
1421 .irq_config_id = SMD_Q6,
1422 .subsys_name = "q6",
1423 .edge = SMD_APPS_QDSP,
1424
1425 .smd_int.irq_name = "adsp_a11",
1426 .smd_int.flags = IRQF_TRIGGER_RISING,
1427 .smd_int.irq_id = -1,
1428 .smd_int.device_name = "smd_dev",
1429 .smd_int.dev_id = 0,
1430 .smd_int.out_bit_pos = 1 << 15,
1431 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1432 .smd_int.out_offset = 0x8,
1433
1434 .smsm_int.irq_name = "adsp_a11_smsm",
1435 .smsm_int.flags = IRQF_TRIGGER_RISING,
1436 .smsm_int.irq_id = -1,
1437 .smsm_int.device_name = "smd_smsm",
1438 .smsm_int.dev_id = 0,
1439 .smsm_int.out_bit_pos = 1 << 14,
1440 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1441 .smsm_int.out_offset = 0x8,
1442 },
1443 {
1444 .irq_config_id = SMD_DSPS,
1445 .subsys_name = "dsps",
1446 .edge = SMD_APPS_DSPS,
1447
1448 .smd_int.irq_name = "dsps_a11",
1449 .smd_int.flags = IRQF_TRIGGER_RISING,
1450 .smd_int.irq_id = -1,
1451 .smd_int.device_name = "smd_dev",
1452 .smd_int.dev_id = 0,
1453 .smd_int.out_bit_pos = 1,
1454 .smd_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1455 .smd_int.out_offset = 0x4080,
1456
1457 .smsm_int.irq_name = "dsps_a11_smsm",
1458 .smsm_int.flags = IRQF_TRIGGER_RISING,
1459 .smsm_int.irq_id = -1,
1460 .smsm_int.device_name = "smd_smsm",
1461 .smsm_int.dev_id = 0,
1462 .smsm_int.out_bit_pos = 1,
1463 .smsm_int.out_base = (void __iomem *)MSM_SIC_NON_SECURE_BASE,
1464 .smsm_int.out_offset = 0x4094,
1465 },
1466 {
1467 .irq_config_id = SMD_WCNSS,
1468 .subsys_name = "wcnss",
1469 .edge = SMD_APPS_WCNSS,
1470
1471 .smd_int.irq_name = "wcnss_a11",
1472 .smd_int.flags = IRQF_TRIGGER_RISING,
1473 .smd_int.irq_id = -1,
1474 .smd_int.device_name = "smd_dev",
1475 .smd_int.dev_id = 0,
1476 .smd_int.out_bit_pos = 1 << 25,
1477 .smd_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1478 .smd_int.out_offset = 0x8,
1479
1480 .smsm_int.irq_name = "wcnss_a11_smsm",
1481 .smsm_int.flags = IRQF_TRIGGER_RISING,
1482 .smsm_int.irq_id = -1,
1483 .smsm_int.device_name = "smd_smsm",
1484 .smsm_int.dev_id = 0,
1485 .smsm_int.out_bit_pos = 1 << 23,
1486 .smsm_int.out_base = (void __iomem *)MSM_APCS_GCC_BASE,
1487 .smsm_int.out_offset = 0x8,
1488 },
1489};
1490
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001491static struct smd_subsystem_restart_config smd_ssr_config = {
1492 .disable_smsm_reset_handshake = 1,
1493};
1494
Eric Holmberg023d25c2012-03-01 12:27:55 -07001495static struct smd_platform smd_platform_data = {
1496 .num_ss_configs = ARRAY_SIZE(smd_config_list),
1497 .smd_ss_configs = smd_config_list,
Eric Holmberg2bb6ccd2012-03-13 13:05:14 -06001498 .smd_ssr_config = &smd_ssr_config,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001499};
1500
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001501struct platform_device msm_device_smd_apq8064 = {
1502 .name = "msm_smd",
1503 .id = -1,
Eric Holmberg023d25c2012-03-01 12:27:55 -07001504 .resource = smd_resource,
1505 .num_resources = ARRAY_SIZE(smd_resource),
1506 .dev = {
1507 .platform_data = &smd_platform_data,
1508 },
Jeff Hugo0c0f5e92011-09-28 13:55:45 -06001509};
1510
Ramesh Masavarapuf46be1b2011-11-03 11:13:41 -07001511#ifdef CONFIG_HW_RANDOM_MSM
1512/* PRNG device */
1513#define MSM_PRNG_PHYS 0x1A500000
1514static struct resource rng_resources = {
1515 .flags = IORESOURCE_MEM,
1516 .start = MSM_PRNG_PHYS,
1517 .end = MSM_PRNG_PHYS + SZ_512 - 1,
1518};
1519
1520struct platform_device apq8064_device_rng = {
1521 .name = "msm_rng",
1522 .id = 0,
1523 .num_resources = 1,
1524 .resource = &rng_resources,
1525};
1526#endif
1527
Matt Wagantall292aace2012-01-26 19:12:34 -08001528static struct resource msm_gss_resources[] = {
1529 {
1530 .start = 0x10000000,
1531 .end = 0x10000000 + SZ_256 - 1,
1532 .flags = IORESOURCE_MEM,
1533 },
Matt Wagantall19ac4fd2012-02-03 20:18:23 -08001534 {
1535 .start = 0x10008000,
1536 .end = 0x10008000 + SZ_256 - 1,
1537 .flags = IORESOURCE_MEM,
1538 },
Matt Wagantall292aace2012-01-26 19:12:34 -08001539};
1540
1541struct platform_device msm_gss = {
1542 .name = "pil_gss",
1543 .id = -1,
1544 .num_resources = ARRAY_SIZE(msm_gss_resources),
1545 .resource = msm_gss_resources,
1546};
1547
Matt Wagantall1875d322012-02-22 16:11:33 -08001548struct platform_device *apq8064_fs_devices[] = {
1549 FS_8X60(FS_ROT, "fs_rot"),
1550 FS_8X60(FS_IJPEG, "fs_ijpeg"),
1551 FS_8X60(FS_VFE, "fs_vfe"),
1552 FS_8X60(FS_VPE, "fs_vpe"),
1553 FS_8X60(FS_GFX3D, "fs_gfx3d"),
1554 FS_8X60(FS_VED, "fs_ved"),
1555 FS_8X60(FS_VCAP, "fs_vcap"),
1556};
1557unsigned apq8064_num_fs_devices = ARRAY_SIZE(apq8064_fs_devices);
1558
Praveen Chidambaram78499012011-11-01 17:15:17 -06001559struct msm_rpm_platform_data apq8064_rpm_data __initdata = {
1560 .reg_base_addrs = {
1561 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
1562 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
1563 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
1564 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
1565 },
1566 .irq_ack = RPM_APCC_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08001567 .irq_err = RPM_APCC_CPU0_GP_LOW_IRQ,
Praveen Chidambarame396ce62012-03-30 11:15:57 -06001568 .irq_wakeup = RPM_APCC_CPU0_WAKE_UP_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06001569 .ipc_rpm_reg = MSM_APCS_GCC_BASE + 0x008,
1570 .ipc_rpm_val = 4,
1571 .target_id = {
1572 MSM_RPM_MAP(8064, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 4),
1573 MSM_RPM_MAP(8064, NOTIFICATION_REGISTERED_0, NOTIFICATION, 4),
1574 MSM_RPM_MAP(8064, INVALIDATE_0, INVALIDATE, 8),
1575 MSM_RPM_MAP(8064, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
1576 MSM_RPM_MAP(8064, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
1577 MSM_RPM_MAP(8064, RPM_CTL, RPM_CTL, 1),
1578 MSM_RPM_MAP(8064, CXO_CLK, CXO_CLK, 1),
1579 MSM_RPM_MAP(8064, PXO_CLK, PXO_CLK, 1),
1580 MSM_RPM_MAP(8064, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
1581 MSM_RPM_MAP(8064, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
1582 MSM_RPM_MAP(8064, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
1583 MSM_RPM_MAP(8064, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
1584 MSM_RPM_MAP(8064, SFPB_CLK, SFPB_CLK, 1),
1585 MSM_RPM_MAP(8064, CFPB_CLK, CFPB_CLK, 1),
1586 MSM_RPM_MAP(8064, MMFPB_CLK, MMFPB_CLK, 1),
1587 MSM_RPM_MAP(8064, EBI1_CLK, EBI1_CLK, 1),
1588 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_HALT_0,
1589 APPS_FABRIC_CFG_HALT, 2),
1590 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_CLKMOD_0,
1591 APPS_FABRIC_CFG_CLKMOD, 3),
1592 MSM_RPM_MAP(8064, APPS_FABRIC_CFG_IOCTL,
1593 APPS_FABRIC_CFG_IOCTL, 1),
1594 MSM_RPM_MAP(8064, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 12),
1595 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_HALT_0,
1596 SYS_FABRIC_CFG_HALT, 2),
1597 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_CLKMOD_0,
1598 SYS_FABRIC_CFG_CLKMOD, 3),
1599 MSM_RPM_MAP(8064, SYS_FABRIC_CFG_IOCTL,
1600 SYS_FABRIC_CFG_IOCTL, 1),
1601 MSM_RPM_MAP(8064, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 30),
1602 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_HALT_0,
1603 MMSS_FABRIC_CFG_HALT, 2),
1604 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_CLKMOD_0,
1605 MMSS_FABRIC_CFG_CLKMOD, 3),
1606 MSM_RPM_MAP(8064, MMSS_FABRIC_CFG_IOCTL,
1607 MMSS_FABRIC_CFG_IOCTL, 1),
1608 MSM_RPM_MAP(8064, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 21),
1609 MSM_RPM_MAP(8064, PM8921_S1_0, PM8921_S1, 2),
1610 MSM_RPM_MAP(8064, PM8921_S2_0, PM8921_S2, 2),
1611 MSM_RPM_MAP(8064, PM8921_S3_0, PM8921_S3, 2),
1612 MSM_RPM_MAP(8064, PM8921_S4_0, PM8921_S4, 2),
1613 MSM_RPM_MAP(8064, PM8921_S5_0, PM8921_S5, 2),
1614 MSM_RPM_MAP(8064, PM8921_S6_0, PM8921_S6, 2),
1615 MSM_RPM_MAP(8064, PM8921_S7_0, PM8921_S7, 2),
1616 MSM_RPM_MAP(8064, PM8921_S8_0, PM8921_S8, 2),
1617 MSM_RPM_MAP(8064, PM8921_L1_0, PM8921_L1, 2),
1618 MSM_RPM_MAP(8064, PM8921_L2_0, PM8921_L2, 2),
1619 MSM_RPM_MAP(8064, PM8921_L3_0, PM8921_L3, 2),
1620 MSM_RPM_MAP(8064, PM8921_L4_0, PM8921_L4, 2),
1621 MSM_RPM_MAP(8064, PM8921_L5_0, PM8921_L5, 2),
1622 MSM_RPM_MAP(8064, PM8921_L6_0, PM8921_L6, 2),
1623 MSM_RPM_MAP(8064, PM8921_L7_0, PM8921_L7, 2),
1624 MSM_RPM_MAP(8064, PM8921_L8_0, PM8921_L8, 2),
1625 MSM_RPM_MAP(8064, PM8921_L9_0, PM8921_L9, 2),
1626 MSM_RPM_MAP(8064, PM8921_L10_0, PM8921_L10, 2),
1627 MSM_RPM_MAP(8064, PM8921_L11_0, PM8921_L11, 2),
1628 MSM_RPM_MAP(8064, PM8921_L12_0, PM8921_L12, 2),
1629 MSM_RPM_MAP(8064, PM8921_L13_0, PM8921_L13, 2),
1630 MSM_RPM_MAP(8064, PM8921_L14_0, PM8921_L14, 2),
1631 MSM_RPM_MAP(8064, PM8921_L15_0, PM8921_L15, 2),
1632 MSM_RPM_MAP(8064, PM8921_L16_0, PM8921_L16, 2),
1633 MSM_RPM_MAP(8064, PM8921_L17_0, PM8921_L17, 2),
1634 MSM_RPM_MAP(8064, PM8921_L18_0, PM8921_L18, 2),
1635 MSM_RPM_MAP(8064, PM8921_L19_0, PM8921_L19, 2),
1636 MSM_RPM_MAP(8064, PM8921_L20_0, PM8921_L20, 2),
1637 MSM_RPM_MAP(8064, PM8921_L21_0, PM8921_L21, 2),
1638 MSM_RPM_MAP(8064, PM8921_L22_0, PM8921_L22, 2),
1639 MSM_RPM_MAP(8064, PM8921_L23_0, PM8921_L23, 2),
1640 MSM_RPM_MAP(8064, PM8921_L24_0, PM8921_L24, 2),
1641 MSM_RPM_MAP(8064, PM8921_L25_0, PM8921_L25, 2),
1642 MSM_RPM_MAP(8064, PM8921_L26_0, PM8921_L26, 2),
1643 MSM_RPM_MAP(8064, PM8921_L27_0, PM8921_L27, 2),
1644 MSM_RPM_MAP(8064, PM8921_L28_0, PM8921_L28, 2),
1645 MSM_RPM_MAP(8064, PM8921_L29_0, PM8921_L29, 2),
1646 MSM_RPM_MAP(8064, PM8921_CLK1_0, PM8921_CLK1, 2),
1647 MSM_RPM_MAP(8064, PM8921_CLK2_0, PM8921_CLK2, 2),
1648 MSM_RPM_MAP(8064, PM8921_LVS1, PM8921_LVS1, 1),
1649 MSM_RPM_MAP(8064, PM8921_LVS2, PM8921_LVS2, 1),
1650 MSM_RPM_MAP(8064, PM8921_LVS3, PM8921_LVS3, 1),
1651 MSM_RPM_MAP(8064, PM8921_LVS4, PM8921_LVS4, 1),
1652 MSM_RPM_MAP(8064, PM8921_LVS5, PM8921_LVS5, 1),
1653 MSM_RPM_MAP(8064, PM8921_LVS6, PM8921_LVS6, 1),
1654 MSM_RPM_MAP(8064, PM8921_LVS7, PM8921_LVS7, 1),
1655 MSM_RPM_MAP(8064, PM8821_S1_0, PM8821_S1, 2),
1656 MSM_RPM_MAP(8064, PM8821_S2_0, PM8821_S2, 2),
1657 MSM_RPM_MAP(8064, PM8821_L1_0, PM8821_L1, 2),
1658 MSM_RPM_MAP(8064, NCP_0, NCP, 2),
1659 MSM_RPM_MAP(8064, CXO_BUFFERS, CXO_BUFFERS, 1),
1660 MSM_RPM_MAP(8064, USB_OTG_SWITCH, USB_OTG_SWITCH, 1),
1661 MSM_RPM_MAP(8064, HDMI_SWITCH, HDMI_SWITCH, 1),
1662 MSM_RPM_MAP(8064, DDR_DMM_0, DDR_DMM, 2),
1663 MSM_RPM_MAP(8064, QDSS_CLK, QDSS_CLK, 1),
1664 },
1665 .target_status = {
1666 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MAJOR),
1667 MSM_RPM_STATUS_ID_MAP(8064, VERSION_MINOR),
1668 MSM_RPM_STATUS_ID_MAP(8064, VERSION_BUILD),
1669 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_0),
1670 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_1),
1671 MSM_RPM_STATUS_ID_MAP(8064, SUPPORTED_RESOURCES_2),
1672 MSM_RPM_STATUS_ID_MAP(8064, RESERVED_SUPPORTED_RESOURCES_0),
1673 MSM_RPM_STATUS_ID_MAP(8064, SEQUENCE),
1674 MSM_RPM_STATUS_ID_MAP(8064, RPM_CTL),
1675 MSM_RPM_STATUS_ID_MAP(8064, CXO_CLK),
1676 MSM_RPM_STATUS_ID_MAP(8064, PXO_CLK),
1677 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CLK),
1678 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_CLK),
1679 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_CLK),
1680 MSM_RPM_STATUS_ID_MAP(8064, DAYTONA_FABRIC_CLK),
1681 MSM_RPM_STATUS_ID_MAP(8064, SFPB_CLK),
1682 MSM_RPM_STATUS_ID_MAP(8064, CFPB_CLK),
1683 MSM_RPM_STATUS_ID_MAP(8064, MMFPB_CLK),
1684 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CLK),
1685 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_HALT),
1686 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_CLKMOD),
1687 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_CFG_IOCTL),
1688 MSM_RPM_STATUS_ID_MAP(8064, APPS_FABRIC_ARB),
1689 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_HALT),
1690 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_CLKMOD),
1691 MSM_RPM_STATUS_ID_MAP(8064, SYS_FABRIC_CFG_IOCTL),
1692 MSM_RPM_STATUS_ID_MAP(8064, SYSTEM_FABRIC_ARB),
1693 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_HALT),
1694 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_CLKMOD),
1695 MSM_RPM_STATUS_ID_MAP(8064, MMSS_FABRIC_CFG_IOCTL),
1696 MSM_RPM_STATUS_ID_MAP(8064, MM_FABRIC_ARB),
1697 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_0),
1698 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S1_1),
1699 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_0),
1700 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S2_1),
1701 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_0),
1702 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S3_1),
1703 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_0),
1704 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S4_1),
1705 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_0),
1706 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S5_1),
1707 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_0),
1708 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S6_1),
1709 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_0),
1710 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S7_1),
1711 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_0),
1712 MSM_RPM_STATUS_ID_MAP(8064, PM8921_S8_1),
1713 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_0),
1714 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L1_1),
1715 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_0),
1716 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L2_1),
1717 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_0),
1718 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L3_1),
1719 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_0),
1720 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L4_1),
1721 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_0),
1722 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L5_1),
1723 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_0),
1724 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L6_1),
1725 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_0),
1726 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L7_1),
1727 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_0),
1728 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L8_1),
1729 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_0),
1730 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L9_1),
1731 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_0),
1732 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L10_1),
1733 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_0),
1734 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L11_1),
1735 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_0),
1736 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L12_1),
1737 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_0),
1738 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L13_1),
1739 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_0),
1740 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L14_1),
1741 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_0),
1742 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L15_1),
1743 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_0),
1744 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L16_1),
1745 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_0),
1746 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L17_1),
1747 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_0),
1748 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L18_1),
1749 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_0),
1750 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L19_1),
1751 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_0),
1752 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L20_1),
1753 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_0),
1754 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L21_1),
1755 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_0),
1756 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L22_1),
1757 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_0),
1758 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L23_1),
1759 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_0),
1760 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L24_1),
1761 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_0),
1762 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L25_1),
1763 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_0),
1764 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L26_1),
1765 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_0),
1766 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L27_1),
1767 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_0),
1768 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L28_1),
1769 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_0),
1770 MSM_RPM_STATUS_ID_MAP(8064, PM8921_L29_1),
1771 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_0),
1772 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK1_1),
1773 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_0),
1774 MSM_RPM_STATUS_ID_MAP(8064, PM8921_CLK2_1),
1775 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS1),
1776 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS2),
1777 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS3),
1778 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS4),
1779 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS5),
1780 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS6),
1781 MSM_RPM_STATUS_ID_MAP(8064, PM8921_LVS7),
1782 MSM_RPM_STATUS_ID_MAP(8064, NCP_0),
1783 MSM_RPM_STATUS_ID_MAP(8064, NCP_1),
1784 MSM_RPM_STATUS_ID_MAP(8064, CXO_BUFFERS),
1785 MSM_RPM_STATUS_ID_MAP(8064, USB_OTG_SWITCH),
1786 MSM_RPM_STATUS_ID_MAP(8064, HDMI_SWITCH),
1787 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_0),
1788 MSM_RPM_STATUS_ID_MAP(8064, DDR_DMM_1),
1789 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH0_RANGE),
1790 MSM_RPM_STATUS_ID_MAP(8064, EBI1_CH1_RANGE),
1791 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_0),
1792 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S1_1),
1793 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_0),
1794 MSM_RPM_STATUS_ID_MAP(8064, PM8821_S2_1),
1795 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_0),
1796 MSM_RPM_STATUS_ID_MAP(8064, PM8821_L1_1),
1797 },
1798 .target_ctrl_id = {
1799 MSM_RPM_CTRL_MAP(8064, VERSION_MAJOR),
1800 MSM_RPM_CTRL_MAP(8064, VERSION_MINOR),
1801 MSM_RPM_CTRL_MAP(8064, VERSION_BUILD),
1802 MSM_RPM_CTRL_MAP(8064, REQ_CTX_0),
1803 MSM_RPM_CTRL_MAP(8064, REQ_SEL_0),
1804 MSM_RPM_CTRL_MAP(8064, ACK_CTX_0),
1805 MSM_RPM_CTRL_MAP(8064, ACK_SEL_0),
1806 },
1807 .sel_invalidate = MSM_RPM_8064_SEL_INVALIDATE,
1808 .sel_notification = MSM_RPM_8064_SEL_NOTIFICATION,
1809 .sel_last = MSM_RPM_8064_SEL_LAST,
1810 .ver = {3, 0, 0},
1811};
1812
1813struct platform_device apq8064_rpm_device = {
1814 .name = "msm_rpm",
1815 .id = -1,
1816};
1817
1818static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
1819 .phys_addr_base = 0x0010D204,
1820 .phys_size = SZ_8K,
1821};
1822
1823struct platform_device apq8064_rpm_stat_device = {
1824 .name = "msm_rpm_stat",
1825 .id = -1,
1826 .dev = {
1827 .platform_data = &msm_rpm_stat_pdata,
1828 },
1829};
1830
1831static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
1832 .phys_addr_base = 0x0010C000,
1833 .reg_offsets = {
1834 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000080,
1835 [MSM_RPM_LOG_PAGE_BUFFER] = 0x000000A0,
1836 },
1837 .phys_size = SZ_8K,
1838 .log_len = 4096, /* log's buffer length in bytes */
1839 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
1840};
1841
1842struct platform_device apq8064_rpm_log_device = {
1843 .name = "msm_rpm_log",
1844 .id = -1,
1845 .dev = {
1846 .platform_data = &msm_rpm_log_pdata,
1847 },
1848};
1849
Jin Hongd3024e62012-02-09 16:13:32 -08001850/* Sensors DSPS platform data */
1851
1852#define PPSS_REG_PHYS_BASE 0x12080000
1853
1854static struct dsps_clk_info dsps_clks[] = {};
1855static struct dsps_regulator_info dsps_regs[] = {};
1856
1857/*
1858 * Note: GPIOs field is intialized in run-time at the function
1859 * apq8064_init_dsps().
1860 */
1861
1862struct msm_dsps_platform_data msm_dsps_pdata_8064 = {
1863 .clks = dsps_clks,
1864 .clks_num = ARRAY_SIZE(dsps_clks),
1865 .gpios = NULL,
1866 .gpios_num = 0,
1867 .regs = dsps_regs,
1868 .regs_num = ARRAY_SIZE(dsps_regs),
1869 .dsps_pwr_ctl_en = 1,
1870 .signature = DSPS_SIGNATURE,
1871};
1872
1873static struct resource msm_dsps_resources[] = {
1874 {
1875 .start = PPSS_REG_PHYS_BASE,
1876 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1877 .name = "ppss_reg",
1878 .flags = IORESOURCE_MEM,
1879 },
1880
1881 {
1882 .start = PPSS_WDOG_TIMER_IRQ,
1883 .end = PPSS_WDOG_TIMER_IRQ,
1884 .name = "ppss_wdog",
1885 .flags = IORESOURCE_IRQ,
1886 },
1887};
1888
1889struct platform_device msm_dsps_device_8064 = {
1890 .name = "msm_dsps",
1891 .id = 0,
1892 .num_resources = ARRAY_SIZE(msm_dsps_resources),
1893 .resource = msm_dsps_resources,
1894 .dev.platform_data = &msm_dsps_pdata_8064,
1895};
1896
Praveen Chidambaram78499012011-11-01 17:15:17 -06001897#ifdef CONFIG_MSM_MPM
1898static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
1899 [1] = MSM_GPIO_TO_INT(26),
1900 [2] = MSM_GPIO_TO_INT(88),
1901 [4] = MSM_GPIO_TO_INT(73),
1902 [5] = MSM_GPIO_TO_INT(74),
1903 [6] = MSM_GPIO_TO_INT(75),
1904 [7] = MSM_GPIO_TO_INT(76),
1905 [8] = MSM_GPIO_TO_INT(77),
1906 [9] = MSM_GPIO_TO_INT(36),
1907 [10] = MSM_GPIO_TO_INT(84),
1908 [11] = MSM_GPIO_TO_INT(7),
1909 [12] = MSM_GPIO_TO_INT(11),
1910 [13] = MSM_GPIO_TO_INT(52),
1911 [14] = MSM_GPIO_TO_INT(15),
1912 [15] = MSM_GPIO_TO_INT(83),
1913 [16] = USB3_HS_IRQ,
1914 [19] = MSM_GPIO_TO_INT(61),
1915 [20] = MSM_GPIO_TO_INT(58),
1916 [23] = MSM_GPIO_TO_INT(65),
1917 [24] = MSM_GPIO_TO_INT(63),
1918 [25] = USB1_HS_IRQ,
1919 [27] = HDMI_IRQ,
1920 [29] = MSM_GPIO_TO_INT(22),
1921 [30] = MSM_GPIO_TO_INT(72),
1922 [31] = USB4_HS_IRQ,
1923 [33] = MSM_GPIO_TO_INT(44),
1924 [34] = MSM_GPIO_TO_INT(39),
1925 [35] = MSM_GPIO_TO_INT(19),
1926 [36] = MSM_GPIO_TO_INT(23),
1927 [37] = MSM_GPIO_TO_INT(41),
1928 [38] = MSM_GPIO_TO_INT(30),
1929 [41] = MSM_GPIO_TO_INT(42),
1930 [42] = MSM_GPIO_TO_INT(56),
1931 [43] = MSM_GPIO_TO_INT(55),
1932 [44] = MSM_GPIO_TO_INT(50),
1933 [45] = MSM_GPIO_TO_INT(49),
1934 [46] = MSM_GPIO_TO_INT(47),
1935 [47] = MSM_GPIO_TO_INT(45),
1936 [48] = MSM_GPIO_TO_INT(38),
1937 [49] = MSM_GPIO_TO_INT(34),
1938 [50] = MSM_GPIO_TO_INT(32),
1939 [51] = MSM_GPIO_TO_INT(29),
1940 [52] = MSM_GPIO_TO_INT(18),
1941 [53] = MSM_GPIO_TO_INT(10),
1942 [54] = MSM_GPIO_TO_INT(81),
1943 [55] = MSM_GPIO_TO_INT(6),
1944};
1945
1946static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
1947 TLMM_MSM_SUMMARY_IRQ,
1948 RPM_APCC_CPU0_GP_HIGH_IRQ,
1949 RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1950 RPM_APCC_CPU0_GP_LOW_IRQ,
1951 RPM_APCC_CPU0_WAKE_UP_IRQ,
1952 RPM_APCC_CPU1_GP_HIGH_IRQ,
1953 RPM_APCC_CPU1_GP_MEDIUM_IRQ,
1954 RPM_APCC_CPU1_GP_LOW_IRQ,
1955 RPM_APCC_CPU1_WAKE_UP_IRQ,
1956 MSS_TO_APPS_IRQ_0,
1957 MSS_TO_APPS_IRQ_1,
1958 MSS_TO_APPS_IRQ_2,
1959 MSS_TO_APPS_IRQ_3,
1960 MSS_TO_APPS_IRQ_4,
1961 MSS_TO_APPS_IRQ_5,
1962 MSS_TO_APPS_IRQ_6,
1963 MSS_TO_APPS_IRQ_7,
1964 MSS_TO_APPS_IRQ_8,
1965 MSS_TO_APPS_IRQ_9,
1966 LPASS_SCSS_GP_LOW_IRQ,
1967 LPASS_SCSS_GP_MEDIUM_IRQ,
1968 LPASS_SCSS_GP_HIGH_IRQ,
1969 SPS_MTI_30,
1970 SPS_MTI_31,
1971 RIVA_APSS_SPARE_IRQ,
1972 RIVA_APPS_WLAN_SMSM_IRQ,
1973 RIVA_APPS_WLAN_RX_DATA_AVAIL_IRQ,
1974 RIVA_APPS_WLAN_DATA_XFER_DONE_IRQ,
1975};
1976
1977struct msm_mpm_device_data apq8064_mpm_dev_data __initdata = {
1978 .irqs_m2a = msm_mpm_irqs_m2a,
1979 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
1980 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
1981 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
1982 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
1983 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
1984 .mpm_apps_ipc_reg = MSM_APCS_GCC_BASE + 0x008,
1985 .mpm_apps_ipc_val = BIT(1),
1986 .mpm_ipc_irq = RPM_APCC_CPU0_GP_MEDIUM_IRQ,
1987
1988};
1989#endif
Joel Kingdacbc822012-01-25 13:30:57 -08001990
1991#define MDM2AP_ERRFATAL 19
1992#define AP2MDM_ERRFATAL 18
1993#define MDM2AP_STATUS 49
1994#define AP2MDM_STATUS 48
1995#define AP2MDM_PMIC_RESET_N 27
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07001996#define AP2MDM_WAKEUP 35
Joel Kingdacbc822012-01-25 13:30:57 -08001997
1998static struct resource mdm_resources[] = {
1999 {
2000 .start = MDM2AP_ERRFATAL,
2001 .end = MDM2AP_ERRFATAL,
2002 .name = "MDM2AP_ERRFATAL",
2003 .flags = IORESOURCE_IO,
2004 },
2005 {
2006 .start = AP2MDM_ERRFATAL,
2007 .end = AP2MDM_ERRFATAL,
2008 .name = "AP2MDM_ERRFATAL",
2009 .flags = IORESOURCE_IO,
2010 },
2011 {
2012 .start = MDM2AP_STATUS,
2013 .end = MDM2AP_STATUS,
2014 .name = "MDM2AP_STATUS",
2015 .flags = IORESOURCE_IO,
2016 },
2017 {
2018 .start = AP2MDM_STATUS,
2019 .end = AP2MDM_STATUS,
2020 .name = "AP2MDM_STATUS",
2021 .flags = IORESOURCE_IO,
2022 },
2023 {
2024 .start = AP2MDM_PMIC_RESET_N,
2025 .end = AP2MDM_PMIC_RESET_N,
2026 .name = "AP2MDM_PMIC_RESET_N",
2027 .flags = IORESOURCE_IO,
2028 },
Vamsi Krishna9e307cd2012-04-11 13:15:36 -07002029 {
2030 .start = AP2MDM_WAKEUP,
2031 .end = AP2MDM_WAKEUP,
2032 .name = "AP2MDM_WAKEUP",
2033 .flags = IORESOURCE_IO,
2034 },
Joel Kingdacbc822012-01-25 13:30:57 -08002035};
2036
2037struct platform_device mdm_8064_device = {
2038 .name = "mdm2_modem",
2039 .id = -1,
2040 .num_resources = ARRAY_SIZE(mdm_resources),
2041 .resource = mdm_resources,
2042};
Praveen Chidambaram8ea3dcd2011-12-07 14:46:31 -07002043
2044static int apq8064_LPM_latency = 1000; /* >100 usec for WFI */
2045
2046struct platform_device apq8064_cpu_idle_device = {
2047 .name = "msm_cpu_idle",
2048 .id = -1,
2049 .dev = {
2050 .platform_data = &apq8064_LPM_latency,
2051 },
2052};
Praveen Chidambaram5c8adf22012-02-23 18:44:37 -07002053
2054static struct msm_dcvs_freq_entry apq8064_freq[] = {
2055 { 384000, 166981, 345600},
2056 { 702000, 213049, 632502},
2057 {1026000, 285712, 925613},
2058 {1242000, 383945, 1176550},
2059 {1458000, 419729, 1465478},
2060 {1512000, 434116, 1546674},
2061
2062};
2063
2064static struct msm_dcvs_core_info apq8064_core_info = {
2065 .freq_tbl = &apq8064_freq[0],
2066 .core_param = {
2067 .max_time_us = 100000,
2068 .num_freq = ARRAY_SIZE(apq8064_freq),
2069 },
2070 .algo_param = {
2071 .slack_time_us = 58000,
2072 .scale_slack_time = 0,
2073 .scale_slack_time_pct = 0,
2074 .disable_pc_threshold = 1458000,
2075 .em_window_size = 100000,
2076 .em_max_util_pct = 97,
2077 .ss_window_size = 1000000,
2078 .ss_util_pct = 95,
2079 .ss_iobusy_conv = 100,
2080 },
2081};
2082
2083struct platform_device apq8064_msm_gov_device = {
2084 .name = "msm_dcvs_gov",
2085 .id = -1,
2086 .dev = {
2087 .platform_data = &apq8064_core_info,
2088 },
2089};
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002090
Terence Hampson2e1705f2012-04-11 19:55:29 -04002091#ifdef CONFIG_MSM_VCAP
2092#define VCAP_HW_BASE 0x05900000
2093
2094static struct msm_bus_vectors vcap_init_vectors[] = {
2095 {
2096 .src = MSM_BUS_MASTER_VIDEO_CAP,
2097 .dst = MSM_BUS_SLAVE_EBI_CH0,
2098 .ab = 0,
2099 .ib = 0,
2100 },
2101};
2102
2103
2104static struct msm_bus_vectors vcap_480_vectors[] = {
2105 {
2106 .src = MSM_BUS_MASTER_VIDEO_CAP,
2107 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002108 .ab = 1280 * 720 * 3 * 60,
2109 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002110 },
2111};
2112
2113static struct msm_bus_vectors vcap_720_vectors[] = {
2114 {
2115 .src = MSM_BUS_MASTER_VIDEO_CAP,
2116 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002117 .ab = 1280 * 720 * 3 * 60,
2118 .ib = 1280 * 720 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002119 },
2120};
2121
2122static struct msm_bus_vectors vcap_1080_vectors[] = {
2123 {
2124 .src = MSM_BUS_MASTER_VIDEO_CAP,
2125 .dst = MSM_BUS_SLAVE_EBI_CH0,
Terence Hampson35a1ff02012-04-25 17:07:18 -04002126 .ab = 1920 * 1080 * 3 * 60,
2127 .ib = 1920 * 1080 * 3 * 60 * 1.5,
Terence Hampson2e1705f2012-04-11 19:55:29 -04002128 },
2129};
2130
2131static struct msm_bus_paths vcap_bus_usecases[] = {
2132 {
2133 ARRAY_SIZE(vcap_init_vectors),
2134 vcap_init_vectors,
2135 },
2136 {
2137 ARRAY_SIZE(vcap_480_vectors),
2138 vcap_480_vectors,
2139 },
2140 {
2141 ARRAY_SIZE(vcap_720_vectors),
2142 vcap_720_vectors,
2143 },
2144 {
2145 ARRAY_SIZE(vcap_1080_vectors),
2146 vcap_1080_vectors,
2147 },
2148};
2149
2150static struct msm_bus_scale_pdata vcap_axi_client_pdata = {
2151 vcap_bus_usecases,
2152 ARRAY_SIZE(vcap_bus_usecases),
2153};
2154
2155static struct resource msm_vcap_resources[] = {
2156 {
2157 .name = "vcap",
2158 .start = VCAP_HW_BASE,
2159 .end = VCAP_HW_BASE + SZ_1M - 1,
2160 .flags = IORESOURCE_MEM,
2161 },
2162 {
2163 .name = "vcap",
2164 .start = VCAP_VC,
2165 .end = VCAP_VC,
2166 .flags = IORESOURCE_IRQ,
2167 },
2168};
2169
2170static unsigned vcap_gpios[] = {
2171 2, 3, 4, 5, 6, 7, 8, 9, 10,
2172 11, 12, 13, 18, 19, 20, 21,
2173 22, 23, 24, 25, 26, 80, 82,
2174 83, 84, 85, 86, 87,
2175};
2176
2177static struct vcap_platform_data vcap_pdata = {
2178 .gpios = vcap_gpios,
2179 .num_gpios = ARRAY_SIZE(vcap_gpios),
2180 .bus_client_pdata = &vcap_axi_client_pdata
2181};
2182
2183struct platform_device msm8064_device_vcap = {
2184 .name = "msm_vcap",
2185 .id = 0,
2186 .resource = msm_vcap_resources,
2187 .num_resources = ARRAY_SIZE(msm_vcap_resources),
2188 .dev = {
2189 .platform_data = &vcap_pdata,
2190 },
2191};
2192#endif
2193
Stepan Moskovchenko28662c52012-03-01 12:48:45 -08002194static struct resource msm_cache_erp_resources[] = {
2195 {
2196 .name = "l1_irq",
2197 .start = SC_SICCPUXEXTFAULTIRPTREQ,
2198 .flags = IORESOURCE_IRQ,
2199 },
2200 {
2201 .name = "l2_irq",
2202 .start = APCC_QGICL2IRPTREQ,
2203 .flags = IORESOURCE_IRQ,
2204 }
2205};
2206
2207struct platform_device apq8064_device_cache_erp = {
2208 .name = "msm_cache_erp",
2209 .id = -1,
2210 .num_resources = ARRAY_SIZE(msm_cache_erp_resources),
2211 .resource = msm_cache_erp_resources,
2212};
Pratik Patel212ab362012-03-16 12:30:07 -07002213
2214#define MSM_QDSS_PHYS_BASE 0x01A00000
2215#define MSM_ETM_PHYS_BASE (MSM_QDSS_PHYS_BASE + 0x1C000)
2216
2217#define QDSS_SOURCE(src_name, fpm) { .name = src_name, .fport_mask = fpm, }
2218
2219static struct qdss_source msm_qdss_sources[] = {
2220 QDSS_SOURCE("msm_etm", 0x33),
2221 QDSS_SOURCE("msm_oxili", 0x80),
2222};
2223
2224static struct msm_qdss_platform_data qdss_pdata = {
2225 .src_table = msm_qdss_sources,
2226 .size = ARRAY_SIZE(msm_qdss_sources),
2227 .afamily = 1,
2228};
2229
2230struct platform_device apq8064_qdss_device = {
2231 .name = "msm_qdss",
2232 .id = -1,
2233 .dev = {
2234 .platform_data = &qdss_pdata,
2235 },
2236};
2237
2238static struct resource msm_etm_resources[] = {
2239 {
2240 .start = MSM_ETM_PHYS_BASE,
2241 .end = MSM_ETM_PHYS_BASE + (SZ_4K * 4) - 1,
2242 .flags = IORESOURCE_MEM,
2243 },
2244};
2245
2246struct platform_device apq8064_etm_device = {
2247 .name = "msm_etm",
2248 .id = 0,
2249 .num_resources = ARRAY_SIZE(msm_etm_resources),
2250 .resource = msm_etm_resources,
2251};