blob: 0c3d1827708dd4222f7147c242fcda8559070ae3 [file] [log] [blame]
Alex Deucher0af62b02011-01-06 21:19:31 -05001/*
2 * Copyright 2010 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <linux/platform_device.h>
26#include <linux/slab.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040027#include <linux/module.h>
Alex Deucher0af62b02011-01-06 21:19:31 -050028#include "drmP.h"
29#include "radeon.h"
30#include "radeon_asic.h"
31#include "radeon_drm.h"
32#include "nid.h"
33#include "atom.h"
34#include "ni_reg.h"
Alex Deucher0c88a022011-03-02 20:07:31 -050035#include "cayman_blit_shaders.h"
Alex Deucher0af62b02011-01-06 21:19:31 -050036
Alex Deucherb9952a82011-03-02 20:07:33 -050037extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
38extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
39extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -050040extern void evergreen_mc_program(struct radeon_device *rdev);
41extern void evergreen_irq_suspend(struct radeon_device *rdev);
42extern int evergreen_mc_init(struct radeon_device *rdev);
Alex Deucherd054ac12011-09-01 17:46:15 +000043extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
Ilija Hadzicb07759b2011-09-20 10:22:58 -040044extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
Alex Deucherc420c742012-03-20 17:18:39 -040045extern void si_rlc_fini(struct radeon_device *rdev);
46extern int si_rlc_init(struct radeon_device *rdev);
Alex Deucherb9952a82011-03-02 20:07:33 -050047
Alex Deucher0af62b02011-01-06 21:19:31 -050048#define EVERGREEN_PFP_UCODE_SIZE 1120
49#define EVERGREEN_PM4_UCODE_SIZE 1376
50#define EVERGREEN_RLC_UCODE_SIZE 768
51#define BTC_MC_UCODE_SIZE 6024
52
Alex Deucher9b8253c2011-03-02 20:07:28 -050053#define CAYMAN_PFP_UCODE_SIZE 2176
54#define CAYMAN_PM4_UCODE_SIZE 2176
55#define CAYMAN_RLC_UCODE_SIZE 1024
56#define CAYMAN_MC_UCODE_SIZE 6037
57
Alex Deucherc420c742012-03-20 17:18:39 -040058#define ARUBA_RLC_UCODE_SIZE 1536
59
Alex Deucher0af62b02011-01-06 21:19:31 -050060/* Firmware Names */
61MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
62MODULE_FIRMWARE("radeon/BARTS_me.bin");
63MODULE_FIRMWARE("radeon/BARTS_mc.bin");
64MODULE_FIRMWARE("radeon/BTC_rlc.bin");
65MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
66MODULE_FIRMWARE("radeon/TURKS_me.bin");
67MODULE_FIRMWARE("radeon/TURKS_mc.bin");
68MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
69MODULE_FIRMWARE("radeon/CAICOS_me.bin");
70MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
Alex Deucher9b8253c2011-03-02 20:07:28 -050071MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
72MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
73MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
74MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
Alex Deucherc420c742012-03-20 17:18:39 -040075MODULE_FIRMWARE("radeon/ARUBA_pfp.bin");
76MODULE_FIRMWARE("radeon/ARUBA_me.bin");
77MODULE_FIRMWARE("radeon/ARUBA_rlc.bin");
Alex Deucher0af62b02011-01-06 21:19:31 -050078
79#define BTC_IO_MC_REGS_SIZE 29
80
81static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
82 {0x00000077, 0xff010100},
83 {0x00000078, 0x00000000},
84 {0x00000079, 0x00001434},
85 {0x0000007a, 0xcc08ec08},
86 {0x0000007b, 0x00040000},
87 {0x0000007c, 0x000080c0},
88 {0x0000007d, 0x09000000},
89 {0x0000007e, 0x00210404},
90 {0x00000081, 0x08a8e800},
91 {0x00000082, 0x00030444},
92 {0x00000083, 0x00000000},
93 {0x00000085, 0x00000001},
94 {0x00000086, 0x00000002},
95 {0x00000087, 0x48490000},
96 {0x00000088, 0x20244647},
97 {0x00000089, 0x00000005},
98 {0x0000008b, 0x66030000},
99 {0x0000008c, 0x00006603},
100 {0x0000008d, 0x00000100},
101 {0x0000008f, 0x00001c0a},
102 {0x00000090, 0xff000001},
103 {0x00000094, 0x00101101},
104 {0x00000095, 0x00000fff},
105 {0x00000096, 0x00116fff},
106 {0x00000097, 0x60010000},
107 {0x00000098, 0x10010000},
108 {0x00000099, 0x00006000},
109 {0x0000009a, 0x00001000},
110 {0x0000009f, 0x00946a00}
111};
112
113static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
114 {0x00000077, 0xff010100},
115 {0x00000078, 0x00000000},
116 {0x00000079, 0x00001434},
117 {0x0000007a, 0xcc08ec08},
118 {0x0000007b, 0x00040000},
119 {0x0000007c, 0x000080c0},
120 {0x0000007d, 0x09000000},
121 {0x0000007e, 0x00210404},
122 {0x00000081, 0x08a8e800},
123 {0x00000082, 0x00030444},
124 {0x00000083, 0x00000000},
125 {0x00000085, 0x00000001},
126 {0x00000086, 0x00000002},
127 {0x00000087, 0x48490000},
128 {0x00000088, 0x20244647},
129 {0x00000089, 0x00000005},
130 {0x0000008b, 0x66030000},
131 {0x0000008c, 0x00006603},
132 {0x0000008d, 0x00000100},
133 {0x0000008f, 0x00001c0a},
134 {0x00000090, 0xff000001},
135 {0x00000094, 0x00101101},
136 {0x00000095, 0x00000fff},
137 {0x00000096, 0x00116fff},
138 {0x00000097, 0x60010000},
139 {0x00000098, 0x10010000},
140 {0x00000099, 0x00006000},
141 {0x0000009a, 0x00001000},
142 {0x0000009f, 0x00936a00}
143};
144
145static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
146 {0x00000077, 0xff010100},
147 {0x00000078, 0x00000000},
148 {0x00000079, 0x00001434},
149 {0x0000007a, 0xcc08ec08},
150 {0x0000007b, 0x00040000},
151 {0x0000007c, 0x000080c0},
152 {0x0000007d, 0x09000000},
153 {0x0000007e, 0x00210404},
154 {0x00000081, 0x08a8e800},
155 {0x00000082, 0x00030444},
156 {0x00000083, 0x00000000},
157 {0x00000085, 0x00000001},
158 {0x00000086, 0x00000002},
159 {0x00000087, 0x48490000},
160 {0x00000088, 0x20244647},
161 {0x00000089, 0x00000005},
162 {0x0000008b, 0x66030000},
163 {0x0000008c, 0x00006603},
164 {0x0000008d, 0x00000100},
165 {0x0000008f, 0x00001c0a},
166 {0x00000090, 0xff000001},
167 {0x00000094, 0x00101101},
168 {0x00000095, 0x00000fff},
169 {0x00000096, 0x00116fff},
170 {0x00000097, 0x60010000},
171 {0x00000098, 0x10010000},
172 {0x00000099, 0x00006000},
173 {0x0000009a, 0x00001000},
174 {0x0000009f, 0x00916a00}
175};
176
Alex Deucher9b8253c2011-03-02 20:07:28 -0500177static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
178 {0x00000077, 0xff010100},
179 {0x00000078, 0x00000000},
180 {0x00000079, 0x00001434},
181 {0x0000007a, 0xcc08ec08},
182 {0x0000007b, 0x00040000},
183 {0x0000007c, 0x000080c0},
184 {0x0000007d, 0x09000000},
185 {0x0000007e, 0x00210404},
186 {0x00000081, 0x08a8e800},
187 {0x00000082, 0x00030444},
188 {0x00000083, 0x00000000},
189 {0x00000085, 0x00000001},
190 {0x00000086, 0x00000002},
191 {0x00000087, 0x48490000},
192 {0x00000088, 0x20244647},
193 {0x00000089, 0x00000005},
194 {0x0000008b, 0x66030000},
195 {0x0000008c, 0x00006603},
196 {0x0000008d, 0x00000100},
197 {0x0000008f, 0x00001c0a},
198 {0x00000090, 0xff000001},
199 {0x00000094, 0x00101101},
200 {0x00000095, 0x00000fff},
201 {0x00000096, 0x00116fff},
202 {0x00000097, 0x60010000},
203 {0x00000098, 0x10010000},
204 {0x00000099, 0x00006000},
205 {0x0000009a, 0x00001000},
206 {0x0000009f, 0x00976b00}
207};
208
Alex Deucher755d8192011-03-02 20:07:34 -0500209int ni_mc_load_microcode(struct radeon_device *rdev)
Alex Deucher0af62b02011-01-06 21:19:31 -0500210{
211 const __be32 *fw_data;
212 u32 mem_type, running, blackout = 0;
213 u32 *io_mc_regs;
Alex Deucher9b8253c2011-03-02 20:07:28 -0500214 int i, ucode_size, regs_size;
Alex Deucher0af62b02011-01-06 21:19:31 -0500215
216 if (!rdev->mc_fw)
217 return -EINVAL;
218
219 switch (rdev->family) {
220 case CHIP_BARTS:
221 io_mc_regs = (u32 *)&barts_io_mc_regs;
Alex Deucher9b8253c2011-03-02 20:07:28 -0500222 ucode_size = BTC_MC_UCODE_SIZE;
223 regs_size = BTC_IO_MC_REGS_SIZE;
Alex Deucher0af62b02011-01-06 21:19:31 -0500224 break;
225 case CHIP_TURKS:
226 io_mc_regs = (u32 *)&turks_io_mc_regs;
Alex Deucher9b8253c2011-03-02 20:07:28 -0500227 ucode_size = BTC_MC_UCODE_SIZE;
228 regs_size = BTC_IO_MC_REGS_SIZE;
Alex Deucher0af62b02011-01-06 21:19:31 -0500229 break;
230 case CHIP_CAICOS:
231 default:
232 io_mc_regs = (u32 *)&caicos_io_mc_regs;
Alex Deucher9b8253c2011-03-02 20:07:28 -0500233 ucode_size = BTC_MC_UCODE_SIZE;
234 regs_size = BTC_IO_MC_REGS_SIZE;
235 break;
236 case CHIP_CAYMAN:
237 io_mc_regs = (u32 *)&cayman_io_mc_regs;
238 ucode_size = CAYMAN_MC_UCODE_SIZE;
239 regs_size = BTC_IO_MC_REGS_SIZE;
Alex Deucher0af62b02011-01-06 21:19:31 -0500240 break;
241 }
242
243 mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
244 running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
245
246 if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
247 if (running) {
248 blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
249 WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
250 }
251
252 /* reset the engine and set to writable */
253 WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
254 WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
255
256 /* load mc io regs */
Alex Deucher9b8253c2011-03-02 20:07:28 -0500257 for (i = 0; i < regs_size; i++) {
Alex Deucher0af62b02011-01-06 21:19:31 -0500258 WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
259 WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
260 }
261 /* load the MC ucode */
262 fw_data = (const __be32 *)rdev->mc_fw->data;
Alex Deucher9b8253c2011-03-02 20:07:28 -0500263 for (i = 0; i < ucode_size; i++)
Alex Deucher0af62b02011-01-06 21:19:31 -0500264 WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
265
266 /* put the engine back into the active state */
267 WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
268 WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
269 WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
270
271 /* wait for training to complete */
Alex Deucher0e2c9782011-11-02 18:08:25 -0400272 for (i = 0; i < rdev->usec_timeout; i++) {
273 if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
274 break;
275 udelay(1);
276 }
Alex Deucher0af62b02011-01-06 21:19:31 -0500277
278 if (running)
279 WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
280 }
281
282 return 0;
283}
284
285int ni_init_microcode(struct radeon_device *rdev)
286{
287 struct platform_device *pdev;
288 const char *chip_name;
289 const char *rlc_chip_name;
290 size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
291 char fw_name[30];
292 int err;
293
294 DRM_DEBUG("\n");
295
296 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
297 err = IS_ERR(pdev);
298 if (err) {
299 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
300 return -EINVAL;
301 }
302
303 switch (rdev->family) {
304 case CHIP_BARTS:
305 chip_name = "BARTS";
306 rlc_chip_name = "BTC";
Alex Deucher9b8253c2011-03-02 20:07:28 -0500307 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
308 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
309 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
310 mc_req_size = BTC_MC_UCODE_SIZE * 4;
Alex Deucher0af62b02011-01-06 21:19:31 -0500311 break;
312 case CHIP_TURKS:
313 chip_name = "TURKS";
314 rlc_chip_name = "BTC";
Alex Deucher9b8253c2011-03-02 20:07:28 -0500315 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
316 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
317 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
318 mc_req_size = BTC_MC_UCODE_SIZE * 4;
Alex Deucher0af62b02011-01-06 21:19:31 -0500319 break;
320 case CHIP_CAICOS:
321 chip_name = "CAICOS";
322 rlc_chip_name = "BTC";
Alex Deucher9b8253c2011-03-02 20:07:28 -0500323 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
324 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
325 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
326 mc_req_size = BTC_MC_UCODE_SIZE * 4;
327 break;
328 case CHIP_CAYMAN:
329 chip_name = "CAYMAN";
330 rlc_chip_name = "CAYMAN";
331 pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
332 me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
333 rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
334 mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
Alex Deucher0af62b02011-01-06 21:19:31 -0500335 break;
Alex Deucherc420c742012-03-20 17:18:39 -0400336 case CHIP_ARUBA:
337 chip_name = "ARUBA";
338 rlc_chip_name = "ARUBA";
339 /* pfp/me same size as CAYMAN */
340 pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
341 me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
342 rlc_req_size = ARUBA_RLC_UCODE_SIZE * 4;
343 mc_req_size = 0;
344 break;
Alex Deucher0af62b02011-01-06 21:19:31 -0500345 default: BUG();
346 }
347
Alex Deucher0af62b02011-01-06 21:19:31 -0500348 DRM_INFO("Loading %s Microcode\n", chip_name);
349
350 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
351 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
352 if (err)
353 goto out;
354 if (rdev->pfp_fw->size != pfp_req_size) {
355 printk(KERN_ERR
356 "ni_cp: Bogus length %zu in firmware \"%s\"\n",
357 rdev->pfp_fw->size, fw_name);
358 err = -EINVAL;
359 goto out;
360 }
361
362 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
363 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
364 if (err)
365 goto out;
366 if (rdev->me_fw->size != me_req_size) {
367 printk(KERN_ERR
368 "ni_cp: Bogus length %zu in firmware \"%s\"\n",
369 rdev->me_fw->size, fw_name);
370 err = -EINVAL;
371 }
372
373 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
374 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
375 if (err)
376 goto out;
377 if (rdev->rlc_fw->size != rlc_req_size) {
378 printk(KERN_ERR
379 "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
380 rdev->rlc_fw->size, fw_name);
381 err = -EINVAL;
382 }
383
Alex Deucherc420c742012-03-20 17:18:39 -0400384 /* no MC ucode on TN */
385 if (!(rdev->flags & RADEON_IS_IGP)) {
386 snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
387 err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
388 if (err)
389 goto out;
390 if (rdev->mc_fw->size != mc_req_size) {
391 printk(KERN_ERR
392 "ni_mc: Bogus length %zu in firmware \"%s\"\n",
393 rdev->mc_fw->size, fw_name);
394 err = -EINVAL;
395 }
Alex Deucher0af62b02011-01-06 21:19:31 -0500396 }
397out:
398 platform_device_unregister(pdev);
399
400 if (err) {
401 if (err != -EINVAL)
402 printk(KERN_ERR
403 "ni_cp: Failed to load firmware \"%s\"\n",
404 fw_name);
405 release_firmware(rdev->pfp_fw);
406 rdev->pfp_fw = NULL;
407 release_firmware(rdev->me_fw);
408 rdev->me_fw = NULL;
409 release_firmware(rdev->rlc_fw);
410 rdev->rlc_fw = NULL;
411 release_firmware(rdev->mc_fw);
412 rdev->mc_fw = NULL;
413 }
414 return err;
415}
416
Alex Deucherfecf1d02011-03-02 20:07:29 -0500417/*
418 * Core functions
419 */
420static u32 cayman_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
421 u32 num_tile_pipes,
422 u32 num_backends_per_asic,
423 u32 *backend_disable_mask_per_asic,
424 u32 num_shader_engines)
425{
426 u32 backend_map = 0;
427 u32 enabled_backends_mask = 0;
428 u32 enabled_backends_count = 0;
429 u32 num_backends_per_se;
430 u32 cur_pipe;
431 u32 swizzle_pipe[CAYMAN_MAX_PIPES];
432 u32 cur_backend = 0;
433 u32 i;
434 bool force_no_swizzle;
435
436 /* force legal values */
437 if (num_tile_pipes < 1)
438 num_tile_pipes = 1;
439 if (num_tile_pipes > rdev->config.cayman.max_tile_pipes)
440 num_tile_pipes = rdev->config.cayman.max_tile_pipes;
441 if (num_shader_engines < 1)
442 num_shader_engines = 1;
443 if (num_shader_engines > rdev->config.cayman.max_shader_engines)
444 num_shader_engines = rdev->config.cayman.max_shader_engines;
Dave Airliec289cff2011-05-19 14:14:40 +1000445 if (num_backends_per_asic < num_shader_engines)
Alex Deucherfecf1d02011-03-02 20:07:29 -0500446 num_backends_per_asic = num_shader_engines;
447 if (num_backends_per_asic > (rdev->config.cayman.max_backends_per_se * num_shader_engines))
448 num_backends_per_asic = rdev->config.cayman.max_backends_per_se * num_shader_engines;
449
450 /* make sure we have the same number of backends per se */
451 num_backends_per_asic = ALIGN(num_backends_per_asic, num_shader_engines);
452 /* set up the number of backends per se */
453 num_backends_per_se = num_backends_per_asic / num_shader_engines;
454 if (num_backends_per_se > rdev->config.cayman.max_backends_per_se) {
455 num_backends_per_se = rdev->config.cayman.max_backends_per_se;
456 num_backends_per_asic = num_backends_per_se * num_shader_engines;
457 }
458
459 /* create enable mask and count for enabled backends */
460 for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
461 if (((*backend_disable_mask_per_asic >> i) & 1) == 0) {
462 enabled_backends_mask |= (1 << i);
463 ++enabled_backends_count;
464 }
465 if (enabled_backends_count == num_backends_per_asic)
466 break;
467 }
468
469 /* force the backends mask to match the current number of backends */
470 if (enabled_backends_count != num_backends_per_asic) {
471 u32 this_backend_enabled;
472 u32 shader_engine;
473 u32 backend_per_se;
474
475 enabled_backends_mask = 0;
476 enabled_backends_count = 0;
477 *backend_disable_mask_per_asic = CAYMAN_MAX_BACKENDS_MASK;
478 for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
479 /* calc the current se */
480 shader_engine = i / rdev->config.cayman.max_backends_per_se;
481 /* calc the backend per se */
482 backend_per_se = i % rdev->config.cayman.max_backends_per_se;
483 /* default to not enabled */
484 this_backend_enabled = 0;
485 if ((shader_engine < num_shader_engines) &&
486 (backend_per_se < num_backends_per_se))
487 this_backend_enabled = 1;
488 if (this_backend_enabled) {
489 enabled_backends_mask |= (1 << i);
490 *backend_disable_mask_per_asic &= ~(1 << i);
491 ++enabled_backends_count;
492 }
493 }
494 }
495
496
497 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * CAYMAN_MAX_PIPES);
498 switch (rdev->family) {
499 case CHIP_CAYMAN:
Alex Deucher7b76e472012-03-20 17:18:36 -0400500 case CHIP_ARUBA:
Alex Deucherfecf1d02011-03-02 20:07:29 -0500501 force_no_swizzle = true;
502 break;
503 default:
504 force_no_swizzle = false;
505 break;
506 }
507 if (force_no_swizzle) {
508 bool last_backend_enabled = false;
509
510 force_no_swizzle = false;
511 for (i = 0; i < CAYMAN_MAX_BACKENDS; ++i) {
512 if (((enabled_backends_mask >> i) & 1) == 1) {
513 if (last_backend_enabled)
514 force_no_swizzle = true;
515 last_backend_enabled = true;
516 } else
517 last_backend_enabled = false;
518 }
519 }
520
521 switch (num_tile_pipes) {
522 case 1:
523 case 3:
524 case 5:
525 case 7:
526 DRM_ERROR("odd number of pipes!\n");
527 break;
528 case 2:
529 swizzle_pipe[0] = 0;
530 swizzle_pipe[1] = 1;
531 break;
532 case 4:
533 if (force_no_swizzle) {
534 swizzle_pipe[0] = 0;
535 swizzle_pipe[1] = 1;
536 swizzle_pipe[2] = 2;
537 swizzle_pipe[3] = 3;
538 } else {
539 swizzle_pipe[0] = 0;
540 swizzle_pipe[1] = 2;
541 swizzle_pipe[2] = 1;
542 swizzle_pipe[3] = 3;
543 }
544 break;
545 case 6:
546 if (force_no_swizzle) {
547 swizzle_pipe[0] = 0;
548 swizzle_pipe[1] = 1;
549 swizzle_pipe[2] = 2;
550 swizzle_pipe[3] = 3;
551 swizzle_pipe[4] = 4;
552 swizzle_pipe[5] = 5;
553 } else {
554 swizzle_pipe[0] = 0;
555 swizzle_pipe[1] = 2;
556 swizzle_pipe[2] = 4;
557 swizzle_pipe[3] = 1;
558 swizzle_pipe[4] = 3;
559 swizzle_pipe[5] = 5;
560 }
561 break;
562 case 8:
563 if (force_no_swizzle) {
564 swizzle_pipe[0] = 0;
565 swizzle_pipe[1] = 1;
566 swizzle_pipe[2] = 2;
567 swizzle_pipe[3] = 3;
568 swizzle_pipe[4] = 4;
569 swizzle_pipe[5] = 5;
570 swizzle_pipe[6] = 6;
571 swizzle_pipe[7] = 7;
572 } else {
573 swizzle_pipe[0] = 0;
574 swizzle_pipe[1] = 2;
575 swizzle_pipe[2] = 4;
576 swizzle_pipe[3] = 6;
577 swizzle_pipe[4] = 1;
578 swizzle_pipe[5] = 3;
579 swizzle_pipe[6] = 5;
580 swizzle_pipe[7] = 7;
581 }
582 break;
583 }
584
585 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
586 while (((1 << cur_backend) & enabled_backends_mask) == 0)
587 cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
588
589 backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
590
591 cur_backend = (cur_backend + 1) % CAYMAN_MAX_BACKENDS;
592 }
593
594 return backend_map;
595}
596
Alex Deucherfecf1d02011-03-02 20:07:29 -0500597static u32 cayman_get_disable_mask_per_asic(struct radeon_device *rdev,
598 u32 disable_mask_per_se,
599 u32 max_disable_mask_per_se,
600 u32 num_shader_engines)
601{
602 u32 disable_field_width_per_se = r600_count_pipe_bits(disable_mask_per_se);
603 u32 disable_mask_per_asic = disable_mask_per_se & max_disable_mask_per_se;
604
605 if (num_shader_engines == 1)
606 return disable_mask_per_asic;
607 else if (num_shader_engines == 2)
608 return disable_mask_per_asic | (disable_mask_per_asic << disable_field_width_per_se);
609 else
610 return 0xffffffff;
611}
612
613static void cayman_gpu_init(struct radeon_device *rdev)
614{
615 u32 cc_rb_backend_disable = 0;
616 u32 cc_gc_shader_pipe_config;
617 u32 gb_addr_config = 0;
618 u32 mc_shared_chmap, mc_arb_ramcfg;
619 u32 gb_backend_map;
620 u32 cgts_tcc_disable;
621 u32 sx_debug_1;
622 u32 smx_dc_ctl0;
623 u32 gc_user_shader_pipe_config;
624 u32 gc_user_rb_backend_disable;
625 u32 cgts_user_tcc_disable;
626 u32 cgts_sm_ctrl_reg;
627 u32 hdp_host_path_cntl;
628 u32 tmp;
629 int i, j;
630
631 switch (rdev->family) {
632 case CHIP_CAYMAN:
Alex Deucherfecf1d02011-03-02 20:07:29 -0500633 rdev->config.cayman.max_shader_engines = 2;
634 rdev->config.cayman.max_pipes_per_simd = 4;
635 rdev->config.cayman.max_tile_pipes = 8;
636 rdev->config.cayman.max_simds_per_se = 12;
637 rdev->config.cayman.max_backends_per_se = 4;
638 rdev->config.cayman.max_texture_channel_caches = 8;
639 rdev->config.cayman.max_gprs = 256;
640 rdev->config.cayman.max_threads = 256;
641 rdev->config.cayman.max_gs_threads = 32;
642 rdev->config.cayman.max_stack_entries = 512;
643 rdev->config.cayman.sx_num_of_sets = 8;
644 rdev->config.cayman.sx_max_export_size = 256;
645 rdev->config.cayman.sx_max_export_pos_size = 64;
646 rdev->config.cayman.sx_max_export_smx_size = 192;
647 rdev->config.cayman.max_hw_contexts = 8;
648 rdev->config.cayman.sq_num_cf_insts = 2;
649
650 rdev->config.cayman.sc_prim_fifo_size = 0x100;
651 rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
652 rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
653 break;
Alex Deucher7b76e472012-03-20 17:18:36 -0400654 case CHIP_ARUBA:
655 default:
656 rdev->config.cayman.max_shader_engines = 1;
657 rdev->config.cayman.max_pipes_per_simd = 4;
658 rdev->config.cayman.max_tile_pipes = 2;
659 if ((rdev->pdev->device == 0x9900) ||
Alex Deucherd16ba202012-06-05 09:50:28 -0400660 (rdev->pdev->device == 0x9901) ||
661 (rdev->pdev->device == 0x9905) ||
662 (rdev->pdev->device == 0x9906) ||
663 (rdev->pdev->device == 0x9907) ||
664 (rdev->pdev->device == 0x9908) ||
665 (rdev->pdev->device == 0x9909) ||
Alex Deucherae7952e2013-03-08 13:44:15 -0500666 (rdev->pdev->device == 0x990B) ||
667 (rdev->pdev->device == 0x990C) ||
668 (rdev->pdev->device == 0x990F) ||
Alex Deucherd16ba202012-06-05 09:50:28 -0400669 (rdev->pdev->device == 0x9910) ||
Alex Deucherae7952e2013-03-08 13:44:15 -0500670 (rdev->pdev->device == 0x9917) ||
671 (rdev->pdev->device == 0x9999)) {
Alex Deucher7b76e472012-03-20 17:18:36 -0400672 rdev->config.cayman.max_simds_per_se = 6;
673 rdev->config.cayman.max_backends_per_se = 2;
674 } else if ((rdev->pdev->device == 0x9903) ||
Alex Deucherd16ba202012-06-05 09:50:28 -0400675 (rdev->pdev->device == 0x9904) ||
676 (rdev->pdev->device == 0x990A) ||
Alex Deucherae7952e2013-03-08 13:44:15 -0500677 (rdev->pdev->device == 0x990D) ||
678 (rdev->pdev->device == 0x990E) ||
Alex Deucherd16ba202012-06-05 09:50:28 -0400679 (rdev->pdev->device == 0x9913) ||
680 (rdev->pdev->device == 0x9918)) {
Alex Deucher7b76e472012-03-20 17:18:36 -0400681 rdev->config.cayman.max_simds_per_se = 4;
682 rdev->config.cayman.max_backends_per_se = 2;
Alex Deucherd16ba202012-06-05 09:50:28 -0400683 } else if ((rdev->pdev->device == 0x9919) ||
684 (rdev->pdev->device == 0x9990) ||
685 (rdev->pdev->device == 0x9991) ||
686 (rdev->pdev->device == 0x9994) ||
Alex Deucherae7952e2013-03-08 13:44:15 -0500687 (rdev->pdev->device == 0x9995) ||
688 (rdev->pdev->device == 0x9996) ||
689 (rdev->pdev->device == 0x999A) ||
Alex Deucherd16ba202012-06-05 09:50:28 -0400690 (rdev->pdev->device == 0x99A0)) {
Alex Deucher7b76e472012-03-20 17:18:36 -0400691 rdev->config.cayman.max_simds_per_se = 3;
692 rdev->config.cayman.max_backends_per_se = 1;
693 } else {
694 rdev->config.cayman.max_simds_per_se = 2;
695 rdev->config.cayman.max_backends_per_se = 1;
696 }
697 rdev->config.cayman.max_texture_channel_caches = 2;
698 rdev->config.cayman.max_gprs = 256;
699 rdev->config.cayman.max_threads = 256;
700 rdev->config.cayman.max_gs_threads = 32;
701 rdev->config.cayman.max_stack_entries = 512;
702 rdev->config.cayman.sx_num_of_sets = 8;
703 rdev->config.cayman.sx_max_export_size = 256;
704 rdev->config.cayman.sx_max_export_pos_size = 64;
705 rdev->config.cayman.sx_max_export_smx_size = 192;
706 rdev->config.cayman.max_hw_contexts = 8;
707 rdev->config.cayman.sq_num_cf_insts = 2;
708
709 rdev->config.cayman.sc_prim_fifo_size = 0x40;
710 rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
711 rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
712 break;
Alex Deucherfecf1d02011-03-02 20:07:29 -0500713 }
714
715 /* Initialize HDP */
716 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
717 WREG32((0x2c14 + j), 0x00000000);
718 WREG32((0x2c18 + j), 0x00000000);
719 WREG32((0x2c1c + j), 0x00000000);
720 WREG32((0x2c20 + j), 0x00000000);
721 WREG32((0x2c24 + j), 0x00000000);
722 }
723
724 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
725
Alex Deucherd054ac12011-09-01 17:46:15 +0000726 evergreen_fix_pci_max_read_req_size(rdev);
727
Alex Deucherfecf1d02011-03-02 20:07:29 -0500728 mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
729 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
730
731 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE);
732 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG);
Alex Deucher7b76e472012-03-20 17:18:36 -0400733 cgts_tcc_disable = 0xffff0000;
734 for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
735 cgts_tcc_disable &= ~(1 << (16 + i));
Alex Deucherfecf1d02011-03-02 20:07:29 -0500736 gc_user_rb_backend_disable = RREG32(GC_USER_RB_BACKEND_DISABLE);
737 gc_user_shader_pipe_config = RREG32(GC_USER_SHADER_PIPE_CONFIG);
738 cgts_user_tcc_disable = RREG32(CGTS_USER_TCC_DISABLE);
739
740 rdev->config.cayman.num_shader_engines = rdev->config.cayman.max_shader_engines;
741 tmp = ((~gc_user_shader_pipe_config) & INACTIVE_QD_PIPES_MASK) >> INACTIVE_QD_PIPES_SHIFT;
742 rdev->config.cayman.num_shader_pipes_per_simd = r600_count_pipe_bits(tmp);
743 rdev->config.cayman.num_tile_pipes = rdev->config.cayman.max_tile_pipes;
744 tmp = ((~gc_user_shader_pipe_config) & INACTIVE_SIMDS_MASK) >> INACTIVE_SIMDS_SHIFT;
745 rdev->config.cayman.num_simds_per_se = r600_count_pipe_bits(tmp);
746 tmp = ((~gc_user_rb_backend_disable) & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
747 rdev->config.cayman.num_backends_per_se = r600_count_pipe_bits(tmp);
748 tmp = (gc_user_rb_backend_disable & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
749 rdev->config.cayman.backend_disable_mask_per_asic =
750 cayman_get_disable_mask_per_asic(rdev, tmp, CAYMAN_MAX_BACKENDS_PER_SE_MASK,
751 rdev->config.cayman.num_shader_engines);
752 rdev->config.cayman.backend_map =
753 cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
754 rdev->config.cayman.num_backends_per_se *
755 rdev->config.cayman.num_shader_engines,
756 &rdev->config.cayman.backend_disable_mask_per_asic,
757 rdev->config.cayman.num_shader_engines);
758 tmp = ((~cgts_user_tcc_disable) & TCC_DISABLE_MASK) >> TCC_DISABLE_SHIFT;
759 rdev->config.cayman.num_texture_channel_caches = r600_count_pipe_bits(tmp);
760 tmp = (mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT;
761 rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
762 if (rdev->config.cayman.mem_max_burst_length_bytes > 512)
763 rdev->config.cayman.mem_max_burst_length_bytes = 512;
764 tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
765 rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
766 if (rdev->config.cayman.mem_row_size_in_kb > 4)
767 rdev->config.cayman.mem_row_size_in_kb = 4;
768 /* XXX use MC settings? */
769 rdev->config.cayman.shader_engine_tile_size = 32;
770 rdev->config.cayman.num_gpus = 1;
771 rdev->config.cayman.multi_gpu_tile_size = 64;
772
773 //gb_addr_config = 0x02011003
774#if 0
775 gb_addr_config = RREG32(GB_ADDR_CONFIG);
776#else
777 gb_addr_config = 0;
778 switch (rdev->config.cayman.num_tile_pipes) {
779 case 1:
780 default:
781 gb_addr_config |= NUM_PIPES(0);
782 break;
783 case 2:
784 gb_addr_config |= NUM_PIPES(1);
785 break;
786 case 4:
787 gb_addr_config |= NUM_PIPES(2);
788 break;
789 case 8:
790 gb_addr_config |= NUM_PIPES(3);
791 break;
792 }
793
794 tmp = (rdev->config.cayman.mem_max_burst_length_bytes / 256) - 1;
795 gb_addr_config |= PIPE_INTERLEAVE_SIZE(tmp);
796 gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.cayman.num_shader_engines - 1);
797 tmp = (rdev->config.cayman.shader_engine_tile_size / 16) - 1;
798 gb_addr_config |= SHADER_ENGINE_TILE_SIZE(tmp);
799 switch (rdev->config.cayman.num_gpus) {
800 case 1:
801 default:
802 gb_addr_config |= NUM_GPUS(0);
803 break;
804 case 2:
805 gb_addr_config |= NUM_GPUS(1);
806 break;
807 case 4:
808 gb_addr_config |= NUM_GPUS(2);
809 break;
810 }
811 switch (rdev->config.cayman.multi_gpu_tile_size) {
812 case 16:
813 gb_addr_config |= MULTI_GPU_TILE_SIZE(0);
814 break;
815 case 32:
816 default:
817 gb_addr_config |= MULTI_GPU_TILE_SIZE(1);
818 break;
819 case 64:
820 gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
821 break;
822 case 128:
823 gb_addr_config |= MULTI_GPU_TILE_SIZE(3);
824 break;
825 }
826 switch (rdev->config.cayman.mem_row_size_in_kb) {
827 case 1:
828 default:
829 gb_addr_config |= ROW_SIZE(0);
830 break;
831 case 2:
832 gb_addr_config |= ROW_SIZE(1);
833 break;
834 case 4:
835 gb_addr_config |= ROW_SIZE(2);
836 break;
837 }
838#endif
839
840 tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
841 rdev->config.cayman.num_tile_pipes = (1 << tmp);
842 tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
843 rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
844 tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
845 rdev->config.cayman.num_shader_engines = tmp + 1;
846 tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
847 rdev->config.cayman.num_gpus = tmp + 1;
848 tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
849 rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
850 tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
851 rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
852
853 //gb_backend_map = 0x76541032;
854#if 0
855 gb_backend_map = RREG32(GB_BACKEND_MAP);
856#else
857 gb_backend_map =
858 cayman_get_tile_pipe_to_backend_map(rdev, rdev->config.cayman.num_tile_pipes,
859 rdev->config.cayman.num_backends_per_se *
860 rdev->config.cayman.num_shader_engines,
861 &rdev->config.cayman.backend_disable_mask_per_asic,
862 rdev->config.cayman.num_shader_engines);
863#endif
864 /* setup tiling info dword. gb_addr_config is not adequate since it does
865 * not have bank info, so create a custom tiling dword.
866 * bits 3:0 num_pipes
867 * bits 7:4 num_banks
868 * bits 11:8 group_size
869 * bits 15:12 row_size
870 */
871 rdev->config.cayman.tile_config = 0;
872 switch (rdev->config.cayman.num_tile_pipes) {
873 case 1:
874 default:
875 rdev->config.cayman.tile_config |= (0 << 0);
876 break;
877 case 2:
878 rdev->config.cayman.tile_config |= (1 << 0);
879 break;
880 case 4:
881 rdev->config.cayman.tile_config |= (2 << 0);
882 break;
883 case 8:
884 rdev->config.cayman.tile_config |= (3 << 0);
885 break;
886 }
Alex Deucher7b76e472012-03-20 17:18:36 -0400887
888 /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
889 if (rdev->flags & RADEON_IS_IGP)
Alex Deucher772605e2012-05-24 22:55:15 -0400890 rdev->config.cayman.tile_config |= 1 << 4;
Alex Deucherd8d09be2012-05-31 18:53:36 -0400891 else {
Alex Deuchere3d7a0f2012-07-31 11:05:11 -0400892 switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
893 case 0: /* four banks */
Alex Deucherd8d09be2012-05-31 18:53:36 -0400894 rdev->config.cayman.tile_config |= 0 << 4;
Alex Deuchere3d7a0f2012-07-31 11:05:11 -0400895 break;
896 case 1: /* eight banks */
897 rdev->config.cayman.tile_config |= 1 << 4;
898 break;
899 case 2: /* sixteen banks */
900 default:
901 rdev->config.cayman.tile_config |= 2 << 4;
902 break;
903 }
Alex Deucherd8d09be2012-05-31 18:53:36 -0400904 }
Alex Deucherfecf1d02011-03-02 20:07:29 -0500905 rdev->config.cayman.tile_config |=
Dave Airliecde50832011-05-19 14:14:41 +1000906 ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
Alex Deucherfecf1d02011-03-02 20:07:29 -0500907 rdev->config.cayman.tile_config |=
908 ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
909
Alex Deuchere55b9422011-07-15 19:53:52 +0000910 rdev->config.cayman.backend_map = gb_backend_map;
Alex Deucherfecf1d02011-03-02 20:07:29 -0500911 WREG32(GB_BACKEND_MAP, gb_backend_map);
912 WREG32(GB_ADDR_CONFIG, gb_addr_config);
913 WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
Alex Deucherf2417582013-04-05 10:28:08 -0400914 if (ASIC_IS_DCE6(rdev))
915 WREG32(DMIF_ADDR_CALC, gb_addr_config);
Alex Deucherfecf1d02011-03-02 20:07:29 -0500916 WREG32(HDP_ADDR_CONFIG, gb_addr_config);
917
Alex Deucherfecf1d02011-03-02 20:07:29 -0500918 /* primary versions */
919 WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
920 WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
921 WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
922
923 WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
924 WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
925
926 /* user versions */
927 WREG32(GC_USER_RB_BACKEND_DISABLE, cc_rb_backend_disable);
928 WREG32(GC_USER_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
929 WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
930
931 WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
932 WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
933
934 /* reprogram the shader complex */
935 cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
936 for (i = 0; i < 16; i++)
937 WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
938 WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
939
940 /* set HW defaults for 3D engine */
941 WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
942
943 sx_debug_1 = RREG32(SX_DEBUG_1);
944 sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
945 WREG32(SX_DEBUG_1, sx_debug_1);
946
947 smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
948 smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
Dave Airlie285e0422011-05-09 14:54:33 +1000949 smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
Alex Deucherfecf1d02011-03-02 20:07:29 -0500950 WREG32(SMX_DC_CTL0, smx_dc_ctl0);
951
952 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
953
954 /* need to be explicitly zero-ed */
955 WREG32(VGT_OFFCHIP_LDS_BASE, 0);
956 WREG32(SQ_LSTMP_RING_BASE, 0);
957 WREG32(SQ_HSTMP_RING_BASE, 0);
958 WREG32(SQ_ESTMP_RING_BASE, 0);
959 WREG32(SQ_GSTMP_RING_BASE, 0);
960 WREG32(SQ_VSTMP_RING_BASE, 0);
961 WREG32(SQ_PSTMP_RING_BASE, 0);
962
963 WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
964
Dave Airlie285e0422011-05-09 14:54:33 +1000965 WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
966 POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
967 SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
Alex Deucherfecf1d02011-03-02 20:07:29 -0500968
Dave Airlie285e0422011-05-09 14:54:33 +1000969 WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
970 SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
971 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
Alex Deucherfecf1d02011-03-02 20:07:29 -0500972
973
974 WREG32(VGT_NUM_INSTANCES, 1);
975
976 WREG32(CP_PERFMON_CNTL, 0);
977
Dave Airlie285e0422011-05-09 14:54:33 +1000978 WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
Alex Deucherfecf1d02011-03-02 20:07:29 -0500979 FETCH_FIFO_HIWATER(0x4) |
980 DONE_FIFO_HIWATER(0xe0) |
981 ALU_UPDATE_FIFO_HIWATER(0x8)));
982
983 WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
984 WREG32(SQ_CONFIG, (VC_ENABLE |
985 EXPORT_SRC_C |
986 GFX_PRIO(0) |
987 CS1_PRIO(0) |
988 CS2_PRIO(1)));
989 WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
990
991 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
992 FORCE_EOV_MAX_REZ_CNT(255)));
993
994 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
995 AUTO_INVLD_EN(ES_AND_GS_AUTO));
996
997 WREG32(VGT_GS_VERTEX_REUSE, 16);
998 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
999
1000 WREG32(CB_PERF_CTR0_SEL_0, 0);
1001 WREG32(CB_PERF_CTR0_SEL_1, 0);
1002 WREG32(CB_PERF_CTR1_SEL_0, 0);
1003 WREG32(CB_PERF_CTR1_SEL_1, 0);
1004 WREG32(CB_PERF_CTR2_SEL_0, 0);
1005 WREG32(CB_PERF_CTR2_SEL_1, 0);
1006 WREG32(CB_PERF_CTR3_SEL_0, 0);
1007 WREG32(CB_PERF_CTR3_SEL_1, 0);
1008
Dave Airlie0b65f832011-05-19 14:14:42 +10001009 tmp = RREG32(HDP_MISC_CNTL);
1010 tmp |= HDP_FLUSH_INVALIDATE_CACHE;
1011 WREG32(HDP_MISC_CNTL, tmp);
1012
Alex Deucherfecf1d02011-03-02 20:07:29 -05001013 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
1014 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
1015
1016 WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
1017
1018 udelay(50);
1019}
1020
Alex Deucherfa8198e2011-03-02 20:07:30 -05001021/*
1022 * GART
1023 */
1024void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
1025{
1026 /* flush hdp cache */
1027 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
1028
1029 /* bits 0-7 are the VM contexts0-7 */
1030 WREG32(VM_INVALIDATE_REQUEST, 1);
1031}
1032
1033int cayman_pcie_gart_enable(struct radeon_device *rdev)
1034{
Jerome Glisse721604a2012-01-05 22:11:05 -05001035 int i, r;
Alex Deucherfa8198e2011-03-02 20:07:30 -05001036
Jerome Glissec9a1be92011-11-03 11:16:49 -04001037 if (rdev->gart.robj == NULL) {
Alex Deucherfa8198e2011-03-02 20:07:30 -05001038 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
1039 return -EINVAL;
1040 }
1041 r = radeon_gart_table_vram_pin(rdev);
1042 if (r)
1043 return r;
1044 radeon_gart_restore(rdev);
1045 /* Setup TLB control */
Jerome Glisse721604a2012-01-05 22:11:05 -05001046 WREG32(MC_VM_MX_L1_TLB_CNTL,
1047 (0xA << 7) |
1048 ENABLE_L1_TLB |
Alex Deucherfa8198e2011-03-02 20:07:30 -05001049 ENABLE_L1_FRAGMENT_PROCESSING |
1050 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
Jerome Glisse721604a2012-01-05 22:11:05 -05001051 ENABLE_ADVANCED_DRIVER_MODEL |
Alex Deucherfa8198e2011-03-02 20:07:30 -05001052 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
1053 /* Setup L2 cache */
1054 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
1055 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1056 ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
1057 EFFECTIVE_L2_QUEUE_SIZE(7) |
1058 CONTEXT1_IDENTITY_ACCESS_MODE(1));
1059 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
1060 WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
1061 L2_CACHE_BIGK_FRAGMENT_SIZE(6));
1062 /* setup context0 */
1063 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
1064 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
1065 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
1066 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
1067 (u32)(rdev->dummy_page.addr >> 12));
1068 WREG32(VM_CONTEXT0_CNTL2, 0);
1069 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
1070 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
Jerome Glisse721604a2012-01-05 22:11:05 -05001071
1072 WREG32(0x15D4, 0);
1073 WREG32(0x15D8, 0);
1074 WREG32(0x15DC, 0);
1075
1076 /* empty context1-7 */
1077 for (i = 1; i < 8; i++) {
1078 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
1079 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), 0);
1080 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
1081 rdev->gart.table_addr >> 12);
1082 }
1083
1084 /* enable context1-7 */
1085 WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
1086 (u32)(rdev->dummy_page.addr >> 12));
Alex Deucherfa8198e2011-03-02 20:07:30 -05001087 WREG32(VM_CONTEXT1_CNTL2, 0);
1088 WREG32(VM_CONTEXT1_CNTL, 0);
Jerome Glisse721604a2012-01-05 22:11:05 -05001089 WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
1090 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
Alex Deucherfa8198e2011-03-02 20:07:30 -05001091
1092 cayman_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +00001093 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
1094 (unsigned)(rdev->mc.gtt_size >> 20),
1095 (unsigned long long)rdev->gart.table_addr);
Alex Deucherfa8198e2011-03-02 20:07:30 -05001096 rdev->gart.ready = true;
1097 return 0;
1098}
1099
1100void cayman_pcie_gart_disable(struct radeon_device *rdev)
1101{
Alex Deucherfa8198e2011-03-02 20:07:30 -05001102 /* Disable all tables */
1103 WREG32(VM_CONTEXT0_CNTL, 0);
1104 WREG32(VM_CONTEXT1_CNTL, 0);
1105 /* Setup TLB control */
1106 WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
1107 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1108 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
1109 /* Setup L2 cache */
1110 WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
1111 ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
1112 EFFECTIVE_L2_QUEUE_SIZE(7) |
1113 CONTEXT1_IDENTITY_ACCESS_MODE(1));
1114 WREG32(VM_L2_CNTL2, 0);
1115 WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
1116 L2_CACHE_BIGK_FRAGMENT_SIZE(6));
Jerome Glissec9a1be92011-11-03 11:16:49 -04001117 radeon_gart_table_vram_unpin(rdev);
Alex Deucherfa8198e2011-03-02 20:07:30 -05001118}
1119
1120void cayman_pcie_gart_fini(struct radeon_device *rdev)
1121{
1122 cayman_pcie_gart_disable(rdev);
1123 radeon_gart_table_vram_free(rdev);
1124 radeon_gart_fini(rdev);
1125}
1126
Alex Deucher1b370782011-11-17 20:13:28 -05001127void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
1128 int ring, u32 cp_int_cntl)
1129{
1130 u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
1131
1132 WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
1133 WREG32(CP_INT_CNTL, cp_int_cntl);
1134}
1135
Alex Deucher0c88a022011-03-02 20:07:31 -05001136/*
1137 * CP.
1138 */
Alex Deucherb40e7e12011-11-17 14:57:50 -05001139void cayman_fence_ring_emit(struct radeon_device *rdev,
1140 struct radeon_fence *fence)
1141{
1142 struct radeon_ring *ring = &rdev->ring[fence->ring];
1143 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
1144
Jerome Glisse721604a2012-01-05 22:11:05 -05001145 /* flush read cache over gart for this vmid */
1146 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1147 radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
1148 radeon_ring_write(ring, 0);
Alex Deucherb40e7e12011-11-17 14:57:50 -05001149 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
1150 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
1151 radeon_ring_write(ring, 0xFFFFFFFF);
1152 radeon_ring_write(ring, 0);
1153 radeon_ring_write(ring, 10); /* poll interval */
1154 /* EVENT_WRITE_EOP - flush caches, send int */
1155 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
1156 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
1157 radeon_ring_write(ring, addr & 0xffffffff);
1158 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
1159 radeon_ring_write(ring, fence->seq);
1160 radeon_ring_write(ring, 0);
1161}
1162
Jerome Glisse721604a2012-01-05 22:11:05 -05001163void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
1164{
1165 struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
1166
1167 /* set to DX10/11 mode */
1168 radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
1169 radeon_ring_write(ring, 1);
1170 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
1171 radeon_ring_write(ring,
1172#ifdef __BIG_ENDIAN
1173 (2 << 0) |
1174#endif
1175 (ib->gpu_addr & 0xFFFFFFFC));
1176 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
1177 radeon_ring_write(ring, ib->length_dw | (ib->vm_id << 24));
1178
1179 /* flush read cache over gart for this vmid */
1180 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
1181 radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
1182 radeon_ring_write(ring, ib->vm_id);
1183 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
1184 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
1185 radeon_ring_write(ring, 0xFFFFFFFF);
1186 radeon_ring_write(ring, 0);
1187 radeon_ring_write(ring, 10); /* poll interval */
1188}
1189
Alex Deucher0c88a022011-03-02 20:07:31 -05001190static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
1191{
1192 if (enable)
1193 WREG32(CP_ME_CNTL, 0);
1194 else {
Dave Airlie38f1cff2011-03-16 11:34:41 +10001195 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Alex Deucher0c88a022011-03-02 20:07:31 -05001196 WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
1197 WREG32(SCRATCH_UMSK, 0);
1198 }
1199}
1200
1201static int cayman_cp_load_microcode(struct radeon_device *rdev)
1202{
1203 const __be32 *fw_data;
1204 int i;
1205
1206 if (!rdev->me_fw || !rdev->pfp_fw)
1207 return -EINVAL;
1208
1209 cayman_cp_enable(rdev, false);
1210
1211 fw_data = (const __be32 *)rdev->pfp_fw->data;
1212 WREG32(CP_PFP_UCODE_ADDR, 0);
1213 for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
1214 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
1215 WREG32(CP_PFP_UCODE_ADDR, 0);
1216
1217 fw_data = (const __be32 *)rdev->me_fw->data;
1218 WREG32(CP_ME_RAM_WADDR, 0);
1219 for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
1220 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
1221
1222 WREG32(CP_PFP_UCODE_ADDR, 0);
1223 WREG32(CP_ME_RAM_WADDR, 0);
1224 WREG32(CP_ME_RAM_RADDR, 0);
1225 return 0;
1226}
1227
1228static int cayman_cp_start(struct radeon_device *rdev)
1229{
Christian Könige32eb502011-10-23 12:56:27 +02001230 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher0c88a022011-03-02 20:07:31 -05001231 int r, i;
1232
Christian Könige32eb502011-10-23 12:56:27 +02001233 r = radeon_ring_lock(rdev, ring, 7);
Alex Deucher0c88a022011-03-02 20:07:31 -05001234 if (r) {
1235 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1236 return r;
1237 }
Christian Könige32eb502011-10-23 12:56:27 +02001238 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
1239 radeon_ring_write(ring, 0x1);
1240 radeon_ring_write(ring, 0x0);
1241 radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
1242 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
1243 radeon_ring_write(ring, 0);
1244 radeon_ring_write(ring, 0);
1245 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher0c88a022011-03-02 20:07:31 -05001246
1247 cayman_cp_enable(rdev, true);
1248
Christian Könige32eb502011-10-23 12:56:27 +02001249 r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
Alex Deucher0c88a022011-03-02 20:07:31 -05001250 if (r) {
1251 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1252 return r;
1253 }
1254
1255 /* setup clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02001256 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1257 radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
Alex Deucher0c88a022011-03-02 20:07:31 -05001258
1259 for (i = 0; i < cayman_default_size; i++)
Christian Könige32eb502011-10-23 12:56:27 +02001260 radeon_ring_write(ring, cayman_default_state[i]);
Alex Deucher0c88a022011-03-02 20:07:31 -05001261
Christian Könige32eb502011-10-23 12:56:27 +02001262 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1263 radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
Alex Deucher0c88a022011-03-02 20:07:31 -05001264
1265 /* set clear context state */
Christian Könige32eb502011-10-23 12:56:27 +02001266 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
1267 radeon_ring_write(ring, 0);
Alex Deucher0c88a022011-03-02 20:07:31 -05001268
1269 /* SQ_VTX_BASE_VTX_LOC */
Christian Könige32eb502011-10-23 12:56:27 +02001270 radeon_ring_write(ring, 0xc0026f00);
1271 radeon_ring_write(ring, 0x00000000);
1272 radeon_ring_write(ring, 0x00000000);
1273 radeon_ring_write(ring, 0x00000000);
Alex Deucher0c88a022011-03-02 20:07:31 -05001274
1275 /* Clear consts */
Christian Könige32eb502011-10-23 12:56:27 +02001276 radeon_ring_write(ring, 0xc0036f00);
1277 radeon_ring_write(ring, 0x00000bc4);
1278 radeon_ring_write(ring, 0xffffffff);
1279 radeon_ring_write(ring, 0xffffffff);
1280 radeon_ring_write(ring, 0xffffffff);
Alex Deucher0c88a022011-03-02 20:07:31 -05001281
Christian Könige32eb502011-10-23 12:56:27 +02001282 radeon_ring_write(ring, 0xc0026900);
1283 radeon_ring_write(ring, 0x00000316);
1284 radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
1285 radeon_ring_write(ring, 0x00000010); /* */
Alex Deucher9b91d182011-03-02 20:07:39 -05001286
Christian Könige32eb502011-10-23 12:56:27 +02001287 radeon_ring_unlock_commit(rdev, ring);
Alex Deucher0c88a022011-03-02 20:07:31 -05001288
1289 /* XXX init other rings */
1290
1291 return 0;
1292}
1293
Alex Deucher755d8192011-03-02 20:07:34 -05001294static void cayman_cp_fini(struct radeon_device *rdev)
1295{
1296 cayman_cp_enable(rdev, false);
Christian Könige32eb502011-10-23 12:56:27 +02001297 radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Alex Deucher755d8192011-03-02 20:07:34 -05001298}
1299
Alex Deucher0c88a022011-03-02 20:07:31 -05001300int cayman_cp_resume(struct radeon_device *rdev)
1301{
Christian Könige32eb502011-10-23 12:56:27 +02001302 struct radeon_ring *ring;
Alex Deucher0c88a022011-03-02 20:07:31 -05001303 u32 tmp;
1304 u32 rb_bufsz;
1305 int r;
1306
1307 /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
1308 WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
1309 SOFT_RESET_PA |
1310 SOFT_RESET_SH |
1311 SOFT_RESET_VGT |
Jerome Glissea49a50d2011-08-24 20:00:17 +00001312 SOFT_RESET_SPI |
Alex Deucher0c88a022011-03-02 20:07:31 -05001313 SOFT_RESET_SX));
1314 RREG32(GRBM_SOFT_RESET);
1315 mdelay(15);
1316 WREG32(GRBM_SOFT_RESET, 0);
1317 RREG32(GRBM_SOFT_RESET);
1318
Christian König15d33322011-09-15 19:02:22 +02001319 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Alex Deucher11ef3f12012-01-20 14:47:43 -05001320 WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
Alex Deucher0c88a022011-03-02 20:07:31 -05001321
1322 /* Set the write pointer delay */
1323 WREG32(CP_RB_WPTR_DELAY, 0);
1324
1325 WREG32(CP_DEBUG, (1 << 27));
1326
1327 /* ring 0 - compute and gfx */
1328 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02001329 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
1330 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher0c88a022011-03-02 20:07:31 -05001331 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
1332#ifdef __BIG_ENDIAN
1333 tmp |= BUF_SWAP_32BIT;
1334#endif
1335 WREG32(CP_RB0_CNTL, tmp);
1336
1337 /* Initialize the ring buffer's read and write pointers */
1338 WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
Christian Könige32eb502011-10-23 12:56:27 +02001339 ring->wptr = 0;
1340 WREG32(CP_RB0_WPTR, ring->wptr);
Alex Deucher0c88a022011-03-02 20:07:31 -05001341
1342 /* set the wb address wether it's enabled or not */
1343 WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
1344 WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
1345 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
1346
1347 if (rdev->wb.enabled)
1348 WREG32(SCRATCH_UMSK, 0xff);
1349 else {
1350 tmp |= RB_NO_UPDATE;
1351 WREG32(SCRATCH_UMSK, 0);
1352 }
1353
1354 mdelay(1);
1355 WREG32(CP_RB0_CNTL, tmp);
1356
Christian Könige32eb502011-10-23 12:56:27 +02001357 WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
Alex Deucher0c88a022011-03-02 20:07:31 -05001358
Christian Könige32eb502011-10-23 12:56:27 +02001359 ring->rptr = RREG32(CP_RB0_RPTR);
Alex Deucher0c88a022011-03-02 20:07:31 -05001360
1361 /* ring1 - compute only */
1362 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02001363 ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
1364 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher0c88a022011-03-02 20:07:31 -05001365 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
1366#ifdef __BIG_ENDIAN
1367 tmp |= BUF_SWAP_32BIT;
1368#endif
1369 WREG32(CP_RB1_CNTL, tmp);
1370
1371 /* Initialize the ring buffer's read and write pointers */
1372 WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
Christian Könige32eb502011-10-23 12:56:27 +02001373 ring->wptr = 0;
1374 WREG32(CP_RB1_WPTR, ring->wptr);
Alex Deucher0c88a022011-03-02 20:07:31 -05001375
1376 /* set the wb address wether it's enabled or not */
1377 WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
1378 WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
1379
1380 mdelay(1);
1381 WREG32(CP_RB1_CNTL, tmp);
1382
Christian Könige32eb502011-10-23 12:56:27 +02001383 WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
Alex Deucher0c88a022011-03-02 20:07:31 -05001384
Christian Könige32eb502011-10-23 12:56:27 +02001385 ring->rptr = RREG32(CP_RB1_RPTR);
Alex Deucher0c88a022011-03-02 20:07:31 -05001386
1387 /* ring2 - compute only */
1388 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02001389 ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
1390 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher0c88a022011-03-02 20:07:31 -05001391 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
1392#ifdef __BIG_ENDIAN
1393 tmp |= BUF_SWAP_32BIT;
1394#endif
1395 WREG32(CP_RB2_CNTL, tmp);
1396
1397 /* Initialize the ring buffer's read and write pointers */
1398 WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
Christian Könige32eb502011-10-23 12:56:27 +02001399 ring->wptr = 0;
1400 WREG32(CP_RB2_WPTR, ring->wptr);
Alex Deucher0c88a022011-03-02 20:07:31 -05001401
1402 /* set the wb address wether it's enabled or not */
1403 WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
1404 WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
1405
1406 mdelay(1);
1407 WREG32(CP_RB2_CNTL, tmp);
1408
Christian Könige32eb502011-10-23 12:56:27 +02001409 WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
Alex Deucher0c88a022011-03-02 20:07:31 -05001410
Christian Könige32eb502011-10-23 12:56:27 +02001411 ring->rptr = RREG32(CP_RB2_RPTR);
Alex Deucher0c88a022011-03-02 20:07:31 -05001412
1413 /* start the rings */
1414 cayman_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02001415 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
1416 rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
1417 rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
Alex Deucher0c88a022011-03-02 20:07:31 -05001418 /* this only test cp0 */
Alex Deucherf7128122012-02-23 17:53:45 -05001419 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Alex Deucher0c88a022011-03-02 20:07:31 -05001420 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02001421 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
1422 rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
1423 rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
Alex Deucher0c88a022011-03-02 20:07:31 -05001424 return r;
1425 }
1426
1427 return 0;
1428}
1429
Christian Könige32eb502011-10-23 12:56:27 +02001430bool cayman_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Alex Deucherb9952a82011-03-02 20:07:33 -05001431{
1432 u32 srbm_status;
1433 u32 grbm_status;
1434 u32 grbm_status_se0, grbm_status_se1;
1435 struct r100_gpu_lockup *lockup = &rdev->config.cayman.lockup;
1436 int r;
1437
1438 srbm_status = RREG32(SRBM_STATUS);
1439 grbm_status = RREG32(GRBM_STATUS);
1440 grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
1441 grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
1442 if (!(grbm_status & GUI_ACTIVE)) {
Christian Könige32eb502011-10-23 12:56:27 +02001443 r100_gpu_lockup_update(lockup, ring);
Alex Deucherb9952a82011-03-02 20:07:33 -05001444 return false;
1445 }
1446 /* force CP activities */
Christian Könige32eb502011-10-23 12:56:27 +02001447 r = radeon_ring_lock(rdev, ring, 2);
Alex Deucherb9952a82011-03-02 20:07:33 -05001448 if (!r) {
1449 /* PACKET2 NOP */
Christian Könige32eb502011-10-23 12:56:27 +02001450 radeon_ring_write(ring, 0x80000000);
1451 radeon_ring_write(ring, 0x80000000);
1452 radeon_ring_unlock_commit(rdev, ring);
Alex Deucherb9952a82011-03-02 20:07:33 -05001453 }
1454 /* XXX deal with CP0,1,2 */
Christian Könige32eb502011-10-23 12:56:27 +02001455 ring->rptr = RREG32(ring->rptr_reg);
1456 return r100_gpu_cp_is_lockup(rdev, lockup, ring);
Alex Deucherb9952a82011-03-02 20:07:33 -05001457}
1458
1459static int cayman_gpu_soft_reset(struct radeon_device *rdev)
1460{
1461 struct evergreen_mc_save save;
1462 u32 grbm_reset = 0;
1463
1464 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
1465 return 0;
1466
1467 dev_info(rdev->dev, "GPU softreset \n");
1468 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
1469 RREG32(GRBM_STATUS));
1470 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
1471 RREG32(GRBM_STATUS_SE0));
1472 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
1473 RREG32(GRBM_STATUS_SE1));
1474 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
1475 RREG32(SRBM_STATUS));
Jerome Glisse721604a2012-01-05 22:11:05 -05001476 dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
1477 RREG32(0x14F8));
1478 dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
1479 RREG32(0x14D8));
1480 dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
1481 RREG32(0x14FC));
1482 dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
1483 RREG32(0x14DC));
1484
Alex Deucherb9952a82011-03-02 20:07:33 -05001485 evergreen_mc_stop(rdev, &save);
1486 if (evergreen_mc_wait_for_idle(rdev)) {
1487 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1488 }
1489 /* Disable CP parsing/prefetching */
1490 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
1491
1492 /* reset all the gfx blocks */
1493 grbm_reset = (SOFT_RESET_CP |
1494 SOFT_RESET_CB |
1495 SOFT_RESET_DB |
1496 SOFT_RESET_GDS |
1497 SOFT_RESET_PA |
1498 SOFT_RESET_SC |
1499 SOFT_RESET_SPI |
1500 SOFT_RESET_SH |
1501 SOFT_RESET_SX |
1502 SOFT_RESET_TC |
1503 SOFT_RESET_TA |
1504 SOFT_RESET_VGT |
1505 SOFT_RESET_IA);
1506
1507 dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
1508 WREG32(GRBM_SOFT_RESET, grbm_reset);
1509 (void)RREG32(GRBM_SOFT_RESET);
1510 udelay(50);
1511 WREG32(GRBM_SOFT_RESET, 0);
1512 (void)RREG32(GRBM_SOFT_RESET);
1513 /* Wait a little for things to settle down */
1514 udelay(50);
Jerome Glisse721604a2012-01-05 22:11:05 -05001515
Alex Deucherb9952a82011-03-02 20:07:33 -05001516 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
1517 RREG32(GRBM_STATUS));
1518 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
1519 RREG32(GRBM_STATUS_SE0));
1520 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
1521 RREG32(GRBM_STATUS_SE1));
1522 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
1523 RREG32(SRBM_STATUS));
1524 evergreen_mc_resume(rdev, &save);
1525 return 0;
1526}
1527
1528int cayman_asic_reset(struct radeon_device *rdev)
1529{
1530 return cayman_gpu_soft_reset(rdev);
1531}
1532
Alex Deucher755d8192011-03-02 20:07:34 -05001533static int cayman_startup(struct radeon_device *rdev)
1534{
Christian Könige32eb502011-10-23 12:56:27 +02001535 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher755d8192011-03-02 20:07:34 -05001536 int r;
1537
Ilija Hadzicb07759b2011-09-20 10:22:58 -04001538 /* enable pcie gen2 link */
1539 evergreen_pcie_gen2_enable(rdev);
1540
Alex Deucherc420c742012-03-20 17:18:39 -04001541 if (rdev->flags & RADEON_IS_IGP) {
1542 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
1543 r = ni_init_microcode(rdev);
1544 if (r) {
1545 DRM_ERROR("Failed to load firmware!\n");
1546 return r;
1547 }
1548 }
1549 } else {
1550 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
1551 r = ni_init_microcode(rdev);
1552 if (r) {
1553 DRM_ERROR("Failed to load firmware!\n");
1554 return r;
1555 }
1556 }
1557
1558 r = ni_mc_load_microcode(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001559 if (r) {
Alex Deucherc420c742012-03-20 17:18:39 -04001560 DRM_ERROR("Failed to load MC firmware!\n");
Alex Deucher755d8192011-03-02 20:07:34 -05001561 return r;
1562 }
1563 }
Alex Deucher755d8192011-03-02 20:07:34 -05001564
Alex Deucher16cdf042011-10-28 10:30:02 -04001565 r = r600_vram_scratch_init(rdev);
1566 if (r)
1567 return r;
1568
Alex Deucher755d8192011-03-02 20:07:34 -05001569 evergreen_mc_program(rdev);
1570 r = cayman_pcie_gart_enable(rdev);
1571 if (r)
1572 return r;
1573 cayman_gpu_init(rdev);
1574
Alex Deuchercb92d452011-05-25 16:39:00 -04001575 r = evergreen_blit_init(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001576 if (r) {
Ilija Hadzicfb3d9e92011-10-12 23:29:41 -04001577 r600_blit_fini(rdev);
Alex Deucher27cd7762012-02-23 17:53:42 -05001578 rdev->asic->copy.copy = NULL;
Alex Deucher755d8192011-03-02 20:07:34 -05001579 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
1580 }
Alex Deucher755d8192011-03-02 20:07:34 -05001581
Alex Deucherc420c742012-03-20 17:18:39 -04001582 /* allocate rlc buffers */
1583 if (rdev->flags & RADEON_IS_IGP) {
1584 r = si_rlc_init(rdev);
1585 if (r) {
1586 DRM_ERROR("Failed to init rlc BOs!\n");
1587 return r;
1588 }
1589 }
1590
Alex Deucher755d8192011-03-02 20:07:34 -05001591 /* allocate wb buffer */
1592 r = radeon_wb_init(rdev);
1593 if (r)
1594 return r;
1595
Jerome Glisse30eb77f2011-11-20 20:45:34 +00001596 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
1597 if (r) {
1598 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
1599 return r;
1600 }
1601
1602 r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
1603 if (r) {
1604 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
1605 return r;
1606 }
1607
1608 r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
1609 if (r) {
1610 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
1611 return r;
1612 }
1613
Alex Deucher755d8192011-03-02 20:07:34 -05001614 /* Enable IRQ */
1615 r = r600_irq_init(rdev);
1616 if (r) {
1617 DRM_ERROR("radeon: IH init failed (%d).\n", r);
1618 radeon_irq_kms_fini(rdev);
1619 return r;
1620 }
1621 evergreen_irq_set(rdev);
1622
Christian Könige32eb502011-10-23 12:56:27 +02001623 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05001624 CP_RB0_RPTR, CP_RB0_WPTR,
1625 0, 0xfffff, RADEON_CP_PACKET2);
Alex Deucher755d8192011-03-02 20:07:34 -05001626 if (r)
1627 return r;
1628 r = cayman_cp_load_microcode(rdev);
1629 if (r)
1630 return r;
1631 r = cayman_cp_resume(rdev);
1632 if (r)
1633 return r;
1634
Jerome Glisseb15ba512011-11-15 11:48:34 -05001635 r = radeon_ib_pool_start(rdev);
1636 if (r)
1637 return r;
1638
Alex Deucherf7128122012-02-23 17:53:45 -05001639 r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Jerome Glisseb15ba512011-11-15 11:48:34 -05001640 if (r) {
1641 DRM_ERROR("radeon: failed testing IB (%d).\n", r);
1642 rdev->accel_working = false;
1643 return r;
1644 }
1645
Jerome Glisse721604a2012-01-05 22:11:05 -05001646 r = radeon_vm_manager_start(rdev);
1647 if (r)
1648 return r;
1649
Alex Deucher755d8192011-03-02 20:07:34 -05001650 return 0;
1651}
1652
1653int cayman_resume(struct radeon_device *rdev)
1654{
1655 int r;
1656
1657 /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
1658 * posting will perform necessary task to bring back GPU into good
1659 * shape.
1660 */
1661 /* post card */
1662 atom_asic_init(rdev->mode_info.atom_context);
1663
Jerome Glisseb15ba512011-11-15 11:48:34 -05001664 rdev->accel_working = true;
Alex Deucher755d8192011-03-02 20:07:34 -05001665 r = cayman_startup(rdev);
1666 if (r) {
1667 DRM_ERROR("cayman startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05001668 rdev->accel_working = false;
Alex Deucher755d8192011-03-02 20:07:34 -05001669 return r;
1670 }
Alex Deucher755d8192011-03-02 20:07:34 -05001671 return r;
Alex Deucher755d8192011-03-02 20:07:34 -05001672}
1673
1674int cayman_suspend(struct radeon_device *rdev)
1675{
Alex Deucher755d8192011-03-02 20:07:34 -05001676 /* FIXME: we should wait for ring to be empty */
Jerome Glisseb15ba512011-11-15 11:48:34 -05001677 radeon_ib_pool_suspend(rdev);
Jerome Glisse721604a2012-01-05 22:11:05 -05001678 radeon_vm_manager_suspend(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05001679 r600_blit_suspend(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001680 cayman_cp_enable(rdev, false);
Christian Könige32eb502011-10-23 12:56:27 +02001681 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Alex Deucher755d8192011-03-02 20:07:34 -05001682 evergreen_irq_suspend(rdev);
1683 radeon_wb_disable(rdev);
1684 cayman_pcie_gart_disable(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001685 return 0;
1686}
1687
1688/* Plan is to move initialization in that function and use
1689 * helper function so that radeon_device_init pretty much
1690 * do nothing more than calling asic specific function. This
1691 * should also allow to remove a bunch of callback function
1692 * like vram_info.
1693 */
1694int cayman_init(struct radeon_device *rdev)
1695{
Christian Könige32eb502011-10-23 12:56:27 +02001696 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Alex Deucher755d8192011-03-02 20:07:34 -05001697 int r;
1698
1699 /* This don't do much */
1700 r = radeon_gem_init(rdev);
1701 if (r)
1702 return r;
1703 /* Read BIOS */
1704 if (!radeon_get_bios(rdev)) {
1705 if (ASIC_IS_AVIVO(rdev))
1706 return -EINVAL;
1707 }
1708 /* Must be an ATOMBIOS */
1709 if (!rdev->is_atom_bios) {
1710 dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
1711 return -EINVAL;
1712 }
1713 r = radeon_atombios_init(rdev);
1714 if (r)
1715 return r;
1716
1717 /* Post card if necessary */
1718 if (!radeon_card_posted(rdev)) {
1719 if (!rdev->bios) {
1720 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
1721 return -EINVAL;
1722 }
1723 DRM_INFO("GPU not posted. posting now...\n");
1724 atom_asic_init(rdev->mode_info.atom_context);
1725 }
1726 /* Initialize scratch registers */
1727 r600_scratch_init(rdev);
1728 /* Initialize surface registers */
1729 radeon_surface_init(rdev);
1730 /* Initialize clocks */
1731 radeon_get_clock_info(rdev->ddev);
1732 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00001733 r = radeon_fence_driver_init(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001734 if (r)
1735 return r;
1736 /* initialize memory controller */
1737 r = evergreen_mc_init(rdev);
1738 if (r)
1739 return r;
1740 /* Memory manager */
1741 r = radeon_bo_init(rdev);
1742 if (r)
1743 return r;
1744
1745 r = radeon_irq_kms_init(rdev);
1746 if (r)
1747 return r;
1748
Christian Könige32eb502011-10-23 12:56:27 +02001749 ring->ring_obj = NULL;
1750 r600_ring_init(rdev, ring, 1024 * 1024);
Alex Deucher755d8192011-03-02 20:07:34 -05001751
1752 rdev->ih.ring_obj = NULL;
1753 r600_ih_ring_init(rdev, 64 * 1024);
1754
1755 r = r600_pcie_gart_init(rdev);
1756 if (r)
1757 return r;
1758
Jerome Glisseb15ba512011-11-15 11:48:34 -05001759 r = radeon_ib_pool_init(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001760 rdev->accel_working = true;
Jerome Glisseb15ba512011-11-15 11:48:34 -05001761 if (r) {
1762 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
1763 rdev->accel_working = false;
1764 }
Jerome Glisse721604a2012-01-05 22:11:05 -05001765 r = radeon_vm_manager_init(rdev);
1766 if (r) {
1767 dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
1768 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05001769
Alex Deucher755d8192011-03-02 20:07:34 -05001770 r = cayman_startup(rdev);
1771 if (r) {
1772 dev_err(rdev->dev, "disabling GPU acceleration\n");
1773 cayman_cp_fini(rdev);
1774 r600_irq_fini(rdev);
Alex Deucherc420c742012-03-20 17:18:39 -04001775 if (rdev->flags & RADEON_IS_IGP)
1776 si_rlc_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001777 radeon_wb_fini(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05001778 r100_ib_fini(rdev);
Jerome Glisse721604a2012-01-05 22:11:05 -05001779 radeon_vm_manager_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001780 radeon_irq_kms_fini(rdev);
1781 cayman_pcie_gart_fini(rdev);
1782 rdev->accel_working = false;
1783 }
Alex Deucher755d8192011-03-02 20:07:34 -05001784
1785 /* Don't start up if the MC ucode is missing.
1786 * The default clocks and voltages before the MC ucode
1787 * is loaded are not suffient for advanced operations.
Alex Deucherc420c742012-03-20 17:18:39 -04001788 *
1789 * We can skip this check for TN, because there is no MC
1790 * ucode.
Alex Deucher755d8192011-03-02 20:07:34 -05001791 */
Alex Deucherc420c742012-03-20 17:18:39 -04001792 if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
Alex Deucher755d8192011-03-02 20:07:34 -05001793 DRM_ERROR("radeon: MC ucode required for NI+.\n");
1794 return -EINVAL;
1795 }
1796
1797 return 0;
1798}
1799
1800void cayman_fini(struct radeon_device *rdev)
1801{
Ilija Hadzicfb3d9e92011-10-12 23:29:41 -04001802 r600_blit_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001803 cayman_cp_fini(rdev);
1804 r600_irq_fini(rdev);
Alex Deucherc420c742012-03-20 17:18:39 -04001805 if (rdev->flags & RADEON_IS_IGP)
1806 si_rlc_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001807 radeon_wb_fini(rdev);
Jerome Glisse721604a2012-01-05 22:11:05 -05001808 radeon_vm_manager_fini(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05001809 r100_ib_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001810 radeon_irq_kms_fini(rdev);
1811 cayman_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04001812 r600_vram_scratch_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001813 radeon_gem_fini(rdev);
Christian König15d33322011-09-15 19:02:22 +02001814 radeon_semaphore_driver_fini(rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05001815 radeon_fence_driver_fini(rdev);
1816 radeon_bo_fini(rdev);
1817 radeon_atombios_fini(rdev);
1818 kfree(rdev->bios);
1819 rdev->bios = NULL;
1820}
1821
Jerome Glisse721604a2012-01-05 22:11:05 -05001822/*
1823 * vm
1824 */
1825int cayman_vm_init(struct radeon_device *rdev)
1826{
1827 /* number of VMs */
1828 rdev->vm_manager.nvm = 8;
1829 /* base offset of vram pages */
Alex Deuchere71270f2012-03-20 17:18:38 -04001830 if (rdev->flags & RADEON_IS_IGP) {
1831 u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
1832 tmp <<= 22;
1833 rdev->vm_manager.vram_base_offset = tmp;
1834 } else
1835 rdev->vm_manager.vram_base_offset = 0;
Jerome Glisse721604a2012-01-05 22:11:05 -05001836 return 0;
1837}
1838
1839void cayman_vm_fini(struct radeon_device *rdev)
1840{
1841}
1842
1843int cayman_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm, int id)
1844{
1845 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (id << 2), 0);
1846 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (id << 2), vm->last_pfn);
1847 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (id << 2), vm->pt_gpu_addr >> 12);
1848 /* flush hdp cache */
1849 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
1850 /* bits 0-7 are the VM contexts0-7 */
1851 WREG32(VM_INVALIDATE_REQUEST, 1 << id);
1852 return 0;
1853}
1854
1855void cayman_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm)
1856{
1857 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (vm->id << 2), 0);
1858 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (vm->id << 2), 0);
1859 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0);
1860 /* flush hdp cache */
1861 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
1862 /* bits 0-7 are the VM contexts0-7 */
1863 WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id);
1864}
1865
1866void cayman_vm_tlb_flush(struct radeon_device *rdev, struct radeon_vm *vm)
1867{
1868 if (vm->id == -1)
1869 return;
1870
1871 /* flush hdp cache */
1872 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
1873 /* bits 0-7 are the VM contexts0-7 */
1874 WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id);
1875}
1876
1877#define R600_PTE_VALID (1 << 0)
1878#define R600_PTE_SYSTEM (1 << 1)
1879#define R600_PTE_SNOOPED (1 << 2)
1880#define R600_PTE_READABLE (1 << 5)
1881#define R600_PTE_WRITEABLE (1 << 6)
1882
1883uint32_t cayman_vm_page_flags(struct radeon_device *rdev,
1884 struct radeon_vm *vm,
1885 uint32_t flags)
1886{
1887 uint32_t r600_flags = 0;
1888
1889 r600_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_PTE_VALID : 0;
1890 r600_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
1891 r600_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
1892 if (flags & RADEON_VM_PAGE_SYSTEM) {
1893 r600_flags |= R600_PTE_SYSTEM;
1894 r600_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
1895 }
1896 return r600_flags;
1897}
1898
1899void cayman_vm_set_page(struct radeon_device *rdev, struct radeon_vm *vm,
1900 unsigned pfn, uint64_t addr, uint32_t flags)
1901{
1902 void __iomem *ptr = (void *)vm->pt;
1903
1904 addr = addr & 0xFFFFFFFFFFFFF000ULL;
1905 addr |= flags;
1906 writeq(addr, ptr + (pfn * 8));
1907}