Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 1 | /* |
| 2 | * linux/arch/arm/kernel/arch_timer.c |
| 3 | * |
| 4 | * Copyright (C) 2011 ARM Ltd. |
| 5 | * All Rights Reserved |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | */ |
| 11 | #include <linux/init.h> |
| 12 | #include <linux/kernel.h> |
| 13 | #include <linux/delay.h> |
Sathish Ambley | 8a30982 | 2011-11-07 14:49:08 -0800 | [diff] [blame] | 14 | #include <linux/timex.h> |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 15 | #include <linux/device.h> |
| 16 | #include <linux/smp.h> |
| 17 | #include <linux/cpu.h> |
| 18 | #include <linux/jiffies.h> |
| 19 | #include <linux/clockchips.h> |
| 20 | #include <linux/interrupt.h> |
Marc Zyngier | f2caa51 | 2012-01-19 13:53:50 +0000 | [diff] [blame^] | 21 | #include <linux/of_irq.h> |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 22 | #include <linux/io.h> |
Sathish Ambley | 8a30982 | 2011-11-07 14:49:08 -0800 | [diff] [blame] | 23 | #include <linux/irq.h> |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 24 | |
| 25 | #include <asm/cputype.h> |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 26 | #include <asm/localtimer.h> |
| 27 | #include <asm/arch_timer.h> |
Sathish Ambley | 8a30982 | 2011-11-07 14:49:08 -0800 | [diff] [blame] | 28 | #include <asm/sched_clock.h> |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 29 | |
| 30 | static unsigned long arch_timer_rate; |
| 31 | static int arch_timer_ppi; |
| 32 | static int arch_timer_ppi2; |
Marc Zyngier | 165a474 | 2011-11-11 14:30:44 -0800 | [diff] [blame] | 33 | static DEFINE_CLOCK_DATA(cd); |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 34 | |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 35 | static struct clock_event_device __percpu **arch_timer_evt; |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 36 | |
| 37 | /* |
| 38 | * Architected system timer support. |
| 39 | */ |
| 40 | |
| 41 | #define ARCH_TIMER_CTRL_ENABLE (1 << 0) |
| 42 | #define ARCH_TIMER_CTRL_IT_MASK (1 << 1) |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 43 | #define ARCH_TIMER_CTRL_IT_STAT (1 << 2) |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 44 | |
| 45 | #define ARCH_TIMER_REG_CTRL 0 |
| 46 | #define ARCH_TIMER_REG_FREQ 1 |
| 47 | #define ARCH_TIMER_REG_TVAL 2 |
| 48 | |
| 49 | static void arch_timer_reg_write(int reg, u32 val) |
| 50 | { |
| 51 | switch (reg) { |
| 52 | case ARCH_TIMER_REG_CTRL: |
| 53 | asm volatile("mcr p15, 0, %0, c14, c2, 1" : : "r" (val)); |
| 54 | break; |
| 55 | case ARCH_TIMER_REG_TVAL: |
| 56 | asm volatile("mcr p15, 0, %0, c14, c2, 0" : : "r" (val)); |
| 57 | break; |
| 58 | } |
| 59 | |
| 60 | isb(); |
| 61 | } |
| 62 | |
| 63 | static u32 arch_timer_reg_read(int reg) |
| 64 | { |
| 65 | u32 val; |
| 66 | |
| 67 | switch (reg) { |
| 68 | case ARCH_TIMER_REG_CTRL: |
| 69 | asm volatile("mrc p15, 0, %0, c14, c2, 1" : "=r" (val)); |
| 70 | break; |
| 71 | case ARCH_TIMER_REG_FREQ: |
| 72 | asm volatile("mrc p15, 0, %0, c14, c0, 0" : "=r" (val)); |
| 73 | break; |
| 74 | case ARCH_TIMER_REG_TVAL: |
| 75 | asm volatile("mrc p15, 0, %0, c14, c2, 0" : "=r" (val)); |
| 76 | break; |
| 77 | default: |
| 78 | BUG(); |
| 79 | } |
| 80 | |
| 81 | return val; |
| 82 | } |
| 83 | |
| 84 | static irqreturn_t arch_timer_handler(int irq, void *dev_id) |
| 85 | { |
Sathish Ambley | 8a30982 | 2011-11-07 14:49:08 -0800 | [diff] [blame] | 86 | struct clock_event_device *evt; |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 87 | unsigned long ctrl; |
| 88 | |
| 89 | ctrl = arch_timer_reg_read(ARCH_TIMER_REG_CTRL); |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 90 | if (ctrl & ARCH_TIMER_CTRL_IT_STAT) { |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 91 | ctrl |= ARCH_TIMER_CTRL_IT_MASK; |
| 92 | arch_timer_reg_write(ARCH_TIMER_REG_CTRL, ctrl); |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 93 | evt = *__this_cpu_ptr(arch_timer_evt); |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 94 | evt->event_handler(evt); |
| 95 | return IRQ_HANDLED; |
| 96 | } |
| 97 | |
| 98 | return IRQ_NONE; |
| 99 | } |
| 100 | |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 101 | static void arch_timer_disable(void) |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 102 | { |
| 103 | unsigned long ctrl; |
| 104 | |
| 105 | ctrl = arch_timer_reg_read(ARCH_TIMER_REG_CTRL); |
| 106 | ctrl &= ~ARCH_TIMER_CTRL_ENABLE; |
| 107 | arch_timer_reg_write(ARCH_TIMER_REG_CTRL, ctrl); |
| 108 | } |
| 109 | |
| 110 | static void arch_timer_set_mode(enum clock_event_mode mode, |
| 111 | struct clock_event_device *clk) |
| 112 | { |
| 113 | switch (mode) { |
| 114 | case CLOCK_EVT_MODE_UNUSED: |
| 115 | case CLOCK_EVT_MODE_SHUTDOWN: |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 116 | arch_timer_disable(); |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 117 | break; |
| 118 | default: |
| 119 | break; |
| 120 | } |
| 121 | } |
| 122 | |
| 123 | static int arch_timer_set_next_event(unsigned long evt, |
| 124 | struct clock_event_device *unused) |
| 125 | { |
| 126 | unsigned long ctrl; |
| 127 | |
| 128 | ctrl = arch_timer_reg_read(ARCH_TIMER_REG_CTRL); |
| 129 | ctrl |= ARCH_TIMER_CTRL_ENABLE; |
| 130 | ctrl &= ~ARCH_TIMER_CTRL_IT_MASK; |
| 131 | |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 132 | arch_timer_reg_write(ARCH_TIMER_REG_CTRL, ctrl); |
Sathish Ambley | 9c642ec | 2011-12-02 10:50:58 -0800 | [diff] [blame] | 133 | arch_timer_reg_write(ARCH_TIMER_REG_TVAL, evt); |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 134 | |
| 135 | return 0; |
| 136 | } |
| 137 | |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 138 | static int __cpuinit arch_timer_setup(struct clock_event_device *clk) |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 139 | { |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 140 | /* setup clock event only once for CPU 0 */ |
| 141 | if (!smp_processor_id() && clk->irq == arch_timer_ppi) |
| 142 | return 0; |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 143 | |
| 144 | /* Be safe... */ |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 145 | arch_timer_disable(); |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 146 | |
| 147 | clk->features = CLOCK_EVT_FEAT_ONESHOT; |
| 148 | clk->name = "arch_sys_timer"; |
| 149 | clk->rating = 450; |
| 150 | clk->set_mode = arch_timer_set_mode; |
| 151 | clk->set_next_event = arch_timer_set_next_event; |
| 152 | clk->irq = arch_timer_ppi; |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 153 | |
| 154 | clockevents_config_and_register(clk, arch_timer_rate, |
| 155 | 0xf, 0x7fffffff); |
| 156 | |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 157 | *__this_cpu_ptr(arch_timer_evt) = clk; |
| 158 | |
| 159 | enable_percpu_irq(clk->irq, 0); |
| 160 | if (arch_timer_ppi2) |
Trilok Soni | eecb28c | 2011-07-20 16:24:14 +0100 | [diff] [blame] | 161 | enable_percpu_irq(arch_timer_ppi2, 0); |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 162 | |
| 163 | return 0; |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 164 | } |
| 165 | |
| 166 | /* Is the optional system timer available? */ |
| 167 | static int local_timer_is_architected(void) |
| 168 | { |
| 169 | return (cpu_architecture() >= CPU_ARCH_ARMv7) && |
| 170 | ((read_cpuid_ext(CPUID_EXT_PFR1) >> 16) & 0xf) == 1; |
| 171 | } |
| 172 | |
| 173 | static int arch_timer_available(void) |
| 174 | { |
| 175 | unsigned long freq; |
| 176 | |
| 177 | if (!local_timer_is_architected()) |
| 178 | return -ENXIO; |
| 179 | |
| 180 | if (arch_timer_rate == 0) { |
| 181 | arch_timer_reg_write(ARCH_TIMER_REG_CTRL, 0); |
| 182 | freq = arch_timer_reg_read(ARCH_TIMER_REG_FREQ); |
| 183 | |
| 184 | /* Check the timer frequency. */ |
| 185 | if (freq == 0) { |
| 186 | pr_warn("Architected timer frequency not available\n"); |
| 187 | return -EINVAL; |
| 188 | } |
| 189 | |
| 190 | arch_timer_rate = freq; |
| 191 | pr_info("Architected local timer running at %lu.%02luMHz.\n", |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 192 | freq / 1000000, (freq / 10000) % 100); |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 193 | } |
| 194 | |
| 195 | return 0; |
| 196 | } |
| 197 | |
| 198 | static inline cycle_t arch_counter_get_cntpct(void) |
| 199 | { |
| 200 | u32 cvall, cvalh; |
| 201 | |
| 202 | asm volatile("mrrc p15, 0, %0, %1, c14" : "=r" (cvall), "=r" (cvalh)); |
| 203 | |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 204 | return ((cycle_t) cvalh << 32) | cvall; |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 205 | } |
| 206 | |
| 207 | static inline cycle_t arch_counter_get_cntvct(void) |
| 208 | { |
| 209 | u32 cvall, cvalh; |
| 210 | |
| 211 | asm volatile("mrrc p15, 1, %0, %1, c14" : "=r" (cvall), "=r" (cvalh)); |
| 212 | |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 213 | return ((cycle_t) cvalh << 32) | cvall; |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 214 | } |
| 215 | |
| 216 | static cycle_t arch_counter_read(struct clocksource *cs) |
| 217 | { |
| 218 | return arch_counter_get_cntpct(); |
| 219 | } |
| 220 | |
Sathish Ambley | 8a30982 | 2011-11-07 14:49:08 -0800 | [diff] [blame] | 221 | #ifdef ARCH_HAS_READ_CURRENT_TIMER |
| 222 | int read_current_timer(unsigned long *timer_val) |
| 223 | { |
| 224 | *timer_val = (unsigned long)arch_counter_get_cntpct(); |
| 225 | return 0; |
| 226 | } |
| 227 | #endif |
| 228 | |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 229 | static struct clocksource clocksource_counter = { |
| 230 | .name = "arch_sys_counter", |
| 231 | .rating = 400, |
| 232 | .read = arch_counter_read, |
| 233 | .mask = CLOCKSOURCE_MASK(56), |
| 234 | .flags = CLOCK_SOURCE_IS_CONTINUOUS, |
| 235 | }; |
| 236 | |
Marc Zyngier | 165a474 | 2011-11-11 14:30:44 -0800 | [diff] [blame] | 237 | static u32 arch_counter_get_cntvct32(void) |
| 238 | { |
| 239 | cycle_t cntvct; |
| 240 | |
| 241 | cntvct = arch_counter_get_cntvct(); |
| 242 | |
| 243 | /* |
| 244 | * The sched_clock infrastructure only knows about counters |
| 245 | * with at most 32bits. Forget about the upper 24 bits for the |
| 246 | * time being... |
| 247 | */ |
| 248 | return (u32)(cntvct & (u32)~0); |
| 249 | } |
| 250 | |
Sathish Ambley | 8a30982 | 2011-11-07 14:49:08 -0800 | [diff] [blame] | 251 | unsigned long long notrace sched_clock(void) |
Marc Zyngier | 165a474 | 2011-11-11 14:30:44 -0800 | [diff] [blame] | 252 | { |
| 253 | return cyc_to_sched_clock(&cd, arch_counter_get_cntvct32(), (u32)~0); |
| 254 | } |
| 255 | |
| 256 | static void notrace arch_timer_update_sched_clock(void) |
| 257 | { |
| 258 | update_sched_clock(&cd, arch_counter_get_cntvct32(), (u32)~0); |
| 259 | } |
| 260 | |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 261 | static void __cpuinit arch_timer_stop(struct clock_event_device *clk) |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 262 | { |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 263 | pr_debug("arch_timer_teardown disable IRQ%d cpu #%d\n", |
| 264 | clk->irq, smp_processor_id()); |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 265 | disable_percpu_irq(clk->irq); |
| 266 | if (arch_timer_ppi2) |
Trilok Soni | eecb28c | 2011-07-20 16:24:14 +0100 | [diff] [blame] | 267 | disable_percpu_irq(arch_timer_ppi2); |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 268 | arch_timer_set_mode(CLOCK_EVT_MODE_UNUSED, clk); |
| 269 | } |
| 270 | |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 271 | static struct local_timer_ops arch_timer_ops __cpuinitdata = { |
| 272 | .setup = arch_timer_setup, |
| 273 | .stop = arch_timer_stop, |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 274 | }; |
| 275 | |
Marc Zyngier | f2caa51 | 2012-01-19 13:53:50 +0000 | [diff] [blame^] | 276 | static int __init arch_timer_common_register(void) |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 277 | { |
| 278 | int err; |
| 279 | |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 280 | err = arch_timer_available(); |
| 281 | if (err) |
| 282 | return err; |
| 283 | |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 284 | arch_timer_evt = alloc_percpu(struct clock_event_device *); |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 285 | if (!arch_timer_evt) |
| 286 | return -ENOMEM; |
| 287 | |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 288 | clocksource_register_hz(&clocksource_counter, arch_timer_rate); |
| 289 | |
Sathish Ambley | 8a30982 | 2011-11-07 14:49:08 -0800 | [diff] [blame] | 290 | init_sched_clock(&cd, arch_timer_update_sched_clock, 32, |
| 291 | arch_timer_rate); |
| 292 | |
| 293 | #ifdef ARCH_HAS_READ_CURRENT_TIMER |
| 294 | set_delay_fn(read_current_timer_delay_loop); |
| 295 | #endif |
| 296 | |
Trilok Soni | eecb28c | 2011-07-20 16:24:14 +0100 | [diff] [blame] | 297 | err = request_percpu_irq(arch_timer_ppi, arch_timer_handler, |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 298 | "arch_timer", arch_timer_evt); |
Sathish Ambley | 8a30982 | 2011-11-07 14:49:08 -0800 | [diff] [blame] | 299 | if (err) { |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 300 | pr_err("arch_timer: can't register interrupt %d (%d)\n", |
| 301 | arch_timer_ppi, err); |
| 302 | goto out_free; |
Sathish Ambley | 8a30982 | 2011-11-07 14:49:08 -0800 | [diff] [blame] | 303 | } |
| 304 | |
Marc Zyngier | f2caa51 | 2012-01-19 13:53:50 +0000 | [diff] [blame^] | 305 | if (arch_timer_ppi2) { |
Trilok Soni | eecb28c | 2011-07-20 16:24:14 +0100 | [diff] [blame] | 306 | err = request_percpu_irq(arch_timer_ppi2, arch_timer_handler, |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 307 | "arch_timer", arch_timer_evt); |
| 308 | if (err) { |
| 309 | pr_err("arch_timer: can't register interrupt %d (%d)\n", |
| 310 | arch_timer_ppi2, err); |
| 311 | arch_timer_ppi2 = 0; |
| 312 | goto out_free_irq; |
| 313 | } |
Sathish Ambley | 8a30982 | 2011-11-07 14:49:08 -0800 | [diff] [blame] | 314 | } |
Marc Zyngier | 165a474 | 2011-11-11 14:30:44 -0800 | [diff] [blame] | 315 | |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 316 | err = local_timer_register(&arch_timer_ops); |
| 317 | if (err) |
| 318 | goto out_free_irq; |
| 319 | percpu_timer_setup(); |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 320 | |
| 321 | return 0; |
Marc Zyngier | df590cc | 2012-01-11 17:25:17 +0000 | [diff] [blame] | 322 | |
| 323 | out_free_irq: |
| 324 | free_percpu_irq(arch_timer_ppi, arch_timer_evt); |
| 325 | if (arch_timer_ppi2) |
| 326 | free_percpu_irq(arch_timer_ppi2, arch_timer_evt); |
| 327 | |
| 328 | out_free: |
| 329 | free_percpu(arch_timer_evt); |
| 330 | |
| 331 | return err; |
Marc Zyngier | f5b3b2b | 2011-11-07 14:28:33 -0800 | [diff] [blame] | 332 | } |
Marc Zyngier | f2caa51 | 2012-01-19 13:53:50 +0000 | [diff] [blame^] | 333 | |
| 334 | int __init arch_timer_register(struct arch_timer *at) |
| 335 | { |
| 336 | if (at->res[0].start <= 0 || !(at->res[0].flags & IORESOURCE_IRQ)) |
| 337 | return -EINVAL; |
| 338 | |
| 339 | arch_timer_ppi = at->res[0].start; |
| 340 | |
| 341 | if (at->res[1].start > 0 && (at->res[1].flags & IORESOURCE_IRQ)) |
| 342 | arch_timer_ppi2 = at->res[1].start; |
| 343 | |
| 344 | return arch_timer_common_register(); |
| 345 | } |
| 346 | |
| 347 | #ifdef CONFIG_OF |
| 348 | static const struct of_device_id arch_timer_of_match[] __initconst = { |
| 349 | { .compatible = "arm,armv7-timer", }, |
| 350 | {}, |
| 351 | }; |
| 352 | |
| 353 | int __init arch_timer_of_register(void) |
| 354 | { |
| 355 | struct device_node *np; |
| 356 | u32 freq; |
| 357 | int ret; |
| 358 | |
| 359 | np = of_find_matching_node(NULL, arch_timer_of_match); |
| 360 | if (!np) { |
| 361 | pr_err("arch_timer: can't find DT node\n"); |
| 362 | return -ENODEV; |
| 363 | } |
| 364 | |
| 365 | /* Try to determine the frequency from the device tree or CNTFRQ */ |
| 366 | if (!of_property_read_u32(np, "clock-frequency", &freq)) |
| 367 | arch_timer_rate = freq; |
| 368 | |
| 369 | ret = irq_of_parse_and_map(np, 0); |
| 370 | if (ret <= 0) { |
| 371 | pr_err("arch_timer: interrupt not specified in timer node\n"); |
| 372 | return -ENODEV; |
| 373 | } |
| 374 | arch_timer_ppi = ret; |
| 375 | ret = irq_of_parse_and_map(np, 1); |
| 376 | if (ret > 0) |
| 377 | arch_timer_ppi2 = ret; |
| 378 | pr_info("arch_timer: found %s irqs %d %d\n", |
| 379 | np->name, arch_timer_ppi, arch_timer_ppi2); |
| 380 | |
| 381 | return arch_timer_common_register(); |
| 382 | } |
| 383 | #endif |