blob: e0bf316e00a7a99232db0acca3e0de9e332cbe87 [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
2 * linux/arch/arm/common/gic.c
3 *
4 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Interrupt architecture for the GIC:
11 *
12 * o There is one Interrupt Distributor, which receives interrupts
13 * from system devices and sends them to the Interrupt Controllers.
14 *
15 * o There is one CPU Interface per CPU, which sends interrupts sent
16 * by the Distributor, and interrupts generated locally, to the
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010017 * associated CPU. The base address of the CPU interface is usually
18 * aliased so that the same address points to different chips depending
19 * on the CPU it is accessed from.
Russell Kingf27ecac2005-08-18 21:31:00 +010020 *
21 * Note that IRQs 0-31 are special - they are local to each CPU.
22 * As such, the enable set/clear, pending set/clear and active bit
23 * registers are banked per-cpu for these sources.
24 */
25#include <linux/init.h>
26#include <linux/kernel.h>
27#include <linux/list.h>
28#include <linux/smp.h>
Catalin Marinasdcb86e82005-08-31 21:45:14 +010029#include <linux/cpumask.h>
Russell Kingfced80c2008-09-06 12:10:45 +010030#include <linux/io.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070031#include <linux/syscore_ops.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010032
33#include <asm/irq.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010034#include <asm/mach/irq.h>
35#include <asm/hardware/gic.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070036#include <asm/system.h>
Russell Kingf27ecac2005-08-18 21:31:00 +010037
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +010038static DEFINE_SPINLOCK(irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +010039
Russell Kingff2e27a2010-12-04 16:13:29 +000040/* Address of GIC 0 CPU interface */
Russell Kingbef8f9e2010-12-04 16:50:58 +000041void __iomem *gic_cpu_base_addr __read_mostly;
Russell Kingff2e27a2010-12-04 16:13:29 +000042
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010043/*
44 * Supported arch specific GIC irq extension.
45 * Default make them NULL.
46 */
47struct irq_chip gic_arch_extn = {
Will Deacon1a017532011-02-09 12:01:12 +000048 .irq_eoi = NULL,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010049 .irq_mask = NULL,
50 .irq_unmask = NULL,
51 .irq_retrigger = NULL,
52 .irq_set_type = NULL,
53 .irq_set_wake = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070054 .irq_disable = NULL,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010055};
56
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010057#ifndef MAX_GIC_NR
58#define MAX_GIC_NR 1
59#endif
60
Russell Kingbef8f9e2010-12-04 16:50:58 +000061static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010062
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010063static inline void __iomem *gic_dist_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010064{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010065 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010066 return gic_data->dist_base;
67}
68
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010069static inline void __iomem *gic_cpu_base(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010070{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010071 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010072 return gic_data->cpu_base;
73}
74
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010075static inline unsigned int gic_irq(struct irq_data *d)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010076{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010077 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
78 return d->irq - gic_data->irq_offset;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +010079}
80
Russell Kingf27ecac2005-08-18 21:31:00 +010081/*
82 * Routines to acknowledge, disable and enable interrupts
Russell Kingf27ecac2005-08-18 21:31:00 +010083 */
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010084static void gic_mask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +010085{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010086 u32 mask = 1 << (d->irq % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +010087
88 spin_lock(&irq_controller_lock);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +053089 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010090 if (gic_arch_extn.irq_mask)
91 gic_arch_extn.irq_mask(d);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +010092 spin_unlock(&irq_controller_lock);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070093
Russell Kingf27ecac2005-08-18 21:31:00 +010094}
95
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010096static void gic_unmask_irq(struct irq_data *d)
Russell Kingf27ecac2005-08-18 21:31:00 +010097{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +010098 u32 mask = 1 << (d->irq % 32);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +010099
100 spin_lock(&irq_controller_lock);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100101 if (gic_arch_extn.irq_unmask)
102 gic_arch_extn.irq_unmask(d);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530103 writel_relaxed(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100104 spin_unlock(&irq_controller_lock);
Russell Kingf27ecac2005-08-18 21:31:00 +0100105}
106
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700107static void gic_disable_irq(struct irq_data *d)
108{
109 if (gic_arch_extn.irq_disable)
110 gic_arch_extn.irq_disable(d);
111}
112
113#ifdef CONFIG_PM
114static int gic_suspend_one(struct gic_chip_data *gic)
115{
116 unsigned int i;
117 void __iomem *base = gic->dist_base;
118
119 for (i = 0; i * 32 < gic->max_irq; i++) {
120 gic->enabled_irqs[i]
121 = readl_relaxed(base + GIC_DIST_ENABLE_SET + i * 4);
122 /* disable all of them */
123 writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4);
124 /* enable the wakeup set */
125 writel_relaxed(gic->wakeup_irqs[i],
126 base + GIC_DIST_ENABLE_SET + i * 4);
127 }
128 mb();
129 return 0;
130}
131
132static int gic_suspend(void)
133{
134 int i;
135 for (i = 0; i < MAX_GIC_NR; i++)
136 gic_suspend_one(&gic_data[i]);
137 return 0;
138}
139
140extern int msm_show_resume_irq_mask;
141
142static void gic_show_resume_irq(struct gic_chip_data *gic)
143{
144 unsigned int i;
145 u32 enabled;
146 unsigned long pending[32];
147 void __iomem *base = gic->dist_base;
148
149 if (!msm_show_resume_irq_mask)
150 return;
151
152 spin_lock(&irq_controller_lock);
153 for (i = 0; i * 32 < gic->max_irq; i++) {
154 enabled = readl_relaxed(base + GIC_DIST_ENABLE_CLEAR + i * 4);
155 pending[i] = readl_relaxed(base + GIC_DIST_PENDING_SET + i * 4);
156 pending[i] &= enabled;
157 }
158 spin_unlock(&irq_controller_lock);
159
160 for (i = find_first_bit(pending, gic->max_irq);
161 i < gic->max_irq;
162 i = find_next_bit(pending, gic->max_irq, i+1)) {
163 pr_warning("%s: %d triggered", __func__,
164 i + gic->irq_offset);
165 }
166}
167
168static void gic_resume_one(struct gic_chip_data *gic)
169{
170 unsigned int i;
171 void __iomem *base = gic->dist_base;
172
173 gic_show_resume_irq(gic);
174 for (i = 0; i * 32 < gic->max_irq; i++) {
175 /* disable all of them */
176 writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4);
177 /* enable the enabled set */
178 writel_relaxed(gic->enabled_irqs[i],
179 base + GIC_DIST_ENABLE_SET + i * 4);
180 }
181 mb();
182}
183
184static void gic_resume(void)
185{
186 int i;
187 for (i = 0; i < MAX_GIC_NR; i++)
188 gic_resume_one(&gic_data[i]);
189}
190
191static struct syscore_ops gic_syscore_ops = {
192 .suspend = gic_suspend,
193 .resume = gic_resume,
194};
195
196static int __init gic_init_sys(void)
197{
198 register_syscore_ops(&gic_syscore_ops);
199 return 0;
200}
201arch_initcall(gic_init_sys);
202
203#endif
204
Will Deacon1a017532011-02-09 12:01:12 +0000205static void gic_eoi_irq(struct irq_data *d)
206{
207 if (gic_arch_extn.irq_eoi) {
208 spin_lock(&irq_controller_lock);
209 gic_arch_extn.irq_eoi(d);
210 spin_unlock(&irq_controller_lock);
211 }
212
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530213 writel_relaxed(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
Will Deacon1a017532011-02-09 12:01:12 +0000214}
215
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100216static int gic_set_type(struct irq_data *d, unsigned int type)
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100217{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100218 void __iomem *base = gic_dist_base(d);
219 unsigned int gicirq = gic_irq(d);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100220 u32 enablemask = 1 << (gicirq % 32);
221 u32 enableoff = (gicirq / 32) * 4;
222 u32 confmask = 0x2 << ((gicirq % 16) * 2);
223 u32 confoff = (gicirq / 16) * 4;
224 bool enabled = false;
225 u32 val;
226
227 /* Interrupt configuration for SGIs can't be changed */
228 if (gicirq < 16)
229 return -EINVAL;
230
231 if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
232 return -EINVAL;
233
234 spin_lock(&irq_controller_lock);
235
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100236 if (gic_arch_extn.irq_set_type)
237 gic_arch_extn.irq_set_type(d, type);
238
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530239 val = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100240 if (type == IRQ_TYPE_LEVEL_HIGH)
241 val &= ~confmask;
242 else if (type == IRQ_TYPE_EDGE_RISING)
243 val |= confmask;
244
245 /*
246 * As recommended by the spec, disable the interrupt before changing
247 * the configuration
248 */
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530249 if (readl_relaxed(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
250 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100251 enabled = true;
252 }
253
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530254 writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100255
256 if (enabled)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530257 writel_relaxed(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
Rabin Vincent5c0c1f02010-05-28 04:37:38 +0100258
259 spin_unlock(&irq_controller_lock);
260
261 return 0;
262}
263
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100264static int gic_retrigger(struct irq_data *d)
265{
266 if (gic_arch_extn.irq_retrigger)
267 return gic_arch_extn.irq_retrigger(d);
268
Abhijeet Dharmapurikar9d44ea02011-10-30 16:47:19 -0700269 /* the retrigger expects 0 for failure */
270 return 0;
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100271}
272
Catalin Marinasa06f5462005-09-30 16:07:05 +0100273#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000274static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
275 bool force)
Russell Kingf27ecac2005-08-18 21:31:00 +0100276{
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100277 void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
278 unsigned int shift = (d->irq % 4) * 8;
Russell Kingf3c52e22011-07-21 15:00:57 +0100279 unsigned int cpu = cpumask_any_and(mask_val, cpu_online_mask);
Russell Kingc1917892011-01-23 12:12:01 +0000280 u32 val, mask, bit;
281
Russell Kingf3c52e22011-07-21 15:00:57 +0100282 if (cpu >= 8 || cpu >= nr_cpu_ids)
Russell Kingc1917892011-01-23 12:12:01 +0000283 return -EINVAL;
284
285 mask = 0xff << shift;
286 bit = 1 << (cpu + shift);
Russell Kingf27ecac2005-08-18 21:31:00 +0100287
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100288 spin_lock(&irq_controller_lock);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530289 val = readl_relaxed(reg) & ~mask;
290 writel_relaxed(val | bit, reg);
Thomas Gleixnerc4bfa282006-07-01 22:32:14 +0100291 spin_unlock(&irq_controller_lock);
Yinghai Lud5dedd42009-04-27 17:59:21 -0700292
Russell Kingf3c52e22011-07-21 15:00:57 +0100293 return IRQ_SET_MASK_OK;
Russell Kingf27ecac2005-08-18 21:31:00 +0100294}
Catalin Marinasa06f5462005-09-30 16:07:05 +0100295#endif
Russell Kingf27ecac2005-08-18 21:31:00 +0100296
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100297#ifdef CONFIG_PM
298static int gic_set_wake(struct irq_data *d, unsigned int on)
299{
300 int ret = -ENXIO;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700301 unsigned int reg_offset, bit_offset;
302 unsigned int gicirq = gic_irq(d);
303 struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
304
305 /* per-cpu interrupts cannot be wakeup interrupts */
306 WARN_ON(gicirq < 32);
307
308 reg_offset = gicirq / 32;
309 bit_offset = gicirq % 32;
310
311 if (on)
312 gic_data->wakeup_irqs[reg_offset] |= 1 << bit_offset;
313 else
314 gic_data->wakeup_irqs[reg_offset] &= ~(1 << bit_offset);
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100315
316 if (gic_arch_extn.irq_set_wake)
317 ret = gic_arch_extn.irq_set_wake(d, on);
318
319 return ret;
320}
321
322#else
Rohit Vaswani550aa1a2011-10-06 21:15:37 -0700323static int gic_set_wake(struct irq_data *d, unsigned int on)
324{
325 return 0;
326}
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100327#endif
328
Russell King0f347bb2007-05-17 10:11:34 +0100329static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100330{
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100331 struct gic_chip_data *chip_data = irq_get_handler_data(irq);
332 struct irq_chip *chip = irq_get_chip(irq);
Russell King0f347bb2007-05-17 10:11:34 +0100333 unsigned int cascade_irq, gic_irq;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100334 unsigned long status;
335
Will Deacon1a017532011-02-09 12:01:12 +0000336 chained_irq_enter(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100337
338 spin_lock(&irq_controller_lock);
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530339 status = readl_relaxed(chip_data->cpu_base + GIC_CPU_INTACK);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100340 spin_unlock(&irq_controller_lock);
341
Russell King0f347bb2007-05-17 10:11:34 +0100342 gic_irq = (status & 0x3ff);
343 if (gic_irq == 1023)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100344 goto out;
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100345
Russell King0f347bb2007-05-17 10:11:34 +0100346 cascade_irq = gic_irq + chip_data->irq_offset;
347 if (unlikely(gic_irq < 32 || gic_irq > 1020 || cascade_irq >= NR_IRQS))
348 do_bad_IRQ(cascade_irq, desc);
349 else
350 generic_handle_irq(cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100351
352 out:
Will Deacon1a017532011-02-09 12:01:12 +0000353 chained_irq_exit(chip, desc);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100354}
355
David Brownell38c677c2006-08-01 22:26:25 +0100356static struct irq_chip gic_chip = {
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100357 .name = "GIC",
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100358 .irq_mask = gic_mask_irq,
359 .irq_unmask = gic_unmask_irq,
Will Deacon1a017532011-02-09 12:01:12 +0000360 .irq_eoi = gic_eoi_irq,
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100361 .irq_set_type = gic_set_type,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100362 .irq_retrigger = gic_retrigger,
Russell Kingf27ecac2005-08-18 21:31:00 +0100363#ifdef CONFIG_SMP
Russell Kingc1917892011-01-23 12:12:01 +0000364 .irq_set_affinity = gic_set_affinity,
Russell Kingf27ecac2005-08-18 21:31:00 +0100365#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700366 .irq_disable = gic_disable_irq,
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +0100367 .irq_set_wake = gic_set_wake,
Russell Kingf27ecac2005-08-18 21:31:00 +0100368};
369
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100370void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
371{
372 if (gic_nr >= MAX_GIC_NR)
373 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100374 if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100375 BUG();
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100376 irq_set_chained_handler(irq, gic_handle_cascade_irq);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100377}
378
Russell Kingbef8f9e2010-12-04 16:50:58 +0000379static void __init gic_dist_init(struct gic_chip_data *gic,
Russell Kingb580b892010-12-04 15:55:14 +0000380 unsigned int irq_start)
Russell Kingf27ecac2005-08-18 21:31:00 +0100381{
Pawel Molle6afec92010-11-26 13:45:43 +0100382 unsigned int gic_irqs, irq_limit, i;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000383 void __iomem *base = gic->dist_base;
Russell Kingf27ecac2005-08-18 21:31:00 +0100384 u32 cpumask = 1 << smp_processor_id();
385
386 cpumask |= cpumask << 8;
387 cpumask |= cpumask << 16;
388
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530389 writel_relaxed(0, base + GIC_DIST_CTRL);
Russell Kingf27ecac2005-08-18 21:31:00 +0100390
391 /*
392 * Find out how many interrupts are supported.
Russell Kingf27ecac2005-08-18 21:31:00 +0100393 * The GIC only supports up to 1020 interrupt sources.
Russell Kingf27ecac2005-08-18 21:31:00 +0100394 */
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530395 gic_irqs = readl_relaxed(base + GIC_DIST_CTR) & 0x1f;
Pawel Molle6afec92010-11-26 13:45:43 +0100396 gic_irqs = (gic_irqs + 1) * 32;
397 if (gic_irqs > 1020)
398 gic_irqs = 1020;
Russell Kingf27ecac2005-08-18 21:31:00 +0100399
400 /*
401 * Set all global interrupts to be level triggered, active low.
402 */
Pawel Molle6afec92010-11-26 13:45:43 +0100403 for (i = 32; i < gic_irqs; i += 16)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530404 writel_relaxed(0, base + GIC_DIST_CONFIG + i * 4 / 16);
Russell Kingf27ecac2005-08-18 21:31:00 +0100405
406 /*
407 * Set all global interrupts to this CPU only.
408 */
Pawel Molle6afec92010-11-26 13:45:43 +0100409 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530410 writel_relaxed(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100411
412 /*
Russell King9395f6e2010-11-11 23:10:30 +0000413 * Set priority on all global interrupts.
Russell Kingf27ecac2005-08-18 21:31:00 +0100414 */
Pawel Molle6afec92010-11-26 13:45:43 +0100415 for (i = 32; i < gic_irqs; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530416 writel_relaxed(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
Russell Kingf27ecac2005-08-18 21:31:00 +0100417
418 /*
Russell King9395f6e2010-11-11 23:10:30 +0000419 * Disable all interrupts. Leave the PPI and SGIs alone
420 * as these enables are banked registers.
Russell Kingf27ecac2005-08-18 21:31:00 +0100421 */
Pawel Molle6afec92010-11-26 13:45:43 +0100422 for (i = 32; i < gic_irqs; i += 32)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530423 writel_relaxed(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
Russell Kingf27ecac2005-08-18 21:31:00 +0100424
425 /*
Pawel Molle6afec92010-11-26 13:45:43 +0100426 * Limit number of interrupts registered to the platform maximum
427 */
Russell Kingbef8f9e2010-12-04 16:50:58 +0000428 irq_limit = gic->irq_offset + gic_irqs;
Pawel Molle6afec92010-11-26 13:45:43 +0100429 if (WARN_ON(irq_limit > NR_IRQS))
430 irq_limit = NR_IRQS;
431
432 /*
Russell Kingf27ecac2005-08-18 21:31:00 +0100433 * Setup the Linux IRQ subsystem.
434 */
Pawel Molle6afec92010-11-26 13:45:43 +0100435 for (i = irq_start; i < irq_limit; i++) {
Will Deacon1a017532011-02-09 12:01:12 +0000436 irq_set_chip_and_handler(i, &gic_chip, handle_fasteoi_irq);
Thomas Gleixner9323f2612011-03-24 13:29:39 +0100437 irq_set_chip_data(i, gic);
Russell Kingf27ecac2005-08-18 21:31:00 +0100438 set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
439 }
440
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700441 gic->max_irq = gic_irqs;
442
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530443 writel_relaxed(1, base + GIC_DIST_CTRL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700444 mb();
Russell Kingf27ecac2005-08-18 21:31:00 +0100445}
446
Russell Kingbef8f9e2010-12-04 16:50:58 +0000447static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
Russell Kingf27ecac2005-08-18 21:31:00 +0100448{
Russell Kingbef8f9e2010-12-04 16:50:58 +0000449 void __iomem *dist_base = gic->dist_base;
450 void __iomem *base = gic->cpu_base;
Russell King9395f6e2010-11-11 23:10:30 +0000451 int i;
452
Russell King9395f6e2010-11-11 23:10:30 +0000453 /*
454 * Deal with the banked PPI and SGI interrupts - disable all
455 * PPI interrupts, ensure all SGI interrupts are enabled.
456 */
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530457 writel_relaxed(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
458 writel_relaxed(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
Russell King9395f6e2010-11-11 23:10:30 +0000459
460 /*
461 * Set priority on PPI and SGI interrupts
462 */
463 for (i = 0; i < 32; i += 4)
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530464 writel_relaxed(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
Russell King9395f6e2010-11-11 23:10:30 +0000465
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530466 writel_relaxed(0xf0, base + GIC_CPU_PRIMASK);
467 writel_relaxed(1, base + GIC_CPU_CTRL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700468 mb();
Russell Kingf27ecac2005-08-18 21:31:00 +0100469}
470
Russell Kingb580b892010-12-04 15:55:14 +0000471void __init gic_init(unsigned int gic_nr, unsigned int irq_start,
472 void __iomem *dist_base, void __iomem *cpu_base)
473{
Russell Kingbef8f9e2010-12-04 16:50:58 +0000474 struct gic_chip_data *gic;
475
476 BUG_ON(gic_nr >= MAX_GIC_NR);
477
478 gic = &gic_data[gic_nr];
479 gic->dist_base = dist_base;
480 gic->cpu_base = cpu_base;
481 gic->irq_offset = (irq_start - 1) & ~31;
482
Russell Kingff2e27a2010-12-04 16:13:29 +0000483 if (gic_nr == 0)
484 gic_cpu_base_addr = cpu_base;
Russell Kingbef8f9e2010-12-04 16:50:58 +0000485
486 gic_dist_init(gic, irq_start);
487 gic_cpu_init(gic);
Russell Kingb580b892010-12-04 15:55:14 +0000488}
489
Russell King38489532010-12-04 16:01:03 +0000490void __cpuinit gic_secondary_init(unsigned int gic_nr)
491{
Russell Kingbef8f9e2010-12-04 16:50:58 +0000492 BUG_ON(gic_nr >= MAX_GIC_NR);
493
494 gic_cpu_init(&gic_data[gic_nr]);
Russell King38489532010-12-04 16:01:03 +0000495}
496
Russell Kingac61d142010-12-06 10:38:14 +0000497void __cpuinit gic_enable_ppi(unsigned int irq)
498{
499 unsigned long flags;
500
501 local_irq_save(flags);
Thomas Gleixnerfdea77b2011-03-24 12:48:54 +0100502 irq_set_status_flags(irq, IRQ_NOPROBE);
Lennert Buytenhek7d1f4282010-11-29 10:18:20 +0100503 gic_unmask_irq(irq_get_irq_data(irq));
Russell Kingac61d142010-12-06 10:38:14 +0000504 local_irq_restore(flags);
505}
506
Russell Kingf27ecac2005-08-18 21:31:00 +0100507#ifdef CONFIG_SMP
Russell King82668102009-05-17 16:20:18 +0100508void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
Russell Kingf27ecac2005-08-18 21:31:00 +0100509{
Russell King82668102009-05-17 16:20:18 +0100510 unsigned long map = *cpus_addr(*mask);
Russell Kingf27ecac2005-08-18 21:31:00 +0100511
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530512 /*
513 * Ensure that stores to Normal memory are visible to the
514 * other CPUs before issuing the IPI.
515 */
516 dsb();
517
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100518 /* this always happens on GIC0 */
Santosh Shilimkar6ac77e42011-03-28 19:27:46 +0530519 writel_relaxed(map << 16 | irq, gic_data[0].dist_base + GIC_DIST_SOFTINT);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700520 mb();
Russell Kingf27ecac2005-08-18 21:31:00 +0100521}
522#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700523
524/* before calling this function the interrupts should be disabled
525 * and the irq must be disabled at gic to avoid spurious interrupts */
526bool gic_is_spi_pending(unsigned int irq)
527{
528 struct irq_data *d = irq_get_irq_data(irq);
529 struct gic_chip_data *gic_data = &gic_data[0];
530 u32 mask, val;
531
532 WARN_ON(!irqs_disabled());
533 spin_lock(&irq_controller_lock);
534 mask = 1 << (gic_irq(d) % 32);
535 val = readl(gic_dist_base(d) +
536 GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
537 /* warn if the interrupt is enabled */
538 WARN_ON(val & mask);
539 val = readl(gic_dist_base(d) +
540 GIC_DIST_PENDING_SET + (gic_irq(d) / 32) * 4);
541 spin_unlock(&irq_controller_lock);
542 return (bool) (val & mask);
543}
544
545/* before calling this function the interrupts should be disabled
546 * and the irq must be disabled at gic to avoid spurious interrupts */
547void gic_clear_spi_pending(unsigned int irq)
548{
549 struct gic_chip_data *gic_data = &gic_data[0];
550 struct irq_data *d = irq_get_irq_data(irq);
551
552 u32 mask, val;
553 WARN_ON(!irqs_disabled());
554 spin_lock(&irq_controller_lock);
555 mask = 1 << (gic_irq(d) % 32);
556 val = readl(gic_dist_base(d) +
557 GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
558 /* warn if the interrupt is enabled */
559 WARN_ON(val & mask);
560 writel(mask, gic_dist_base(d) +
561 GIC_DIST_PENDING_CLEAR + (gic_irq(d) / 32) * 4);
562 spin_unlock(&irq_controller_lock);
563}