blob: 6199bf60d3132e13ba6a9864c1be4ec6a2acce79 [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Reinette Chatre01f81622009-01-08 10:20:02 -08003 * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
Tomas Winklerfd4abac2008-05-15 13:54:07 +080030#include <linux/etherdevice.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040031#include <linux/sched.h>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080032#include <net/mac80211.h>
33#include "iwl-eeprom.h"
34#include "iwl-dev.h"
35#include "iwl-core.h"
36#include "iwl-sta.h"
37#include "iwl-io.h"
38#include "iwl-helpers.h"
39
Tomas Winkler30e553e2008-05-29 16:35:16 +080040static const u16 default_tid_to_tx_fifo[] = {
41 IWL_TX_FIFO_AC1,
42 IWL_TX_FIFO_AC0,
43 IWL_TX_FIFO_AC0,
44 IWL_TX_FIFO_AC1,
45 IWL_TX_FIFO_AC2,
46 IWL_TX_FIFO_AC2,
47 IWL_TX_FIFO_AC3,
48 IWL_TX_FIFO_AC3,
49 IWL_TX_FIFO_NONE,
50 IWL_TX_FIFO_NONE,
51 IWL_TX_FIFO_NONE,
52 IWL_TX_FIFO_NONE,
53 IWL_TX_FIFO_NONE,
54 IWL_TX_FIFO_NONE,
55 IWL_TX_FIFO_NONE,
56 IWL_TX_FIFO_NONE,
57 IWL_TX_FIFO_AC3
58};
59
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -080060static inline int iwl_alloc_dma_ptr(struct iwl_priv *priv,
61 struct iwl_dma_ptr *ptr, size_t size)
62{
63 ptr->addr = pci_alloc_consistent(priv->pci_dev, size, &ptr->dma);
64 if (!ptr->addr)
65 return -ENOMEM;
66 ptr->size = size;
67 return 0;
68}
69
70static inline void iwl_free_dma_ptr(struct iwl_priv *priv,
71 struct iwl_dma_ptr *ptr)
72{
73 if (unlikely(!ptr->addr))
74 return;
75
76 pci_free_consistent(priv->pci_dev, ptr->size, ptr->addr, ptr->dma);
77 memset(ptr, 0, sizeof(*ptr));
78}
79
Tomas Winklerfd4abac2008-05-15 13:54:07 +080080/**
81 * iwl_txq_update_write_ptr - Send new write index to hardware
82 */
83int iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
84{
85 u32 reg = 0;
86 int ret = 0;
87 int txq_id = txq->q.id;
88
89 if (txq->need_update == 0)
90 return ret;
91
92 /* if we're trying to save power */
93 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
94 /* wake up nic if it's powered down ...
95 * uCode will wake up, and interrupt us again, so next
96 * time we'll skip this part. */
97 reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
98
99 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Ben Cahill309e7312009-11-06 14:53:03 -0800100 IWL_DEBUG_INFO(priv, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
101 txq_id, reg);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800102 iwl_set_bit(priv, CSR_GP_CNTRL,
103 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
104 return ret;
105 }
106
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800107 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
108 txq->q.write_ptr | (txq_id << 8));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800109
110 /* else not in power-save mode, uCode will never sleep when we're
111 * trying to tx (during RFKILL, we're not trying to tx). */
112 } else
113 iwl_write32(priv, HBUS_TARG_WRPTR,
114 txq->q.write_ptr | (txq_id << 8));
115
116 txq->need_update = 0;
117
118 return ret;
119}
120EXPORT_SYMBOL(iwl_txq_update_write_ptr);
121
122
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800123/**
124 * iwl_tx_queue_free - Deallocate DMA queue.
125 * @txq: Transmit queue to deallocate.
126 *
127 * Empty queue by removing and destroying all BD's.
128 * Free all buffers.
129 * 0-fill, but do not free "txq" descriptor structure.
130 */
Samuel Ortiza8e74e22009-01-23 13:45:14 -0800131void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800132{
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800133 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Tomas Winkler443cfd42008-05-15 13:53:57 +0800134 struct iwl_queue *q = &txq->q;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800135 struct pci_dev *dev = priv->pci_dev;
Wey-Yi Guy71c55d92009-10-23 13:42:31 -0700136 int i;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800137
138 if (q->n_bd == 0)
139 return;
140
141 /* first, empty all BD's */
142 for (; q->write_ptr != q->read_ptr;
143 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800144 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800145
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800146 /* De-alloc array of command/tx buffers */
Tomas Winkler961ba602008-10-14 12:32:44 -0700147 for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800148 kfree(txq->cmd[i]);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800149
150 /* De-alloc circular buffer of TFDs */
151 if (txq->q.n_bd)
Samuel Ortiza8e74e22009-01-23 13:45:14 -0800152 pci_free_consistent(dev, priv->hw_params.tfd_size *
Tomas Winkler499b1882008-10-14 12:32:48 -0700153 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800154
155 /* De-alloc array of per-TFD driver data */
156 kfree(txq->txb);
157 txq->txb = NULL;
158
Johannes Bergc2acea82009-07-24 11:13:05 -0700159 /* deallocate arrays */
160 kfree(txq->cmd);
161 kfree(txq->meta);
162 txq->cmd = NULL;
163 txq->meta = NULL;
164
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800165 /* 0-fill queue descriptor structure */
166 memset(txq, 0, sizeof(*txq));
167}
Samuel Ortiza8e74e22009-01-23 13:45:14 -0800168EXPORT_SYMBOL(iwl_tx_queue_free);
Tomas Winkler961ba602008-10-14 12:32:44 -0700169
170/**
171 * iwl_cmd_queue_free - Deallocate DMA queue.
172 * @txq: Transmit queue to deallocate.
173 *
174 * Empty queue by removing and destroying all BD's.
175 * Free all buffers.
176 * 0-fill, but do not free "txq" descriptor structure.
177 */
Abhijeet Kolekar3e5d2382009-03-17 21:51:49 -0700178void iwl_cmd_queue_free(struct iwl_priv *priv)
Tomas Winkler961ba602008-10-14 12:32:44 -0700179{
180 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
181 struct iwl_queue *q = &txq->q;
182 struct pci_dev *dev = priv->pci_dev;
Wey-Yi Guy71c55d92009-10-23 13:42:31 -0700183 int i;
Tomas Winkler961ba602008-10-14 12:32:44 -0700184
185 if (q->n_bd == 0)
186 return;
187
Tomas Winkler961ba602008-10-14 12:32:44 -0700188 /* De-alloc array of command/tx buffers */
189 for (i = 0; i <= TFD_CMD_SLOTS; i++)
190 kfree(txq->cmd[i]);
191
192 /* De-alloc circular buffer of TFDs */
193 if (txq->q.n_bd)
Abhijeet Kolekar3e5d2382009-03-17 21:51:49 -0700194 pci_free_consistent(dev, priv->hw_params.tfd_size *
Tomas Winkler499b1882008-10-14 12:32:48 -0700195 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
Tomas Winkler961ba602008-10-14 12:32:44 -0700196
Reinette Chatre28142982009-09-25 14:24:22 -0700197 /* deallocate arrays */
198 kfree(txq->cmd);
199 kfree(txq->meta);
200 txq->cmd = NULL;
201 txq->meta = NULL;
202
Tomas Winkler961ba602008-10-14 12:32:44 -0700203 /* 0-fill queue descriptor structure */
204 memset(txq, 0, sizeof(*txq));
205}
Abhijeet Kolekar3e5d2382009-03-17 21:51:49 -0700206EXPORT_SYMBOL(iwl_cmd_queue_free);
207
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800208/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
209 * DMA services
210 *
211 * Theory of operation
212 *
213 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
214 * of buffer descriptors, each of which points to one or more data buffers for
215 * the device to read from or fill. Driver and device exchange status of each
216 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
217 * entries in each circular buffer, to protect against confusing empty and full
218 * queue states.
219 *
220 * The device reads or writes the data in the queues via the device's several
221 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
222 *
223 * For Tx queue, there are low mark and high mark limits. If, after queuing
224 * the packet for Tx, free space become < low mark, Tx queue stopped. When
225 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
226 * Tx queue resumed.
227 *
228 * See more detailed info in iwl-4965-hw.h.
229 ***************************************************/
230
231int iwl_queue_space(const struct iwl_queue *q)
232{
233 int s = q->read_ptr - q->write_ptr;
234
235 if (q->read_ptr > q->write_ptr)
236 s -= q->n_bd;
237
238 if (s <= 0)
239 s += q->n_window;
240 /* keep some reserve to not confuse empty and full situations */
241 s -= 2;
242 if (s < 0)
243 s = 0;
244 return s;
245}
246EXPORT_SYMBOL(iwl_queue_space);
247
248
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800249/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800250 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
251 */
Tomas Winkler443cfd42008-05-15 13:53:57 +0800252static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800253 int count, int slots_num, u32 id)
254{
255 q->n_bd = count;
256 q->n_window = slots_num;
257 q->id = id;
258
259 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
260 * and iwl_queue_dec_wrap are broken. */
261 BUG_ON(!is_power_of_2(count));
262
263 /* slots_num must be power-of-two size, otherwise
264 * get_cmd_index is broken. */
265 BUG_ON(!is_power_of_2(slots_num));
266
267 q->low_mark = q->n_window / 4;
268 if (q->low_mark < 4)
269 q->low_mark = 4;
270
271 q->high_mark = q->n_window / 8;
272 if (q->high_mark < 2)
273 q->high_mark = 2;
274
275 q->write_ptr = q->read_ptr = 0;
276
277 return 0;
278}
279
280/**
281 * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
282 */
283static int iwl_tx_queue_alloc(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800284 struct iwl_tx_queue *txq, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800285{
286 struct pci_dev *dev = priv->pci_dev;
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800287 size_t tfd_sz = priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800288
289 /* Driver private data, only for Tx (not command) queues,
290 * not shared with device. */
291 if (id != IWL_CMD_QUEUE_NUM) {
292 txq->txb = kmalloc(sizeof(txq->txb[0]) *
293 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
294 if (!txq->txb) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800295 IWL_ERR(priv, "kmalloc for auxiliary BD "
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800296 "structures failed\n");
297 goto error;
298 }
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800299 } else {
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800300 txq->txb = NULL;
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800301 }
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800302
303 /* Circular buffer of transmit frame descriptors (TFDs),
304 * shared with device */
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800305 txq->tfds = pci_alloc_consistent(dev, tfd_sz, &txq->q.dma_addr);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800306
Tomas Winkler499b1882008-10-14 12:32:48 -0700307 if (!txq->tfds) {
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800308 IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", tfd_sz);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800309 goto error;
310 }
311 txq->q.id = id;
312
313 return 0;
314
315 error:
316 kfree(txq->txb);
317 txq->txb = NULL;
318
319 return -ENOMEM;
320}
321
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800322/**
323 * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
324 */
Samuel Ortiza8e74e22009-01-23 13:45:14 -0800325int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
326 int slots_num, u32 txq_id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800327{
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800328 int i, len;
Tomas Winkler73b7d742008-09-03 11:18:48 +0800329 int ret;
Johannes Bergc2acea82009-07-24 11:13:05 -0700330 int actual_slots = slots_num;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800331
332 /*
333 * Alloc buffer array for commands (Tx or other types of commands).
334 * For the command queue (#4), allocate command space + one big
335 * command for scan, since scan command is very huge; the system will
336 * not have two scans at the same time, so only one is needed.
337 * For normal Tx queues (all other queues), no super-size command
338 * space is needed.
339 */
Johannes Bergc2acea82009-07-24 11:13:05 -0700340 if (txq_id == IWL_CMD_QUEUE_NUM)
341 actual_slots++;
342
343 txq->meta = kzalloc(sizeof(struct iwl_cmd_meta) * actual_slots,
344 GFP_KERNEL);
345 txq->cmd = kzalloc(sizeof(struct iwl_device_cmd *) * actual_slots,
346 GFP_KERNEL);
347
348 if (!txq->meta || !txq->cmd)
349 goto out_free_arrays;
350
351 len = sizeof(struct iwl_device_cmd);
352 for (i = 0; i < actual_slots; i++) {
353 /* only happens for cmd queue */
354 if (i == slots_num)
355 len += IWL_MAX_SCAN_SIZE;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800356
John W. Linville49898852008-09-02 15:07:18 -0400357 txq->cmd[i] = kmalloc(len, GFP_KERNEL);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800358 if (!txq->cmd[i])
Tomas Winkler73b7d742008-09-03 11:18:48 +0800359 goto err;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800360 }
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800361
362 /* Alloc driver data array and TFD circular buffer */
Tomas Winkler73b7d742008-09-03 11:18:48 +0800363 ret = iwl_tx_queue_alloc(priv, txq, txq_id);
364 if (ret)
365 goto err;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800366
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800367 txq->need_update = 0;
368
Johannes Berg1a716552009-11-06 14:52:51 -0800369 /*
370 * Aggregation TX queues will get their ID when aggregation begins;
371 * they overwrite the setting done here. The command FIFO doesn't
372 * need an swq_id so don't set one to catch errors, all others can
373 * be set up to the identity mapping.
374 */
375 if (txq_id != IWL_CMD_QUEUE_NUM)
Johannes Berg45af8192009-06-19 13:52:43 -0700376 txq->swq_id = txq_id;
377
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800378 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
379 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
380 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
381
382 /* Initialize queue's high/low-water marks, and head/tail indexes */
383 iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
384
385 /* Tell device where to find queue */
Samuel Ortiza8e74e22009-01-23 13:45:14 -0800386 priv->cfg->ops->lib->txq_init(priv, txq);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800387
388 return 0;
Tomas Winkler73b7d742008-09-03 11:18:48 +0800389err:
Johannes Bergc2acea82009-07-24 11:13:05 -0700390 for (i = 0; i < actual_slots; i++)
Tomas Winkler73b7d742008-09-03 11:18:48 +0800391 kfree(txq->cmd[i]);
Johannes Bergc2acea82009-07-24 11:13:05 -0700392out_free_arrays:
393 kfree(txq->meta);
394 kfree(txq->cmd);
Tomas Winkler73b7d742008-09-03 11:18:48 +0800395
Tomas Winkler73b7d742008-09-03 11:18:48 +0800396 return -ENOMEM;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800397}
Samuel Ortiza8e74e22009-01-23 13:45:14 -0800398EXPORT_SYMBOL(iwl_tx_queue_init);
399
Tomas Winklerda1bc452008-05-29 16:35:00 +0800400/**
401 * iwl_hw_txq_ctx_free - Free TXQ Context
402 *
403 * Destroy all TX DMA queues and structures
404 */
405void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
406{
407 int txq_id;
408
409 /* Tx queues */
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700410 if (priv->txq)
411 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num;
412 txq_id++)
413 if (txq_id == IWL_CMD_QUEUE_NUM)
414 iwl_cmd_queue_free(priv);
415 else
416 iwl_tx_queue_free(priv, txq_id);
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800417 iwl_free_dma_ptr(priv, &priv->kw);
418
419 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700420
421 /* free tx queue structure */
422 iwl_free_txq_mem(priv);
Tomas Winklerda1bc452008-05-29 16:35:00 +0800423}
424EXPORT_SYMBOL(iwl_hw_txq_ctx_free);
425
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800426/**
427 * iwl_txq_ctx_reset - Reset TX queue context
Tomas Winklera96a27f2008-10-23 23:48:56 -0700428 * Destroys all DMA structures and initialize them again
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800429 *
430 * @param priv
431 * @return error code
432 */
433int iwl_txq_ctx_reset(struct iwl_priv *priv)
434{
435 int ret = 0;
436 int txq_id, slots_num;
Tomas Winklerda1bc452008-05-29 16:35:00 +0800437 unsigned long flags;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800438
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800439 /* Free all tx/cmd queues and keep-warm buffer */
440 iwl_hw_txq_ctx_free(priv);
441
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800442 ret = iwl_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
443 priv->hw_params.scd_bc_tbls_size);
444 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800445 IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800446 goto error_bc_tbls;
447 }
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800448 /* Alloc keep-warm buffer */
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800449 ret = iwl_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800450 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800451 IWL_ERR(priv, "Keep Warm allocation failed\n");
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800452 goto error_kw;
453 }
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700454
455 /* allocate tx queue structure */
456 ret = iwl_alloc_txq_mem(priv);
457 if (ret)
458 goto error;
459
Tomas Winklerda1bc452008-05-29 16:35:00 +0800460 spin_lock_irqsave(&priv->lock, flags);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800461
462 /* Turn off all Tx DMA fifos */
Tomas Winklerda1bc452008-05-29 16:35:00 +0800463 priv->cfg->ops->lib->txq_set_sched(priv, 0);
464
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800465 /* Tell NIC where to find the "keep warm" buffer */
466 iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
467
Tomas Winklerda1bc452008-05-29 16:35:00 +0800468 spin_unlock_irqrestore(&priv->lock, flags);
469
Tomas Winklerda1bc452008-05-29 16:35:00 +0800470 /* Alloc and init all Tx queues, including the command queue (#4) */
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800471 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
472 slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
473 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
474 ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
475 txq_id);
476 if (ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800477 IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800478 goto error;
479 }
480 }
481
482 return ret;
483
484 error:
485 iwl_hw_txq_ctx_free(priv);
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800486 iwl_free_dma_ptr(priv, &priv->kw);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800487 error_kw:
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800488 iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
489 error_bc_tbls:
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800490 return ret;
491}
Emmanuel Grumbacha33c2f42008-09-03 11:26:56 +0800492
Tomas Winklerda1bc452008-05-29 16:35:00 +0800493/**
494 * iwl_txq_ctx_stop - Stop all Tx DMA channels, free Tx queue memory
495 */
496void iwl_txq_ctx_stop(struct iwl_priv *priv)
497{
Zhu Yif3f911d2008-12-02 12:14:04 -0800498 int ch;
Tomas Winklerda1bc452008-05-29 16:35:00 +0800499 unsigned long flags;
500
Tomas Winklerda1bc452008-05-29 16:35:00 +0800501 /* Turn off all Tx DMA fifos */
502 spin_lock_irqsave(&priv->lock, flags);
Tomas Winklerda1bc452008-05-29 16:35:00 +0800503
504 priv->cfg->ops->lib->txq_set_sched(priv, 0);
505
506 /* Stop each Tx DMA channel, and wait for it to be idle */
Zhu Yif3f911d2008-12-02 12:14:04 -0800507 for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
508 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Tomas Winklerda1bc452008-05-29 16:35:00 +0800509 iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
Zhu Yif3f911d2008-12-02 12:14:04 -0800510 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
Zhu, Yif0566582008-12-05 07:58:38 -0800511 1000);
Tomas Winklerda1bc452008-05-29 16:35:00 +0800512 }
Tomas Winklerda1bc452008-05-29 16:35:00 +0800513 spin_unlock_irqrestore(&priv->lock, flags);
514
515 /* Deallocate memory for all Tx queues */
516 iwl_hw_txq_ctx_free(priv);
517}
518EXPORT_SYMBOL(iwl_txq_ctx_stop);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800519
520/*
521 * handle build REPLY_TX command notification.
522 */
523static void iwl_tx_cmd_build_basic(struct iwl_priv *priv,
524 struct iwl_tx_cmd *tx_cmd,
Johannes Berge039fa42008-05-15 12:55:29 +0200525 struct ieee80211_tx_info *info,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800526 struct ieee80211_hdr *hdr,
Rami Rosen0e7690f2008-12-18 18:04:51 +0200527 u8 std_id)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800528{
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700529 __le16 fc = hdr->frame_control;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800530 __le32 tx_flags = tx_cmd->tx_flags;
531
532 tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
Johannes Berge039fa42008-05-15 12:55:29 +0200533 if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800534 tx_flags |= TX_CMD_FLG_ACK_MSK;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700535 if (ieee80211_is_mgmt(fc))
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800536 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700537 if (ieee80211_is_probe_resp(fc) &&
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800538 !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
539 tx_flags |= TX_CMD_FLG_TSF_MSK;
540 } else {
541 tx_flags &= (~TX_CMD_FLG_ACK_MSK);
542 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
543 }
544
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700545 if (ieee80211_is_back_req(fc))
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800546 tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
547
548
549 tx_cmd->sta_id = std_id;
Harvey Harrison8b7b1e02008-06-11 14:21:56 -0700550 if (ieee80211_has_morefrags(fc))
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800551 tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
552
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700553 if (ieee80211_is_data_qos(fc)) {
554 u8 *qc = ieee80211_get_qos_ctl(hdr);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800555 tx_cmd->tid_tspec = qc[0] & 0xf;
556 tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
557 } else {
558 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
559 }
560
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800561 priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800562
563 if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
564 tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
565
566 tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700567 if (ieee80211_is_mgmt(fc)) {
568 if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800569 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
570 else
571 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
572 } else {
573 tx_cmd->timeout.pm_frame_timeout = 0;
574 }
575
576 tx_cmd->driver_txop = 0;
577 tx_cmd->tx_flags = tx_flags;
578 tx_cmd->next_frame_len = 0;
579}
580
581#define RTS_HCCA_RETRY_LIMIT 3
582#define RTS_DFAULT_RETRY_LIMIT 60
583
584static void iwl_tx_cmd_build_rate(struct iwl_priv *priv,
585 struct iwl_tx_cmd *tx_cmd,
Johannes Berge039fa42008-05-15 12:55:29 +0200586 struct ieee80211_tx_info *info,
Daniel C Halperinb58ef212009-08-28 09:44:46 -0700587 __le16 fc, int is_hcca)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800588{
Daniel C Halperinb58ef212009-08-28 09:44:46 -0700589 u32 rate_flags;
Tomas Winkler76eff182008-10-14 12:32:45 -0700590 int rate_idx;
Daniel C Halperinb58ef212009-08-28 09:44:46 -0700591 u8 rts_retry_limit;
592 u8 data_retry_limit;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800593 u8 rate_plcp;
Johannes Berg2e92e6f2008-05-15 12:55:27 +0200594
Daniel C Halperinb58ef212009-08-28 09:44:46 -0700595 /* Set retry limit on DATA packets and Probe Responses*/
Abhijeet Kolekar1f0436f2009-10-09 13:20:32 -0700596 if (ieee80211_is_probe_resp(fc))
Daniel C Halperinb58ef212009-08-28 09:44:46 -0700597 data_retry_limit = 3;
598 else
599 data_retry_limit = IWL_DEFAULT_TX_RETRY;
600 tx_cmd->data_retry_limit = data_retry_limit;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800601
Daniel C Halperinb58ef212009-08-28 09:44:46 -0700602 /* Set retry limit on RTS packets */
603 rts_retry_limit = (is_hcca) ? RTS_HCCA_RETRY_LIMIT :
604 RTS_DFAULT_RETRY_LIMIT;
605 if (data_retry_limit < rts_retry_limit)
606 rts_retry_limit = data_retry_limit;
607 tx_cmd->rts_retry_limit = rts_retry_limit;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800608
Daniel C Halperinb58ef212009-08-28 09:44:46 -0700609 /* DATA packets will use the uCode station table for rate/antenna
610 * selection */
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800611 if (ieee80211_is_data(fc)) {
612 tx_cmd->initial_rate_index = 0;
613 tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
Daniel C Halperinb58ef212009-08-28 09:44:46 -0700614 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800615 }
616
Daniel C Halperinb58ef212009-08-28 09:44:46 -0700617 /**
618 * If the current TX rate stored in mac80211 has the MCS bit set, it's
619 * not really a TX rate. Thus, we use the lowest supported rate for
620 * this band. Also use the lowest supported rate if the stored rate
621 * index is invalid.
622 */
623 rate_idx = info->control.rates[0].idx;
624 if (info->control.rates[0].flags & IEEE80211_TX_RC_MCS ||
625 (rate_idx < 0) || (rate_idx > IWL_RATE_COUNT_LEGACY))
626 rate_idx = rate_lowest_index(&priv->bands[info->band],
627 info->control.sta);
628 /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
629 if (info->band == IEEE80211_BAND_5GHZ)
630 rate_idx += IWL_FIRST_OFDM_RATE;
631 /* Get PLCP rate for tx_cmd->rate_n_flags */
632 rate_plcp = iwl_rates[rate_idx].plcp;
633 /* Zero out flags for this packet */
634 rate_flags = 0;
635
636 /* Set CCK flag as needed */
637 if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
638 rate_flags |= RATE_MCS_CCK_MSK;
639
640 /* Set up RTS and CTS flags for certain packets */
641 switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
642 case cpu_to_le16(IEEE80211_STYPE_AUTH):
643 case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
644 case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
645 case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
646 if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) {
647 tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
648 tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK;
649 }
650 break;
651 default:
652 break;
653 }
654
655 /* Set up antennas */
656 priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
657 rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
658
659 /* Set the rate in the TX cmd */
Tomas Winklere7d326a2008-06-12 09:47:11 +0800660 tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800661}
662
663static void iwl_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
Johannes Berge039fa42008-05-15 12:55:29 +0200664 struct ieee80211_tx_info *info,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800665 struct iwl_tx_cmd *tx_cmd,
666 struct sk_buff *skb_frag,
667 int sta_id)
668{
Johannes Berge039fa42008-05-15 12:55:29 +0200669 struct ieee80211_key_conf *keyconf = info->control.hw_key;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800670
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800671 switch (keyconf->alg) {
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800672 case ALG_CCMP:
673 tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800674 memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
Johannes Berge039fa42008-05-15 12:55:29 +0200675 if (info->flags & IEEE80211_TX_CTL_AMPDU)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800676 tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
Tomas Winklere1623442009-01-27 14:27:56 -0800677 IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800678 break;
679
680 case ALG_TKIP:
681 tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800682 ieee80211_get_tkip_key(keyconf, skb_frag,
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800683 IEEE80211_TKIP_P2_KEY, tx_cmd->key);
Tomas Winklere1623442009-01-27 14:27:56 -0800684 IWL_DEBUG_TX(priv, "tx_cmd with tkip hwcrypto\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800685 break;
686
687 case ALG_WEP:
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800688 tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800689 (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
690
691 if (keyconf->keylen == WEP_KEY_LEN_128)
692 tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
693
694 memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800695
Tomas Winklere1623442009-01-27 14:27:56 -0800696 IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
Emmanuel Grumbachccc038a2008-05-15 13:54:09 +0800697 "with key %d\n", keyconf->keyidx);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800698 break;
699
700 default:
Tomas Winkler978785a2008-12-19 10:37:31 +0800701 IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800702 break;
703 }
704}
705
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800706/*
707 * start REPLY_TX command process
708 */
Johannes Berge039fa42008-05-15 12:55:29 +0200709int iwl_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800710{
711 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Johannes Berge039fa42008-05-15 12:55:29 +0200712 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Tomas Winklerf3674222008-08-04 16:00:44 +0800713 struct iwl_tx_queue *txq;
714 struct iwl_queue *q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700715 struct iwl_device_cmd *out_cmd;
716 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800717 struct iwl_tx_cmd *tx_cmd;
718 int swq_id, txq_id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800719 dma_addr_t phys_addr;
720 dma_addr_t txcmd_phys;
721 dma_addr_t scratch_phys;
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700722 u16 len, len_org, firstlen, secondlen;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800723 u16 seq_number = 0;
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700724 __le16 fc;
Rami Rosen0e7690f2008-12-18 18:04:51 +0200725 u8 hdr_len;
Tomas Winklerf3674222008-08-04 16:00:44 +0800726 u8 sta_id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800727 u8 wait_write_ptr = 0;
728 u8 tid = 0;
729 u8 *qc = NULL;
730 unsigned long flags;
731 int ret;
732
733 spin_lock_irqsave(&priv->lock, flags);
734 if (iwl_is_rfkill(priv)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800735 IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800736 goto drop_unlock;
737 }
738
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700739 fc = hdr->frame_control;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800740
741#ifdef CONFIG_IWLWIFI_DEBUG
742 if (ieee80211_is_auth(fc))
Tomas Winklere1623442009-01-27 14:27:56 -0800743 IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700744 else if (ieee80211_is_assoc_req(fc))
Tomas Winklere1623442009-01-27 14:27:56 -0800745 IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700746 else if (ieee80211_is_reassoc_req(fc))
Tomas Winklere1623442009-01-27 14:27:56 -0800747 IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800748#endif
749
Gábor Stefanikaa065262009-08-21 20:44:09 +0200750 /* drop all non-injected data frame if we are not associated */
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700751 if (ieee80211_is_data(fc) &&
Gábor Stefanikaa065262009-08-21 20:44:09 +0200752 !(info->flags & IEEE80211_TX_CTL_INJECTED) &&
Stefanik Gábord10c4ec2008-09-03 11:26:59 +0800753 (!iwl_is_associated(priv) ||
Johannes Berg05c914f2008-09-11 00:01:58 +0200754 ((priv->iw_mode == NL80211_IFTYPE_STATION) && !priv->assoc_id) ||
Stefanik Gábord10c4ec2008-09-03 11:26:59 +0800755 !priv->assoc_station_added)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800756 IWL_DEBUG_DROP(priv, "Dropping - !iwl_is_associated\n");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800757 goto drop_unlock;
758 }
759
Harvey Harrison7294ec92008-07-15 18:43:59 -0700760 hdr_len = ieee80211_hdrlen(fc);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800761
762 /* Find (or create) index into station table for destination station */
Gábor Stefanikaa065262009-08-21 20:44:09 +0200763 if (info->flags & IEEE80211_TX_CTL_INJECTED)
764 sta_id = priv->hw_params.bcast_sta_id;
765 else
766 sta_id = iwl_get_sta_id(priv, hdr);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800767 if (sta_id == IWL_INVALID_STATION) {
Tomas Winklere1623442009-01-27 14:27:56 -0800768 IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
Johannes Berge1749612008-10-27 15:59:26 -0700769 hdr->addr1);
Johannes Berg3995bd92009-07-24 11:13:14 -0700770 goto drop_unlock;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800771 }
772
Tomas Winklere1623442009-01-27 14:27:56 -0800773 IWL_DEBUG_TX(priv, "station Id %d\n", sta_id);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800774
Johannes Berg45af8192009-06-19 13:52:43 -0700775 txq_id = skb_get_queue_mapping(skb);
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -0700776 if (ieee80211_is_data_qos(fc)) {
777 qc = ieee80211_get_qos_ctl(hdr);
Harvey Harrison7294ec92008-07-15 18:43:59 -0700778 tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
Reinette Chatree6a6cf42009-08-13 13:30:50 -0700779 if (unlikely(tid >= MAX_TID_COUNT))
780 goto drop_unlock;
Tomas Winklerf3674222008-08-04 16:00:44 +0800781 seq_number = priv->stations[sta_id].tid[tid].seq_number;
782 seq_number &= IEEE80211_SCTL_SEQ;
783 hdr->seq_ctrl = hdr->seq_ctrl &
Harvey Harrisonc1b4aa32009-01-29 13:26:44 -0800784 cpu_to_le16(IEEE80211_SCTL_FRAG);
Tomas Winklerf3674222008-08-04 16:00:44 +0800785 hdr->seq_ctrl |= cpu_to_le16(seq_number);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800786 seq_number += 0x10;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800787 /* aggregation is on for this <sta,tid> */
Johannes Berg45af8192009-06-19 13:52:43 -0700788 if (info->flags & IEEE80211_TX_CTL_AMPDU)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800789 txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800790 }
791
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800792 txq = &priv->txq[txq_id];
Johannes Berg45af8192009-06-19 13:52:43 -0700793 swq_id = txq->swq_id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800794 q = &txq->q;
795
Johannes Berg3995bd92009-07-24 11:13:14 -0700796 if (unlikely(iwl_queue_space(q) < q->high_mark))
797 goto drop_unlock;
798
799 if (ieee80211_is_data_qos(fc))
800 priv->stations[sta_id].tid[tid].tfds_in_queue++;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800801
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800802 /* Set up driver data for this TFD */
803 memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
804 txq->txb[q->write_ptr].skb[0] = skb;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800805
806 /* Set up first empty entry in queue's array of Tx/cmd buffers */
Tomas Winklerb88b15d2008-10-14 12:32:49 -0700807 out_cmd = txq->cmd[q->write_ptr];
Johannes Bergc2acea82009-07-24 11:13:05 -0700808 out_meta = &txq->meta[q->write_ptr];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800809 tx_cmd = &out_cmd->cmd.tx;
810 memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
811 memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));
812
813 /*
814 * Set up the Tx-command (not MAC!) header.
815 * Store the chosen Tx queue and TFD index within the sequence field;
816 * after Tx, uCode's Tx response will return this value so driver can
817 * locate the frame within the tx queue and do post-tx processing.
818 */
819 out_cmd->hdr.cmd = REPLY_TX;
820 out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
821 INDEX_TO_SEQ(q->write_ptr)));
822
823 /* Copy MAC header from skb into command buffer */
824 memcpy(tx_cmd->hdr, hdr, hdr_len);
825
Reinette Chatredf833b12009-04-21 10:55:48 -0700826
827 /* Total # bytes to be transmitted */
828 len = (u16)skb->len;
829 tx_cmd->len = cpu_to_le16(len);
830
831 if (info->control.hw_key)
832 iwl_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);
833
834 /* TODO need this for burst mode later on */
835 iwl_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id);
Wey-Yi Guy20594eb2009-08-07 15:41:39 -0700836 iwl_dbg_log_tx_data_frame(priv, len, hdr);
Reinette Chatredf833b12009-04-21 10:55:48 -0700837
838 /* set is_hcca to 0; it probably will never be implemented */
Daniel C Halperinb58ef212009-08-28 09:44:46 -0700839 iwl_tx_cmd_build_rate(priv, tx_cmd, info, fc, 0);
Reinette Chatredf833b12009-04-21 10:55:48 -0700840
Wey-Yi Guy22fdf3c2009-08-07 15:41:40 -0700841 iwl_update_stats(priv, true, fc, len);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800842 /*
843 * Use the first empty entry in this queue's command buffer array
844 * to contain the Tx command and MAC header concatenated together
845 * (payload data will be in another buffer).
846 * Size of this varies, due to varying MAC header length.
847 * If end is not dword aligned, we'll have 2 extra bytes at the end
848 * of the MAC header (device reads on dword boundaries).
849 * We'll tell device about this padding later.
850 */
851 len = sizeof(struct iwl_tx_cmd) +
852 sizeof(struct iwl_cmd_header) + hdr_len;
853
854 len_org = len;
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700855 firstlen = len = (len + 3) & ~3;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800856
857 if (len_org != len)
858 len_org = 1;
859 else
860 len_org = 0;
861
Reinette Chatredf833b12009-04-21 10:55:48 -0700862 /* Tell NIC about any 2-byte padding after MAC header */
863 if (len_org)
864 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
865
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800866 /* Physical address of this Tx command's header (not MAC header!),
867 * within command buffer array. */
Tomas Winkler499b1882008-10-14 12:32:48 -0700868 txcmd_phys = pci_map_single(priv->pci_dev,
Reinette Chatredf833b12009-04-21 10:55:48 -0700869 &out_cmd->hdr, len,
Fenghua Yu96891ce2009-02-18 15:54:33 -0800870 PCI_DMA_BIDIRECTIONAL);
Johannes Bergc2acea82009-07-24 11:13:05 -0700871 pci_unmap_addr_set(out_meta, mapping, txcmd_phys);
872 pci_unmap_len_set(out_meta, len, len);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800873 /* Add buffer containing Tx command and MAC(!) header to TFD's
874 * first entry */
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800875 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
876 txcmd_phys, len, 1, 0);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800877
Reinette Chatredf833b12009-04-21 10:55:48 -0700878 if (!ieee80211_has_morefrags(hdr->frame_control)) {
879 txq->need_update = 1;
880 if (qc)
881 priv->stations[sta_id].tid[tid].seq_number = seq_number;
882 } else {
883 wait_write_ptr = 1;
884 txq->need_update = 0;
885 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800886
887 /* Set up TFD's 2nd entry to point directly to remainder of skb,
888 * if any (802.11 null frames have no payload). */
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700889 secondlen = len = skb->len - hdr_len;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800890 if (len) {
891 phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
892 len, PCI_DMA_TODEVICE);
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800893 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
894 phys_addr, len,
895 0, 0);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800896 }
897
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800898 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
Reinette Chatredf833b12009-04-21 10:55:48 -0700899 offsetof(struct iwl_tx_cmd, scratch);
900
901 len = sizeof(struct iwl_tx_cmd) +
902 sizeof(struct iwl_cmd_header) + hdr_len;
903 /* take back ownership of DMA buffer to enable update */
904 pci_dma_sync_single_for_cpu(priv->pci_dev, txcmd_phys,
905 len, PCI_DMA_BIDIRECTIONAL);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800906 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
Tomas Winkler499b1882008-10-14 12:32:48 -0700907 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800908
Reinette Chatred2ee9cd2009-04-21 10:55:47 -0700909 IWL_DEBUG_TX(priv, "sequence nr = 0X%x \n",
910 le16_to_cpu(out_cmd->hdr.sequence));
911 IWL_DEBUG_TX(priv, "tx_flags = 0X%x \n", le32_to_cpu(tx_cmd->tx_flags));
Reinette Chatre3d816c72009-08-07 15:41:37 -0700912 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
913 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800914
915 /* Set up entry for this TFD in Tx byte-count array */
Reinette Chatre7b80ece2009-07-09 10:33:39 -0700916 if (info->flags & IEEE80211_TX_CTL_AMPDU)
917 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq,
Reinette Chatredf833b12009-04-21 10:55:48 -0700918 le16_to_cpu(tx_cmd->len));
919
920 pci_dma_sync_single_for_device(priv->pci_dev, txcmd_phys,
921 len, PCI_DMA_BIDIRECTIONAL);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800922
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700923 trace_iwlwifi_dev_tx(priv,
924 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
925 sizeof(struct iwl_tfd),
926 &out_cmd->hdr, firstlen,
927 skb->data + hdr_len, secondlen);
928
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800929 /* Tell device the write index *just past* this latest filled TFD */
930 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
931 ret = iwl_txq_update_write_ptr(priv, txq);
932 spin_unlock_irqrestore(&priv->lock, flags);
933
934 if (ret)
935 return ret;
936
Tomas Winkler143b09e2008-07-24 21:33:42 +0300937 if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800938 if (wait_write_ptr) {
939 spin_lock_irqsave(&priv->lock, flags);
940 txq->need_update = 1;
941 iwl_txq_update_write_ptr(priv, txq);
942 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winkler143b09e2008-07-24 21:33:42 +0300943 } else {
Johannes Berge4e72fb2009-03-23 17:28:42 +0100944 iwl_stop_queue(priv, txq->swq_id);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800945 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800946 }
947
948 return 0;
949
950drop_unlock:
951 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800952 return -1;
953}
954EXPORT_SYMBOL(iwl_tx_skb);
955
956/*************** HOST COMMAND QUEUE FUNCTIONS *****/
957
958/**
959 * iwl_enqueue_hcmd - enqueue a uCode command
960 * @priv: device private data point
961 * @cmd: a point to the ucode command structure
962 *
963 * The function returns < 0 values to indicate the operation is
964 * failed. On success, it turns the index (> 0) of command in the
965 * command queue.
966 */
967int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
968{
969 struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
970 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700971 struct iwl_device_cmd *out_cmd;
972 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800973 dma_addr_t phys_addr;
974 unsigned long flags;
975 int len, ret;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800976 u32 idx;
977 u16 fix_size;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800978
979 cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len);
980 fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
981
982 /* If any of the command structures end up being larger than
983 * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
984 * we will need to increase the size of the TFD entries */
985 BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
Johannes Bergc2acea82009-07-24 11:13:05 -0700986 !(cmd->flags & CMD_SIZE_HUGE));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800987
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700988 if (iwl_is_rfkill(priv) || iwl_is_ctkill(priv)) {
Reinette Chatref2f21b42009-10-30 14:36:15 -0700989 IWL_WARN(priv, "Not sending command - %s KILL\n",
990 iwl_is_rfkill(priv) ? "RF" : "CT");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800991 return -EIO;
992 }
993
Johannes Bergc2acea82009-07-24 11:13:05 -0700994 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800995 IWL_ERR(priv, "No space for Tx\n");
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700996 if (iwl_within_ct_kill_margin(priv))
997 iwl_tt_enter_ct_kill(priv);
998 else {
999 IWL_ERR(priv, "Restarting adapter due to queue full\n");
1000 queue_work(priv->workqueue, &priv->restart);
1001 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001002 return -ENOSPC;
1003 }
1004
1005 spin_lock_irqsave(&priv->hcmd_lock, flags);
1006
Johannes Bergc2acea82009-07-24 11:13:05 -07001007 idx = get_cmd_index(q, q->write_ptr, cmd->flags & CMD_SIZE_HUGE);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +08001008 out_cmd = txq->cmd[idx];
Johannes Bergc2acea82009-07-24 11:13:05 -07001009 out_meta = &txq->meta[idx];
1010
Daniel C Halperin8ce73f32009-07-31 14:28:06 -07001011 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -07001012 out_meta->flags = cmd->flags;
1013 if (cmd->flags & CMD_WANT_SKB)
1014 out_meta->source = cmd;
1015 if (cmd->flags & CMD_ASYNC)
1016 out_meta->callback = cmd->callback;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001017
1018 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001019 memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
1020
1021 /* At this point, the out_cmd now has all of the incoming cmd
1022 * information */
1023
1024 out_cmd->hdr.flags = 0;
1025 out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
1026 INDEX_TO_SEQ(q->write_ptr));
Johannes Bergc2acea82009-07-24 11:13:05 -07001027 if (cmd->flags & CMD_SIZE_HUGE)
Tomas Winkler9734cb22008-09-03 11:26:52 +08001028 out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
Johannes Bergc2acea82009-07-24 11:13:05 -07001029 len = sizeof(struct iwl_device_cmd);
Reinette Chatredf833b12009-04-21 10:55:48 -07001030 len += (idx == TFD_CMD_SLOTS) ? IWL_MAX_SCAN_SIZE : 0;
Tomas Winkler499b1882008-10-14 12:32:48 -07001031
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001032
Esti Kummerded2ae72008-08-04 16:00:45 +08001033#ifdef CONFIG_IWLWIFI_DEBUG
1034 switch (out_cmd->hdr.cmd) {
1035 case REPLY_TX_LINK_QUALITY_CMD:
1036 case SENSITIVITY_CMD:
Tomas Winklere1623442009-01-27 14:27:56 -08001037 IWL_DEBUG_HC_DUMP(priv, "Sending command %s (#%x), seq: 0x%04X, "
Esti Kummerded2ae72008-08-04 16:00:45 +08001038 "%d bytes at %d[%d]:%d\n",
1039 get_cmd_string(out_cmd->hdr.cmd),
1040 out_cmd->hdr.cmd,
1041 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
1042 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
1043 break;
1044 default:
Tomas Winklere1623442009-01-27 14:27:56 -08001045 IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
Esti Kummerded2ae72008-08-04 16:00:45 +08001046 "%d bytes at %d[%d]:%d\n",
1047 get_cmd_string(out_cmd->hdr.cmd),
1048 out_cmd->hdr.cmd,
1049 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
1050 q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
1051 }
1052#endif
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001053 txq->need_update = 1;
1054
Samuel Ortiz518099a2009-01-19 15:30:27 -08001055 if (priv->cfg->ops->lib->txq_update_byte_cnt_tbl)
1056 /* Set up entry in queue's byte count circular buffer */
1057 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0);
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001058
Reinette Chatredf833b12009-04-21 10:55:48 -07001059 phys_addr = pci_map_single(priv->pci_dev, &out_cmd->hdr,
1060 fix_size, PCI_DMA_BIDIRECTIONAL);
Johannes Bergc2acea82009-07-24 11:13:05 -07001061 pci_unmap_addr_set(out_meta, mapping, phys_addr);
1062 pci_unmap_len_set(out_meta, len, fix_size);
Reinette Chatredf833b12009-04-21 10:55:48 -07001063
Johannes Bergbe1a71a2009-10-02 13:44:02 -07001064 trace_iwlwifi_dev_hcmd(priv, &out_cmd->hdr, fix_size, cmd->flags);
1065
Reinette Chatredf833b12009-04-21 10:55:48 -07001066 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
1067 phys_addr, fix_size, 1,
1068 U32_PAD(cmd->len));
1069
Tomas Winklerfd4abac2008-05-15 13:54:07 +08001070 /* Increment and update queue's write index */
1071 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1072 ret = iwl_txq_update_write_ptr(priv, txq);
1073
1074 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
1075 return ret ? ret : idx;
1076}
1077
Tomas Winkler17b88922008-05-29 16:35:12 +08001078int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
1079{
1080 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1081 struct iwl_queue *q = &txq->q;
1082 struct iwl_tx_info *tx_info;
1083 int nfreed = 0;
1084
1085 if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001086 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
Tomas Winkler17b88922008-05-29 16:35:12 +08001087 "is out of range [0-%d] %d %d.\n", txq_id,
1088 index, q->n_bd, q->write_ptr, q->read_ptr);
1089 return 0;
1090 }
1091
Tomas Winkler499b1882008-10-14 12:32:48 -07001092 for (index = iwl_queue_inc_wrap(index, q->n_bd);
1093 q->read_ptr != index;
1094 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
Tomas Winkler17b88922008-05-29 16:35:12 +08001095
1096 tx_info = &txq->txb[txq->q.read_ptr];
1097 ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
1098 tx_info->skb[0] = NULL;
Tomas Winkler17b88922008-05-29 16:35:12 +08001099
Tomas Winkler972cf442008-05-29 16:35:13 +08001100 if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
1101 priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);
1102
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08001103 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
Tomas Winkler17b88922008-05-29 16:35:12 +08001104 nfreed++;
1105 }
1106 return nfreed;
1107}
1108EXPORT_SYMBOL(iwl_tx_queue_reclaim);
1109
1110
1111/**
1112 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
1113 *
1114 * When FW advances 'R' index, all entries between old and new 'R' index
1115 * need to be reclaimed. As result, some free space forms. If there is
1116 * enough free space (> low mark), wake the stack that feeds us.
1117 */
Tomas Winkler499b1882008-10-14 12:32:48 -07001118static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
1119 int idx, int cmd_idx)
Tomas Winkler17b88922008-05-29 16:35:12 +08001120{
1121 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1122 struct iwl_queue *q = &txq->q;
1123 int nfreed = 0;
1124
Tomas Winkler499b1882008-10-14 12:32:48 -07001125 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001126 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
Tomas Winkler17b88922008-05-29 16:35:12 +08001127 "is out of range [0-%d] %d %d.\n", txq_id,
Tomas Winkler499b1882008-10-14 12:32:48 -07001128 idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +08001129 return;
1130 }
1131
Tomas Winkler499b1882008-10-14 12:32:48 -07001132 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
1133 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1134
1135 if (nfreed++ > 0) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001136 IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +08001137 q->write_ptr, q->read_ptr);
1138 queue_work(priv->workqueue, &priv->restart);
1139 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +08001140
Tomas Winkler17b88922008-05-29 16:35:12 +08001141 }
1142}
1143
1144/**
1145 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
1146 * @rxb: Rx buffer to reclaim
1147 *
1148 * If an Rx buffer has an async callback associated with it the callback
1149 * will be executed. The attached skb (if present) will only be freed
1150 * if the callback returns 1
1151 */
1152void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
1153{
Zhu Yi2f301222009-10-09 17:19:45 +08001154 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +08001155 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1156 int txq_id = SEQ_TO_QUEUE(sequence);
1157 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +08001158 int cmd_index;
Tomas Winkler9734cb22008-09-03 11:26:52 +08001159 bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
Johannes Bergc2acea82009-07-24 11:13:05 -07001160 struct iwl_device_cmd *cmd;
1161 struct iwl_cmd_meta *meta;
Tomas Winkler17b88922008-05-29 16:35:12 +08001162
1163 /* If a Tx command is being handled and it isn't in the actual
1164 * command queue then there a command routing bug has been introduced
1165 * in the queue management code. */
Johannes Berg55d6a3c2008-09-23 19:18:43 +02001166 if (WARN(txq_id != IWL_CMD_QUEUE_NUM,
Winkler, Tomas01ef9322008-11-07 09:58:45 -08001167 "wrong command queue %d, sequence 0x%X readp=%d writep=%d\n",
1168 txq_id, sequence,
1169 priv->txq[IWL_CMD_QUEUE_NUM].q.read_ptr,
1170 priv->txq[IWL_CMD_QUEUE_NUM].q.write_ptr)) {
Reinette Chatreec741162009-07-24 11:13:08 -07001171 iwl_print_hex_error(priv, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +02001172 return;
Winkler, Tomas01ef9322008-11-07 09:58:45 -08001173 }
Tomas Winkler17b88922008-05-29 16:35:12 +08001174
1175 cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +08001176 cmd = priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
Johannes Bergc2acea82009-07-24 11:13:05 -07001177 meta = &priv->txq[IWL_CMD_QUEUE_NUM].meta[cmd_index];
Tomas Winkler17b88922008-05-29 16:35:12 +08001178
Reinette Chatrec33de622009-10-30 14:36:10 -07001179 pci_unmap_single(priv->pci_dev,
1180 pci_unmap_addr(meta, mapping),
1181 pci_unmap_len(meta, len),
1182 PCI_DMA_BIDIRECTIONAL);
1183
Tomas Winkler17b88922008-05-29 16:35:12 +08001184 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -07001185 if (meta->flags & CMD_WANT_SKB) {
Zhu Yi2f301222009-10-09 17:19:45 +08001186 meta->source->reply_page = (unsigned long)rxb_addr(rxb);
1187 rxb->page = NULL;
Johannes Berg5696aea2009-07-24 11:13:06 -07001188 } else if (meta->callback)
Zhu Yi2f301222009-10-09 17:19:45 +08001189 meta->callback(priv, cmd, pkt);
Tomas Winkler17b88922008-05-29 16:35:12 +08001190
Tomas Winkler499b1882008-10-14 12:32:48 -07001191 iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
Tomas Winkler17b88922008-05-29 16:35:12 +08001192
Johannes Bergc2acea82009-07-24 11:13:05 -07001193 if (!(meta->flags & CMD_ASYNC)) {
Tomas Winkler17b88922008-05-29 16:35:12 +08001194 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
1195 wake_up_interruptible(&priv->wait_command_queue);
1196 }
1197}
1198EXPORT_SYMBOL(iwl_tx_cmd_complete);
1199
Tomas Winkler30e553e2008-05-29 16:35:16 +08001200/*
1201 * Find first available (lowest unused) Tx Queue, mark it "active".
1202 * Called only when finding queue for aggregation.
1203 * Should never return anything < 7, because they should already
1204 * be in use as EDCA AC (0-3), Command (4), HCCA (5, 6).
1205 */
1206static int iwl_txq_ctx_activate_free(struct iwl_priv *priv)
1207{
1208 int txq_id;
1209
1210 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
1211 if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
1212 return txq_id;
1213 return -1;
1214}
1215
1216int iwl_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn)
1217{
1218 int sta_id;
1219 int tx_fifo;
1220 int txq_id;
1221 int ret;
1222 unsigned long flags;
1223 struct iwl_tid_data *tid_data;
Tomas Winkler30e553e2008-05-29 16:35:16 +08001224
1225 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1226 tx_fifo = default_tid_to_tx_fifo[tid];
1227 else
1228 return -EINVAL;
1229
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001230 IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
Johannes Berge1749612008-10-27 15:59:26 -07001231 __func__, ra, tid);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001232
1233 sta_id = iwl_find_station(priv, ra);
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001234 if (sta_id == IWL_INVALID_STATION) {
1235 IWL_ERR(priv, "Start AGG on invalid station\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001236 return -ENXIO;
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001237 }
Roel Kluin082e7082009-07-25 23:34:31 +02001238 if (unlikely(tid >= MAX_TID_COUNT))
1239 return -EINVAL;
Tomas Winkler30e553e2008-05-29 16:35:16 +08001240
1241 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001242 IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001243 return -ENXIO;
1244 }
1245
1246 txq_id = iwl_txq_ctx_activate_free(priv);
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001247 if (txq_id == -1) {
1248 IWL_ERR(priv, "No free aggregation queue available\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001249 return -ENXIO;
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001250 }
Tomas Winkler30e553e2008-05-29 16:35:16 +08001251
1252 spin_lock_irqsave(&priv->sta_lock, flags);
1253 tid_data = &priv->stations[sta_id].tid[tid];
1254 *ssn = SEQ_TO_SN(tid_data->seq_number);
1255 tid_data->agg.txq_id = txq_id;
Johannes Berg45af8192009-06-19 13:52:43 -07001256 priv->txq[txq_id].swq_id = iwl_virtual_agg_queue_num(tx_fifo, txq_id);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001257 spin_unlock_irqrestore(&priv->sta_lock, flags);
1258
1259 ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
1260 sta_id, tid, *ssn);
1261 if (ret)
1262 return ret;
1263
1264 if (tid_data->tfds_in_queue == 0) {
Wey-Yi Guy3eb92962009-04-01 14:33:25 -07001265 IWL_DEBUG_HT(priv, "HW queue is empty\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001266 tid_data->agg.state = IWL_AGG_ON;
1267 ieee80211_start_tx_ba_cb_irqsafe(priv->hw, ra, tid);
1268 } else {
Tomas Winklere1623442009-01-27 14:27:56 -08001269 IWL_DEBUG_HT(priv, "HW queue is NOT empty: %d packets in HW queue\n",
Tomas Winkler30e553e2008-05-29 16:35:16 +08001270 tid_data->tfds_in_queue);
1271 tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
1272 }
1273 return ret;
1274}
1275EXPORT_SYMBOL(iwl_tx_agg_start);
1276
1277int iwl_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid)
1278{
1279 int tx_fifo_id, txq_id, sta_id, ssn = -1;
1280 struct iwl_tid_data *tid_data;
1281 int ret, write_ptr, read_ptr;
1282 unsigned long flags;
Tomas Winkler30e553e2008-05-29 16:35:16 +08001283
1284 if (!ra) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001285 IWL_ERR(priv, "ra = NULL\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001286 return -EINVAL;
1287 }
1288
Reinette Chatree6a6cf42009-08-13 13:30:50 -07001289 if (unlikely(tid >= MAX_TID_COUNT))
1290 return -EINVAL;
1291
Tomas Winkler30e553e2008-05-29 16:35:16 +08001292 if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
1293 tx_fifo_id = default_tid_to_tx_fifo[tid];
1294 else
1295 return -EINVAL;
1296
1297 sta_id = iwl_find_station(priv, ra);
1298
Wey-Yi Guya2f1cbe2009-03-17 21:51:52 -07001299 if (sta_id == IWL_INVALID_STATION) {
1300 IWL_ERR(priv, "Invalid station for AGG tid %d\n", tid);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001301 return -ENXIO;
Wey-Yi Guya2f1cbe2009-03-17 21:51:52 -07001302 }
Tomas Winkler30e553e2008-05-29 16:35:16 +08001303
1304 if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001305 IWL_WARN(priv, "Stopping AGG while state not IWL_AGG_ON\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001306
1307 tid_data = &priv->stations[sta_id].tid[tid];
1308 ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
1309 txq_id = tid_data->agg.txq_id;
1310 write_ptr = priv->txq[txq_id].q.write_ptr;
1311 read_ptr = priv->txq[txq_id].q.read_ptr;
1312
1313 /* The queue is not empty */
1314 if (write_ptr != read_ptr) {
Tomas Winklere1623442009-01-27 14:27:56 -08001315 IWL_DEBUG_HT(priv, "Stopping a non empty AGG HW QUEUE\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001316 priv->stations[sta_id].tid[tid].agg.state =
1317 IWL_EMPTYING_HW_QUEUE_DELBA;
1318 return 0;
1319 }
1320
Tomas Winklere1623442009-01-27 14:27:56 -08001321 IWL_DEBUG_HT(priv, "HW queue is empty\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001322 priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
1323
1324 spin_lock_irqsave(&priv->lock, flags);
1325 ret = priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
1326 tx_fifo_id);
1327 spin_unlock_irqrestore(&priv->lock, flags);
1328
1329 if (ret)
1330 return ret;
1331
1332 ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, ra, tid);
1333
1334 return 0;
1335}
1336EXPORT_SYMBOL(iwl_tx_agg_stop);
1337
1338int iwl_txq_check_empty(struct iwl_priv *priv, int sta_id, u8 tid, int txq_id)
1339{
1340 struct iwl_queue *q = &priv->txq[txq_id].q;
1341 u8 *addr = priv->stations[sta_id].sta.sta.addr;
1342 struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
1343
1344 switch (priv->stations[sta_id].tid[tid].agg.state) {
1345 case IWL_EMPTYING_HW_QUEUE_DELBA:
1346 /* We are reclaiming the last packet of the */
1347 /* aggregated HW queue */
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001348 if ((txq_id == tid_data->agg.txq_id) &&
1349 (q->read_ptr == q->write_ptr)) {
Tomas Winkler30e553e2008-05-29 16:35:16 +08001350 u16 ssn = SEQ_TO_SN(tid_data->seq_number);
1351 int tx_fifo = default_tid_to_tx_fifo[tid];
Tomas Winklere1623442009-01-27 14:27:56 -08001352 IWL_DEBUG_HT(priv, "HW queue empty: continue DELBA flow\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001353 priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
1354 ssn, tx_fifo);
1355 tid_data->agg.state = IWL_AGG_OFF;
1356 ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, addr, tid);
1357 }
1358 break;
1359 case IWL_EMPTYING_HW_QUEUE_ADDBA:
1360 /* We are reclaiming the last packet of the queue */
1361 if (tid_data->tfds_in_queue == 0) {
Tomas Winklere1623442009-01-27 14:27:56 -08001362 IWL_DEBUG_HT(priv, "HW queue empty: continue ADDBA flow\n");
Tomas Winkler30e553e2008-05-29 16:35:16 +08001363 tid_data->agg.state = IWL_AGG_ON;
1364 ieee80211_start_tx_ba_cb_irqsafe(priv->hw, addr, tid);
1365 }
1366 break;
1367 }
1368 return 0;
1369}
1370EXPORT_SYMBOL(iwl_txq_check_empty);
Tomas Winkler30e553e2008-05-29 16:35:16 +08001371
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001372/**
1373 * iwl_tx_status_reply_compressed_ba - Update tx status from block-ack
1374 *
1375 * Go through block-ack's bitmap of ACK'd frames, update driver's record of
1376 * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
1377 */
1378static int iwl_tx_status_reply_compressed_ba(struct iwl_priv *priv,
1379 struct iwl_ht_agg *agg,
1380 struct iwl_compressed_ba_resp *ba_resp)
1381
1382{
1383 int i, sh, ack;
1384 u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
1385 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1386 u64 bitmap;
1387 int successes = 0;
1388 struct ieee80211_tx_info *info;
1389
1390 if (unlikely(!agg->wait_for_ba)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001391 IWL_ERR(priv, "Received BA when not expected\n");
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001392 return -EINVAL;
1393 }
1394
1395 /* Mark that the expected block-ack response arrived */
1396 agg->wait_for_ba = 0;
Tomas Winklere1623442009-01-27 14:27:56 -08001397 IWL_DEBUG_TX_REPLY(priv, "BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001398
1399 /* Calculate shift to align block-ack bits with our Tx window bits */
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001400 sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001401 if (sh < 0) /* tbw something is wrong with indices */
1402 sh += 0x100;
1403
1404 /* don't use 64-bit values for now */
1405 bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
1406
1407 if (agg->frame_count > (64 - sh)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001408 IWL_DEBUG_TX_REPLY(priv, "more frames than bitmap size");
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001409 return -1;
1410 }
1411
1412 /* check for success or failure according to the
1413 * transmitted bitmap and block-ack bitmap */
1414 bitmap &= agg->bitmap;
1415
1416 /* For each frame attempted in aggregation,
1417 * update driver's record of tx frame's status. */
1418 for (i = 0; i < agg->frame_count ; i++) {
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001419 ack = bitmap & (1ULL << i);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001420 successes += !!ack;
Tomas Winklere1623442009-01-27 14:27:56 -08001421 IWL_DEBUG_TX_REPLY(priv, "%s ON i=%d idx=%d raw=%d\n",
Abhijeet Kolekarc3056062008-11-12 13:14:08 -08001422 ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001423 agg->start_idx + i);
1424 }
1425
1426 info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]);
1427 memset(&info->status, 0, sizeof(info->status));
Daniel C Halperin91a55ae2009-09-17 10:43:49 -07001428 info->flags |= IEEE80211_TX_STAT_ACK;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001429 info->flags |= IEEE80211_TX_STAT_AMPDU;
1430 info->status.ampdu_ack_map = successes;
1431 info->status.ampdu_ack_len = agg->frame_count;
1432 iwl_hwrate_to_tx_control(priv, agg->rate_n_flags, info);
1433
Tomas Winklere1623442009-01-27 14:27:56 -08001434 IWL_DEBUG_TX_REPLY(priv, "Bitmap %llx\n", (unsigned long long)bitmap);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001435
1436 return 0;
1437}
1438
1439/**
1440 * iwl_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
1441 *
1442 * Handles block-acknowledge notification from device, which reports success
1443 * of frames sent via aggregation.
1444 */
1445void iwl_rx_reply_compressed_ba(struct iwl_priv *priv,
1446 struct iwl_rx_mem_buffer *rxb)
1447{
Zhu Yi2f301222009-10-09 17:19:45 +08001448 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001449 struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001450 struct iwl_tx_queue *txq = NULL;
1451 struct iwl_ht_agg *agg;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001452 int index;
1453 int sta_id;
1454 int tid;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001455
1456 /* "flow" corresponds to Tx queue */
1457 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
1458
1459 /* "ssn" is start of block-ack Tx window, corresponds to index
1460 * (in Tx queue's circular buffer) of first TFD/frame in window */
1461 u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
1462
1463 if (scd_flow >= priv->hw_params.max_txq_num) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001464 IWL_ERR(priv,
1465 "BUG_ON scd_flow is bigger than number of queues\n");
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001466 return;
1467 }
1468
1469 txq = &priv->txq[scd_flow];
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001470 sta_id = ba_resp->sta_id;
1471 tid = ba_resp->tid;
1472 agg = &priv->stations[sta_id].tid[tid].agg;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001473
1474 /* Find index just before block-ack window */
1475 index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
1476
1477 /* TODO: Need to get this copy more safely - now good for debug */
1478
Tomas Winklere1623442009-01-27 14:27:56 -08001479 IWL_DEBUG_TX_REPLY(priv, "REPLY_COMPRESSED_BA [%d] Received from %pM, "
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001480 "sta_id = %d\n",
1481 agg->wait_for_ba,
Johannes Berge1749612008-10-27 15:59:26 -07001482 (u8 *) &ba_resp->sta_addr_lo32,
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001483 ba_resp->sta_id);
Tomas Winklere1623442009-01-27 14:27:56 -08001484 IWL_DEBUG_TX_REPLY(priv, "TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001485 "%d, scd_ssn = %d\n",
1486 ba_resp->tid,
1487 ba_resp->seq_ctl,
1488 (unsigned long long)le64_to_cpu(ba_resp->bitmap),
1489 ba_resp->scd_flow,
1490 ba_resp->scd_ssn);
Tomas Winklere1623442009-01-27 14:27:56 -08001491 IWL_DEBUG_TX_REPLY(priv, "DAT start_idx = %d, bitmap = 0x%llx \n",
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001492 agg->start_idx,
1493 (unsigned long long)agg->bitmap);
1494
1495 /* Update driver's record of ACK vs. not for each frame in window */
1496 iwl_tx_status_reply_compressed_ba(priv, agg, ba_resp);
1497
1498 /* Release all TFDs before the SSN, i.e. all TFDs in front of
1499 * block-ack window (we assume that they've been successfully
1500 * transmitted ... if not, it's too late anyway). */
1501 if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
1502 /* calculate mac80211 ampdu sw queue to wake */
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001503 int freed = iwl_tx_queue_reclaim(priv, scd_flow, index);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001504 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001505
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001506 if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1507 priv->mac80211_registered &&
1508 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
Johannes Berge4e72fb2009-03-23 17:28:42 +01001509 iwl_wake_queue(priv, txq->swq_id);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001510
1511 iwl_txq_check_empty(priv, sta_id, tid, scd_flow);
Emmanuel Grumbach653fa4a2008-06-30 17:23:11 +08001512 }
1513}
1514EXPORT_SYMBOL(iwl_rx_reply_compressed_ba);
1515
Helmut Schaa994d31f2008-07-02 12:17:06 +02001516#ifdef CONFIG_IWLWIFI_DEBUG
Tomas Winklera332f8d2008-05-29 16:35:08 +08001517#define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
1518
1519const char *iwl_get_tx_fail_reason(u32 status)
1520{
1521 switch (status & TX_STATUS_MSK) {
1522 case TX_STATUS_SUCCESS:
1523 return "SUCCESS";
1524 TX_STATUS_ENTRY(SHORT_LIMIT);
1525 TX_STATUS_ENTRY(LONG_LIMIT);
1526 TX_STATUS_ENTRY(FIFO_UNDERRUN);
1527 TX_STATUS_ENTRY(MGMNT_ABORT);
1528 TX_STATUS_ENTRY(NEXT_FRAG);
1529 TX_STATUS_ENTRY(LIFE_EXPIRE);
1530 TX_STATUS_ENTRY(DEST_PS);
1531 TX_STATUS_ENTRY(ABORTED);
1532 TX_STATUS_ENTRY(BT_RETRY);
1533 TX_STATUS_ENTRY(STA_INVALID);
1534 TX_STATUS_ENTRY(FRAG_DROPPED);
1535 TX_STATUS_ENTRY(TID_DISABLE);
1536 TX_STATUS_ENTRY(FRAME_FLUSHED);
1537 TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
1538 TX_STATUS_ENTRY(TX_LOCKED);
1539 TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
1540 }
1541
1542 return "UNKNOWN";
1543}
1544EXPORT_SYMBOL(iwl_get_tx_fail_reason);
1545#endif /* CONFIG_IWLWIFI_DEBUG */