blob: f8667109db1c6b5deaa9afd21973ebcf099e30d3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Intel SMP support routines.
3 *
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998-99, 2000 Ingo Molnar <mingo@redhat.com>
6 *
7 * This code is released under the GNU General Public License version 2 or
8 * later.
9 */
10
11#include <linux/init.h>
12
13#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/delay.h>
15#include <linux/spinlock.h>
16#include <linux/smp_lock.h>
17#include <linux/kernel_stat.h>
18#include <linux/mc146818rtc.h>
19#include <linux/cache.h>
20#include <linux/interrupt.h>
Zwane Mwaikambof3705132005-06-25 14:54:50 -070021#include <linux/cpu.h>
Alexey Dobriyan129f6942005-06-23 00:08:33 -070022#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
24#include <asm/mtrr.h>
25#include <asm/tlbflush.h>
26#include <mach_apic.h>
27
28/*
29 * Some notes on x86 processor bugs affecting SMP operation:
30 *
31 * Pentium, Pentium Pro, II, III (and all CPUs) have bugs.
32 * The Linux implications for SMP are handled as follows:
33 *
34 * Pentium III / [Xeon]
35 * None of the E1AP-E3AP errata are visible to the user.
36 *
37 * E1AP. see PII A1AP
38 * E2AP. see PII A2AP
39 * E3AP. see PII A3AP
40 *
41 * Pentium II / [Xeon]
42 * None of the A1AP-A3AP errata are visible to the user.
43 *
44 * A1AP. see PPro 1AP
45 * A2AP. see PPro 2AP
46 * A3AP. see PPro 7AP
47 *
48 * Pentium Pro
49 * None of 1AP-9AP errata are visible to the normal user,
50 * except occasional delivery of 'spurious interrupt' as trap #15.
51 * This is very rare and a non-problem.
52 *
53 * 1AP. Linux maps APIC as non-cacheable
54 * 2AP. worked around in hardware
55 * 3AP. fixed in C0 and above steppings microcode update.
56 * Linux does not use excessive STARTUP_IPIs.
57 * 4AP. worked around in hardware
58 * 5AP. symmetric IO mode (normal Linux operation) not affected.
59 * 'noapic' mode has vector 0xf filled out properly.
60 * 6AP. 'noapic' mode might be affected - fixed in later steppings
61 * 7AP. We do not assume writes to the LVT deassering IRQs
62 * 8AP. We do not enable low power mode (deep sleep) during MP bootup
63 * 9AP. We do not use mixed mode
64 *
65 * Pentium
66 * There is a marginal case where REP MOVS on 100MHz SMP
67 * machines with B stepping processors can fail. XXX should provide
68 * an L1cache=Writethrough or L1cache=off option.
69 *
70 * B stepping CPUs may hang. There are hardware work arounds
71 * for this. We warn about it in case your board doesn't have the work
72 * arounds. Basically thats so I can tell anyone with a B stepping
73 * CPU and SMP problems "tough".
74 *
75 * Specific items [From Pentium Processor Specification Update]
76 *
77 * 1AP. Linux doesn't use remote read
78 * 2AP. Linux doesn't trust APIC errors
79 * 3AP. We work around this
80 * 4AP. Linux never generated 3 interrupts of the same priority
81 * to cause a lost local interrupt.
82 * 5AP. Remote read is never used
83 * 6AP. not affected - worked around in hardware
84 * 7AP. not affected - worked around in hardware
85 * 8AP. worked around in hardware - we get explicit CS errors if not
86 * 9AP. only 'noapic' mode affected. Might generate spurious
87 * interrupts, we log only the first one and count the
88 * rest silently.
89 * 10AP. not affected - worked around in hardware
90 * 11AP. Linux reads the APIC between writes to avoid this, as per
91 * the documentation. Make sure you preserve this as it affects
92 * the C stepping chips too.
93 * 12AP. not affected - worked around in hardware
94 * 13AP. not affected - worked around in hardware
95 * 14AP. we always deassert INIT during bootup
96 * 15AP. not affected - worked around in hardware
97 * 16AP. not affected - worked around in hardware
98 * 17AP. not affected - worked around in hardware
99 * 18AP. not affected - worked around in hardware
100 * 19AP. not affected - worked around in BIOS
101 *
102 * If this sounds worrying believe me these bugs are either ___RARE___,
103 * or are signal timing bugs worked around in hardware and there's
104 * about nothing of note with C stepping upwards.
105 */
106
107DEFINE_PER_CPU(struct tlb_state, cpu_tlbstate) ____cacheline_aligned = { &init_mm, 0, };
108
109/*
110 * the following functions deal with sending IPIs between CPUs.
111 *
112 * We use 'broadcast', CPU->CPU IPIs and self-IPIs too.
113 */
114
115static inline int __prepare_ICR (unsigned int shortcut, int vector)
116{
Keith Owens45486f82006-06-26 13:59:41 +0200117 unsigned int icr = shortcut | APIC_DEST_LOGICAL;
118
119 switch (vector) {
120 default:
121 icr |= APIC_DM_FIXED | vector;
122 break;
123 case NMI_VECTOR:
124 icr |= APIC_DM_NMI;
125 break;
126 }
127 return icr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128}
129
130static inline int __prepare_ICR2 (unsigned int mask)
131{
132 return SET_APIC_DEST_FIELD(mask);
133}
134
135void __send_IPI_shortcut(unsigned int shortcut, int vector)
136{
137 /*
138 * Subtle. In the case of the 'never do double writes' workaround
139 * we have to lock out interrupts to be safe. As we don't care
140 * of the value read we use an atomic rmw access to avoid costly
141 * cli/sti. Otherwise we use an even cheaper single atomic write
142 * to the APIC.
143 */
144 unsigned int cfg;
145
146 /*
147 * Wait for idle.
148 */
149 apic_wait_icr_idle();
150
151 /*
152 * No need to touch the target chip field
153 */
154 cfg = __prepare_ICR(shortcut, vector);
155
156 /*
157 * Send the IPI. The write to APIC_ICR fires this off.
158 */
159 apic_write_around(APIC_ICR, cfg);
160}
161
162void fastcall send_IPI_self(int vector)
163{
164 __send_IPI_shortcut(APIC_DEST_SELF, vector);
165}
166
167/*
Fernando Luis [** ISO-8859-1 charset **] VázquezCao45ae5e92007-05-02 19:27:18 +0200168 * This is used to send an IPI with no shorthand notation (the destination is
169 * specified in bits 56 to 63 of the ICR).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 */
Fernando Luis [** ISO-8859-1 charset **] VázquezCao45ae5e92007-05-02 19:27:18 +0200171static inline void __send_IPI_dest_field(unsigned long mask, int vector)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 unsigned long cfg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 /*
176 * Wait for idle.
177 */
Fernando Luis [** ISO-8859-1 charset **] VázquezCaof5efb412007-05-02 19:27:18 +0200178 if (unlikely(vector == NMI_VECTOR))
179 safe_apic_wait_icr_idle();
180 else
181 apic_wait_icr_idle();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
183 /*
184 * prepare target chip field
185 */
186 cfg = __prepare_ICR2(mask);
187 apic_write_around(APIC_ICR2, cfg);
188
189 /*
190 * program the ICR
191 */
192 cfg = __prepare_ICR(0, vector);
193
194 /*
195 * Send the IPI. The write to APIC_ICR fires this off.
196 */
197 apic_write_around(APIC_ICR, cfg);
Fernando Luis [** ISO-8859-1 charset **] VázquezCao45ae5e92007-05-02 19:27:18 +0200198}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199
Fernando Luis [** ISO-8859-1 charset **] VázquezCao45ae5e92007-05-02 19:27:18 +0200200/*
201 * This is only used on smaller machines.
202 */
203void send_IPI_mask_bitmask(cpumask_t cpumask, int vector)
204{
205 unsigned long mask = cpus_addr(cpumask)[0];
206 unsigned long flags;
207
208 local_irq_save(flags);
209 WARN_ON(mask & ~cpus_addr(cpu_online_map)[0]);
210 __send_IPI_dest_field(mask, vector);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 local_irq_restore(flags);
212}
213
214void send_IPI_mask_sequence(cpumask_t mask, int vector)
215{
Fernando Luis [** ISO-8859-1 charset **] VázquezCao45ae5e92007-05-02 19:27:18 +0200216 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 unsigned int query_cpu;
218
219 /*
220 * Hack. The clustered APIC addressing mode doesn't allow us to send
221 * to an arbitrary mask, so I do a unicasts to each CPU instead. This
222 * should be modified to do 1 message per cluster ID - mbligh
223 */
224
225 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 for (query_cpu = 0; query_cpu < NR_CPUS; ++query_cpu) {
227 if (cpu_isset(query_cpu, mask)) {
Fernando Luis [** ISO-8859-1 charset **] VázquezCao45ae5e92007-05-02 19:27:18 +0200228 __send_IPI_dest_field(cpu_to_logical_apicid(query_cpu),
229 vector);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 }
231 }
232 local_irq_restore(flags);
233}
234
235#include <mach_ipi.h> /* must come after the send_IPI functions above for inlining */
236
237/*
238 * Smarter SMP flushing macros.
239 * c/o Linus Torvalds.
240 *
241 * These mean you can really definitely utterly forget about
242 * writing to user space from interrupts. (Its not allowed anyway).
243 *
244 * Optimizations Manfred Spraul <manfred@colorfullife.com>
245 */
246
247static cpumask_t flush_cpumask;
248static struct mm_struct * flush_mm;
249static unsigned long flush_va;
250static DEFINE_SPINLOCK(tlbstate_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251
252/*
253 * We cannot call mmdrop() because we are in interrupt context,
254 * instead update mm->cpu_vm_mask.
255 *
256 * We need to reload %cr3 since the page tables may be going
257 * away from under us..
258 */
259static inline void leave_mm (unsigned long cpu)
260{
261 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK)
262 BUG();
263 cpu_clear(cpu, per_cpu(cpu_tlbstate, cpu).active_mm->cpu_vm_mask);
264 load_cr3(swapper_pg_dir);
265}
266
267/*
268 *
269 * The flush IPI assumes that a thread switch happens in this order:
270 * [cpu0: the cpu that switches]
271 * 1) switch_mm() either 1a) or 1b)
272 * 1a) thread switch to a different mm
273 * 1a1) cpu_clear(cpu, old_mm->cpu_vm_mask);
274 * Stop ipi delivery for the old mm. This is not synchronized with
275 * the other cpus, but smp_invalidate_interrupt ignore flush ipis
276 * for the wrong mm, and in the worst case we perform a superflous
277 * tlb flush.
278 * 1a2) set cpu_tlbstate to TLBSTATE_OK
279 * Now the smp_invalidate_interrupt won't call leave_mm if cpu0
280 * was in lazy tlb mode.
281 * 1a3) update cpu_tlbstate[].active_mm
282 * Now cpu0 accepts tlb flushes for the new mm.
283 * 1a4) cpu_set(cpu, new_mm->cpu_vm_mask);
284 * Now the other cpus will send tlb flush ipis.
285 * 1a4) change cr3.
286 * 1b) thread switch without mm change
287 * cpu_tlbstate[].active_mm is correct, cpu0 already handles
288 * flush ipis.
289 * 1b1) set cpu_tlbstate to TLBSTATE_OK
290 * 1b2) test_and_set the cpu bit in cpu_vm_mask.
291 * Atomically set the bit [other cpus will start sending flush ipis],
292 * and test the bit.
293 * 1b3) if the bit was 0: leave_mm was called, flush the tlb.
294 * 2) switch %%esp, ie current
295 *
296 * The interrupt must handle 2 special cases:
297 * - cr3 is changed before %%esp, ie. it cannot use current->{active_,}mm.
298 * - the cpu performs speculative tlb reads, i.e. even if the cpu only
299 * runs in kernel space, the cpu could load tlb entries for user space
300 * pages.
301 *
302 * The good news is that cpu_tlbstate is local to each cpu, no
303 * write/read ordering problems.
304 */
305
306/*
307 * TLB flush IPI:
308 *
309 * 1) Flush the tlb entries if the cpu uses the mm that's being flushed.
310 * 2) Leave the mm if we are in the lazy tlb mode.
311 */
312
313fastcall void smp_invalidate_interrupt(struct pt_regs *regs)
314{
315 unsigned long cpu;
316
317 cpu = get_cpu();
318
319 if (!cpu_isset(cpu, flush_cpumask))
320 goto out;
321 /*
322 * This was a BUG() but until someone can quote me the
323 * line from the intel manual that guarantees an IPI to
324 * multiple CPUs is retried _only_ on the erroring CPUs
325 * its staying as a return
326 *
327 * BUG();
328 */
329
330 if (flush_mm == per_cpu(cpu_tlbstate, cpu).active_mm) {
331 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK) {
Jeremy Fitzhardinged4c10472007-05-02 19:27:15 +0200332 if (flush_va == TLB_FLUSH_ALL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 local_flush_tlb();
334 else
335 __flush_tlb_one(flush_va);
336 } else
337 leave_mm(cpu);
338 }
339 ack_APIC_irq();
340 smp_mb__before_clear_bit();
341 cpu_clear(cpu, flush_cpumask);
342 smp_mb__after_clear_bit();
343out:
344 put_cpu_no_resched();
345}
346
Jeremy Fitzhardinged4c10472007-05-02 19:27:15 +0200347void native_flush_tlb_others(const cpumask_t *cpumaskp, struct mm_struct *mm,
348 unsigned long va)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349{
Jeremy Fitzhardinged4c10472007-05-02 19:27:15 +0200350 cpumask_t cpumask = *cpumaskp;
351
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 /*
353 * A couple of (to be removed) sanity checks:
354 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 * - current CPU must not be in mask
356 * - mask must exist :)
357 */
358 BUG_ON(cpus_empty(cpumask));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 BUG_ON(cpu_isset(smp_processor_id(), cpumask));
360 BUG_ON(!mm);
361
Zwane Mwaikambof3705132005-06-25 14:54:50 -0700362 /* If a CPU which we ran on has gone down, OK. */
363 cpus_and(cpumask, cpumask, cpu_online_map);
364 if (cpus_empty(cpumask))
365 return;
366
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 /*
368 * i'm not happy about this global shared spinlock in the
369 * MM hot path, but we'll see how contended it is.
Andi Kleen8c40ad02007-02-13 13:26:23 +0100370 * AK: x86-64 has a faster method that could be ported.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 */
372 spin_lock(&tlbstate_lock);
373
374 flush_mm = mm;
375 flush_va = va;
376#if NR_CPUS <= BITS_PER_LONG
377 atomic_set_mask(cpumask, &flush_cpumask);
378#else
379 {
380 int k;
381 unsigned long *flush_mask = (unsigned long *)&flush_cpumask;
382 unsigned long *cpu_mask = (unsigned long *)&cpumask;
383 for (k = 0; k < BITS_TO_LONGS(NR_CPUS); ++k)
384 atomic_set_mask(cpu_mask[k], &flush_mask[k]);
385 }
386#endif
387 /*
388 * We have to send the IPI only to
389 * CPUs affected.
390 */
391 send_IPI_mask(cpumask, INVALIDATE_TLB_VECTOR);
392
393 while (!cpus_empty(flush_cpumask))
394 /* nothing. lockup detection does not belong here */
Andi Kleen8c40ad02007-02-13 13:26:23 +0100395 cpu_relax();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
397 flush_mm = NULL;
398 flush_va = 0;
399 spin_unlock(&tlbstate_lock);
400}
401
402void flush_tlb_current_task(void)
403{
404 struct mm_struct *mm = current->mm;
405 cpumask_t cpu_mask;
406
407 preempt_disable();
408 cpu_mask = mm->cpu_vm_mask;
409 cpu_clear(smp_processor_id(), cpu_mask);
410
411 local_flush_tlb();
412 if (!cpus_empty(cpu_mask))
Jeremy Fitzhardinged4c10472007-05-02 19:27:15 +0200413 flush_tlb_others(cpu_mask, mm, TLB_FLUSH_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 preempt_enable();
415}
416
417void flush_tlb_mm (struct mm_struct * mm)
418{
419 cpumask_t cpu_mask;
420
421 preempt_disable();
422 cpu_mask = mm->cpu_vm_mask;
423 cpu_clear(smp_processor_id(), cpu_mask);
424
425 if (current->active_mm == mm) {
426 if (current->mm)
427 local_flush_tlb();
428 else
429 leave_mm(smp_processor_id());
430 }
431 if (!cpus_empty(cpu_mask))
Jeremy Fitzhardinged4c10472007-05-02 19:27:15 +0200432 flush_tlb_others(cpu_mask, mm, TLB_FLUSH_ALL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433
434 preempt_enable();
435}
436
437void flush_tlb_page(struct vm_area_struct * vma, unsigned long va)
438{
439 struct mm_struct *mm = vma->vm_mm;
440 cpumask_t cpu_mask;
441
442 preempt_disable();
443 cpu_mask = mm->cpu_vm_mask;
444 cpu_clear(smp_processor_id(), cpu_mask);
445
446 if (current->active_mm == mm) {
447 if(current->mm)
448 __flush_tlb_one(va);
449 else
450 leave_mm(smp_processor_id());
451 }
452
453 if (!cpus_empty(cpu_mask))
454 flush_tlb_others(cpu_mask, mm, va);
455
456 preempt_enable();
457}
Alexey Dobriyan129f6942005-06-23 00:08:33 -0700458EXPORT_SYMBOL(flush_tlb_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
460static void do_flush_tlb_all(void* info)
461{
462 unsigned long cpu = smp_processor_id();
463
464 __flush_tlb_all();
465 if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_LAZY)
466 leave_mm(cpu);
467}
468
469void flush_tlb_all(void)
470{
471 on_each_cpu(do_flush_tlb_all, NULL, 1, 1);
472}
473
474/*
475 * this function sends a 'reschedule' IPI to another CPU.
476 * it goes straight through and wastes no time serializing
477 * anything. Worst case is that we lose a reschedule ...
478 */
Jeremy Fitzhardinge01a2f432007-05-02 19:27:11 +0200479void native_smp_send_reschedule(int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480{
Zwane Mwaikambof3705132005-06-25 14:54:50 -0700481 WARN_ON(cpu_is_offline(cpu));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 send_IPI_mask(cpumask_of_cpu(cpu), RESCHEDULE_VECTOR);
483}
484
485/*
486 * Structure and data for smp_call_function(). This is designed to minimise
487 * static memory requirements. It also looks cleaner.
488 */
489static DEFINE_SPINLOCK(call_lock);
490
491struct call_data_struct {
492 void (*func) (void *info);
493 void *info;
494 atomic_t started;
495 atomic_t finished;
496 int wait;
497};
498
Li Shaohua6fe940d2005-06-25 14:54:53 -0700499void lock_ipi_call_lock(void)
500{
501 spin_lock_irq(&call_lock);
502}
503
504void unlock_ipi_call_lock(void)
505{
506 spin_unlock_irq(&call_lock);
507}
508
Andrew Morton78eef012006-03-22 00:08:16 -0800509static struct call_data_struct *call_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Jan Beulich9964cf72007-05-02 19:27:05 +0200511static void __smp_call_function(void (*func) (void *info), void *info,
512 int nonatomic, int wait)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513{
514 struct call_data_struct data;
Jan Beulich9964cf72007-05-02 19:27:05 +0200515 int cpus = num_online_cpus() - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Jan Beulich9964cf72007-05-02 19:27:05 +0200517 if (!cpus)
518 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
520 data.func = func;
521 data.info = info;
522 atomic_set(&data.started, 0);
523 data.wait = wait;
524 if (wait)
525 atomic_set(&data.finished, 0);
526
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 call_data = &data;
528 mb();
529
530 /* Send a message to all other CPUs and wait for them to respond */
531 send_IPI_allbutself(CALL_FUNCTION_VECTOR);
532
533 /* Wait for response */
534 while (atomic_read(&data.started) != cpus)
535 cpu_relax();
536
537 if (wait)
538 while (atomic_read(&data.finished) != cpus)
539 cpu_relax();
Jan Beulich9964cf72007-05-02 19:27:05 +0200540}
541
Jeremy Fitzhardinge19d17432007-05-02 19:27:06 +0200542
543/**
544 * smp_call_function_mask(): Run a function on a set of other CPUs.
545 * @mask: The set of cpus to run on. Must not include the current cpu.
546 * @func: The function to run. This must be fast and non-blocking.
547 * @info: An arbitrary pointer to pass to the function.
548 * @wait: If true, wait (atomically) until function has completed on other CPUs.
549 *
Jeremy Fitzhardinged479d2c2007-05-02 19:27:12 +0200550 * Returns 0 on success, else a negative status code.
551 *
552 * If @wait is true, then returns once @func has returned; otherwise
553 * it returns just before the target cpu calls @func.
Jeremy Fitzhardinge19d17432007-05-02 19:27:06 +0200554 *
555 * You must not call this function with disabled interrupts or from a
556 * hardware interrupt handler or from a bottom half handler.
557 */
Jeremy Fitzhardinge01a2f432007-05-02 19:27:11 +0200558int native_smp_call_function_mask(cpumask_t mask,
559 void (*func)(void *), void *info,
560 int wait)
Jeremy Fitzhardinge19d17432007-05-02 19:27:06 +0200561{
562 struct call_data_struct data;
563 cpumask_t allbutself;
564 int cpus;
565
566 /* Can deadlock when called with interrupts disabled */
567 WARN_ON(irqs_disabled());
568
569 /* Holding any lock stops cpus from going down. */
570 spin_lock(&call_lock);
571
572 allbutself = cpu_online_map;
573 cpu_clear(smp_processor_id(), allbutself);
574
575 cpus_and(mask, mask, allbutself);
576 cpus = cpus_weight(mask);
577
578 if (!cpus) {
579 spin_unlock(&call_lock);
580 return 0;
581 }
582
583 data.func = func;
584 data.info = info;
585 atomic_set(&data.started, 0);
586 data.wait = wait;
587 if (wait)
588 atomic_set(&data.finished, 0);
589
590 call_data = &data;
591 mb();
592
593 /* Send a message to other CPUs */
594 if (cpus_equal(mask, allbutself))
595 send_IPI_allbutself(CALL_FUNCTION_VECTOR);
596 else
597 send_IPI_mask(mask, CALL_FUNCTION_VECTOR);
598
599 /* Wait for response */
600 while (atomic_read(&data.started) != cpus)
601 cpu_relax();
602
603 if (wait)
604 while (atomic_read(&data.finished) != cpus)
605 cpu_relax();
606 spin_unlock(&call_lock);
607
608 return 0;
609}
610
Jan Beulich9964cf72007-05-02 19:27:05 +0200611/**
612 * smp_call_function(): Run a function on all other CPUs.
613 * @func: The function to run. This must be fast and non-blocking.
614 * @info: An arbitrary pointer to pass to the function.
Jeremy Fitzhardinged479d2c2007-05-02 19:27:12 +0200615 * @nonatomic: Unused.
Jan Beulich9964cf72007-05-02 19:27:05 +0200616 * @wait: If true, wait (atomically) until function has completed on other CPUs.
617 *
Jeremy Fitzhardinged479d2c2007-05-02 19:27:12 +0200618 * Returns 0 on success, else a negative status code.
619 *
620 * If @wait is true, then returns once @func has returned; otherwise
621 * it returns just before the target cpu calls @func.
Jan Beulich9964cf72007-05-02 19:27:05 +0200622 *
623 * You must not call this function with disabled interrupts or from a
624 * hardware interrupt handler or from a bottom half handler.
625 */
Jeremy Fitzhardinge19d17432007-05-02 19:27:06 +0200626int smp_call_function(void (*func) (void *info), void *info, int nonatomic,
627 int wait)
Jan Beulich9964cf72007-05-02 19:27:05 +0200628{
Jeremy Fitzhardinge19d17432007-05-02 19:27:06 +0200629 return smp_call_function_mask(cpu_online_map, func, info, wait);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630}
Alexey Dobriyan129f6942005-06-23 00:08:33 -0700631EXPORT_SYMBOL(smp_call_function);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632
Jeremy Fitzhardinged479d2c2007-05-02 19:27:12 +0200633/**
Jeremy Fitzhardinge19d17432007-05-02 19:27:06 +0200634 * smp_call_function_single - Run a function on another CPU
Jeremy Fitzhardinged479d2c2007-05-02 19:27:12 +0200635 * @cpu: The target CPU. Cannot be the calling CPU.
Jeremy Fitzhardinge19d17432007-05-02 19:27:06 +0200636 * @func: The function to run. This must be fast and non-blocking.
637 * @info: An arbitrary pointer to pass to the function.
Jeremy Fitzhardinged479d2c2007-05-02 19:27:12 +0200638 * @nonatomic: Unused.
Jeremy Fitzhardinge19d17432007-05-02 19:27:06 +0200639 * @wait: If true, wait until function has completed on other CPUs.
640 *
Jeremy Fitzhardinged479d2c2007-05-02 19:27:12 +0200641 * Returns 0 on success, else a negative status code.
Jeremy Fitzhardinge19d17432007-05-02 19:27:06 +0200642 *
Jeremy Fitzhardinged479d2c2007-05-02 19:27:12 +0200643 * If @wait is true, then returns once @func has returned; otherwise
644 * it returns just before the target cpu calls @func.
Jeremy Fitzhardinge19d17432007-05-02 19:27:06 +0200645 */
646int smp_call_function_single(int cpu, void (*func) (void *info), void *info,
647 int nonatomic, int wait)
648{
649 /* prevent preemption and reschedule on another processor */
650 int ret;
651 int me = get_cpu();
652 if (cpu == me) {
653 WARN_ON(1);
654 put_cpu();
655 return -EBUSY;
656 }
657
658 ret = smp_call_function_mask(cpumask_of_cpu(cpu), func, info, wait);
659
660 put_cpu();
661 return ret;
662}
663EXPORT_SYMBOL(smp_call_function_single);
664
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665static void stop_this_cpu (void * dummy)
666{
Jan Beulich9964cf72007-05-02 19:27:05 +0200667 local_irq_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668 /*
669 * Remove this CPU:
670 */
671 cpu_clear(smp_processor_id(), cpu_online_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 disable_local_APIC();
673 if (cpu_data[smp_processor_id()].hlt_works_ok)
Zachary Amsden4bb0d3e2005-09-03 15:56:36 -0700674 for(;;) halt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 for (;;);
676}
677
678/*
679 * this function calls the 'stop' function on all other CPUs in the system.
680 */
681
Jeremy Fitzhardinge01a2f432007-05-02 19:27:11 +0200682void native_smp_send_stop(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683{
Jan Beulich9964cf72007-05-02 19:27:05 +0200684 /* Don't deadlock on the call lock in panic */
685 int nolock = !spin_trylock(&call_lock);
686 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687
Jan Beulich9964cf72007-05-02 19:27:05 +0200688 local_irq_save(flags);
689 __smp_call_function(stop_this_cpu, NULL, 0, 0);
690 if (!nolock)
691 spin_unlock(&call_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 disable_local_APIC();
Jan Beulich9964cf72007-05-02 19:27:05 +0200693 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694}
695
696/*
697 * Reschedule call back. Nothing to do,
698 * all the work is done automatically when
699 * we return from the interrupt.
700 */
701fastcall void smp_reschedule_interrupt(struct pt_regs *regs)
702{
703 ack_APIC_irq();
704}
705
706fastcall void smp_call_function_interrupt(struct pt_regs *regs)
707{
708 void (*func) (void *info) = call_data->func;
709 void *info = call_data->info;
710 int wait = call_data->wait;
711
712 ack_APIC_irq();
713 /*
714 * Notify initiating CPU that I've grabbed the data and am
715 * about to execute the function
716 */
717 mb();
718 atomic_inc(&call_data->started);
719 /*
720 * At this point the info structure may be out of scope unless wait==1
721 */
722 irq_enter();
723 (*func)(info);
724 irq_exit();
725
726 if (wait) {
727 mb();
728 atomic_inc(&call_data->finished);
729 }
730}
731
Fernando Vazquezdc2bc762006-09-30 23:29:07 -0700732static int convert_apicid_to_cpu(int apic_id)
733{
734 int i;
735
736 for (i = 0; i < NR_CPUS; i++) {
737 if (x86_cpu_to_apicid[i] == apic_id)
738 return i;
739 }
740 return -1;
741}
742
743int safe_smp_processor_id(void)
744{
745 int apicid, cpuid;
746
747 if (!boot_cpu_has(X86_FEATURE_APIC))
748 return 0;
749
750 apicid = hard_smp_processor_id();
751 if (apicid == BAD_APICID)
752 return 0;
753
754 cpuid = convert_apicid_to_cpu(apicid);
755
756 return cpuid >= 0 ? cpuid : 0;
757}
Jeremy Fitzhardinge01a2f432007-05-02 19:27:11 +0200758
759struct smp_ops smp_ops = {
760 .smp_prepare_boot_cpu = native_smp_prepare_boot_cpu,
761 .smp_prepare_cpus = native_smp_prepare_cpus,
762 .cpu_up = native_cpu_up,
763 .smp_cpus_done = native_smp_cpus_done,
764
765 .smp_send_stop = native_smp_send_stop,
766 .smp_send_reschedule = native_smp_send_reschedule,
767 .smp_call_function_mask = native_smp_call_function_mask,
768};