blob: ae90301ec1f3d8185d7e921a6dc5b50abbe34320 [file] [log] [blame]
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05301/* Copyright (c) 2010-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
16#include <linux/regulator/machine.h>
17#include <linux/regulator/consumer.h>
Deepak Kotur12301a72011-11-09 18:30:29 -080018#include <linux/ion.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070019#include <mach/irqs.h>
20#include <mach/dma.h>
21#include <asm/mach/mmc.h>
22#include <asm/clkdev.h>
23#include <linux/msm_kgsl.h>
24#include <linux/msm_rotator.h>
25#include <mach/msm_hsusb.h>
26#include "footswitch.h"
27#include "clock.h"
28#include "clock-rpm.h"
29#include "clock-voter.h"
30#include "devices.h"
31#include "devices-msm8x60.h"
32#include <linux/dma-mapping.h>
33#include <linux/irq.h>
34#include <linux/clk.h>
35#include <asm/hardware/gic.h>
36#include <asm/mach-types.h>
37#include <asm/clkdev.h>
38#include <mach/msm_serial_hs_lite.h>
39#include <mach/msm_bus.h>
40#include <mach/msm_bus_board.h>
41#include <mach/socinfo.h>
42#include <mach/msm_memtypes.h>
43#include <mach/msm_tsif.h>
44#include <mach/scm-io.h>
45#ifdef CONFIG_MSM_DSPS
46#include <mach/msm_dsps.h>
47#endif
48#include <linux/android_pmem.h>
49#include <linux/gpio.h>
50#include <linux/delay.h>
51#include <mach/mdm.h>
52#include <mach/rpm.h>
53#include <mach/board.h>
Lei Zhou01366a42011-08-19 13:12:00 -040054#include <sound/apr_audio.h>
Praveen Chidambaram78499012011-11-01 17:15:17 -060055#include "rpm_log.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070056#include "rpm_stats.h"
57#include "mpm.h"
Jeff Ohlstein7e668552011-10-06 16:17:25 -070058#include "msm_watchdog.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070059
60/* Address of GSBI blocks */
61#define MSM_GSBI1_PHYS 0x16000000
62#define MSM_GSBI2_PHYS 0x16100000
63#define MSM_GSBI3_PHYS 0x16200000
64#define MSM_GSBI4_PHYS 0x16300000
65#define MSM_GSBI5_PHYS 0x16400000
66#define MSM_GSBI6_PHYS 0x16500000
67#define MSM_GSBI7_PHYS 0x16600000
68#define MSM_GSBI8_PHYS 0x19800000
69#define MSM_GSBI9_PHYS 0x19900000
70#define MSM_GSBI10_PHYS 0x19A00000
71#define MSM_GSBI11_PHYS 0x19B00000
72#define MSM_GSBI12_PHYS 0x19C00000
73
74/* GSBI QUPe devices */
75#define MSM_GSBI1_QUP_PHYS 0x16080000
76#define MSM_GSBI2_QUP_PHYS 0x16180000
77#define MSM_GSBI3_QUP_PHYS 0x16280000
78#define MSM_GSBI4_QUP_PHYS 0x16380000
79#define MSM_GSBI5_QUP_PHYS 0x16480000
80#define MSM_GSBI6_QUP_PHYS 0x16580000
81#define MSM_GSBI7_QUP_PHYS 0x16680000
82#define MSM_GSBI8_QUP_PHYS 0x19880000
83#define MSM_GSBI9_QUP_PHYS 0x19980000
84#define MSM_GSBI10_QUP_PHYS 0x19A80000
85#define MSM_GSBI11_QUP_PHYS 0x19B80000
86#define MSM_GSBI12_QUP_PHYS 0x19C80000
87
88/* GSBI UART devices */
89#define MSM_UART1DM_PHYS (MSM_GSBI6_PHYS + 0x40000)
90#define INT_UART1DM_IRQ GSBI6_UARTDM_IRQ
91#define INT_UART2DM_IRQ GSBI12_UARTDM_IRQ
92#define MSM_UART2DM_PHYS 0x19C40000
93#define MSM_UART3DM_PHYS (MSM_GSBI3_PHYS + 0x40000)
94#define INT_UART3DM_IRQ GSBI3_UARTDM_IRQ
95#define TCSR_BASE_PHYS 0x16b00000
96
97/* PRNG device */
98#define MSM_PRNG_PHYS 0x16C00000
99#define MSM_UART9DM_PHYS (MSM_GSBI9_PHYS + 0x40000)
100#define INT_UART9DM_IRQ GSBI9_UARTDM_IRQ
101
102static void charm_ap2mdm_kpdpwr_on(void)
103{
104 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
Laura Abbotteda23372011-08-17 09:25:56 -0700105 gpio_direction_output(AP2MDM_KPDPWR_N, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700106}
107
108static void charm_ap2mdm_kpdpwr_off(void)
109{
110 int i;
111
112 gpio_direction_output(AP2MDM_ERRFATAL, 1);
113
114 for (i = 20; i > 0; i--) {
115 if (gpio_get_value(MDM2AP_STATUS) == 0)
116 break;
117 msleep(100);
118 }
119 gpio_direction_output(AP2MDM_ERRFATAL, 0);
120
121 if (i == 0) {
122 pr_err("%s: MDM2AP_STATUS never went low. Doing a hard reset \
123 of the charm modem.\n", __func__);
124 gpio_direction_output(AP2MDM_PMIC_RESET_N, 1);
125 /*
126 * Currently, there is a debounce timer on the charm PMIC. It is
127 * necessary to hold the AP2MDM_PMIC_RESET low for ~3.5 seconds
128 * for the reset to fully take place. Sleep here to ensure the
129 * reset has occured before the function exits.
130 */
131 msleep(4000);
132 gpio_direction_output(AP2MDM_PMIC_RESET_N, 0);
133 }
134}
135
136static struct resource charm_resources[] = {
137 /* MDM2AP_ERRFATAL */
138 {
139 .start = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
140 .end = MSM_GPIO_TO_INT(MDM2AP_ERRFATAL),
141 .flags = IORESOURCE_IRQ,
142 },
143 /* MDM2AP_STATUS */
144 {
145 .start = MSM_GPIO_TO_INT(MDM2AP_STATUS),
146 .end = MSM_GPIO_TO_INT(MDM2AP_STATUS),
147 .flags = IORESOURCE_IRQ,
148 }
149};
150
151static struct charm_platform_data mdm_platform_data = {
152 .charm_modem_on = charm_ap2mdm_kpdpwr_on,
153 .charm_modem_off = charm_ap2mdm_kpdpwr_off,
154};
155
156struct platform_device msm_charm_modem = {
157 .name = "charm_modem",
158 .id = -1,
159 .num_resources = ARRAY_SIZE(charm_resources),
160 .resource = charm_resources,
161 .dev = {
162 .platform_data = &mdm_platform_data,
163 },
164};
165
166#ifdef CONFIG_MSM_DSPS
167#define GSBI12_DEV (&msm_dsps_device.dev)
168#else
169#define GSBI12_DEV (&msm_gsbi12_qup_i2c_device.dev)
170#endif
171
172void __init msm8x60_init_irq(void)
173{
Praveen Chidambaram78499012011-11-01 17:15:17 -0600174 struct msm_mpm_device_data *data = NULL;
175
176#ifdef CONFIG_MSM_MPM
177 data = &msm8660_mpm_dev_data;
178#endif
179
180 msm_mpm_irq_extn_init(data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700181 gic_init(0, GIC_PPI_START, MSM_QGIC_DIST_BASE, (void *)MSM_QGIC_CPU_BASE);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700182}
183
Stephen Boyd3acc9e42011-09-28 16:46:40 -0700184#define MSM_LPASS_QDSP6SS_PHYS 0x28800000
185
186static struct resource msm_8660_q6_resources[] = {
187 {
188 .start = MSM_LPASS_QDSP6SS_PHYS,
189 .end = MSM_LPASS_QDSP6SS_PHYS + SZ_256 - 1,
190 .flags = IORESOURCE_MEM,
191 },
192};
193
194struct platform_device msm_pil_q6v3 = {
195 .name = "pil_qdsp6v3",
196 .id = -1,
197 .num_resources = ARRAY_SIZE(msm_8660_q6_resources),
198 .resource = msm_8660_q6_resources,
199};
200
Stephen Boyd4eb885b2011-09-29 01:16:03 -0700201#define MSM_MSS_REGS_PHYS 0x10200000
202
203static struct resource msm_8660_modem_resources[] = {
204 {
205 .start = MSM_MSS_REGS_PHYS,
206 .end = MSM_MSS_REGS_PHYS + SZ_256 - 1,
207 .flags = IORESOURCE_MEM,
208 },
209};
210
211struct platform_device msm_pil_modem = {
212 .name = "pil_modem",
213 .id = -1,
214 .num_resources = ARRAY_SIZE(msm_8660_modem_resources),
215 .resource = msm_8660_modem_resources,
216};
217
Stephen Boydd89eebe2011-09-28 23:28:11 -0700218struct platform_device msm_pil_tzapps = {
219 .name = "pil_tzapps",
220 .id = -1,
221};
222
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700223static struct resource msm_uart1_dm_resources[] = {
224 {
225 .start = MSM_UART1DM_PHYS,
226 .end = MSM_UART1DM_PHYS + PAGE_SIZE - 1,
227 .flags = IORESOURCE_MEM,
228 },
229 {
230 .start = INT_UART1DM_IRQ,
231 .end = INT_UART1DM_IRQ,
232 .flags = IORESOURCE_IRQ,
233 },
234 {
235 /* GSBI6 is UARTDM1 */
236 .start = MSM_GSBI6_PHYS,
237 .end = MSM_GSBI6_PHYS + 4 - 1,
238 .name = "gsbi_resource",
239 .flags = IORESOURCE_MEM,
240 },
241 {
242 .start = DMOV_HSUART1_TX_CHAN,
243 .end = DMOV_HSUART1_RX_CHAN,
244 .name = "uartdm_channels",
245 .flags = IORESOURCE_DMA,
246 },
247 {
248 .start = DMOV_HSUART1_TX_CRCI,
249 .end = DMOV_HSUART1_RX_CRCI,
250 .name = "uartdm_crci",
251 .flags = IORESOURCE_DMA,
252 },
253};
254
255static u64 msm_uart_dm1_dma_mask = DMA_BIT_MASK(32);
256
257struct platform_device msm_device_uart_dm1 = {
258 .name = "msm_serial_hs",
259 .id = 0,
260 .num_resources = ARRAY_SIZE(msm_uart1_dm_resources),
261 .resource = msm_uart1_dm_resources,
262 .dev = {
263 .dma_mask = &msm_uart_dm1_dma_mask,
264 .coherent_dma_mask = DMA_BIT_MASK(32),
265 },
266};
267
268static struct resource msm_uart3_dm_resources[] = {
269 {
270 .start = MSM_UART3DM_PHYS,
271 .end = MSM_UART3DM_PHYS + PAGE_SIZE - 1,
272 .name = "uartdm_resource",
273 .flags = IORESOURCE_MEM,
274 },
275 {
276 .start = INT_UART3DM_IRQ,
277 .end = INT_UART3DM_IRQ,
278 .flags = IORESOURCE_IRQ,
279 },
280 {
281 .start = MSM_GSBI3_PHYS,
282 .end = MSM_GSBI3_PHYS + PAGE_SIZE - 1,
283 .name = "gsbi_resource",
284 .flags = IORESOURCE_MEM,
285 },
286};
287
288struct platform_device msm_device_uart_dm3 = {
289 .name = "msm_serial_hsl",
290 .id = 2,
291 .num_resources = ARRAY_SIZE(msm_uart3_dm_resources),
292 .resource = msm_uart3_dm_resources,
293};
294
295static struct resource msm_uart12_dm_resources[] = {
296 {
297 .start = MSM_UART2DM_PHYS,
298 .end = MSM_UART2DM_PHYS + PAGE_SIZE - 1,
299 .name = "uartdm_resource",
300 .flags = IORESOURCE_MEM,
301 },
302 {
303 .start = INT_UART2DM_IRQ,
304 .end = INT_UART2DM_IRQ,
305 .flags = IORESOURCE_IRQ,
306 },
307 {
308 /* GSBI 12 is UARTDM2 */
309 .start = MSM_GSBI12_PHYS,
310 .end = MSM_GSBI12_PHYS + PAGE_SIZE - 1,
311 .name = "gsbi_resource",
312 .flags = IORESOURCE_MEM,
313 },
314};
315
316struct platform_device msm_device_uart_dm12 = {
317 .name = "msm_serial_hsl",
318 .id = 0,
319 .num_resources = ARRAY_SIZE(msm_uart12_dm_resources),
320 .resource = msm_uart12_dm_resources,
321};
322
323#ifdef CONFIG_MSM_GSBI9_UART
324static struct msm_serial_hslite_platform_data uart_gsbi9_pdata = {
325 .config_gpio = 1,
326 .uart_tx_gpio = 67,
327 .uart_rx_gpio = 66,
328};
329
330static struct resource msm_uart_gsbi9_resources[] = {
331 {
332 .start = MSM_UART9DM_PHYS,
333 .end = MSM_UART9DM_PHYS + PAGE_SIZE - 1,
334 .name = "uartdm_resource",
335 .flags = IORESOURCE_MEM,
336 },
337 {
338 .start = INT_UART9DM_IRQ,
339 .end = INT_UART9DM_IRQ,
340 .flags = IORESOURCE_IRQ,
341 },
342 {
343 /* GSBI 9 is UART_GSBI9 */
344 .start = MSM_GSBI9_PHYS,
345 .end = MSM_GSBI9_PHYS + PAGE_SIZE - 1,
346 .name = "gsbi_resource",
347 .flags = IORESOURCE_MEM,
348 },
349};
350struct platform_device *msm_device_uart_gsbi9;
351struct platform_device *msm_add_gsbi9_uart(void)
352{
353 return platform_device_register_resndata(NULL, "msm_serial_hsl",
354 1, msm_uart_gsbi9_resources,
355 ARRAY_SIZE(msm_uart_gsbi9_resources),
356 &uart_gsbi9_pdata,
357 sizeof(uart_gsbi9_pdata));
358}
359#endif
360
361static struct resource gsbi3_qup_i2c_resources[] = {
362 {
363 .name = "qup_phys_addr",
364 .start = MSM_GSBI3_QUP_PHYS,
365 .end = MSM_GSBI3_QUP_PHYS + SZ_4K - 1,
366 .flags = IORESOURCE_MEM,
367 },
368 {
369 .name = "gsbi_qup_i2c_addr",
370 .start = MSM_GSBI3_PHYS,
371 .end = MSM_GSBI3_PHYS + 4 - 1,
372 .flags = IORESOURCE_MEM,
373 },
374 {
375 .name = "qup_err_intr",
376 .start = GSBI3_QUP_IRQ,
377 .end = GSBI3_QUP_IRQ,
378 .flags = IORESOURCE_IRQ,
379 },
380 {
381 .name = "i2c_clk",
382 .start = 44,
383 .end = 44,
384 .flags = IORESOURCE_IO,
385 },
386 {
387 .name = "i2c_sda",
388 .start = 43,
389 .end = 43,
390 .flags = IORESOURCE_IO,
391 },
392};
393
394static struct resource gsbi4_qup_i2c_resources[] = {
395 {
396 .name = "qup_phys_addr",
397 .start = MSM_GSBI4_QUP_PHYS,
398 .end = MSM_GSBI4_QUP_PHYS + SZ_4K - 1,
399 .flags = IORESOURCE_MEM,
400 },
401 {
402 .name = "gsbi_qup_i2c_addr",
403 .start = MSM_GSBI4_PHYS,
404 .end = MSM_GSBI4_PHYS + 4 - 1,
405 .flags = IORESOURCE_MEM,
406 },
407 {
408 .name = "qup_err_intr",
409 .start = GSBI4_QUP_IRQ,
410 .end = GSBI4_QUP_IRQ,
411 .flags = IORESOURCE_IRQ,
412 },
413};
414
415static struct resource gsbi7_qup_i2c_resources[] = {
416 {
417 .name = "qup_phys_addr",
418 .start = MSM_GSBI7_QUP_PHYS,
419 .end = MSM_GSBI7_QUP_PHYS + SZ_4K - 1,
420 .flags = IORESOURCE_MEM,
421 },
422 {
423 .name = "gsbi_qup_i2c_addr",
424 .start = MSM_GSBI7_PHYS,
425 .end = MSM_GSBI7_PHYS + 4 - 1,
426 .flags = IORESOURCE_MEM,
427 },
428 {
429 .name = "qup_err_intr",
430 .start = GSBI7_QUP_IRQ,
431 .end = GSBI7_QUP_IRQ,
432 .flags = IORESOURCE_IRQ,
433 },
434 {
435 .name = "i2c_clk",
436 .start = 60,
437 .end = 60,
438 .flags = IORESOURCE_IO,
439 },
440 {
441 .name = "i2c_sda",
442 .start = 59,
443 .end = 59,
444 .flags = IORESOURCE_IO,
445 },
446};
447
448static struct resource gsbi8_qup_i2c_resources[] = {
449 {
450 .name = "qup_phys_addr",
451 .start = MSM_GSBI8_QUP_PHYS,
452 .end = MSM_GSBI8_QUP_PHYS + SZ_4K - 1,
453 .flags = IORESOURCE_MEM,
454 },
455 {
456 .name = "gsbi_qup_i2c_addr",
457 .start = MSM_GSBI8_PHYS,
458 .end = MSM_GSBI8_PHYS + 4 - 1,
459 .flags = IORESOURCE_MEM,
460 },
461 {
462 .name = "qup_err_intr",
463 .start = GSBI8_QUP_IRQ,
464 .end = GSBI8_QUP_IRQ,
465 .flags = IORESOURCE_IRQ,
466 },
467};
468
469static struct resource gsbi9_qup_i2c_resources[] = {
470 {
471 .name = "qup_phys_addr",
472 .start = MSM_GSBI9_QUP_PHYS,
473 .end = MSM_GSBI9_QUP_PHYS + SZ_4K - 1,
474 .flags = IORESOURCE_MEM,
475 },
476 {
477 .name = "gsbi_qup_i2c_addr",
478 .start = MSM_GSBI9_PHYS,
479 .end = MSM_GSBI9_PHYS + 4 - 1,
480 .flags = IORESOURCE_MEM,
481 },
482 {
483 .name = "qup_err_intr",
484 .start = GSBI9_QUP_IRQ,
485 .end = GSBI9_QUP_IRQ,
486 .flags = IORESOURCE_IRQ,
487 },
488};
489
490static struct resource gsbi12_qup_i2c_resources[] = {
491 {
492 .name = "qup_phys_addr",
493 .start = MSM_GSBI12_QUP_PHYS,
494 .end = MSM_GSBI12_QUP_PHYS + SZ_4K - 1,
495 .flags = IORESOURCE_MEM,
496 },
497 {
498 .name = "gsbi_qup_i2c_addr",
499 .start = MSM_GSBI12_PHYS,
500 .end = MSM_GSBI12_PHYS + 4 - 1,
501 .flags = IORESOURCE_MEM,
502 },
503 {
504 .name = "qup_err_intr",
505 .start = GSBI12_QUP_IRQ,
506 .end = GSBI12_QUP_IRQ,
507 .flags = IORESOURCE_IRQ,
508 },
509};
510
511#ifdef CONFIG_MSM_BUS_SCALING
512static struct msm_bus_vectors grp3d_init_vectors[] = {
513 {
514 .src = MSM_BUS_MASTER_GRAPHICS_3D,
515 .dst = MSM_BUS_SLAVE_EBI_CH0,
516 .ab = 0,
517 .ib = 0,
518 },
519};
520
Lucille Sylvester293217d2011-08-19 17:50:52 -0600521static struct msm_bus_vectors grp3d_low_vectors[] = {
522 {
523 .src = MSM_BUS_MASTER_GRAPHICS_3D,
524 .dst = MSM_BUS_SLAVE_EBI_CH0,
525 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700526 .ib = KGSL_CONVERT_TO_MBPS(990),
Lucille Sylvester293217d2011-08-19 17:50:52 -0600527 },
528};
529
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700530static struct msm_bus_vectors grp3d_nominal_low_vectors[] = {
531 {
532 .src = MSM_BUS_MASTER_GRAPHICS_3D,
533 .dst = MSM_BUS_SLAVE_EBI_CH0,
534 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700535 .ib = KGSL_CONVERT_TO_MBPS(1300),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700536 },
537};
538
539static struct msm_bus_vectors grp3d_nominal_high_vectors[] = {
540 {
541 .src = MSM_BUS_MASTER_GRAPHICS_3D,
542 .dst = MSM_BUS_SLAVE_EBI_CH0,
543 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700544 .ib = KGSL_CONVERT_TO_MBPS(2008),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700545 },
546};
547
548static struct msm_bus_vectors grp3d_max_vectors[] = {
549 {
550 .src = MSM_BUS_MASTER_GRAPHICS_3D,
551 .dst = MSM_BUS_SLAVE_EBI_CH0,
552 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700553 .ib = KGSL_CONVERT_TO_MBPS(2484),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700554 },
555};
556
557static struct msm_bus_paths grp3d_bus_scale_usecases[] = {
558 {
559 ARRAY_SIZE(grp3d_init_vectors),
560 grp3d_init_vectors,
561 },
562 {
Lucille Sylvester293217d2011-08-19 17:50:52 -0600563 ARRAY_SIZE(grp3d_low_vectors),
Suman Tatirajuc87f58c2011-10-14 10:58:37 -0700564 grp3d_low_vectors,
Lucille Sylvester293217d2011-08-19 17:50:52 -0600565 },
566 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700567 ARRAY_SIZE(grp3d_nominal_low_vectors),
568 grp3d_nominal_low_vectors,
569 },
570 {
571 ARRAY_SIZE(grp3d_nominal_high_vectors),
572 grp3d_nominal_high_vectors,
573 },
574 {
575 ARRAY_SIZE(grp3d_max_vectors),
576 grp3d_max_vectors,
577 },
578};
579
580static struct msm_bus_scale_pdata grp3d_bus_scale_pdata = {
581 grp3d_bus_scale_usecases,
582 ARRAY_SIZE(grp3d_bus_scale_usecases),
583 .name = "grp3d",
584};
585
586static struct msm_bus_vectors grp2d0_init_vectors[] = {
587 {
588 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
589 .dst = MSM_BUS_SLAVE_EBI_CH0,
590 .ab = 0,
591 .ib = 0,
592 },
593};
594
595static struct msm_bus_vectors grp2d0_max_vectors[] = {
596 {
597 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE0,
598 .dst = MSM_BUS_SLAVE_EBI_CH0,
599 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700600 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700601 },
602};
603
604static struct msm_bus_paths grp2d0_bus_scale_usecases[] = {
605 {
606 ARRAY_SIZE(grp2d0_init_vectors),
607 grp2d0_init_vectors,
608 },
609 {
610 ARRAY_SIZE(grp2d0_max_vectors),
611 grp2d0_max_vectors,
612 },
613};
614
615static struct msm_bus_scale_pdata grp2d0_bus_scale_pdata = {
616 grp2d0_bus_scale_usecases,
617 ARRAY_SIZE(grp2d0_bus_scale_usecases),
618 .name = "grp2d0",
619};
620
621static struct msm_bus_vectors grp2d1_init_vectors[] = {
622 {
623 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
624 .dst = MSM_BUS_SLAVE_EBI_CH0,
625 .ab = 0,
626 .ib = 0,
627 },
628};
629
630static struct msm_bus_vectors grp2d1_max_vectors[] = {
631 {
632 .src = MSM_BUS_MASTER_GRAPHICS_2D_CORE1,
633 .dst = MSM_BUS_SLAVE_EBI_CH0,
634 .ab = 0,
Suman Tatiraju0123d182011-09-30 14:59:06 -0700635 .ib = KGSL_CONVERT_TO_MBPS(990),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700636 },
637};
638
639static struct msm_bus_paths grp2d1_bus_scale_usecases[] = {
640 {
641 ARRAY_SIZE(grp2d1_init_vectors),
642 grp2d1_init_vectors,
643 },
644 {
645 ARRAY_SIZE(grp2d1_max_vectors),
646 grp2d1_max_vectors,
647 },
648};
649
650static struct msm_bus_scale_pdata grp2d1_bus_scale_pdata = {
651 grp2d1_bus_scale_usecases,
652 ARRAY_SIZE(grp2d1_bus_scale_usecases),
653 .name = "grp2d1",
654};
655#endif
656
657#ifdef CONFIG_HW_RANDOM_MSM
658static struct resource rng_resources = {
659 .flags = IORESOURCE_MEM,
660 .start = MSM_PRNG_PHYS,
661 .end = MSM_PRNG_PHYS + SZ_512 - 1,
662};
663
664struct platform_device msm_device_rng = {
665 .name = "msm_rng",
666 .id = 0,
667 .num_resources = 1,
668 .resource = &rng_resources,
669};
670#endif
671
672static struct resource kgsl_3d0_resources[] = {
673 {
674 .name = KGSL_3D0_REG_MEMORY,
675 .start = 0x04300000, /* GFX3D address */
676 .end = 0x0431ffff,
677 .flags = IORESOURCE_MEM,
678 },
679 {
680 .name = KGSL_3D0_IRQ,
681 .start = GFX3D_IRQ,
682 .end = GFX3D_IRQ,
683 .flags = IORESOURCE_IRQ,
684 },
685};
686
687static struct kgsl_device_platform_data kgsl_3d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600688 .pwrlevel = {
689 {
690 .gpu_freq = 266667000,
691 .bus_freq = 4,
692 .io_fraction = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700693 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600694 {
695 .gpu_freq = 228571000,
696 .bus_freq = 3,
697 .io_fraction = 33,
698 },
699 {
700 .gpu_freq = 200000000,
701 .bus_freq = 2,
702 .io_fraction = 100,
703 },
704 {
705 .gpu_freq = 177778000,
706 .bus_freq = 1,
707 .io_fraction = 100,
708 },
709 {
710 .gpu_freq = 27000000,
711 .bus_freq = 0,
712 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700713 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600714 .init_level = 0,
715 .num_levels = 5,
716 .set_grp_async = NULL,
717 .idle_timeout = HZ/5,
718 .nap_allowed = true,
719 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE | KGSL_CLK_MEM_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700720#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600721 .bus_scale_table = &grp3d_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700722#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700723};
724
725struct platform_device msm_kgsl_3d0 = {
726 .name = "kgsl-3d0",
727 .id = 0,
728 .num_resources = ARRAY_SIZE(kgsl_3d0_resources),
729 .resource = kgsl_3d0_resources,
730 .dev = {
731 .platform_data = &kgsl_3d0_pdata,
732 },
733};
734
735static struct resource kgsl_2d0_resources[] = {
736 {
737 .name = KGSL_2D0_REG_MEMORY,
738 .start = 0x04100000, /* Z180 base address */
739 .end = 0x04100FFF,
740 .flags = IORESOURCE_MEM,
741 },
742 {
743 .name = KGSL_2D0_IRQ,
744 .start = GFX2D0_IRQ,
745 .end = GFX2D0_IRQ,
746 .flags = IORESOURCE_IRQ,
747 },
748};
749
750static struct kgsl_device_platform_data kgsl_2d0_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600751 .pwrlevel = {
752 {
753 .gpu_freq = 200000000,
754 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700755 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600756 {
757 .gpu_freq = 200000000,
758 .bus_freq = 0,
759 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700760 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600761 .init_level = 0,
762 .num_levels = 2,
763 .set_grp_async = NULL,
764 .idle_timeout = HZ/10,
765 .nap_allowed = true,
766 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700767#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600768 .bus_scale_table = &grp2d0_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700769#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700770};
771
772struct platform_device msm_kgsl_2d0 = {
773 .name = "kgsl-2d0",
774 .id = 0,
775 .num_resources = ARRAY_SIZE(kgsl_2d0_resources),
776 .resource = kgsl_2d0_resources,
777 .dev = {
778 .platform_data = &kgsl_2d0_pdata,
779 },
780};
781
782static struct resource kgsl_2d1_resources[] = {
783 {
784 .name = KGSL_2D1_REG_MEMORY,
785 .start = 0x04200000, /* Z180 device 1 base address */
786 .end = 0x04200FFF,
787 .flags = IORESOURCE_MEM,
788 },
789 {
790 .name = KGSL_2D1_IRQ,
791 .start = GFX2D1_IRQ,
792 .end = GFX2D1_IRQ,
793 .flags = IORESOURCE_IRQ,
794 },
795};
796
797static struct kgsl_device_platform_data kgsl_2d1_pdata = {
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600798 .pwrlevel = {
799 {
800 .gpu_freq = 200000000,
801 .bus_freq = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700802 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600803 {
804 .gpu_freq = 200000000,
805 .bus_freq = 0,
806 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700807 },
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600808 .init_level = 0,
809 .num_levels = 2,
810 .set_grp_async = NULL,
811 .idle_timeout = HZ/10,
812 .nap_allowed = true,
813 .clk_map = KGSL_CLK_CORE | KGSL_CLK_IFACE,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700814#ifdef CONFIG_MSM_BUS_SCALING
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600815 .bus_scale_table = &grp2d1_bus_scale_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700816#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700817};
818
819struct platform_device msm_kgsl_2d1 = {
820 .name = "kgsl-2d1",
821 .id = 1,
822 .num_resources = ARRAY_SIZE(kgsl_2d1_resources),
823 .resource = kgsl_2d1_resources,
824 .dev = {
825 .platform_data = &kgsl_2d1_pdata,
826 },
827};
828
829/*
830 * this a software workaround for not having two distinct board
831 * files for 8660v1 and 8660v2. 8660v1 has a faulty 2d clock, and
832 * this workaround detects the cpu version to tell if the kernel is on a
833 * 8660v1, and should disable the 2d core. it is called from the board file
834 */
835void __init msm8x60_check_2d_hardware(void)
836{
837 if ((SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 1) &&
838 (SOCINFO_VERSION_MINOR(socinfo_get_version()) == 0)) {
839 printk(KERN_WARNING "kgsl: 2D cores disabled on 8660v1\n");
Lucille Sylvesterdce84cd2011-10-12 14:15:37 -0600840 kgsl_2d0_pdata.clk_map = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700841 }
842}
843
844/* Use GSBI3 QUP for /dev/i2c-0 */
845struct platform_device msm_gsbi3_qup_i2c_device = {
846 .name = "qup_i2c",
847 .id = MSM_GSBI3_QUP_I2C_BUS_ID,
848 .num_resources = ARRAY_SIZE(gsbi3_qup_i2c_resources),
849 .resource = gsbi3_qup_i2c_resources,
850};
851
852/* Use GSBI4 QUP for /dev/i2c-1 */
853struct platform_device msm_gsbi4_qup_i2c_device = {
854 .name = "qup_i2c",
855 .id = MSM_GSBI4_QUP_I2C_BUS_ID,
856 .num_resources = ARRAY_SIZE(gsbi4_qup_i2c_resources),
857 .resource = gsbi4_qup_i2c_resources,
858};
859
860/* Use GSBI8 QUP for /dev/i2c-3 */
861struct platform_device msm_gsbi8_qup_i2c_device = {
862 .name = "qup_i2c",
863 .id = MSM_GSBI8_QUP_I2C_BUS_ID,
864 .num_resources = ARRAY_SIZE(gsbi8_qup_i2c_resources),
865 .resource = gsbi8_qup_i2c_resources,
866};
867
868/* Use GSBI9 QUP for /dev/i2c-2 */
869struct platform_device msm_gsbi9_qup_i2c_device = {
870 .name = "qup_i2c",
871 .id = MSM_GSBI9_QUP_I2C_BUS_ID,
872 .num_resources = ARRAY_SIZE(gsbi9_qup_i2c_resources),
873 .resource = gsbi9_qup_i2c_resources,
874};
875
876/* Use GSBI7 QUP for /dev/i2c-4 (Marimba) */
877struct platform_device msm_gsbi7_qup_i2c_device = {
878 .name = "qup_i2c",
879 .id = MSM_GSBI7_QUP_I2C_BUS_ID,
880 .num_resources = ARRAY_SIZE(gsbi7_qup_i2c_resources),
881 .resource = gsbi7_qup_i2c_resources,
882};
883
884/* Use GSBI12 QUP for /dev/i2c-5 (Sensors) */
885struct platform_device msm_gsbi12_qup_i2c_device = {
886 .name = "qup_i2c",
887 .id = MSM_GSBI12_QUP_I2C_BUS_ID,
888 .num_resources = ARRAY_SIZE(gsbi12_qup_i2c_resources),
889 .resource = gsbi12_qup_i2c_resources,
890};
891
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530892#ifdef CONFIG_MSM_SSBI
893#define MSM_SSBI_PMIC1_PHYS 0x00500000
894static struct resource resources_ssbi_pmic1_resource[] = {
895 {
896 .start = MSM_SSBI_PMIC1_PHYS,
897 .end = MSM_SSBI_PMIC1_PHYS + SZ_4K - 1,
898 .flags = IORESOURCE_MEM,
899 },
900};
901
902struct platform_device msm_device_ssbi_pmic1 = {
903 .name = "msm_ssbi",
904 .id = 0,
905 .resource = resources_ssbi_pmic1_resource,
906 .num_resources = ARRAY_SIZE(resources_ssbi_pmic1_resource),
907};
Anirudh Ghayalc49157f2011-11-09 14:49:59 +0530908
909#define MSM_SSBI2_PMIC2B_PHYS 0x00C00000
910static struct resource resources_ssbi_pmic2_resource[] = {
911 {
912 .start = MSM_SSBI2_PMIC2B_PHYS,
913 .end = MSM_SSBI2_PMIC2B_PHYS + SZ_4K - 1,
914 .flags = IORESOURCE_MEM,
915 },
916};
917
918struct platform_device msm_device_ssbi_pmic2 = {
919 .name = "msm_ssbi",
920 .id = 1,
921 .resource = resources_ssbi_pmic2_resource,
922 .num_resources = ARRAY_SIZE(resources_ssbi_pmic2_resource),
923};
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530924#endif
925
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700926#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700927/* CODEC SSBI on /dev/i2c-8 */
928#define MSM_SSBI3_PHYS 0x18700000
929static struct resource msm_ssbi3_resources[] = {
930 {
931 .name = "ssbi_base",
932 .start = MSM_SSBI3_PHYS,
933 .end = MSM_SSBI3_PHYS + SZ_4K - 1,
934 .flags = IORESOURCE_MEM,
935 },
936};
937
938struct platform_device msm_device_ssbi3 = {
939 .name = "i2c_ssbi",
940 .id = MSM_SSBI3_I2C_BUS_ID,
941 .num_resources = ARRAY_SIZE(msm_ssbi3_resources),
942 .resource = msm_ssbi3_resources,
943};
944#endif /* CONFIG_I2C_SSBI */
945
946static struct resource gsbi1_qup_spi_resources[] = {
947 {
948 .name = "spi_base",
949 .start = MSM_GSBI1_QUP_PHYS,
950 .end = MSM_GSBI1_QUP_PHYS + SZ_4K - 1,
951 .flags = IORESOURCE_MEM,
952 },
953 {
954 .name = "gsbi_base",
955 .start = MSM_GSBI1_PHYS,
956 .end = MSM_GSBI1_PHYS + 4 - 1,
957 .flags = IORESOURCE_MEM,
958 },
959 {
960 .name = "spi_irq_in",
961 .start = GSBI1_QUP_IRQ,
962 .end = GSBI1_QUP_IRQ,
963 .flags = IORESOURCE_IRQ,
964 },
965 {
966 .name = "spidm_channels",
967 .start = 5,
968 .end = 6,
969 .flags = IORESOURCE_DMA,
970 },
971 {
972 .name = "spidm_crci",
973 .start = 8,
974 .end = 7,
975 .flags = IORESOURCE_DMA,
976 },
977 {
978 .name = "spi_clk",
979 .start = 36,
980 .end = 36,
981 .flags = IORESOURCE_IO,
982 },
983 {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700984 .name = "spi_miso",
985 .start = 34,
986 .end = 34,
987 .flags = IORESOURCE_IO,
988 },
989 {
990 .name = "spi_mosi",
991 .start = 33,
992 .end = 33,
993 .flags = IORESOURCE_IO,
994 },
Harini Jayaraman5d93be12011-11-29 18:32:20 -0700995 {
996 .name = "spi_cs",
997 .start = 35,
998 .end = 35,
999 .flags = IORESOURCE_IO,
1000 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001001};
1002
1003/* Use GSBI1 QUP for SPI-0 */
1004struct platform_device msm_gsbi1_qup_spi_device = {
1005 .name = "spi_qsd",
1006 .id = 0,
1007 .num_resources = ARRAY_SIZE(gsbi1_qup_spi_resources),
1008 .resource = gsbi1_qup_spi_resources,
1009};
1010
1011
1012static struct resource gsbi10_qup_spi_resources[] = {
1013 {
1014 .name = "spi_base",
1015 .start = MSM_GSBI10_QUP_PHYS,
1016 .end = MSM_GSBI10_QUP_PHYS + SZ_4K - 1,
1017 .flags = IORESOURCE_MEM,
1018 },
1019 {
1020 .name = "gsbi_base",
1021 .start = MSM_GSBI10_PHYS,
1022 .end = MSM_GSBI10_PHYS + 4 - 1,
1023 .flags = IORESOURCE_MEM,
1024 },
1025 {
1026 .name = "spi_irq_in",
1027 .start = GSBI10_QUP_IRQ,
1028 .end = GSBI10_QUP_IRQ,
1029 .flags = IORESOURCE_IRQ,
1030 },
1031 {
1032 .name = "spi_clk",
1033 .start = 73,
1034 .end = 73,
1035 .flags = IORESOURCE_IO,
1036 },
1037 {
1038 .name = "spi_cs",
1039 .start = 72,
1040 .end = 72,
1041 .flags = IORESOURCE_IO,
1042 },
1043 {
1044 .name = "spi_mosi",
1045 .start = 70,
1046 .end = 70,
1047 .flags = IORESOURCE_IO,
1048 },
1049};
1050
1051/* Use GSBI10 QUP for SPI-1 */
1052struct platform_device msm_gsbi10_qup_spi_device = {
1053 .name = "spi_qsd",
1054 .id = 1,
1055 .num_resources = ARRAY_SIZE(gsbi10_qup_spi_resources),
1056 .resource = gsbi10_qup_spi_resources,
1057};
1058#define MSM_SDC1_BASE 0x12400000
1059#define MSM_SDC1_DML_BASE (MSM_SDC1_BASE + 0x800)
1060#define MSM_SDC1_BAM_BASE (MSM_SDC1_BASE + 0x2000)
1061#define MSM_SDC2_BASE 0x12140000
1062#define MSM_SDC2_DML_BASE (MSM_SDC2_BASE + 0x800)
1063#define MSM_SDC2_BAM_BASE (MSM_SDC2_BASE + 0x2000)
1064#define MSM_SDC3_BASE 0x12180000
1065#define MSM_SDC3_DML_BASE (MSM_SDC3_BASE + 0x800)
1066#define MSM_SDC3_BAM_BASE (MSM_SDC3_BASE + 0x2000)
1067#define MSM_SDC4_BASE 0x121C0000
1068#define MSM_SDC4_DML_BASE (MSM_SDC4_BASE + 0x800)
1069#define MSM_SDC4_BAM_BASE (MSM_SDC4_BASE + 0x2000)
1070#define MSM_SDC5_BASE 0x12200000
1071#define MSM_SDC5_DML_BASE (MSM_SDC5_BASE + 0x800)
1072#define MSM_SDC5_BAM_BASE (MSM_SDC5_BASE + 0x2000)
1073
1074static struct resource resources_sdc1[] = {
1075 {
1076 .start = MSM_SDC1_BASE,
1077 .end = MSM_SDC1_DML_BASE - 1,
1078 .flags = IORESOURCE_MEM,
1079 },
1080 {
1081 .start = SDC1_IRQ_0,
1082 .end = SDC1_IRQ_0,
1083 .flags = IORESOURCE_IRQ,
1084 },
1085#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1086 {
1087 .name = "sdcc_dml_addr",
1088 .start = MSM_SDC1_DML_BASE,
1089 .end = MSM_SDC1_BAM_BASE - 1,
1090 .flags = IORESOURCE_MEM,
1091 },
1092 {
1093 .name = "sdcc_bam_addr",
1094 .start = MSM_SDC1_BAM_BASE,
1095 .end = MSM_SDC1_BAM_BASE + (2 * SZ_4K) - 1,
1096 .flags = IORESOURCE_MEM,
1097 },
1098 {
1099 .name = "sdcc_bam_irq",
1100 .start = SDC1_BAM_IRQ,
1101 .end = SDC1_BAM_IRQ,
1102 .flags = IORESOURCE_IRQ,
1103 },
1104#else
1105 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001106 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001107 .start = DMOV_SDC1_CHAN,
1108 .end = DMOV_SDC1_CHAN,
1109 .flags = IORESOURCE_DMA,
1110 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001111 {
1112 .name = "sdcc_dma_crci",
1113 .start = DMOV_SDC1_CRCI,
1114 .end = DMOV_SDC1_CRCI,
1115 .flags = IORESOURCE_DMA,
1116 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001117#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1118};
1119
1120static struct resource resources_sdc2[] = {
1121 {
1122 .start = MSM_SDC2_BASE,
1123 .end = MSM_SDC2_DML_BASE - 1,
1124 .flags = IORESOURCE_MEM,
1125 },
1126 {
1127 .start = SDC2_IRQ_0,
1128 .end = SDC2_IRQ_0,
1129 .flags = IORESOURCE_IRQ,
1130 },
1131#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1132 {
1133 .name = "sdcc_dml_addr",
1134 .start = MSM_SDC2_DML_BASE,
1135 .end = MSM_SDC2_BAM_BASE - 1,
1136 .flags = IORESOURCE_MEM,
1137 },
1138 {
1139 .name = "sdcc_bam_addr",
1140 .start = MSM_SDC2_BAM_BASE,
1141 .end = MSM_SDC2_BAM_BASE + (2 * SZ_4K) - 1,
1142 .flags = IORESOURCE_MEM,
1143 },
1144 {
1145 .name = "sdcc_bam_irq",
1146 .start = SDC2_BAM_IRQ,
1147 .end = SDC2_BAM_IRQ,
1148 .flags = IORESOURCE_IRQ,
1149 },
1150#else
1151 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001152 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001153 .start = DMOV_SDC2_CHAN,
1154 .end = DMOV_SDC2_CHAN,
1155 .flags = IORESOURCE_DMA,
1156 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001157 {
1158 .name = "sdcc_dma_crci",
1159 .start = DMOV_SDC2_CRCI,
1160 .end = DMOV_SDC2_CRCI,
1161 .flags = IORESOURCE_DMA,
1162 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001163#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1164};
1165
1166static struct resource resources_sdc3[] = {
1167 {
1168 .start = MSM_SDC3_BASE,
1169 .end = MSM_SDC3_DML_BASE - 1,
1170 .flags = IORESOURCE_MEM,
1171 },
1172 {
1173 .start = SDC3_IRQ_0,
1174 .end = SDC3_IRQ_0,
1175 .flags = IORESOURCE_IRQ,
1176 },
1177#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1178 {
1179 .name = "sdcc_dml_addr",
1180 .start = MSM_SDC3_DML_BASE,
1181 .end = MSM_SDC3_BAM_BASE - 1,
1182 .flags = IORESOURCE_MEM,
1183 },
1184 {
1185 .name = "sdcc_bam_addr",
1186 .start = MSM_SDC3_BAM_BASE,
1187 .end = MSM_SDC3_BAM_BASE + (2 * SZ_4K) - 1,
1188 .flags = IORESOURCE_MEM,
1189 },
1190 {
1191 .name = "sdcc_bam_irq",
1192 .start = SDC3_BAM_IRQ,
1193 .end = SDC3_BAM_IRQ,
1194 .flags = IORESOURCE_IRQ,
1195 },
1196#else
1197 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001198 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001199 .start = DMOV_SDC3_CHAN,
1200 .end = DMOV_SDC3_CHAN,
1201 .flags = IORESOURCE_DMA,
1202 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001203 {
1204 .name = "sdcc_dma_crci",
1205 .start = DMOV_SDC3_CRCI,
1206 .end = DMOV_SDC3_CRCI,
1207 .flags = IORESOURCE_DMA,
1208 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001209#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1210};
1211
1212static struct resource resources_sdc4[] = {
1213 {
1214 .start = MSM_SDC4_BASE,
1215 .end = MSM_SDC4_DML_BASE - 1,
1216 .flags = IORESOURCE_MEM,
1217 },
1218 {
1219 .start = SDC4_IRQ_0,
1220 .end = SDC4_IRQ_0,
1221 .flags = IORESOURCE_IRQ,
1222 },
1223#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1224 {
1225 .name = "sdcc_dml_addr",
1226 .start = MSM_SDC4_DML_BASE,
1227 .end = MSM_SDC4_BAM_BASE - 1,
1228 .flags = IORESOURCE_MEM,
1229 },
1230 {
1231 .name = "sdcc_bam_addr",
1232 .start = MSM_SDC4_BAM_BASE,
1233 .end = MSM_SDC4_BAM_BASE + (2 * SZ_4K) - 1,
1234 .flags = IORESOURCE_MEM,
1235 },
1236 {
1237 .name = "sdcc_bam_irq",
1238 .start = SDC4_BAM_IRQ,
1239 .end = SDC4_BAM_IRQ,
1240 .flags = IORESOURCE_IRQ,
1241 },
1242#else
1243 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001244 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001245 .start = DMOV_SDC4_CHAN,
1246 .end = DMOV_SDC4_CHAN,
1247 .flags = IORESOURCE_DMA,
1248 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001249 {
1250 .name = "sdcc_dma_crci",
1251 .start = DMOV_SDC4_CRCI,
1252 .end = DMOV_SDC4_CRCI,
1253 .flags = IORESOURCE_DMA,
1254 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001255#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1256};
1257
1258static struct resource resources_sdc5[] = {
1259 {
1260 .start = MSM_SDC5_BASE,
1261 .end = MSM_SDC5_DML_BASE - 1,
1262 .flags = IORESOURCE_MEM,
1263 },
1264 {
1265 .start = SDC5_IRQ_0,
1266 .end = SDC5_IRQ_0,
1267 .flags = IORESOURCE_IRQ,
1268 },
1269#ifdef CONFIG_MMC_MSM_SPS_SUPPORT
1270 {
1271 .name = "sdcc_dml_addr",
1272 .start = MSM_SDC5_DML_BASE,
1273 .end = MSM_SDC5_BAM_BASE - 1,
1274 .flags = IORESOURCE_MEM,
1275 },
1276 {
1277 .name = "sdcc_bam_addr",
1278 .start = MSM_SDC5_BAM_BASE,
1279 .end = MSM_SDC5_BAM_BASE + (2 * SZ_4K) - 1,
1280 .flags = IORESOURCE_MEM,
1281 },
1282 {
1283 .name = "sdcc_bam_irq",
1284 .start = SDC5_BAM_IRQ,
1285 .end = SDC5_BAM_IRQ,
1286 .flags = IORESOURCE_IRQ,
1287 },
1288#else
1289 {
Krishna Konda25786ec2011-07-25 16:21:36 -07001290 .name = "sdcc_dma_chnl",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001291 .start = DMOV_SDC5_CHAN,
1292 .end = DMOV_SDC5_CHAN,
1293 .flags = IORESOURCE_DMA,
1294 },
Krishna Konda25786ec2011-07-25 16:21:36 -07001295 {
1296 .name = "sdcc_dma_crci",
1297 .start = DMOV_SDC5_CRCI,
1298 .end = DMOV_SDC5_CRCI,
1299 .flags = IORESOURCE_DMA,
1300 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001301#endif /* CONFIG_MMC_MSM_SPS_SUPPORT */
1302};
1303
1304struct platform_device msm_device_sdc1 = {
1305 .name = "msm_sdcc",
1306 .id = 1,
1307 .num_resources = ARRAY_SIZE(resources_sdc1),
1308 .resource = resources_sdc1,
1309 .dev = {
1310 .coherent_dma_mask = 0xffffffff,
1311 },
1312};
1313
1314struct platform_device msm_device_sdc2 = {
1315 .name = "msm_sdcc",
1316 .id = 2,
1317 .num_resources = ARRAY_SIZE(resources_sdc2),
1318 .resource = resources_sdc2,
1319 .dev = {
1320 .coherent_dma_mask = 0xffffffff,
1321 },
1322};
1323
1324struct platform_device msm_device_sdc3 = {
1325 .name = "msm_sdcc",
1326 .id = 3,
1327 .num_resources = ARRAY_SIZE(resources_sdc3),
1328 .resource = resources_sdc3,
1329 .dev = {
1330 .coherent_dma_mask = 0xffffffff,
1331 },
1332};
1333
1334struct platform_device msm_device_sdc4 = {
1335 .name = "msm_sdcc",
1336 .id = 4,
1337 .num_resources = ARRAY_SIZE(resources_sdc4),
1338 .resource = resources_sdc4,
1339 .dev = {
1340 .coherent_dma_mask = 0xffffffff,
1341 },
1342};
1343
1344struct platform_device msm_device_sdc5 = {
1345 .name = "msm_sdcc",
1346 .id = 5,
1347 .num_resources = ARRAY_SIZE(resources_sdc5),
1348 .resource = resources_sdc5,
1349 .dev = {
1350 .coherent_dma_mask = 0xffffffff,
1351 },
1352};
1353
1354static struct platform_device *msm_sdcc_devices[] __initdata = {
1355 &msm_device_sdc1,
1356 &msm_device_sdc2,
1357 &msm_device_sdc3,
1358 &msm_device_sdc4,
1359 &msm_device_sdc5,
1360};
1361
1362int __init msm_add_sdcc(unsigned int controller, struct mmc_platform_data *plat)
1363{
1364 struct platform_device *pdev;
1365
1366 if (controller < 1 || controller > 5)
1367 return -EINVAL;
1368
1369 pdev = msm_sdcc_devices[controller-1];
1370 pdev->dev.platform_data = plat;
1371 return platform_device_register(pdev);
1372}
1373
1374#define MIPI_DSI_HW_BASE 0x04700000
1375#define ROTATOR_HW_BASE 0x04E00000
1376#define TVENC_HW_BASE 0x04F00000
1377#define MDP_HW_BASE 0x05100000
1378
1379static struct resource msm_mipi_dsi_resources[] = {
1380 {
1381 .name = "mipi_dsi",
1382 .start = MIPI_DSI_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001383 .end = MIPI_DSI_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001384 .flags = IORESOURCE_MEM,
1385 },
1386 {
1387 .start = DSI_IRQ,
1388 .end = DSI_IRQ,
1389 .flags = IORESOURCE_IRQ,
1390 },
1391};
1392
1393static struct platform_device msm_mipi_dsi_device = {
1394 .name = "mipi_dsi",
1395 .id = 1,
1396 .num_resources = ARRAY_SIZE(msm_mipi_dsi_resources),
1397 .resource = msm_mipi_dsi_resources,
1398};
1399
1400static struct resource msm_mdp_resources[] = {
1401 {
1402 .name = "mdp",
1403 .start = MDP_HW_BASE,
kuogee hsiehf12acf52011-09-06 10:49:43 -07001404 .end = MDP_HW_BASE + 0x000F0000 - 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001405 .flags = IORESOURCE_MEM,
1406 },
1407 {
1408 .start = INT_MDP,
1409 .end = INT_MDP,
1410 .flags = IORESOURCE_IRQ,
1411 },
1412};
1413
1414static struct platform_device msm_mdp_device = {
1415 .name = "mdp",
1416 .id = 0,
1417 .num_resources = ARRAY_SIZE(msm_mdp_resources),
1418 .resource = msm_mdp_resources,
1419};
1420#ifdef CONFIG_MSM_ROTATOR
1421static struct resource resources_msm_rotator[] = {
1422 {
1423 .start = 0x04E00000,
1424 .end = 0x04F00000 - 1,
1425 .flags = IORESOURCE_MEM,
1426 },
1427 {
1428 .start = ROT_IRQ,
1429 .end = ROT_IRQ,
1430 .flags = IORESOURCE_IRQ,
1431 },
1432};
1433
1434static struct msm_rot_clocks rotator_clocks[] = {
1435 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001436 .clk_name = "core_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001437 .clk_type = ROTATOR_CORE_CLK,
1438 .clk_rate = 160 * 1000 * 1000,
1439 },
1440 {
Matt Wagantallbb90da92011-10-25 15:07:52 -07001441 .clk_name = "iface_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001442 .clk_type = ROTATOR_PCLK,
1443 .clk_rate = 0,
1444 },
1445};
1446
1447static struct msm_rotator_platform_data rotator_pdata = {
1448 .number_of_clocks = ARRAY_SIZE(rotator_clocks),
1449 .hardware_version_number = 0x01010307,
1450 .rotator_clks = rotator_clocks,
1451 .regulator_name = "fs_rot",
Nagamalleswararao Ganji5fabbd62011-11-06 23:10:43 -08001452#ifdef CONFIG_MSM_BUS_SCALING
1453 .bus_scale_table = &rotator_bus_scale_pdata,
1454#endif
1455
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001456};
1457
1458struct platform_device msm_rotator_device = {
1459 .name = "msm_rotator",
1460 .id = 0,
1461 .num_resources = ARRAY_SIZE(resources_msm_rotator),
1462 .resource = resources_msm_rotator,
1463 .dev = {
1464 .platform_data = &rotator_pdata,
1465 },
1466};
1467#endif
1468
1469
1470/* Sensors DSPS platform data */
1471#ifdef CONFIG_MSM_DSPS
1472
1473#define PPSS_REG_PHYS_BASE 0x12080000
1474
1475#define MHZ (1000*1000)
1476
Wentao Xu7a1c9302011-09-19 17:57:43 -04001477#define TCSR_GSBI_IRQ_MUX_SEL 0x0044
1478
1479#define GSBI_IRQ_MUX_SEL_MASK 0xF
1480#define GSBI_IRQ_MUX_SEL_DSPS 0xB
1481
1482static void dsps_init1(struct msm_dsps_platform_data *data)
1483{
1484 int val;
1485
1486 /* route GSBI12 interrutps to DSPS */
1487 val = secure_readl(MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1488 val &= ~GSBI_IRQ_MUX_SEL_MASK;
1489 val |= GSBI_IRQ_MUX_SEL_DSPS;
1490 secure_writel(val, MSM_TCSR_BASE + TCSR_GSBI_IRQ_MUX_SEL);
1491}
1492
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001493static struct dsps_clk_info dsps_clks[] = {
1494 {
1495 .name = "ppss_pclk",
1496 .rate = 0, /* no rate just on/off */
1497 },
1498 {
Matt Wagantalld86d6832011-08-17 14:06:55 -07001499 .name = "mem_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001500 .rate = 0, /* no rate just on/off */
1501 },
1502 {
1503 .name = "gsbi_qup_clk",
1504 .rate = 24 * MHZ, /* See clk_tbl_gsbi_qup[] */
1505 },
1506 {
1507 .name = "dfab_dsps_clk",
1508 .rate = 64 * MHZ, /* Same rate as USB. */
1509 }
1510};
1511
1512static struct dsps_regulator_info dsps_regs[] = {
1513 {
1514 .name = "8058_l5",
1515 .volt = 2850000, /* in uV */
1516 },
1517 {
1518 .name = "8058_s3",
1519 .volt = 1800000, /* in uV */
1520 }
1521};
1522
1523/*
1524 * Note: GPIOs field is intialized in run-time at the function
1525 * msm8x60_init_dsps().
1526 */
1527
1528struct msm_dsps_platform_data msm_dsps_pdata = {
1529 .clks = dsps_clks,
1530 .clks_num = ARRAY_SIZE(dsps_clks),
1531 .gpios = NULL,
1532 .gpios_num = 0,
1533 .regs = dsps_regs,
1534 .regs_num = ARRAY_SIZE(dsps_regs),
Wentao Xu7a1c9302011-09-19 17:57:43 -04001535 .init = dsps_init1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001536 .signature = DSPS_SIGNATURE,
1537};
1538
1539static struct resource msm_dsps_resources[] = {
1540 {
1541 .start = PPSS_REG_PHYS_BASE,
1542 .end = PPSS_REG_PHYS_BASE + SZ_8K - 1,
1543 .name = "ppss_reg",
1544 .flags = IORESOURCE_MEM,
1545 },
1546};
1547
1548struct platform_device msm_dsps_device = {
1549 .name = "msm_dsps",
1550 .id = 0,
1551 .num_resources = ARRAY_SIZE(msm_dsps_resources),
1552 .resource = msm_dsps_resources,
1553 .dev.platform_data = &msm_dsps_pdata,
1554};
1555
1556#endif /* CONFIG_MSM_DSPS */
1557
1558#ifdef CONFIG_FB_MSM_TVOUT
1559static struct resource msm_tvenc_resources[] = {
1560 {
1561 .name = "tvenc",
1562 .start = TVENC_HW_BASE,
1563 .end = TVENC_HW_BASE + PAGE_SIZE - 1,
1564 .flags = IORESOURCE_MEM,
1565 }
1566};
1567
1568static struct resource tvout_device_resources[] = {
1569 {
1570 .name = "tvout_device_irq",
1571 .start = TV_ENC_IRQ,
1572 .end = TV_ENC_IRQ,
1573 .flags = IORESOURCE_IRQ,
1574 },
1575};
1576#endif
1577static void __init msm_register_device(struct platform_device *pdev, void *data)
1578{
1579 int ret;
1580
1581 pdev->dev.platform_data = data;
1582
1583 ret = platform_device_register(pdev);
1584 if (ret)
1585 dev_err(&pdev->dev,
1586 "%s: platform_device_register() failed = %d\n",
1587 __func__, ret);
1588}
1589
1590static struct platform_device msm_lcdc_device = {
1591 .name = "lcdc",
1592 .id = 0,
1593};
1594
1595#ifdef CONFIG_FB_MSM_TVOUT
1596static struct platform_device msm_tvenc_device = {
1597 .name = "tvenc",
1598 .id = 0,
1599 .num_resources = ARRAY_SIZE(msm_tvenc_resources),
1600 .resource = msm_tvenc_resources,
1601};
1602
1603static struct platform_device msm_tvout_device = {
1604 .name = "tvout_device",
1605 .id = 0,
1606 .num_resources = ARRAY_SIZE(tvout_device_resources),
1607 .resource = tvout_device_resources,
1608};
1609#endif
1610
1611#ifdef CONFIG_MSM_BUS_SCALING
1612static struct platform_device msm_dtv_device = {
1613 .name = "dtv",
1614 .id = 0,
1615};
1616#endif
1617
1618void __init msm_fb_register_device(char *name, void *data)
1619{
1620 if (!strncmp(name, "mdp", 3))
1621 msm_register_device(&msm_mdp_device, data);
1622 else if (!strncmp(name, "lcdc", 4))
1623 msm_register_device(&msm_lcdc_device, data);
1624 else if (!strncmp(name, "mipi_dsi", 8))
1625 msm_register_device(&msm_mipi_dsi_device, data);
1626#ifdef CONFIG_FB_MSM_TVOUT
1627 else if (!strncmp(name, "tvenc", 5))
1628 msm_register_device(&msm_tvenc_device, data);
1629 else if (!strncmp(name, "tvout_device", 12))
1630 msm_register_device(&msm_tvout_device, data);
1631#endif
1632#ifdef CONFIG_MSM_BUS_SCALING
1633 else if (!strncmp(name, "dtv", 3))
1634 msm_register_device(&msm_dtv_device, data);
1635#endif
1636 else
1637 printk(KERN_ERR "%s: unknown device! %s\n", __func__, name);
1638}
1639
1640static struct resource resources_otg[] = {
1641 {
1642 .start = 0x12500000,
1643 .end = 0x12500000 + SZ_1K - 1,
1644 .flags = IORESOURCE_MEM,
1645 },
1646 {
1647 .start = USB1_HS_IRQ,
1648 .end = USB1_HS_IRQ,
1649 .flags = IORESOURCE_IRQ,
1650 },
1651};
1652
1653struct platform_device msm_device_otg = {
1654 .name = "msm_otg",
1655 .id = -1,
1656 .num_resources = ARRAY_SIZE(resources_otg),
1657 .resource = resources_otg,
1658};
1659
1660static u64 dma_mask = 0xffffffffULL;
1661struct platform_device msm_device_gadget_peripheral = {
1662 .name = "msm_hsusb",
1663 .id = -1,
1664 .dev = {
1665 .dma_mask = &dma_mask,
1666 .coherent_dma_mask = 0xffffffffULL,
1667 },
1668};
1669#ifdef CONFIG_USB_EHCI_MSM_72K
1670static struct resource resources_hsusb_host[] = {
1671 {
1672 .start = 0x12500000,
1673 .end = 0x12500000 + SZ_1K - 1,
1674 .flags = IORESOURCE_MEM,
1675 },
1676 {
1677 .start = USB1_HS_IRQ,
1678 .end = USB1_HS_IRQ,
1679 .flags = IORESOURCE_IRQ,
1680 },
1681};
1682
1683struct platform_device msm_device_hsusb_host = {
1684 .name = "msm_hsusb_host",
1685 .id = 0,
1686 .num_resources = ARRAY_SIZE(resources_hsusb_host),
1687 .resource = resources_hsusb_host,
1688 .dev = {
1689 .dma_mask = &dma_mask,
1690 .coherent_dma_mask = 0xffffffffULL,
1691 },
1692};
1693
1694static struct platform_device *msm_host_devices[] = {
1695 &msm_device_hsusb_host,
1696};
1697
1698int msm_add_host(unsigned int host, struct msm_usb_host_platform_data *plat)
1699{
1700 struct platform_device *pdev;
1701
1702 pdev = msm_host_devices[host];
1703 if (!pdev)
1704 return -ENODEV;
1705 pdev->dev.platform_data = plat;
1706 return platform_device_register(pdev);
1707}
1708#endif
1709
1710#define MSM_TSIF0_PHYS (0x18200000)
1711#define MSM_TSIF1_PHYS (0x18201000)
1712#define MSM_TSIF_SIZE (0x200)
1713#define TCSR_ADM_0_A_CRCI_MUX_SEL 0x0070
1714
1715#define TSIF_0_CLK GPIO_CFG(93, 1, GPIO_CFG_INPUT, \
1716 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1717#define TSIF_0_EN GPIO_CFG(94, 1, GPIO_CFG_INPUT, \
1718 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1719#define TSIF_0_DATA GPIO_CFG(95, 1, GPIO_CFG_INPUT, \
1720 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1721#define TSIF_0_SYNC GPIO_CFG(96, 1, GPIO_CFG_INPUT, \
1722 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1723#define TSIF_1_CLK GPIO_CFG(97, 1, GPIO_CFG_INPUT, \
1724 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1725#define TSIF_1_EN GPIO_CFG(98, 1, GPIO_CFG_INPUT, \
1726 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1727#define TSIF_1_DATA GPIO_CFG(99, 1, GPIO_CFG_INPUT, \
1728 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1729#define TSIF_1_SYNC GPIO_CFG(100, 1, GPIO_CFG_INPUT, \
1730 GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA)
1731
1732static const struct msm_gpio tsif0_gpios[] = {
1733 { .gpio_cfg = TSIF_0_CLK, .label = "tsif_clk", },
1734 { .gpio_cfg = TSIF_0_EN, .label = "tsif_en", },
1735 { .gpio_cfg = TSIF_0_DATA, .label = "tsif_data", },
1736 { .gpio_cfg = TSIF_0_SYNC, .label = "tsif_sync", },
1737};
1738
1739static const struct msm_gpio tsif1_gpios[] = {
1740 { .gpio_cfg = TSIF_1_CLK, .label = "tsif_clk", },
1741 { .gpio_cfg = TSIF_1_EN, .label = "tsif_en", },
1742 { .gpio_cfg = TSIF_1_DATA, .label = "tsif_data", },
1743 { .gpio_cfg = TSIF_1_SYNC, .label = "tsif_sync", },
1744};
1745
1746static void tsif_release(struct device *dev)
1747{
1748}
1749
1750static void tsif_init1(struct msm_tsif_platform_data *data)
1751{
1752 int val;
1753
1754 /* configure mux to use correct tsif instance */
1755 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1756 val |= 0x80000000;
1757 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1758}
1759
1760struct msm_tsif_platform_data tsif1_platform_data = {
1761 .num_gpios = ARRAY_SIZE(tsif1_gpios),
1762 .gpios = tsif1_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001763 .tsif_pclk = "iface_clk",
1764 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001765 .init = tsif_init1
1766};
1767
1768struct resource tsif1_resources[] = {
1769 [0] = {
1770 .flags = IORESOURCE_IRQ,
1771 .start = TSIF2_IRQ,
1772 .end = TSIF2_IRQ,
1773 },
1774 [1] = {
1775 .flags = IORESOURCE_MEM,
1776 .start = MSM_TSIF1_PHYS,
1777 .end = MSM_TSIF1_PHYS + MSM_TSIF_SIZE - 1,
1778 },
1779 [2] = {
1780 .flags = IORESOURCE_DMA,
1781 .start = DMOV_TSIF_CHAN,
1782 .end = DMOV_TSIF_CRCI,
1783 },
1784};
1785
1786static void tsif_init0(struct msm_tsif_platform_data *data)
1787{
1788 int val;
1789
1790 /* configure mux to use correct tsif instance */
1791 val = secure_readl(MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1792 val &= 0x7FFFFFFF;
1793 secure_writel(val, MSM_TCSR_BASE + TCSR_ADM_0_A_CRCI_MUX_SEL);
1794}
1795
1796struct msm_tsif_platform_data tsif0_platform_data = {
1797 .num_gpios = ARRAY_SIZE(tsif0_gpios),
1798 .gpios = tsif0_gpios,
Matt Wagantall640e5fd2011-08-17 16:08:53 -07001799 .tsif_pclk = "iface_clk",
1800 .tsif_ref_clk = "ref_clk",
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001801 .init = tsif_init0
1802};
1803struct resource tsif0_resources[] = {
1804 [0] = {
1805 .flags = IORESOURCE_IRQ,
1806 .start = TSIF1_IRQ,
1807 .end = TSIF1_IRQ,
1808 },
1809 [1] = {
1810 .flags = IORESOURCE_MEM,
1811 .start = MSM_TSIF0_PHYS,
1812 .end = MSM_TSIF0_PHYS + MSM_TSIF_SIZE - 1,
1813 },
1814 [2] = {
1815 .flags = IORESOURCE_DMA,
1816 .start = DMOV_TSIF_CHAN,
1817 .end = DMOV_TSIF_CRCI,
1818 },
1819};
1820
1821struct platform_device msm_device_tsif[2] = {
1822 {
1823 .name = "msm_tsif",
1824 .id = 0,
1825 .num_resources = ARRAY_SIZE(tsif0_resources),
1826 .resource = tsif0_resources,
1827 .dev = {
1828 .release = tsif_release,
1829 .platform_data = &tsif0_platform_data
1830 },
1831 },
1832 {
1833 .name = "msm_tsif",
1834 .id = 1,
1835 .num_resources = ARRAY_SIZE(tsif1_resources),
1836 .resource = tsif1_resources,
1837 .dev = {
1838 .release = tsif_release,
1839 .platform_data = &tsif1_platform_data
1840 },
1841 }
1842};
1843
1844struct platform_device msm_device_smd = {
1845 .name = "msm_smd",
1846 .id = -1,
1847};
1848
Jeff Ohlstein7e668552011-10-06 16:17:25 -07001849static struct msm_watchdog_pdata msm_watchdog_pdata = {
1850 .pet_time = 10000,
1851 .bark_time = 11000,
1852 .has_secure = true,
1853};
1854
1855struct platform_device msm8660_device_watchdog = {
1856 .name = "msm_watchdog",
1857 .id = -1,
1858 .dev = {
1859 .platform_data = &msm_watchdog_pdata,
1860 },
1861};
1862
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001863static struct resource msm_dmov_resource_adm0[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001864 {
1865 .start = INT_ADM0_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001866 .flags = IORESOURCE_IRQ,
1867 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001868 {
1869 .start = 0x18320000,
1870 .end = 0x18320000 + SZ_1M - 1,
1871 .flags = IORESOURCE_MEM,
1872 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001873};
1874
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001875static struct resource msm_dmov_resource_adm1[] = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001876 {
1877 .start = INT_ADM1_AARM,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001878 .flags = IORESOURCE_IRQ,
1879 },
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001880 {
1881 .start = 0x18420000,
1882 .end = 0x18420000 + SZ_1M - 1,
1883 .flags = IORESOURCE_MEM,
1884 },
1885};
1886
1887static struct msm_dmov_pdata msm_dmov_pdata_adm0 = {
1888 .sd = 1,
1889 .sd_size = 0x800,
1890};
1891
1892static struct msm_dmov_pdata msm_dmov_pdata_adm1 = {
1893 .sd = 1,
1894 .sd_size = 0x800,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001895};
1896
1897struct platform_device msm_device_dmov_adm0 = {
1898 .name = "msm_dmov",
1899 .id = 0,
1900 .resource = msm_dmov_resource_adm0,
1901 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm0),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001902 .dev = {
1903 .platform_data = &msm_dmov_pdata_adm0,
1904 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001905};
1906
1907struct platform_device msm_device_dmov_adm1 = {
1908 .name = "msm_dmov",
1909 .id = 1,
1910 .resource = msm_dmov_resource_adm1,
1911 .num_resources = ARRAY_SIZE(msm_dmov_resource_adm1),
Jeff Ohlstein905f1ce2011-09-07 18:50:18 -07001912 .dev = {
1913 .platform_data = &msm_dmov_pdata_adm1,
1914 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001915};
1916
1917/* MSM Video core device */
1918#ifdef CONFIG_MSM_BUS_SCALING
1919static struct msm_bus_vectors vidc_init_vectors[] = {
1920 {
1921 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1922 .dst = MSM_BUS_SLAVE_SMI,
1923 .ab = 0,
1924 .ib = 0,
1925 },
1926 {
1927 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1928 .dst = MSM_BUS_SLAVE_SMI,
1929 .ab = 0,
1930 .ib = 0,
1931 },
1932 {
1933 .src = MSM_BUS_MASTER_AMPSS_M0,
1934 .dst = MSM_BUS_SLAVE_EBI_CH0,
1935 .ab = 0,
1936 .ib = 0,
1937 },
1938 {
1939 .src = MSM_BUS_MASTER_AMPSS_M0,
1940 .dst = MSM_BUS_SLAVE_SMI,
1941 .ab = 0,
1942 .ib = 0,
1943 },
1944};
1945static struct msm_bus_vectors vidc_venc_vga_vectors[] = {
1946 {
1947 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1948 .dst = MSM_BUS_SLAVE_SMI,
1949 .ab = 54525952,
1950 .ib = 436207616,
1951 },
1952 {
1953 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1954 .dst = MSM_BUS_SLAVE_SMI,
1955 .ab = 72351744,
1956 .ib = 289406976,
1957 },
1958 {
1959 .src = MSM_BUS_MASTER_AMPSS_M0,
1960 .dst = MSM_BUS_SLAVE_EBI_CH0,
1961 .ab = 500000,
1962 .ib = 1000000,
1963 },
1964 {
1965 .src = MSM_BUS_MASTER_AMPSS_M0,
1966 .dst = MSM_BUS_SLAVE_SMI,
1967 .ab = 500000,
1968 .ib = 1000000,
1969 },
1970};
1971static struct msm_bus_vectors vidc_vdec_vga_vectors[] = {
1972 {
1973 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
1974 .dst = MSM_BUS_SLAVE_SMI,
1975 .ab = 40894464,
1976 .ib = 327155712,
1977 },
1978 {
1979 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
1980 .dst = MSM_BUS_SLAVE_SMI,
1981 .ab = 48234496,
1982 .ib = 192937984,
1983 },
1984 {
1985 .src = MSM_BUS_MASTER_AMPSS_M0,
1986 .dst = MSM_BUS_SLAVE_EBI_CH0,
1987 .ab = 500000,
1988 .ib = 2000000,
1989 },
1990 {
1991 .src = MSM_BUS_MASTER_AMPSS_M0,
1992 .dst = MSM_BUS_SLAVE_SMI,
1993 .ab = 500000,
1994 .ib = 2000000,
1995 },
1996};
1997static struct msm_bus_vectors vidc_venc_720p_vectors[] = {
1998 {
1999 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2000 .dst = MSM_BUS_SLAVE_SMI,
2001 .ab = 163577856,
2002 .ib = 1308622848,
2003 },
2004 {
2005 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2006 .dst = MSM_BUS_SLAVE_SMI,
2007 .ab = 219152384,
2008 .ib = 876609536,
2009 },
2010 {
2011 .src = MSM_BUS_MASTER_AMPSS_M0,
2012 .dst = MSM_BUS_SLAVE_EBI_CH0,
2013 .ab = 1750000,
2014 .ib = 3500000,
2015 },
2016 {
2017 .src = MSM_BUS_MASTER_AMPSS_M0,
2018 .dst = MSM_BUS_SLAVE_SMI,
2019 .ab = 1750000,
2020 .ib = 3500000,
2021 },
2022};
2023static struct msm_bus_vectors vidc_vdec_720p_vectors[] = {
2024 {
2025 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2026 .dst = MSM_BUS_SLAVE_SMI,
2027 .ab = 121634816,
2028 .ib = 973078528,
2029 },
2030 {
2031 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2032 .dst = MSM_BUS_SLAVE_SMI,
2033 .ab = 155189248,
2034 .ib = 620756992,
2035 },
2036 {
2037 .src = MSM_BUS_MASTER_AMPSS_M0,
2038 .dst = MSM_BUS_SLAVE_EBI_CH0,
2039 .ab = 1750000,
2040 .ib = 7000000,
2041 },
2042 {
2043 .src = MSM_BUS_MASTER_AMPSS_M0,
2044 .dst = MSM_BUS_SLAVE_SMI,
2045 .ab = 1750000,
2046 .ib = 7000000,
2047 },
2048};
2049static struct msm_bus_vectors vidc_venc_1080p_vectors[] = {
2050 {
2051 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2052 .dst = MSM_BUS_SLAVE_SMI,
2053 .ab = 372244480,
2054 .ib = 1861222400,
2055 },
2056 {
2057 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2058 .dst = MSM_BUS_SLAVE_SMI,
2059 .ab = 501219328,
2060 .ib = 2004877312,
2061 },
2062 {
2063 .src = MSM_BUS_MASTER_AMPSS_M0,
2064 .dst = MSM_BUS_SLAVE_EBI_CH0,
2065 .ab = 2500000,
2066 .ib = 5000000,
2067 },
2068 {
2069 .src = MSM_BUS_MASTER_AMPSS_M0,
2070 .dst = MSM_BUS_SLAVE_SMI,
2071 .ab = 2500000,
2072 .ib = 5000000,
2073 },
2074};
2075static struct msm_bus_vectors vidc_vdec_1080p_vectors[] = {
2076 {
2077 .src = MSM_BUS_MASTER_HD_CODEC_PORT0,
2078 .dst = MSM_BUS_SLAVE_SMI,
2079 .ab = 222298112,
2080 .ib = 1778384896,
2081 },
2082 {
2083 .src = MSM_BUS_MASTER_HD_CODEC_PORT1,
2084 .dst = MSM_BUS_SLAVE_SMI,
2085 .ab = 330301440,
2086 .ib = 1321205760,
2087 },
2088 {
2089 .src = MSM_BUS_MASTER_AMPSS_M0,
2090 .dst = MSM_BUS_SLAVE_EBI_CH0,
2091 .ab = 2500000,
2092 .ib = 700000000,
2093 },
2094 {
2095 .src = MSM_BUS_MASTER_AMPSS_M0,
2096 .dst = MSM_BUS_SLAVE_SMI,
2097 .ab = 2500000,
2098 .ib = 10000000,
2099 },
2100};
2101
2102static struct msm_bus_paths vidc_bus_client_config[] = {
2103 {
2104 ARRAY_SIZE(vidc_init_vectors),
2105 vidc_init_vectors,
2106 },
2107 {
2108 ARRAY_SIZE(vidc_venc_vga_vectors),
2109 vidc_venc_vga_vectors,
2110 },
2111 {
2112 ARRAY_SIZE(vidc_vdec_vga_vectors),
2113 vidc_vdec_vga_vectors,
2114 },
2115 {
2116 ARRAY_SIZE(vidc_venc_720p_vectors),
2117 vidc_venc_720p_vectors,
2118 },
2119 {
2120 ARRAY_SIZE(vidc_vdec_720p_vectors),
2121 vidc_vdec_720p_vectors,
2122 },
2123 {
2124 ARRAY_SIZE(vidc_venc_1080p_vectors),
2125 vidc_venc_1080p_vectors,
2126 },
2127 {
2128 ARRAY_SIZE(vidc_vdec_1080p_vectors),
2129 vidc_vdec_1080p_vectors,
2130 },
2131};
2132
2133static struct msm_bus_scale_pdata vidc_bus_client_data = {
2134 vidc_bus_client_config,
2135 ARRAY_SIZE(vidc_bus_client_config),
2136 .name = "vidc",
2137};
2138
2139#endif
2140
2141#define MSM_VIDC_BASE_PHYS 0x04400000
2142#define MSM_VIDC_BASE_SIZE 0x00100000
2143
2144static struct resource msm_device_vidc_resources[] = {
2145 {
2146 .start = MSM_VIDC_BASE_PHYS,
2147 .end = MSM_VIDC_BASE_PHYS + MSM_VIDC_BASE_SIZE - 1,
2148 .flags = IORESOURCE_MEM,
2149 },
2150 {
2151 .start = VCODEC_IRQ,
2152 .end = VCODEC_IRQ,
2153 .flags = IORESOURCE_IRQ,
2154 },
2155};
2156
2157struct msm_vidc_platform_data vidc_platform_data = {
2158#ifdef CONFIG_MSM_BUS_SCALING
2159 .vidc_bus_client_pdata = &vidc_bus_client_data,
2160#endif
Deepak Koturcb4f6722011-10-31 14:06:57 -07002161#ifdef CONFIG_MSM_MULTIMEDIA_USE_ION
Deepak Kotur59955cb2011-12-08 10:23:01 -08002162 .memtype = ION_CP_MM_HEAP_ID,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002163 .enable_ion = 1,
2164#else
Deepak Kotur12301a72011-11-09 18:30:29 -08002165 .memtype = MEMTYPE_SMI_KERNEL,
Deepak Koturcb4f6722011-10-31 14:06:57 -07002166 .enable_ion = 0,
2167#endif
Rajeshwar Kurapatyc155c352011-12-17 06:35:32 +05302168 .disable_dmx = 0,
2169 .disable_fullhd = 0
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002170};
2171
2172struct platform_device msm_device_vidc = {
2173 .name = "msm_vidc",
2174 .id = 0,
2175 .num_resources = ARRAY_SIZE(msm_device_vidc_resources),
2176 .resource = msm_device_vidc_resources,
2177 .dev = {
2178 .platform_data = &vidc_platform_data,
2179 },
2180};
2181
Praveen Chidambaram78499012011-11-01 17:15:17 -06002182#if defined(CONFIG_MSM_RPM_LOG) || defined(CONFIG_MSM_RPM_LOG_MODULE)
2183static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
2184 .phys_addr_base = 0x00106000,
2185 .reg_offsets = {
2186 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000C80,
2187 [MSM_RPM_LOG_PAGE_BUFFER] = 0x00000CA0,
2188 },
2189 .phys_size = SZ_8K,
2190 .log_len = 4096, /* log's buffer length in bytes */
2191 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
2192};
2193
2194struct platform_device msm8660_rpm_log_device = {
2195 .name = "msm_rpm_log",
2196 .id = -1,
2197 .dev = {
2198 .platform_data = &msm_rpm_log_pdata,
2199 },
2200};
2201#endif
2202
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002203#if defined(CONFIG_MSM_RPM_STATS_LOG)
2204static struct msm_rpmstats_platform_data msm_rpm_stat_pdata = {
2205 .phys_addr_base = 0x00107E04,
2206 .phys_size = SZ_8K,
2207};
2208
Praveen Chidambaram78499012011-11-01 17:15:17 -06002209struct platform_device msm8660_rpm_stat_device = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002210 .name = "msm_rpm_stat",
2211 .id = -1,
2212 .dev = {
2213 .platform_data = &msm_rpm_stat_pdata,
2214 },
2215};
2216#endif
2217
2218#ifdef CONFIG_MSM_MPM
Praveen Chidambaram78499012011-11-01 17:15:17 -06002219static uint16_t msm_mpm_irqs_m2a[MSM_MPM_NR_MPM_IRQS] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002220 [1] = MSM_GPIO_TO_INT(61),
2221 [4] = MSM_GPIO_TO_INT(87),
2222 [5] = MSM_GPIO_TO_INT(88),
2223 [6] = MSM_GPIO_TO_INT(89),
2224 [7] = MSM_GPIO_TO_INT(90),
2225 [8] = MSM_GPIO_TO_INT(91),
2226 [9] = MSM_GPIO_TO_INT(34),
2227 [10] = MSM_GPIO_TO_INT(38),
2228 [11] = MSM_GPIO_TO_INT(42),
2229 [12] = MSM_GPIO_TO_INT(46),
2230 [13] = MSM_GPIO_TO_INT(50),
2231 [14] = MSM_GPIO_TO_INT(54),
2232 [15] = MSM_GPIO_TO_INT(58),
2233 [16] = MSM_GPIO_TO_INT(63),
2234 [17] = MSM_GPIO_TO_INT(160),
2235 [18] = MSM_GPIO_TO_INT(162),
2236 [19] = MSM_GPIO_TO_INT(144),
2237 [20] = MSM_GPIO_TO_INT(146),
2238 [25] = USB1_HS_IRQ,
2239 [26] = TV_ENC_IRQ,
2240 [27] = HDMI_IRQ,
2241 [29] = MSM_GPIO_TO_INT(123),
2242 [30] = MSM_GPIO_TO_INT(172),
2243 [31] = MSM_GPIO_TO_INT(99),
2244 [32] = MSM_GPIO_TO_INT(96),
2245 [33] = MSM_GPIO_TO_INT(67),
2246 [34] = MSM_GPIO_TO_INT(71),
2247 [35] = MSM_GPIO_TO_INT(105),
2248 [36] = MSM_GPIO_TO_INT(117),
2249 [37] = MSM_GPIO_TO_INT(29),
2250 [38] = MSM_GPIO_TO_INT(30),
2251 [39] = MSM_GPIO_TO_INT(31),
2252 [40] = MSM_GPIO_TO_INT(37),
2253 [41] = MSM_GPIO_TO_INT(40),
2254 [42] = MSM_GPIO_TO_INT(41),
2255 [43] = MSM_GPIO_TO_INT(45),
2256 [44] = MSM_GPIO_TO_INT(51),
2257 [45] = MSM_GPIO_TO_INT(52),
2258 [46] = MSM_GPIO_TO_INT(57),
2259 [47] = MSM_GPIO_TO_INT(73),
2260 [48] = MSM_GPIO_TO_INT(93),
2261 [49] = MSM_GPIO_TO_INT(94),
2262 [50] = MSM_GPIO_TO_INT(103),
2263 [51] = MSM_GPIO_TO_INT(104),
2264 [52] = MSM_GPIO_TO_INT(106),
2265 [53] = MSM_GPIO_TO_INT(115),
2266 [54] = MSM_GPIO_TO_INT(124),
2267 [55] = MSM_GPIO_TO_INT(125),
2268 [56] = MSM_GPIO_TO_INT(126),
2269 [57] = MSM_GPIO_TO_INT(127),
2270 [58] = MSM_GPIO_TO_INT(128),
2271 [59] = MSM_GPIO_TO_INT(129),
2272};
2273
Praveen Chidambaram78499012011-11-01 17:15:17 -06002274static uint16_t msm_mpm_bypassed_apps_irqs[] __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002275 TLMM_MSM_SUMMARY_IRQ,
2276 RPM_SCSS_CPU0_GP_HIGH_IRQ,
2277 RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2278 RPM_SCSS_CPU0_GP_LOW_IRQ,
2279 RPM_SCSS_CPU0_WAKE_UP_IRQ,
2280 RPM_SCSS_CPU1_GP_HIGH_IRQ,
2281 RPM_SCSS_CPU1_GP_MEDIUM_IRQ,
2282 RPM_SCSS_CPU1_GP_LOW_IRQ,
2283 RPM_SCSS_CPU1_WAKE_UP_IRQ,
2284 MARM_SCSS_GP_IRQ_0,
2285 MARM_SCSS_GP_IRQ_1,
2286 MARM_SCSS_GP_IRQ_2,
2287 MARM_SCSS_GP_IRQ_3,
2288 MARM_SCSS_GP_IRQ_4,
2289 MARM_SCSS_GP_IRQ_5,
2290 MARM_SCSS_GP_IRQ_6,
2291 MARM_SCSS_GP_IRQ_7,
2292 MARM_SCSS_GP_IRQ_8,
2293 MARM_SCSS_GP_IRQ_9,
2294 LPASS_SCSS_GP_LOW_IRQ,
2295 LPASS_SCSS_GP_MEDIUM_IRQ,
2296 LPASS_SCSS_GP_HIGH_IRQ,
2297 SDC4_IRQ_0,
2298 SPS_MTI_31,
2299};
2300
Praveen Chidambaram78499012011-11-01 17:15:17 -06002301struct msm_mpm_device_data msm8660_mpm_dev_data __initdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002302 .irqs_m2a = msm_mpm_irqs_m2a,
2303 .irqs_m2a_size = ARRAY_SIZE(msm_mpm_irqs_m2a),
2304 .bypassed_apps_irqs = msm_mpm_bypassed_apps_irqs,
2305 .bypassed_apps_irqs_size = ARRAY_SIZE(msm_mpm_bypassed_apps_irqs),
2306 .mpm_request_reg_base = MSM_RPM_BASE + 0x9d8,
2307 .mpm_status_reg_base = MSM_RPM_BASE + 0xdf8,
2308 .mpm_apps_ipc_reg = MSM_GCC_BASE + 0x008,
2309 .mpm_apps_ipc_val = BIT(1),
2310 .mpm_ipc_irq = RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
2311
2312};
2313#endif
2314
2315
2316#ifdef CONFIG_MSM_BUS_SCALING
2317struct platform_device msm_bus_sys_fabric = {
2318 .name = "msm_bus_fabric",
2319 .id = MSM_BUS_FAB_SYSTEM,
2320};
2321struct platform_device msm_bus_apps_fabric = {
2322 .name = "msm_bus_fabric",
2323 .id = MSM_BUS_FAB_APPSS,
2324};
2325struct platform_device msm_bus_mm_fabric = {
2326 .name = "msm_bus_fabric",
2327 .id = MSM_BUS_FAB_MMSS,
2328};
2329struct platform_device msm_bus_sys_fpb = {
2330 .name = "msm_bus_fabric",
2331 .id = MSM_BUS_FAB_SYSTEM_FPB,
2332};
2333struct platform_device msm_bus_cpss_fpb = {
2334 .name = "msm_bus_fabric",
2335 .id = MSM_BUS_FAB_CPSS_FPB,
2336};
2337#endif
2338
Lei Zhou01366a42011-08-19 13:12:00 -04002339#ifdef CONFIG_SND_SOC_MSM8660_APQ
2340struct platform_device msm_pcm = {
2341 .name = "msm-pcm-dsp",
2342 .id = -1,
2343};
2344
2345struct platform_device msm_pcm_routing = {
2346 .name = "msm-pcm-routing",
2347 .id = -1,
2348};
2349
2350struct platform_device msm_cpudai0 = {
2351 .name = "msm-dai-q6",
2352 .id = PRIMARY_I2S_RX,
2353};
2354
2355struct platform_device msm_cpudai1 = {
2356 .name = "msm-dai-q6",
2357 .id = PRIMARY_I2S_TX,
2358};
2359
2360struct platform_device msm_cpudai_hdmi_rx = {
2361 .name = "msm-dai-q6",
2362 .id = HDMI_RX,
2363};
2364
2365struct platform_device msm_cpudai_bt_rx = {
2366 .name = "msm-dai-q6",
2367 .id = INT_BT_SCO_RX,
2368};
2369
2370struct platform_device msm_cpudai_bt_tx = {
2371 .name = "msm-dai-q6",
2372 .id = INT_BT_SCO_TX,
2373};
2374
2375struct platform_device msm_cpudai_fm_rx = {
2376 .name = "msm-dai-q6",
2377 .id = INT_FM_RX,
2378};
2379
2380struct platform_device msm_cpudai_fm_tx = {
2381 .name = "msm-dai-q6",
2382 .id = INT_FM_TX,
2383};
2384
2385struct platform_device msm_cpu_fe = {
2386 .name = "msm-dai-fe",
2387 .id = -1,
2388};
2389
2390struct platform_device msm_stub_codec = {
2391 .name = "msm-stub-codec",
2392 .id = 1,
2393};
2394
2395struct platform_device msm_voice = {
2396 .name = "msm-pcm-voice",
2397 .id = -1,
2398};
2399
2400struct platform_device msm_voip = {
2401 .name = "msm-voip-dsp",
2402 .id = -1,
2403};
2404
2405struct platform_device msm_lpa_pcm = {
2406 .name = "msm-pcm-lpa",
2407 .id = -1,
2408};
2409
2410struct platform_device msm_pcm_hostless = {
2411 .name = "msm-pcm-hostless",
2412 .id = -1,
2413};
2414#endif
2415
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002416struct platform_device asoc_msm_pcm = {
2417 .name = "msm-dsp-audio",
2418 .id = 0,
2419};
2420
2421struct platform_device asoc_msm_dai0 = {
2422 .name = "msm-codec-dai",
2423 .id = 0,
2424};
2425
2426struct platform_device asoc_msm_dai1 = {
2427 .name = "msm-cpu-dai",
2428 .id = 0,
2429};
2430
2431#if defined (CONFIG_MSM_8x60_VOIP)
2432struct platform_device asoc_msm_mvs = {
2433 .name = "msm-mvs-audio",
2434 .id = 0,
2435};
2436
2437struct platform_device asoc_mvs_dai0 = {
2438 .name = "mvs-codec-dai",
2439 .id = 0,
2440};
2441
2442struct platform_device asoc_mvs_dai1 = {
2443 .name = "mvs-cpu-dai",
2444 .id = 0,
2445};
2446#endif
2447
2448struct platform_device *msm_footswitch_devices[] = {
2449 FS_8X60(FS_IJPEG, "fs_ijpeg"),
2450 FS_8X60(FS_MDP, "fs_mdp"),
2451 FS_8X60(FS_ROT, "fs_rot"),
2452 FS_8X60(FS_VED, "fs_ved"),
2453 FS_8X60(FS_VFE, "fs_vfe"),
2454 FS_8X60(FS_VPE, "fs_vpe"),
2455 FS_8X60(FS_GFX3D, "fs_gfx3d"),
2456 FS_8X60(FS_GFX2D0, "fs_gfx2d0"),
2457 FS_8X60(FS_GFX2D1, "fs_gfx2d1"),
2458};
2459unsigned msm_num_footswitch_devices = ARRAY_SIZE(msm_footswitch_devices);
2460
Praveen Chidambaram78499012011-11-01 17:15:17 -06002461struct msm_rpm_platform_data msm8660_rpm_data __initdata = {
2462 .reg_base_addrs = {
2463 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
2464 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
2465 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
2466 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
2467 },
2468 .irq_ack = RPM_SCSS_CPU0_GP_HIGH_IRQ,
Stephen Boydf61255e2012-02-24 14:31:09 -08002469 .irq_err = RPM_SCSS_CPU0_GP_LOW_IRQ,
Praveen Chidambaram78499012011-11-01 17:15:17 -06002470 .ipc_rpm_reg = MSM_GCC_BASE + 0x008,
2471 .ipc_rpm_val = 4,
2472 .target_id = {
2473 MSM_RPM_MAP(8660, NOTIFICATION_CONFIGURED_0, NOTIFICATION, 8),
2474 MSM_RPM_MAP(8660, NOTIFICATION_REGISTERED_0, NOTIFICATION, 8),
2475 MSM_RPM_MAP(8660, INVALIDATE_0, INVALIDATE, 8),
2476 MSM_RPM_MAP(8660, TRIGGER_TIMED_TO, TRIGGER_TIMED, 1),
2477 MSM_RPM_MAP(8660, TRIGGER_TIMED_SCLK_COUNT, TRIGGER_TIMED, 1),
2478 MSM_RPM_MAP(8660, TRIGGER_SET_FROM, TRIGGER_SET, 1),
2479 MSM_RPM_MAP(8660, TRIGGER_SET_TO, TRIGGER_SET, 1),
2480 MSM_RPM_MAP(8660, TRIGGER_SET_TRIGGER, TRIGGER_SET, 1),
2481 MSM_RPM_MAP(8660, TRIGGER_CLEAR_FROM, TRIGGER_CLEAR, 1),
2482 MSM_RPM_MAP(8660, TRIGGER_CLEAR_TO, TRIGGER_CLEAR, 1),
2483 MSM_RPM_MAP(8660, TRIGGER_CLEAR_TRIGGER, TRIGGER_CLEAR, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002484
Praveen Chidambaram78499012011-11-01 17:15:17 -06002485 MSM_RPM_MAP(8660, CXO_CLK, CXO_CLK, 1),
2486 MSM_RPM_MAP(8660, PXO_CLK, PXO_CLK, 1),
2487 MSM_RPM_MAP(8660, PLL_4, PLL_4, 1),
2488 MSM_RPM_MAP(8660, APPS_FABRIC_CLK, APPS_FABRIC_CLK, 1),
2489 MSM_RPM_MAP(8660, SYSTEM_FABRIC_CLK, SYSTEM_FABRIC_CLK, 1),
2490 MSM_RPM_MAP(8660, MM_FABRIC_CLK, MM_FABRIC_CLK, 1),
2491 MSM_RPM_MAP(8660, DAYTONA_FABRIC_CLK, DAYTONA_FABRIC_CLK, 1),
2492 MSM_RPM_MAP(8660, SFPB_CLK, SFPB_CLK, 1),
2493 MSM_RPM_MAP(8660, CFPB_CLK, CFPB_CLK, 1),
2494 MSM_RPM_MAP(8660, MMFPB_CLK, MMFPB_CLK, 1),
2495 MSM_RPM_MAP(8660, SMI_CLK, SMI_CLK, 1),
2496 MSM_RPM_MAP(8660, EBI1_CLK, EBI1_CLK, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002497
Praveen Chidambaram78499012011-11-01 17:15:17 -06002498 MSM_RPM_MAP(8660, APPS_L2_CACHE_CTL, APPS_L2_CACHE_CTL, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002499
Praveen Chidambaram78499012011-11-01 17:15:17 -06002500 MSM_RPM_MAP(8660, APPS_FABRIC_HALT_0, APPS_FABRIC_HALT, 2),
2501 MSM_RPM_MAP(8660, APPS_FABRIC_CLOCK_MODE_0,
2502 APPS_FABRIC_CLOCK_MODE, 3),
2503 MSM_RPM_MAP(8660, APPS_FABRIC_ARB_0, APPS_FABRIC_ARB, 6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002504
Praveen Chidambaram78499012011-11-01 17:15:17 -06002505 MSM_RPM_MAP(8660, SYSTEM_FABRIC_HALT_0, SYSTEM_FABRIC_HALT, 2),
2506 MSM_RPM_MAP(8660, SYSTEM_FABRIC_CLOCK_MODE_0,
2507 SYSTEM_FABRIC_CLOCK_MODE, 3),
2508 MSM_RPM_MAP(8660, SYSTEM_FABRIC_ARB_0, SYSTEM_FABRIC_ARB, 22),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002509
Praveen Chidambaram78499012011-11-01 17:15:17 -06002510 MSM_RPM_MAP(8660, MM_FABRIC_HALT_0, MM_FABRIC_HALT, 2),
2511 MSM_RPM_MAP(8660, MM_FABRIC_CLOCK_MODE_0,
2512 MM_FABRIC_CLOCK_MODE, 3),
2513 MSM_RPM_MAP(8660, MM_FABRIC_ARB_0, MM_FABRIC_ARB, 23),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002514
Praveen Chidambaram78499012011-11-01 17:15:17 -06002515 MSM_RPM_MAP(8660, SMPS0B_0, SMPS0B, 2),
2516 MSM_RPM_MAP(8660, SMPS1B_0, SMPS1B, 2),
2517 MSM_RPM_MAP(8660, SMPS2B_0, SMPS2B, 2),
2518 MSM_RPM_MAP(8660, SMPS3B_0, SMPS3B, 2),
2519 MSM_RPM_MAP(8660, SMPS4B_0, SMPS4B, 2),
2520 MSM_RPM_MAP(8660, LDO0B_0, LDO0B, 2),
2521 MSM_RPM_MAP(8660, LDO1B_0, LDO1B, 2),
2522 MSM_RPM_MAP(8660, LDO2B_0, LDO2B, 2),
2523 MSM_RPM_MAP(8660, LDO3B_0, LDO3B, 2),
2524 MSM_RPM_MAP(8660, LDO4B_0, LDO4B, 2),
2525 MSM_RPM_MAP(8660, LDO5B_0, LDO5B, 2),
2526 MSM_RPM_MAP(8660, LDO6B_0, LDO6B, 2),
2527 MSM_RPM_MAP(8660, LVS0B, LVS0B, 1),
2528 MSM_RPM_MAP(8660, LVS1B, LVS1B, 1),
2529 MSM_RPM_MAP(8660, LVS2B, LVS2B, 1),
2530 MSM_RPM_MAP(8660, LVS3B, LVS3B, 1),
2531 MSM_RPM_MAP(8660, MVS, MVS, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002532
Praveen Chidambaram78499012011-11-01 17:15:17 -06002533 MSM_RPM_MAP(8660, SMPS0_0, SMPS0, 2),
2534 MSM_RPM_MAP(8660, SMPS1_0, SMPS1, 2),
2535 MSM_RPM_MAP(8660, SMPS2_0, SMPS2, 2),
2536 MSM_RPM_MAP(8660, SMPS3_0, SMPS3, 2),
2537 MSM_RPM_MAP(8660, SMPS4_0, SMPS4, 2),
2538 MSM_RPM_MAP(8660, LDO0_0, LDO0, 2),
2539 MSM_RPM_MAP(8660, LDO1_0, LDO1, 2),
2540 MSM_RPM_MAP(8660, LDO2_0, LDO2, 2),
2541 MSM_RPM_MAP(8660, LDO3_0, LDO3, 2),
2542 MSM_RPM_MAP(8660, LDO4_0, LDO4, 2),
2543 MSM_RPM_MAP(8660, LDO5_0, LDO5, 2),
2544 MSM_RPM_MAP(8660, LDO6_0, LDO6, 2),
2545 MSM_RPM_MAP(8660, LDO7_0, LDO7, 2),
2546 MSM_RPM_MAP(8660, LDO8_0, LDO8, 2),
2547 MSM_RPM_MAP(8660, LDO9_0, LDO9, 2),
2548 MSM_RPM_MAP(8660, LDO10_0, LDO10, 2),
2549 MSM_RPM_MAP(8660, LDO11_0, LDO11, 2),
2550 MSM_RPM_MAP(8660, LDO12_0, LDO12, 2),
2551 MSM_RPM_MAP(8660, LDO13_0, LDO13, 2),
2552 MSM_RPM_MAP(8660, LDO14_0, LDO14, 2),
2553 MSM_RPM_MAP(8660, LDO15_0, LDO15, 2),
2554 MSM_RPM_MAP(8660, LDO16_0, LDO16, 2),
2555 MSM_RPM_MAP(8660, LDO17_0, LDO17, 2),
2556 MSM_RPM_MAP(8660, LDO18_0, LDO18, 2),
2557 MSM_RPM_MAP(8660, LDO19_0, LDO19, 2),
2558 MSM_RPM_MAP(8660, LDO20_0, LDO20, 2),
2559 MSM_RPM_MAP(8660, LDO21_0, LDO21, 2),
2560 MSM_RPM_MAP(8660, LDO22_0, LDO22, 2),
2561 MSM_RPM_MAP(8660, LDO23_0, LDO23, 2),
2562 MSM_RPM_MAP(8660, LDO24_0, LDO24, 2),
2563 MSM_RPM_MAP(8660, LDO25_0, LDO25, 2),
2564 MSM_RPM_MAP(8660, LVS0, LVS0, 1),
2565 MSM_RPM_MAP(8660, LVS1, LVS1, 1),
2566 MSM_RPM_MAP(8660, NCP_0, NCP, 2),
2567 MSM_RPM_MAP(8660, CXO_BUFFERS, CXO_BUFFERS, 1),
2568 },
2569 .target_status = {
2570 MSM_RPM_STATUS_ID_MAP(8660, VERSION_MAJOR),
2571 MSM_RPM_STATUS_ID_MAP(8660, VERSION_MINOR),
2572 MSM_RPM_STATUS_ID_MAP(8660, VERSION_BUILD),
2573 MSM_RPM_STATUS_ID_MAP(8660, SUPPORTED_RESOURCES_0),
2574 MSM_RPM_STATUS_ID_MAP(8660, SUPPORTED_RESOURCES_1),
2575 MSM_RPM_STATUS_ID_MAP(8660, SUPPORTED_RESOURCES_2),
2576 MSM_RPM_STATUS_ID_MAP(8660, SEQUENCE),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002577
Praveen Chidambaram78499012011-11-01 17:15:17 -06002578 MSM_RPM_STATUS_ID_MAP(8660, CXO_CLK),
2579 MSM_RPM_STATUS_ID_MAP(8660, PXO_CLK),
2580 MSM_RPM_STATUS_ID_MAP(8660, PLL_4),
2581 MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_CLK),
2582 MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_CLK),
2583 MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_CLK),
2584 MSM_RPM_STATUS_ID_MAP(8660, DAYTONA_FABRIC_CLK),
2585 MSM_RPM_STATUS_ID_MAP(8660, SFPB_CLK),
2586 MSM_RPM_STATUS_ID_MAP(8660, CFPB_CLK),
2587 MSM_RPM_STATUS_ID_MAP(8660, MMFPB_CLK),
2588 MSM_RPM_STATUS_ID_MAP(8660, SMI_CLK),
2589 MSM_RPM_STATUS_ID_MAP(8660, EBI1_CLK),
2590
2591 MSM_RPM_STATUS_ID_MAP(8660, APPS_L2_CACHE_CTL),
2592
2593 MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_HALT),
2594 MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_CLOCK_MODE),
2595 MSM_RPM_STATUS_ID_MAP(8660, APPS_FABRIC_ARB),
2596
2597 MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_HALT),
2598 MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_CLOCK_MODE),
2599 MSM_RPM_STATUS_ID_MAP(8660, SYSTEM_FABRIC_ARB),
2600
2601 MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_HALT),
2602 MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_CLOCK_MODE),
2603 MSM_RPM_STATUS_ID_MAP(8660, MM_FABRIC_ARB),
2604
2605
2606 MSM_RPM_STATUS_ID_MAP(8660, SMPS0B_0),
2607 MSM_RPM_STATUS_ID_MAP(8660, SMPS0B_1),
2608 MSM_RPM_STATUS_ID_MAP(8660, SMPS1B_0),
2609 MSM_RPM_STATUS_ID_MAP(8660, SMPS1B_1),
2610 MSM_RPM_STATUS_ID_MAP(8660, SMPS2B_0),
2611 MSM_RPM_STATUS_ID_MAP(8660, SMPS2B_1),
2612 MSM_RPM_STATUS_ID_MAP(8660, SMPS3B_0),
2613 MSM_RPM_STATUS_ID_MAP(8660, SMPS3B_1),
2614 MSM_RPM_STATUS_ID_MAP(8660, SMPS4B_0),
2615 MSM_RPM_STATUS_ID_MAP(8660, SMPS4B_1),
2616 MSM_RPM_STATUS_ID_MAP(8660, LDO0B_0),
2617 MSM_RPM_STATUS_ID_MAP(8660, LDO0B_1),
2618 MSM_RPM_STATUS_ID_MAP(8660, LDO1B_0),
2619 MSM_RPM_STATUS_ID_MAP(8660, LDO1B_1),
2620 MSM_RPM_STATUS_ID_MAP(8660, LDO2B_0),
2621 MSM_RPM_STATUS_ID_MAP(8660, LDO2B_1),
2622 MSM_RPM_STATUS_ID_MAP(8660, LDO3B_0),
2623 MSM_RPM_STATUS_ID_MAP(8660, LDO3B_1),
2624 MSM_RPM_STATUS_ID_MAP(8660, LDO4B_0),
2625 MSM_RPM_STATUS_ID_MAP(8660, LDO4B_1),
2626 MSM_RPM_STATUS_ID_MAP(8660, LDO5B_0),
2627 MSM_RPM_STATUS_ID_MAP(8660, LDO5B_1),
2628 MSM_RPM_STATUS_ID_MAP(8660, LDO6B_0),
2629 MSM_RPM_STATUS_ID_MAP(8660, LDO6B_1),
2630 MSM_RPM_STATUS_ID_MAP(8660, LVS0B),
2631 MSM_RPM_STATUS_ID_MAP(8660, LVS1B),
2632 MSM_RPM_STATUS_ID_MAP(8660, LVS2B),
2633 MSM_RPM_STATUS_ID_MAP(8660, LVS3B),
2634 MSM_RPM_STATUS_ID_MAP(8660, MVS),
2635
2636
2637 MSM_RPM_STATUS_ID_MAP(8660, SMPS0_0),
2638 MSM_RPM_STATUS_ID_MAP(8660, SMPS0_1),
2639 MSM_RPM_STATUS_ID_MAP(8660, SMPS1_0),
2640 MSM_RPM_STATUS_ID_MAP(8660, SMPS1_1),
2641 MSM_RPM_STATUS_ID_MAP(8660, SMPS2_0),
2642 MSM_RPM_STATUS_ID_MAP(8660, SMPS2_1),
2643 MSM_RPM_STATUS_ID_MAP(8660, SMPS3_0),
2644 MSM_RPM_STATUS_ID_MAP(8660, SMPS3_1),
2645 MSM_RPM_STATUS_ID_MAP(8660, SMPS4_0),
2646 MSM_RPM_STATUS_ID_MAP(8660, SMPS4_1),
2647 MSM_RPM_STATUS_ID_MAP(8660, LDO0_0),
2648 MSM_RPM_STATUS_ID_MAP(8660, LDO0_1),
2649 MSM_RPM_STATUS_ID_MAP(8660, LDO1_0),
2650 MSM_RPM_STATUS_ID_MAP(8660, LDO1_1),
2651 MSM_RPM_STATUS_ID_MAP(8660, LDO2_0),
2652 MSM_RPM_STATUS_ID_MAP(8660, LDO2_1),
2653 MSM_RPM_STATUS_ID_MAP(8660, LDO3_0),
2654 MSM_RPM_STATUS_ID_MAP(8660, LDO3_1),
2655 MSM_RPM_STATUS_ID_MAP(8660, LDO4_0),
2656 MSM_RPM_STATUS_ID_MAP(8660, LDO4_1),
2657 MSM_RPM_STATUS_ID_MAP(8660, LDO5_0),
2658 MSM_RPM_STATUS_ID_MAP(8660, LDO5_1),
2659 MSM_RPM_STATUS_ID_MAP(8660, LDO6_0),
2660 MSM_RPM_STATUS_ID_MAP(8660, LDO6_1),
2661 MSM_RPM_STATUS_ID_MAP(8660, LDO7_0),
2662 MSM_RPM_STATUS_ID_MAP(8660, LDO7_1),
2663 MSM_RPM_STATUS_ID_MAP(8660, LDO8_0),
2664 MSM_RPM_STATUS_ID_MAP(8660, LDO8_1),
2665 MSM_RPM_STATUS_ID_MAP(8660, LDO9_0),
2666 MSM_RPM_STATUS_ID_MAP(8660, LDO9_1),
2667 MSM_RPM_STATUS_ID_MAP(8660, LDO10_0),
2668 MSM_RPM_STATUS_ID_MAP(8660, LDO10_1),
2669 MSM_RPM_STATUS_ID_MAP(8660, LDO11_0),
2670 MSM_RPM_STATUS_ID_MAP(8660, LDO11_1),
2671 MSM_RPM_STATUS_ID_MAP(8660, LDO12_0),
2672 MSM_RPM_STATUS_ID_MAP(8660, LDO12_1),
2673 MSM_RPM_STATUS_ID_MAP(8660, LDO13_0),
2674 MSM_RPM_STATUS_ID_MAP(8660, LDO13_1),
2675 MSM_RPM_STATUS_ID_MAP(8660, LDO14_0),
2676 MSM_RPM_STATUS_ID_MAP(8660, LDO14_1),
2677 MSM_RPM_STATUS_ID_MAP(8660, LDO15_0),
2678 MSM_RPM_STATUS_ID_MAP(8660, LDO15_1),
2679 MSM_RPM_STATUS_ID_MAP(8660, LDO16_0),
2680 MSM_RPM_STATUS_ID_MAP(8660, LDO16_1),
2681 MSM_RPM_STATUS_ID_MAP(8660, LDO17_0),
2682 MSM_RPM_STATUS_ID_MAP(8660, LDO17_1),
2683 MSM_RPM_STATUS_ID_MAP(8660, LDO18_0),
2684 MSM_RPM_STATUS_ID_MAP(8660, LDO18_1),
2685 MSM_RPM_STATUS_ID_MAP(8660, LDO19_0),
2686 MSM_RPM_STATUS_ID_MAP(8660, LDO19_1),
2687 MSM_RPM_STATUS_ID_MAP(8660, LDO20_0),
2688 MSM_RPM_STATUS_ID_MAP(8660, LDO20_1),
2689 MSM_RPM_STATUS_ID_MAP(8660, LDO21_0),
2690 MSM_RPM_STATUS_ID_MAP(8660, LDO21_1),
2691 MSM_RPM_STATUS_ID_MAP(8660, LDO22_0),
2692 MSM_RPM_STATUS_ID_MAP(8660, LDO22_1),
2693 MSM_RPM_STATUS_ID_MAP(8660, LDO23_0),
2694 MSM_RPM_STATUS_ID_MAP(8660, LDO23_1),
2695 MSM_RPM_STATUS_ID_MAP(8660, LDO24_0),
2696 MSM_RPM_STATUS_ID_MAP(8660, LDO24_1),
2697 MSM_RPM_STATUS_ID_MAP(8660, LDO25_0),
2698 MSM_RPM_STATUS_ID_MAP(8660, LDO25_1),
2699 MSM_RPM_STATUS_ID_MAP(8660, LVS0),
2700 MSM_RPM_STATUS_ID_MAP(8660, LVS1),
2701 MSM_RPM_STATUS_ID_MAP(8660, NCP_0),
2702 MSM_RPM_STATUS_ID_MAP(8660, NCP_1),
2703 MSM_RPM_STATUS_ID_MAP(8660, CXO_BUFFERS),
2704 },
2705 .target_ctrl_id = {
2706 MSM_RPM_CTRL_MAP(8660, VERSION_MAJOR),
2707 MSM_RPM_CTRL_MAP(8660, VERSION_MINOR),
2708 MSM_RPM_CTRL_MAP(8660, VERSION_BUILD),
2709 MSM_RPM_CTRL_MAP(8660, REQ_CTX_0),
2710 MSM_RPM_CTRL_MAP(8660, REQ_SEL_0),
2711 MSM_RPM_CTRL_MAP(8660, ACK_CTX_0),
2712 MSM_RPM_CTRL_MAP(8660, ACK_SEL_0),
2713 },
2714 .sel_invalidate = MSM_RPM_8660_SEL_INVALIDATE,
2715 .sel_notification = MSM_RPM_8660_SEL_NOTIFICATION,
2716 .sel_last = MSM_RPM_8660_SEL_LAST,
2717 .ver = {2, 0, 0},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002718};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002719
Praveen Chidambaram78499012011-11-01 17:15:17 -06002720struct platform_device msm8660_rpm_device = {
Maheshkumar Sivasubramanian9c8cdc92011-09-12 14:11:30 -06002721 .name = "msm_rpm",
2722 .id = -1,
2723};