blob: ea39336addfb791a2f806d4854e70675461a1158 [file] [log] [blame]
Anatolij Gustschin17a12172008-11-06 12:53:29 -08001/*
2 * drivers/mb862xx/mb862xxfb.c
3 *
4 * Fujitsu Carmine/Coral-P(A)/Lime framebuffer driver
5 *
6 * (C) 2008 Anatolij Gustschin <agust@denx.de>
7 * DENX Software Engineering
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 */
14
15#undef DEBUG
16
17#include <linux/fb.h>
18#include <linux/delay.h>
19#include <linux/init.h>
20#include <linux/interrupt.h>
21#include <linux/pci.h>
Arnd Bergmann24f01dc2009-06-16 15:34:31 -070022#if defined(CONFIG_OF)
Anatolij Gustschin17a12172008-11-06 12:53:29 -080023#include <linux/of_platform.h>
24#endif
25#include "mb862xxfb.h"
26#include "mb862xx_reg.h"
27
28#define NR_PALETTE 256
29#define MB862XX_MEM_SIZE 0x1000000
Anatolij Gustschinf64d8a52011-05-13 13:31:37 +020030#define CORALP_MEM_SIZE 0x2000000
Anatolij Gustschin17a12172008-11-06 12:53:29 -080031#define CARMINE_MEM_SIZE 0x8000000
32#define DRV_NAME "mb862xxfb"
33
Anatolij Gustschin17a12172008-11-06 12:53:29 -080034#if defined(CONFIG_SOCRATES)
35static struct mb862xx_gc_mode socrates_gc_mode = {
36 /* Mode for Prime View PM070WL4 TFT LCD Panel */
37 { "800x480", 45, 800, 480, 40000, 86, 42, 33, 10, 128, 2, 0, 0, 0 },
38 /* 16 bits/pixel, 16MB, 133MHz, SDRAM memory mode value */
39 16, 0x1000000, GC_CCF_COT_133, 0x4157ba63
40};
41#endif
42
43/* Helpers */
44static inline int h_total(struct fb_var_screeninfo *var)
45{
46 return var->xres + var->left_margin +
47 var->right_margin + var->hsync_len;
48}
49
50static inline int v_total(struct fb_var_screeninfo *var)
51{
52 return var->yres + var->upper_margin +
53 var->lower_margin + var->vsync_len;
54}
55
56static inline int hsp(struct fb_var_screeninfo *var)
57{
58 return var->xres + var->right_margin - 1;
59}
60
61static inline int vsp(struct fb_var_screeninfo *var)
62{
63 return var->yres + var->lower_margin - 1;
64}
65
66static inline int d_pitch(struct fb_var_screeninfo *var)
67{
68 return var->xres * var->bits_per_pixel / 8;
69}
70
71static inline unsigned int chan_to_field(unsigned int chan,
72 struct fb_bitfield *bf)
73{
74 chan &= 0xffff;
75 chan >>= 16 - bf->length;
76 return chan << bf->offset;
77}
78
79static int mb862xxfb_setcolreg(unsigned regno,
80 unsigned red, unsigned green, unsigned blue,
81 unsigned transp, struct fb_info *info)
82{
83 struct mb862xxfb_par *par = info->par;
84 unsigned int val;
85
86 switch (info->fix.visual) {
87 case FB_VISUAL_TRUECOLOR:
88 if (regno < 16) {
89 val = chan_to_field(red, &info->var.red);
90 val |= chan_to_field(green, &info->var.green);
91 val |= chan_to_field(blue, &info->var.blue);
92 par->pseudo_palette[regno] = val;
93 }
94 break;
95 case FB_VISUAL_PSEUDOCOLOR:
96 if (regno < 256) {
97 val = (red >> 8) << 16;
98 val |= (green >> 8) << 8;
99 val |= blue >> 8;
100 outreg(disp, GC_L0PAL0 + (regno * 4), val);
101 }
102 break;
103 default:
104 return 1; /* unsupported type */
105 }
106 return 0;
107}
108
109static int mb862xxfb_check_var(struct fb_var_screeninfo *var,
110 struct fb_info *fbi)
111{
112 unsigned long tmp;
113
114 if (fbi->dev)
115 dev_dbg(fbi->dev, "%s\n", __func__);
116
117 /* check if these values fit into the registers */
118 if (var->hsync_len > 255 || var->vsync_len > 255)
119 return -EINVAL;
120
121 if ((var->xres + var->right_margin) >= 4096)
122 return -EINVAL;
123
124 if ((var->yres + var->lower_margin) > 4096)
125 return -EINVAL;
126
127 if (h_total(var) > 4096 || v_total(var) > 4096)
128 return -EINVAL;
129
130 if (var->xres_virtual > 4096 || var->yres_virtual > 4096)
131 return -EINVAL;
132
133 if (var->bits_per_pixel <= 8)
134 var->bits_per_pixel = 8;
135 else if (var->bits_per_pixel <= 16)
136 var->bits_per_pixel = 16;
137 else if (var->bits_per_pixel <= 32)
138 var->bits_per_pixel = 32;
139
140 /*
141 * can cope with 8,16 or 24/32bpp if resulting
142 * pitch is divisible by 64 without remainder
143 */
144 if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT) {
145 int r;
146
147 var->bits_per_pixel = 0;
148 do {
149 var->bits_per_pixel += 8;
150 r = d_pitch(&fbi->var) % GC_L0M_L0W_UNIT;
151 } while (r && var->bits_per_pixel <= 32);
152
153 if (d_pitch(&fbi->var) % GC_L0M_L0W_UNIT)
154 return -EINVAL;
155 }
156
157 /* line length is going to be 128 bit aligned */
158 tmp = (var->xres * var->bits_per_pixel) / 8;
159 if ((tmp & 15) != 0)
160 return -EINVAL;
161
162 /* set r/g/b positions and validate bpp */
163 switch (var->bits_per_pixel) {
164 case 8:
165 var->red.length = var->bits_per_pixel;
166 var->green.length = var->bits_per_pixel;
167 var->blue.length = var->bits_per_pixel;
168 var->red.offset = 0;
169 var->green.offset = 0;
170 var->blue.offset = 0;
171 var->transp.length = 0;
172 break;
173 case 16:
174 var->red.length = 5;
175 var->green.length = 5;
176 var->blue.length = 5;
177 var->red.offset = 10;
178 var->green.offset = 5;
179 var->blue.offset = 0;
180 var->transp.length = 0;
181 break;
182 case 24:
183 case 32:
184 var->transp.length = 8;
185 var->red.length = 8;
186 var->green.length = 8;
187 var->blue.length = 8;
188 var->transp.offset = 24;
189 var->red.offset = 16;
190 var->green.offset = 8;
191 var->blue.offset = 0;
192 break;
193 default:
194 return -EINVAL;
195 }
196 return 0;
197}
198
199/*
200 * set display parameters
201 */
202static int mb862xxfb_set_par(struct fb_info *fbi)
203{
204 struct mb862xxfb_par *par = fbi->par;
205 unsigned long reg, sc;
206
207 dev_dbg(par->dev, "%s\n", __func__);
Valentin Sitdikov2ec509b2009-12-15 16:46:28 -0800208 if (par->type == BT_CORALP)
209 mb862xxfb_init_accel(fbi, fbi->var.xres);
Anatolij Gustschin17a12172008-11-06 12:53:29 -0800210
211 if (par->pre_init)
212 return 0;
213
214 /* disp off */
215 reg = inreg(disp, GC_DCM1);
216 reg &= ~GC_DCM01_DEN;
217 outreg(disp, GC_DCM1, reg);
218
219 /* set display reference clock div. */
220 sc = par->refclk / (1000000 / fbi->var.pixclock) - 1;
221 reg = inreg(disp, GC_DCM1);
222 reg &= ~(GC_DCM01_CKS | GC_DCM01_RESV | GC_DCM01_SC);
223 reg |= sc << 8;
224 outreg(disp, GC_DCM1, reg);
225 dev_dbg(par->dev, "SC 0x%lx\n", sc);
226
227 /* disp dimension, format */
228 reg = pack(d_pitch(&fbi->var) / GC_L0M_L0W_UNIT,
229 (fbi->var.yres - 1));
230 if (fbi->var.bits_per_pixel == 16)
231 reg |= GC_L0M_L0C_16;
232 outreg(disp, GC_L0M, reg);
233
234 if (fbi->var.bits_per_pixel == 32) {
235 reg = inreg(disp, GC_L0EM);
236 outreg(disp, GC_L0EM, reg | GC_L0EM_L0EC_24);
237 }
238 outreg(disp, GC_WY_WX, 0);
239 reg = pack(fbi->var.yres - 1, fbi->var.xres);
240 outreg(disp, GC_WH_WW, reg);
241 outreg(disp, GC_L0OA0, 0);
242 outreg(disp, GC_L0DA0, 0);
243 outreg(disp, GC_L0DY_L0DX, 0);
244 outreg(disp, GC_L0WY_L0WX, 0);
245 outreg(disp, GC_L0WH_L0WW, reg);
246
247 /* both HW-cursors off */
248 reg = inreg(disp, GC_CPM_CUTC);
249 reg &= ~(GC_CPM_CEN0 | GC_CPM_CEN1);
250 outreg(disp, GC_CPM_CUTC, reg);
251
252 /* timings */
253 reg = pack(fbi->var.xres - 1, fbi->var.xres - 1);
254 outreg(disp, GC_HDB_HDP, reg);
255 reg = pack((fbi->var.yres - 1), vsp(&fbi->var));
256 outreg(disp, GC_VDP_VSP, reg);
257 reg = ((fbi->var.vsync_len - 1) << 24) |
258 pack((fbi->var.hsync_len - 1), hsp(&fbi->var));
259 outreg(disp, GC_VSW_HSW_HSP, reg);
260 outreg(disp, GC_HTP, pack(h_total(&fbi->var) - 1, 0));
261 outreg(disp, GC_VTR, pack(v_total(&fbi->var) - 1, 0));
262
263 /* display on */
264 reg = inreg(disp, GC_DCM1);
265 reg |= GC_DCM01_DEN | GC_DCM01_L0E;
266 reg &= ~GC_DCM01_ESY;
267 outreg(disp, GC_DCM1, reg);
268 return 0;
269}
270
271static int mb862xxfb_pan(struct fb_var_screeninfo *var,
272 struct fb_info *info)
273{
274 struct mb862xxfb_par *par = info->par;
275 unsigned long reg;
276
277 reg = pack(var->yoffset, var->xoffset);
278 outreg(disp, GC_L0WY_L0WX, reg);
279
280 reg = pack(var->yres_virtual, var->xres_virtual);
281 outreg(disp, GC_L0WH_L0WW, reg);
282 return 0;
283}
284
285static int mb862xxfb_blank(int mode, struct fb_info *fbi)
286{
287 struct mb862xxfb_par *par = fbi->par;
288 unsigned long reg;
289
290 dev_dbg(fbi->dev, "blank mode=%d\n", mode);
291
292 switch (mode) {
293 case FB_BLANK_POWERDOWN:
294 reg = inreg(disp, GC_DCM1);
295 reg &= ~GC_DCM01_DEN;
296 outreg(disp, GC_DCM1, reg);
297 break;
298 case FB_BLANK_UNBLANK:
299 reg = inreg(disp, GC_DCM1);
300 reg |= GC_DCM01_DEN;
301 outreg(disp, GC_DCM1, reg);
302 break;
303 case FB_BLANK_NORMAL:
304 case FB_BLANK_VSYNC_SUSPEND:
305 case FB_BLANK_HSYNC_SUSPEND:
306 default:
307 return 1;
308 }
309 return 0;
310}
311
Anatolij Gustschinf64d8a52011-05-13 13:31:37 +0200312static int mb862xxfb_ioctl(struct fb_info *fbi, unsigned int cmd,
313 unsigned long arg)
314{
315 struct mb862xxfb_par *par = fbi->par;
316 struct mb862xx_l1_cfg *l1_cfg = &par->l1_cfg;
317 void __user *argp = (void __user *)arg;
318 int *enable;
319 u32 l1em = 0;
320
321 switch (cmd) {
322 case MB862XX_L1_GET_CFG:
323 if (copy_to_user(argp, l1_cfg, sizeof(*l1_cfg)))
324 return -EFAULT;
325 break;
326 case MB862XX_L1_SET_CFG:
327 if (copy_from_user(l1_cfg, argp, sizeof(*l1_cfg)))
328 return -EFAULT;
329 if ((l1_cfg->sw >= l1_cfg->dw) && (l1_cfg->sh >= l1_cfg->dh)) {
330 /* downscaling */
331 outreg(cap, GC_CAP_CSC,
332 pack((l1_cfg->sh << 11) / l1_cfg->dh,
333 (l1_cfg->sw << 11) / l1_cfg->dw));
334 l1em = inreg(disp, GC_L1EM);
335 l1em &= ~GC_L1EM_DM;
336 } else if ((l1_cfg->sw <= l1_cfg->dw) &&
337 (l1_cfg->sh <= l1_cfg->dh)) {
338 /* upscaling */
339 outreg(cap, GC_CAP_CSC,
340 pack((l1_cfg->sh << 11) / l1_cfg->dh,
341 (l1_cfg->sw << 11) / l1_cfg->dw));
342 outreg(cap, GC_CAP_CMSS,
343 pack(l1_cfg->sw >> 1, l1_cfg->sh));
344 outreg(cap, GC_CAP_CMDS,
345 pack(l1_cfg->dw >> 1, l1_cfg->dh));
346 l1em = inreg(disp, GC_L1EM);
347 l1em |= GC_L1EM_DM;
348 }
349
350 if (l1_cfg->mirror) {
351 outreg(cap, GC_CAP_CBM,
352 inreg(cap, GC_CAP_CBM) | GC_CBM_HRV);
353 l1em |= l1_cfg->dw * 2 - 8;
354 } else {
355 outreg(cap, GC_CAP_CBM,
356 inreg(cap, GC_CAP_CBM) & ~GC_CBM_HRV);
357 l1em &= 0xffff0000;
358 }
359 outreg(disp, GC_L1EM, l1em);
360 break;
361 case MB862XX_L1_ENABLE:
362 enable = (int *)arg;
363 if (*enable) {
364 outreg(disp, GC_L1DA, par->cap_buf);
365 outreg(cap, GC_CAP_IMG_START,
366 pack(l1_cfg->sy >> 1, l1_cfg->sx));
367 outreg(cap, GC_CAP_IMG_END,
368 pack(l1_cfg->sh, l1_cfg->sw));
369 outreg(disp, GC_L1M, GC_L1M_16 | GC_L1M_YC | GC_L1M_CS |
370 (par->l1_stride << 16));
371 outreg(disp, GC_L1WY_L1WX,
372 pack(l1_cfg->dy, l1_cfg->dx));
373 outreg(disp, GC_L1WH_L1WW,
374 pack(l1_cfg->dh - 1, l1_cfg->dw));
375 outreg(disp, GC_DLS, 1);
376 outreg(cap, GC_CAP_VCM,
377 GC_VCM_VIE | GC_VCM_CM | GC_VCM_VS_PAL);
378 outreg(disp, GC_DCM1, inreg(disp, GC_DCM1) |
379 GC_DCM1_DEN | GC_DCM1_L1E);
380 } else {
381 outreg(cap, GC_CAP_VCM,
382 inreg(cap, GC_CAP_VCM) & ~GC_VCM_VIE);
383 outreg(disp, GC_DCM1,
384 inreg(disp, GC_DCM1) & ~GC_DCM1_L1E);
385 }
386 break;
387 case MB862XX_L1_CAP_CTL:
388 enable = (int *)arg;
389 if (*enable) {
390 outreg(cap, GC_CAP_VCM,
391 inreg(cap, GC_CAP_VCM) | GC_VCM_VIE);
392 } else {
393 outreg(cap, GC_CAP_VCM,
394 inreg(cap, GC_CAP_VCM) & ~GC_VCM_VIE);
395 }
396 break;
397 default:
398 return -EINVAL;
399 }
400 return 0;
401}
402
Anatolij Gustschin17a12172008-11-06 12:53:29 -0800403/* framebuffer ops */
404static struct fb_ops mb862xxfb_ops = {
405 .owner = THIS_MODULE,
406 .fb_check_var = mb862xxfb_check_var,
407 .fb_set_par = mb862xxfb_set_par,
408 .fb_setcolreg = mb862xxfb_setcolreg,
409 .fb_blank = mb862xxfb_blank,
410 .fb_pan_display = mb862xxfb_pan,
411 .fb_fillrect = cfb_fillrect,
412 .fb_copyarea = cfb_copyarea,
413 .fb_imageblit = cfb_imageblit,
Anatolij Gustschinf64d8a52011-05-13 13:31:37 +0200414 .fb_ioctl = mb862xxfb_ioctl,
Anatolij Gustschin17a12172008-11-06 12:53:29 -0800415};
416
417/* initialize fb_info data */
418static int mb862xxfb_init_fbinfo(struct fb_info *fbi)
419{
420 struct mb862xxfb_par *par = fbi->par;
421 struct mb862xx_gc_mode *mode = par->gc_mode;
422 unsigned long reg;
Anatolij Gustschinf64d8a52011-05-13 13:31:37 +0200423 int stride;
Anatolij Gustschin17a12172008-11-06 12:53:29 -0800424
425 fbi->fbops = &mb862xxfb_ops;
426 fbi->pseudo_palette = par->pseudo_palette;
427 fbi->screen_base = par->fb_base;
428 fbi->screen_size = par->mapped_vram;
429
430 strcpy(fbi->fix.id, DRV_NAME);
431 fbi->fix.smem_start = (unsigned long)par->fb_base_phys;
Anatolij Gustschin17a12172008-11-06 12:53:29 -0800432 fbi->fix.mmio_start = (unsigned long)par->mmio_base_phys;
433 fbi->fix.mmio_len = par->mmio_len;
434 fbi->fix.accel = FB_ACCEL_NONE;
435 fbi->fix.type = FB_TYPE_PACKED_PIXELS;
436 fbi->fix.type_aux = 0;
437 fbi->fix.xpanstep = 1;
438 fbi->fix.ypanstep = 1;
439 fbi->fix.ywrapstep = 0;
440
441 reg = inreg(disp, GC_DCM1);
442 if (reg & GC_DCM01_DEN && reg & GC_DCM01_L0E) {
443 /* get the disp mode from active display cfg */
444 unsigned long sc = ((reg & GC_DCM01_SC) >> 8) + 1;
445 unsigned long hsp, vsp, ht, vt;
446
447 dev_dbg(par->dev, "using bootloader's disp. mode\n");
448 fbi->var.pixclock = (sc * 1000000) / par->refclk;
449 fbi->var.xres = (inreg(disp, GC_HDB_HDP) & 0x0fff) + 1;
450 reg = inreg(disp, GC_VDP_VSP);
451 fbi->var.yres = ((reg >> 16) & 0x0fff) + 1;
452 vsp = (reg & 0x0fff) + 1;
453 fbi->var.xres_virtual = fbi->var.xres;
454 fbi->var.yres_virtual = fbi->var.yres;
455 reg = inreg(disp, GC_L0EM);
456 if (reg & GC_L0EM_L0EC_24) {
457 fbi->var.bits_per_pixel = 32;
458 } else {
459 reg = inreg(disp, GC_L0M);
460 if (reg & GC_L0M_L0C_16)
461 fbi->var.bits_per_pixel = 16;
462 else
463 fbi->var.bits_per_pixel = 8;
464 }
465 reg = inreg(disp, GC_VSW_HSW_HSP);
466 fbi->var.hsync_len = ((reg & 0xff0000) >> 16) + 1;
467 fbi->var.vsync_len = ((reg & 0x3f000000) >> 24) + 1;
468 hsp = (reg & 0xffff) + 1;
469 ht = ((inreg(disp, GC_HTP) & 0xfff0000) >> 16) + 1;
470 fbi->var.right_margin = hsp - fbi->var.xres;
471 fbi->var.left_margin = ht - hsp - fbi->var.hsync_len;
472 vt = ((inreg(disp, GC_VTR) & 0xfff0000) >> 16) + 1;
473 fbi->var.lower_margin = vsp - fbi->var.yres;
474 fbi->var.upper_margin = vt - vsp - fbi->var.vsync_len;
475 } else if (mode) {
476 dev_dbg(par->dev, "using supplied mode\n");
477 fb_videomode_to_var(&fbi->var, (struct fb_videomode *)mode);
478 fbi->var.bits_per_pixel = mode->def_bpp ? mode->def_bpp : 8;
479 } else {
480 int ret;
481
482 ret = fb_find_mode(&fbi->var, fbi, "640x480-16@60",
483 NULL, 0, NULL, 16);
484 if (ret == 0 || ret == 4) {
485 dev_err(par->dev,
486 "failed to get initial mode\n");
487 return -EINVAL;
488 }
489 }
490
491 fbi->var.xoffset = 0;
492 fbi->var.yoffset = 0;
493 fbi->var.grayscale = 0;
494 fbi->var.nonstd = 0;
495 fbi->var.height = -1;
496 fbi->var.width = -1;
497 fbi->var.accel_flags = 0;
498 fbi->var.vmode = FB_VMODE_NONINTERLACED;
499 fbi->var.activate = FB_ACTIVATE_NOW;
500 fbi->flags = FBINFO_DEFAULT |
501#ifdef __BIG_ENDIAN
502 FBINFO_FOREIGN_ENDIAN |
503#endif
504 FBINFO_HWACCEL_XPAN |
505 FBINFO_HWACCEL_YPAN;
506
507 /* check and possibly fix bpp */
508 if ((fbi->fbops->fb_check_var)(&fbi->var, fbi))
509 dev_err(par->dev, "check_var() failed on initial setup?\n");
510
511 fbi->fix.visual = fbi->var.bits_per_pixel == 8 ?
512 FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
513 fbi->fix.line_length = (fbi->var.xres_virtual *
514 fbi->var.bits_per_pixel) / 8;
Anatolij Gustschindcdf2f72011-05-13 11:05:08 +0200515 fbi->fix.smem_len = fbi->fix.line_length * fbi->var.yres_virtual;
Anatolij Gustschinf64d8a52011-05-13 13:31:37 +0200516
517 /*
518 * reserve space for capture buffers and two cursors
519 * at the end of vram: 720x576 * 2 * 2.2 + 64x64 * 16.
520 */
521 par->cap_buf = par->mapped_vram - 0x1bd800 - 0x10000;
522 par->cap_len = 0x1bd800;
523 par->l1_cfg.sx = 0;
524 par->l1_cfg.sy = 0;
525 par->l1_cfg.sw = 720;
526 par->l1_cfg.sh = 576;
527 par->l1_cfg.dx = 0;
528 par->l1_cfg.dy = 0;
529 par->l1_cfg.dw = 720;
530 par->l1_cfg.dh = 576;
531 stride = par->l1_cfg.sw * (fbi->var.bits_per_pixel / 8);
532 par->l1_stride = stride / 64 + ((stride % 64) ? 1 : 0);
533 outreg(cap, GC_CAP_CBM, GC_CBM_OO | GC_CBM_CBST |
534 (par->l1_stride << 16));
535 outreg(cap, GC_CAP_CBOA, par->cap_buf);
536 outreg(cap, GC_CAP_CBLA, par->cap_buf + par->cap_len);
Anatolij Gustschin17a12172008-11-06 12:53:29 -0800537 return 0;
538}
539
540/*
541 * show some display controller and cursor registers
542 */
543static ssize_t mb862xxfb_show_dispregs(struct device *dev,
544 struct device_attribute *attr, char *buf)
545{
546 struct fb_info *fbi = dev_get_drvdata(dev);
547 struct mb862xxfb_par *par = fbi->par;
548 char *ptr = buf;
549 unsigned int reg;
550
551 for (reg = GC_DCM0; reg <= GC_L0DY_L0DX; reg += 4)
552 ptr += sprintf(ptr, "%08x = %08x\n",
553 reg, inreg(disp, reg));
554
555 for (reg = GC_CPM_CUTC; reg <= GC_CUY1_CUX1; reg += 4)
556 ptr += sprintf(ptr, "%08x = %08x\n",
557 reg, inreg(disp, reg));
558
559 for (reg = GC_DCM1; reg <= GC_L0WH_L0WW; reg += 4)
560 ptr += sprintf(ptr, "%08x = %08x\n",
561 reg, inreg(disp, reg));
562
Valentin Sitdikov2ec509b2009-12-15 16:46:28 -0800563 for (reg = 0x400; reg <= 0x410; reg += 4)
564 ptr += sprintf(ptr, "geo %08x = %08x\n",
565 reg, inreg(geo, reg));
566
567 for (reg = 0x400; reg <= 0x410; reg += 4)
568 ptr += sprintf(ptr, "draw %08x = %08x\n",
569 reg, inreg(draw, reg));
570
571 for (reg = 0x440; reg <= 0x450; reg += 4)
572 ptr += sprintf(ptr, "draw %08x = %08x\n",
573 reg, inreg(draw, reg));
574
Anatolij Gustschin17a12172008-11-06 12:53:29 -0800575 return ptr - buf;
576}
577
578static DEVICE_ATTR(dispregs, 0444, mb862xxfb_show_dispregs, NULL);
579
580irqreturn_t mb862xx_intr(int irq, void *dev_id)
581{
582 struct mb862xxfb_par *par = (struct mb862xxfb_par *) dev_id;
583 unsigned long reg_ist, mask;
584
585 if (!par)
586 return IRQ_NONE;
587
588 if (par->type == BT_CARMINE) {
589 /* Get Interrupt Status */
590 reg_ist = inreg(ctrl, GC_CTRL_STATUS);
591 mask = inreg(ctrl, GC_CTRL_INT_MASK);
592 if (reg_ist == 0)
593 return IRQ_HANDLED;
594
595 reg_ist &= mask;
596 if (reg_ist == 0)
597 return IRQ_HANDLED;
598
599 /* Clear interrupt status */
600 outreg(ctrl, 0x0, reg_ist);
601 } else {
602 /* Get status */
603 reg_ist = inreg(host, GC_IST);
604 mask = inreg(host, GC_IMASK);
605
606 reg_ist &= mask;
607 if (reg_ist == 0)
608 return IRQ_HANDLED;
609
610 /* Clear status */
611 outreg(host, GC_IST, ~reg_ist);
612 }
613 return IRQ_HANDLED;
614}
615
616#if defined(CONFIG_FB_MB862XX_LIME)
617/*
618 * GDC (Lime, Coral(B/Q), Mint, ...) on host bus
619 */
620static int mb862xx_gdc_init(struct mb862xxfb_par *par)
621{
622 unsigned long ccf, mmr;
623 unsigned long ver, rev;
624
625 if (!par)
626 return -ENODEV;
627
628#if defined(CONFIG_FB_PRE_INIT_FB)
629 par->pre_init = 1;
630#endif
631 par->host = par->mmio_base;
632 par->i2c = par->mmio_base + MB862XX_I2C_BASE;
633 par->disp = par->mmio_base + MB862XX_DISP_BASE;
634 par->cap = par->mmio_base + MB862XX_CAP_BASE;
635 par->draw = par->mmio_base + MB862XX_DRAW_BASE;
636 par->geo = par->mmio_base + MB862XX_GEO_BASE;
637 par->pio = par->mmio_base + MB862XX_PIO_BASE;
638
639 par->refclk = GC_DISP_REFCLK_400;
640
641 ver = inreg(host, GC_CID);
642 rev = inreg(pio, GC_REVISION);
643 if ((ver == 0x303) && (rev & 0xffffff00) == 0x20050100) {
644 dev_info(par->dev, "Fujitsu Lime v1.%d found\n",
645 (int)rev & 0xff);
646 par->type = BT_LIME;
647 ccf = par->gc_mode ? par->gc_mode->ccf : GC_CCF_COT_100;
648 mmr = par->gc_mode ? par->gc_mode->mmr : 0x414fb7f2;
649 } else {
650 dev_info(par->dev, "? GDC, CID/Rev.: 0x%lx/0x%lx \n", ver, rev);
651 return -ENODEV;
652 }
653
654 if (!par->pre_init) {
655 outreg(host, GC_CCF, ccf);
656 udelay(200);
657 outreg(host, GC_MMR, mmr);
658 udelay(10);
659 }
660
661 /* interrupt status */
662 outreg(host, GC_IST, 0);
663 outreg(host, GC_IMASK, GC_INT_EN);
664 return 0;
665}
666
Grant Likely28541d02011-02-22 21:07:43 -0700667static int __devinit of_platform_mb862xx_probe(struct platform_device *ofdev)
Anatolij Gustschin17a12172008-11-06 12:53:29 -0800668{
Anatolij Gustschind4b8b2c2010-06-03 02:20:44 +0200669 struct device_node *np = ofdev->dev.of_node;
Anatolij Gustschin17a12172008-11-06 12:53:29 -0800670 struct device *dev = &ofdev->dev;
671 struct mb862xxfb_par *par;
672 struct fb_info *info;
673 struct resource res;
674 resource_size_t res_size;
675 unsigned long ret = -ENODEV;
676
677 if (of_address_to_resource(np, 0, &res)) {
678 dev_err(dev, "Invalid address\n");
679 return -ENXIO;
680 }
681
682 info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
683 if (info == NULL) {
684 dev_err(dev, "cannot allocate framebuffer\n");
685 return -ENOMEM;
686 }
687
688 par = info->par;
689 par->info = info;
690 par->dev = dev;
691
692 par->irq = irq_of_parse_and_map(np, 0);
693 if (par->irq == NO_IRQ) {
694 dev_err(dev, "failed to map irq\n");
695 ret = -ENODEV;
696 goto fbrel;
697 }
698
699 res_size = 1 + res.end - res.start;
700 par->res = request_mem_region(res.start, res_size, DRV_NAME);
701 if (par->res == NULL) {
702 dev_err(dev, "Cannot claim framebuffer/mmio\n");
703 ret = -ENXIO;
704 goto irqdisp;
705 }
706
Anatolij Gustschin17a12172008-11-06 12:53:29 -0800707#if defined(CONFIG_SOCRATES)
708 par->gc_mode = &socrates_gc_mode;
709#endif
710
711 par->fb_base_phys = res.start;
712 par->mmio_base_phys = res.start + MB862XX_MMIO_BASE;
713 par->mmio_len = MB862XX_MMIO_SIZE;
714 if (par->gc_mode)
715 par->mapped_vram = par->gc_mode->max_vram;
716 else
717 par->mapped_vram = MB862XX_MEM_SIZE;
718
719 par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
720 if (par->fb_base == NULL) {
721 dev_err(dev, "Cannot map framebuffer\n");
722 goto rel_reg;
723 }
724
725 par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
726 if (par->mmio_base == NULL) {
727 dev_err(dev, "Cannot map registers\n");
728 goto fb_unmap;
729 }
730
731 dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
732 (u64)par->fb_base_phys, (ulong)par->mapped_vram);
733 dev_dbg(dev, "mmio phys 0x%llx 0x%lx, (irq = %d)\n",
734 (u64)par->mmio_base_phys, (ulong)par->mmio_len, par->irq);
735
736 if (mb862xx_gdc_init(par))
737 goto io_unmap;
738
739 if (request_irq(par->irq, mb862xx_intr, IRQF_DISABLED,
740 DRV_NAME, (void *)par)) {
741 dev_err(dev, "Cannot request irq\n");
742 goto io_unmap;
743 }
744
745 mb862xxfb_init_fbinfo(info);
746
747 if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
748 dev_err(dev, "Could not allocate cmap for fb_info.\n");
749 goto free_irq;
750 }
751
752 if ((info->fbops->fb_set_par)(info))
753 dev_err(dev, "set_var() failed on initial setup?\n");
754
755 if (register_framebuffer(info)) {
756 dev_err(dev, "failed to register framebuffer\n");
757 goto rel_cmap;
758 }
759
760 dev_set_drvdata(dev, info);
761
762 if (device_create_file(dev, &dev_attr_dispregs))
763 dev_err(dev, "Can't create sysfs regdump file\n");
764 return 0;
765
766rel_cmap:
767 fb_dealloc_cmap(&info->cmap);
768free_irq:
769 outreg(host, GC_IMASK, 0);
770 free_irq(par->irq, (void *)par);
771io_unmap:
772 iounmap(par->mmio_base);
773fb_unmap:
774 iounmap(par->fb_base);
775rel_reg:
776 release_mem_region(res.start, res_size);
777irqdisp:
778 irq_dispose_mapping(par->irq);
779fbrel:
780 dev_set_drvdata(dev, NULL);
781 framebuffer_release(info);
782 return ret;
783}
784
Grant Likely2dc11582010-08-06 09:25:50 -0600785static int __devexit of_platform_mb862xx_remove(struct platform_device *ofdev)
Anatolij Gustschin17a12172008-11-06 12:53:29 -0800786{
787 struct fb_info *fbi = dev_get_drvdata(&ofdev->dev);
788 struct mb862xxfb_par *par = fbi->par;
789 resource_size_t res_size = 1 + par->res->end - par->res->start;
790 unsigned long reg;
791
792 dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
793
794 /* display off */
795 reg = inreg(disp, GC_DCM1);
796 reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
797 outreg(disp, GC_DCM1, reg);
798
799 /* disable interrupts */
800 outreg(host, GC_IMASK, 0);
801
802 free_irq(par->irq, (void *)par);
803 irq_dispose_mapping(par->irq);
804
805 device_remove_file(&ofdev->dev, &dev_attr_dispregs);
806
807 unregister_framebuffer(fbi);
808 fb_dealloc_cmap(&fbi->cmap);
809
810 iounmap(par->mmio_base);
811 iounmap(par->fb_base);
812
813 dev_set_drvdata(&ofdev->dev, NULL);
814 release_mem_region(par->res->start, res_size);
815 framebuffer_release(fbi);
816 return 0;
817}
818
819/*
820 * common types
821 */
822static struct of_device_id __devinitdata of_platform_mb862xx_tbl[] = {
823 { .compatible = "fujitsu,MB86276", },
824 { .compatible = "fujitsu,lime", },
825 { .compatible = "fujitsu,MB86277", },
826 { .compatible = "fujitsu,mint", },
827 { .compatible = "fujitsu,MB86293", },
828 { .compatible = "fujitsu,MB86294", },
829 { .compatible = "fujitsu,coral", },
830 { /* end */ }
831};
832
Grant Likely28541d02011-02-22 21:07:43 -0700833static struct platform_driver of_platform_mb862xxfb_driver = {
Grant Likely40182942010-04-13 16:13:02 -0700834 .driver = {
835 .name = DRV_NAME,
836 .owner = THIS_MODULE,
837 .of_match_table = of_platform_mb862xx_tbl,
838 },
Anatolij Gustschin17a12172008-11-06 12:53:29 -0800839 .probe = of_platform_mb862xx_probe,
840 .remove = __devexit_p(of_platform_mb862xx_remove),
841};
842#endif
843
844#if defined(CONFIG_FB_MB862XX_PCI_GDC)
845static int coralp_init(struct mb862xxfb_par *par)
846{
847 int cn, ver;
848
849 par->host = par->mmio_base;
850 par->i2c = par->mmio_base + MB862XX_I2C_BASE;
851 par->disp = par->mmio_base + MB862XX_DISP_BASE;
852 par->cap = par->mmio_base + MB862XX_CAP_BASE;
853 par->draw = par->mmio_base + MB862XX_DRAW_BASE;
854 par->geo = par->mmio_base + MB862XX_GEO_BASE;
855 par->pio = par->mmio_base + MB862XX_PIO_BASE;
856
857 par->refclk = GC_DISP_REFCLK_400;
858
Anatolij Gustschin12ed0c42011-05-13 12:52:29 +0200859 if (par->mapped_vram >= 0x2000000) {
860 /* relocate gdc registers space */
861 writel(1, par->fb_base + MB862XX_MMIO_BASE + GC_RSW);
862 udelay(1); /* wait at least 20 bus cycles */
863 }
864
Anatolij Gustschin17a12172008-11-06 12:53:29 -0800865 ver = inreg(host, GC_CID);
866 cn = (ver & GC_CID_CNAME_MSK) >> 8;
867 ver = ver & GC_CID_VERSION_MSK;
868 if (cn == 3) {
Anatolij Gustschin3cadf942011-05-13 14:12:15 +0200869 unsigned long reg;
870
Anatolij Gustschin17a12172008-11-06 12:53:29 -0800871 dev_info(par->dev, "Fujitsu Coral-%s GDC Rev.%d found\n",\
872 (ver == 6) ? "P" : (ver == 8) ? "PA" : "?",
873 par->pdev->revision);
Anatolij Gustschin3cadf942011-05-13 14:12:15 +0200874 reg = inreg(disp, GC_DCM1);
875 if (reg & GC_DCM01_DEN && reg & GC_DCM01_L0E)
876 par->pre_init = 1;
877
878 if (!par->pre_init) {
879 outreg(host, GC_CCF, GC_CCF_CGE_166 | GC_CCF_COT_133);
880 udelay(200);
881 outreg(host, GC_MMR, GC_MMR_CORALP_EVB_VAL);
882 udelay(10);
883 }
Anatolij Gustschin17a12172008-11-06 12:53:29 -0800884 /* Clear interrupt status */
885 outreg(host, GC_IST, 0);
886 } else {
887 return -ENODEV;
888 }
Anatolij Gustschinf8a6b1f2011-05-24 15:19:48 +0200889
890 mb862xx_i2c_init(par);
Anatolij Gustschin17a12172008-11-06 12:53:29 -0800891 return 0;
892}
893
894static int init_dram_ctrl(struct mb862xxfb_par *par)
895{
896 unsigned long i = 0;
897
898 /*
899 * Set io mode first! Spec. says IC may be destroyed
900 * if not set to SSTL2/LVCMOS before init.
901 */
902 outreg(dram_ctrl, GC_DCTL_IOCONT1_IOCONT0, GC_EVB_DCTL_IOCONT1_IOCONT0);
903
904 /* DRAM init */
905 outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD);
906 outreg(dram_ctrl, GC_DCTL_SETTIME1_EMODE, GC_EVB_DCTL_SETTIME1_EMODE);
907 outreg(dram_ctrl, GC_DCTL_REFRESH_SETTIME2,
908 GC_EVB_DCTL_REFRESH_SETTIME2);
909 outreg(dram_ctrl, GC_DCTL_RSV2_RSV1, GC_EVB_DCTL_RSV2_RSV1);
910 outreg(dram_ctrl, GC_DCTL_DDRIF2_DDRIF1, GC_EVB_DCTL_DDRIF2_DDRIF1);
911 outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES);
912
913 /* DLL reset done? */
914 while ((inreg(dram_ctrl, GC_DCTL_RSV0_STATES) & GC_DCTL_STATES_MSK)) {
915 udelay(GC_DCTL_INIT_WAIT_INTERVAL);
916 if (i++ > GC_DCTL_INIT_WAIT_CNT) {
917 dev_err(par->dev, "VRAM init failed.\n");
918 return -EINVAL;
919 }
920 }
921 outreg(dram_ctrl, GC_DCTL_MODE_ADD, GC_EVB_DCTL_MODE_ADD_AFT_RST);
922 outreg(dram_ctrl, GC_DCTL_RSV0_STATES, GC_EVB_DCTL_RSV0_STATES_AFT_RST);
923 return 0;
924}
925
926static int carmine_init(struct mb862xxfb_par *par)
927{
928 unsigned long reg;
929
930 par->ctrl = par->mmio_base + MB86297_CTRL_BASE;
931 par->i2c = par->mmio_base + MB86297_I2C_BASE;
932 par->disp = par->mmio_base + MB86297_DISP0_BASE;
933 par->disp1 = par->mmio_base + MB86297_DISP1_BASE;
934 par->cap = par->mmio_base + MB86297_CAP0_BASE;
935 par->cap1 = par->mmio_base + MB86297_CAP1_BASE;
936 par->draw = par->mmio_base + MB86297_DRAW_BASE;
937 par->dram_ctrl = par->mmio_base + MB86297_DRAMCTRL_BASE;
938 par->wrback = par->mmio_base + MB86297_WRBACK_BASE;
939
940 par->refclk = GC_DISP_REFCLK_533;
941
942 /* warm up */
943 reg = GC_CTRL_CLK_EN_DRAM | GC_CTRL_CLK_EN_2D3D | GC_CTRL_CLK_EN_DISP0;
944 outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
945
946 /* check for engine module revision */
947 if (inreg(draw, GC_2D3D_REV) == GC_RE_REVISION)
948 dev_info(par->dev, "Fujitsu Carmine GDC Rev.%d found\n",
949 par->pdev->revision);
950 else
951 goto err_init;
952
953 reg &= ~GC_CTRL_CLK_EN_2D3D;
954 outreg(ctrl, GC_CTRL_CLK_ENABLE, reg);
955
956 /* set up vram */
957 if (init_dram_ctrl(par) < 0)
958 goto err_init;
959
960 outreg(ctrl, GC_CTRL_INT_MASK, 0);
961 return 0;
962
963err_init:
964 outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
965 return -EINVAL;
966}
967
968static inline int mb862xx_pci_gdc_init(struct mb862xxfb_par *par)
969{
970 switch (par->type) {
971 case BT_CORALP:
972 return coralp_init(par);
973 case BT_CARMINE:
974 return carmine_init(par);
975 default:
976 return -ENODEV;
977 }
978}
979
980#define CHIP_ID(id) \
981 { PCI_DEVICE(PCI_VENDOR_ID_FUJITSU_LIMITED, id) }
982
983static struct pci_device_id mb862xx_pci_tbl[] __devinitdata = {
984 /* MB86295/MB86296 */
985 CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALP),
986 CHIP_ID(PCI_DEVICE_ID_FUJITSU_CORALPA),
987 /* MB86297 */
988 CHIP_ID(PCI_DEVICE_ID_FUJITSU_CARMINE),
989 { 0, }
990};
991
992MODULE_DEVICE_TABLE(pci, mb862xx_pci_tbl);
993
994static int __devinit mb862xx_pci_probe(struct pci_dev *pdev,
995 const struct pci_device_id *ent)
996{
997 struct mb862xxfb_par *par;
998 struct fb_info *info;
999 struct device *dev = &pdev->dev;
1000 int ret;
1001
1002 ret = pci_enable_device(pdev);
1003 if (ret < 0) {
1004 dev_err(dev, "Cannot enable PCI device\n");
1005 goto out;
1006 }
1007
1008 info = framebuffer_alloc(sizeof(struct mb862xxfb_par), dev);
1009 if (!info) {
1010 dev_err(dev, "framebuffer alloc failed\n");
1011 ret = -ENOMEM;
1012 goto dis_dev;
1013 }
1014
1015 par = info->par;
1016 par->info = info;
1017 par->dev = dev;
1018 par->pdev = pdev;
1019 par->irq = pdev->irq;
1020
1021 ret = pci_request_regions(pdev, DRV_NAME);
1022 if (ret < 0) {
1023 dev_err(dev, "Cannot reserve region(s) for PCI device\n");
1024 goto rel_fb;
1025 }
1026
1027 switch (pdev->device) {
1028 case PCI_DEVICE_ID_FUJITSU_CORALP:
1029 case PCI_DEVICE_ID_FUJITSU_CORALPA:
1030 par->fb_base_phys = pci_resource_start(par->pdev, 0);
1031 par->mapped_vram = CORALP_MEM_SIZE;
Anatolij Gustschin12ed0c42011-05-13 12:52:29 +02001032 if (par->mapped_vram >= 0x2000000) {
1033 par->mmio_base_phys = par->fb_base_phys +
1034 MB862XX_MMIO_HIGH_BASE;
1035 } else {
1036 par->mmio_base_phys = par->fb_base_phys +
1037 MB862XX_MMIO_BASE;
1038 }
Anatolij Gustschin17a12172008-11-06 12:53:29 -08001039 par->mmio_len = MB862XX_MMIO_SIZE;
1040 par->type = BT_CORALP;
1041 break;
1042 case PCI_DEVICE_ID_FUJITSU_CARMINE:
1043 par->fb_base_phys = pci_resource_start(par->pdev, 2);
1044 par->mmio_base_phys = pci_resource_start(par->pdev, 3);
1045 par->mmio_len = pci_resource_len(par->pdev, 3);
1046 par->mapped_vram = CARMINE_MEM_SIZE;
1047 par->type = BT_CARMINE;
1048 break;
1049 default:
1050 /* should never occur */
1051 goto rel_reg;
1052 }
1053
1054 par->fb_base = ioremap(par->fb_base_phys, par->mapped_vram);
1055 if (par->fb_base == NULL) {
1056 dev_err(dev, "Cannot map framebuffer\n");
1057 goto rel_reg;
1058 }
1059
1060 par->mmio_base = ioremap(par->mmio_base_phys, par->mmio_len);
1061 if (par->mmio_base == NULL) {
1062 dev_err(dev, "Cannot map registers\n");
1063 ret = -EIO;
1064 goto fb_unmap;
1065 }
1066
1067 dev_dbg(dev, "fb phys 0x%llx 0x%lx\n",
Andrew Mortonc1ab6cc2008-12-09 13:14:31 -08001068 (unsigned long long)par->fb_base_phys, (ulong)par->mapped_vram);
Anatolij Gustschin17a12172008-11-06 12:53:29 -08001069 dev_dbg(dev, "mmio phys 0x%llx 0x%lx\n",
Andrew Mortonc1ab6cc2008-12-09 13:14:31 -08001070 (unsigned long long)par->mmio_base_phys, (ulong)par->mmio_len);
Anatolij Gustschin17a12172008-11-06 12:53:29 -08001071
1072 if (mb862xx_pci_gdc_init(par))
1073 goto io_unmap;
1074
1075 if (request_irq(par->irq, mb862xx_intr, IRQF_DISABLED | IRQF_SHARED,
1076 DRV_NAME, (void *)par)) {
1077 dev_err(dev, "Cannot request irq\n");
1078 goto io_unmap;
1079 }
1080
1081 mb862xxfb_init_fbinfo(info);
1082
1083 if (fb_alloc_cmap(&info->cmap, NR_PALETTE, 0) < 0) {
1084 dev_err(dev, "Could not allocate cmap for fb_info.\n");
1085 ret = -ENOMEM;
1086 goto free_irq;
1087 }
1088
1089 if ((info->fbops->fb_set_par)(info))
1090 dev_err(dev, "set_var() failed on initial setup?\n");
1091
1092 ret = register_framebuffer(info);
1093 if (ret < 0) {
1094 dev_err(dev, "failed to register framebuffer\n");
1095 goto rel_cmap;
1096 }
1097
1098 pci_set_drvdata(pdev, info);
1099
1100 if (device_create_file(dev, &dev_attr_dispregs))
1101 dev_err(dev, "Can't create sysfs regdump file\n");
1102
1103 if (par->type == BT_CARMINE)
1104 outreg(ctrl, GC_CTRL_INT_MASK, GC_CARMINE_INT_EN);
1105 else
1106 outreg(host, GC_IMASK, GC_INT_EN);
1107
1108 return 0;
1109
1110rel_cmap:
1111 fb_dealloc_cmap(&info->cmap);
1112free_irq:
1113 free_irq(par->irq, (void *)par);
1114io_unmap:
1115 iounmap(par->mmio_base);
1116fb_unmap:
1117 iounmap(par->fb_base);
1118rel_reg:
1119 pci_release_regions(pdev);
1120rel_fb:
1121 framebuffer_release(info);
1122dis_dev:
1123 pci_disable_device(pdev);
1124out:
1125 return ret;
1126}
1127
1128static void __devexit mb862xx_pci_remove(struct pci_dev *pdev)
1129{
1130 struct fb_info *fbi = pci_get_drvdata(pdev);
1131 struct mb862xxfb_par *par = fbi->par;
1132 unsigned long reg;
1133
1134 dev_dbg(fbi->dev, "%s release\n", fbi->fix.id);
1135
1136 /* display off */
1137 reg = inreg(disp, GC_DCM1);
1138 reg &= ~(GC_DCM01_DEN | GC_DCM01_L0E);
1139 outreg(disp, GC_DCM1, reg);
1140
1141 if (par->type == BT_CARMINE) {
1142 outreg(ctrl, GC_CTRL_INT_MASK, 0);
1143 outreg(ctrl, GC_CTRL_CLK_ENABLE, 0);
1144 } else {
1145 outreg(host, GC_IMASK, 0);
1146 }
1147
Anatolij Gustschinf8a6b1f2011-05-24 15:19:48 +02001148 mb862xx_i2c_exit(par);
1149
Anatolij Gustschin17a12172008-11-06 12:53:29 -08001150 device_remove_file(&pdev->dev, &dev_attr_dispregs);
1151
1152 pci_set_drvdata(pdev, NULL);
1153 unregister_framebuffer(fbi);
1154 fb_dealloc_cmap(&fbi->cmap);
1155
1156 free_irq(par->irq, (void *)par);
1157 iounmap(par->mmio_base);
1158 iounmap(par->fb_base);
1159
1160 pci_release_regions(pdev);
1161 framebuffer_release(fbi);
1162 pci_disable_device(pdev);
1163}
1164
1165static struct pci_driver mb862xxfb_pci_driver = {
1166 .name = DRV_NAME,
1167 .id_table = mb862xx_pci_tbl,
1168 .probe = mb862xx_pci_probe,
1169 .remove = __devexit_p(mb862xx_pci_remove),
1170};
1171#endif
1172
1173static int __devinit mb862xxfb_init(void)
1174{
1175 int ret = -ENODEV;
1176
1177#if defined(CONFIG_FB_MB862XX_LIME)
Grant Likely28541d02011-02-22 21:07:43 -07001178 ret = platform_driver_register(&of_platform_mb862xxfb_driver);
Anatolij Gustschin17a12172008-11-06 12:53:29 -08001179#endif
1180#if defined(CONFIG_FB_MB862XX_PCI_GDC)
1181 ret = pci_register_driver(&mb862xxfb_pci_driver);
1182#endif
1183 return ret;
1184}
1185
1186static void __exit mb862xxfb_exit(void)
1187{
1188#if defined(CONFIG_FB_MB862XX_LIME)
Grant Likely28541d02011-02-22 21:07:43 -07001189 platform_driver_unregister(&of_platform_mb862xxfb_driver);
Anatolij Gustschin17a12172008-11-06 12:53:29 -08001190#endif
1191#if defined(CONFIG_FB_MB862XX_PCI_GDC)
1192 pci_unregister_driver(&mb862xxfb_pci_driver);
1193#endif
1194}
1195
1196module_init(mb862xxfb_init);
1197module_exit(mb862xxfb_exit);
1198
1199MODULE_DESCRIPTION("Fujitsu MB862xx Framebuffer driver");
1200MODULE_AUTHOR("Anatolij Gustschin <agust@denx.de>");
1201MODULE_LICENSE("GPL v2");