blob: affacb5e0065a1392713da260ecf8abfbab2c405 [file] [log] [blame]
Andi Kleena32073b2006-06-26 13:56:40 +02001/*
2 * Shared support code for AMD K8 northbridges and derivates.
3 * Copyright 2006 Andi Kleen, SUSE Labs. Subject to GPLv2.
4 */
Andi Kleena32073b2006-06-26 13:56:40 +02005#include <linux/types.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +09006#include <linux/slab.h>
Andi Kleena32073b2006-06-26 13:56:40 +02007#include <linux/init.h>
8#include <linux/errno.h>
9#include <linux/module.h>
10#include <linux/spinlock.h>
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +020011#include <asm/amd_nb.h>
Andi Kleena32073b2006-06-26 13:56:40 +020012
Andi Kleena32073b2006-06-26 13:56:40 +020013static u32 *flush_words;
14
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020015struct pci_device_id amd_nb_misc_ids[] = {
Joerg Roedelcf169702008-09-02 13:13:40 +020016 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB_MISC) },
17 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
Andreas Herrmann5c80cc72010-09-30 14:43:16 +020018 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_MISC) },
Andi Kleena32073b2006-06-26 13:56:40 +020019 {}
20};
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020021EXPORT_SYMBOL(amd_nb_misc_ids);
Andi Kleena32073b2006-06-26 13:56:40 +020022
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +020023struct amd_northbridge_info amd_northbridges;
24EXPORT_SYMBOL(amd_northbridges);
Andi Kleena32073b2006-06-26 13:56:40 +020025
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020026static struct pci_dev *next_northbridge(struct pci_dev *dev,
27 struct pci_device_id *ids)
Andi Kleena32073b2006-06-26 13:56:40 +020028{
29 do {
30 dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev);
31 if (!dev)
32 break;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020033 } while (!pci_match_id(ids, dev));
Andi Kleena32073b2006-06-26 13:56:40 +020034 return dev;
35}
36
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020037int amd_cache_northbridges(void)
Andi Kleena32073b2006-06-26 13:56:40 +020038{
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020039 int i = 0;
40 struct amd_northbridge *nb;
41 struct pci_dev *misc;
Ben Collins3c6df2a2007-05-23 13:57:43 -070042
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020043 if (amd_nb_num())
Andi Kleena32073b2006-06-26 13:56:40 +020044 return 0;
45
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020046 misc = NULL;
47 while ((misc = next_northbridge(misc, amd_nb_misc_ids)) != NULL)
48 i++;
49
50 if (i == 0)
51 return 0;
52
53 nb = kzalloc(i * sizeof(struct amd_northbridge), GFP_KERNEL);
54 if (!nb)
55 return -ENOMEM;
56
57 amd_northbridges.nb = nb;
58 amd_northbridges.num = i;
59
60 misc = NULL;
61 for (i = 0; i != amd_nb_num(); i++) {
62 node_to_amd_nb(i)->misc = misc =
63 next_northbridge(misc, amd_nb_misc_ids);
64 }
Andi Kleena32073b2006-06-26 13:56:40 +020065
Andreas Herrmann900f9ac2010-09-17 18:02:54 +020066 /* some CPU families (e.g. family 0x11) do not support GART */
Andreas Herrmann5c80cc72010-09-30 14:43:16 +020067 if (boot_cpu_data.x86 == 0xf || boot_cpu_data.x86 == 0x10 ||
68 boot_cpu_data.x86 == 0x15)
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020069 amd_northbridges.flags |= AMD_NB_GART;
Andreas Herrmann900f9ac2010-09-17 18:02:54 +020070
Hans Rosenfeldf658bcf2010-10-29 17:14:32 +020071 /*
72 * Some CPU families support L3 Cache Index Disable. There are some
73 * limitations because of E382 and E388 on family 0x10.
74 */
75 if (boot_cpu_data.x86 == 0x10 &&
76 boot_cpu_data.x86_model >= 0x8 &&
77 (boot_cpu_data.x86_model > 0x9 ||
78 boot_cpu_data.x86_mask >= 0x1))
79 amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE;
80
Andi Kleena32073b2006-06-26 13:56:40 +020081 return 0;
82}
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020083EXPORT_SYMBOL_GPL(amd_cache_northbridges);
Andi Kleena32073b2006-06-26 13:56:40 +020084
85/* Ignores subdevice/subvendor but as far as I can figure out
86 they're useless anyways */
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +020087int __init early_is_amd_nb(u32 device)
Andi Kleena32073b2006-06-26 13:56:40 +020088{
89 struct pci_device_id *id;
90 u32 vendor = device & 0xffff;
91 device >>= 16;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020092 for (id = amd_nb_misc_ids; id->vendor; id++)
Andi Kleena32073b2006-06-26 13:56:40 +020093 if (vendor == id->vendor && device == id->device)
94 return 1;
95 return 0;
96}
97
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020098int amd_cache_gart(void)
99{
100 int i;
101
102 if (!amd_nb_has_feature(AMD_NB_GART))
103 return 0;
104
105 flush_words = kmalloc(amd_nb_num() * sizeof(u32), GFP_KERNEL);
106 if (!flush_words) {
107 amd_northbridges.flags &= ~AMD_NB_GART;
108 return -ENOMEM;
109 }
110
111 for (i = 0; i != amd_nb_num(); i++)
112 pci_read_config_dword(node_to_amd_nb(i)->misc, 0x9c,
113 &flush_words[i]);
114
115 return 0;
116}
117
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200118void amd_flush_garts(void)
Andi Kleena32073b2006-06-26 13:56:40 +0200119{
120 int flushed, i;
121 unsigned long flags;
122 static DEFINE_SPINLOCK(gart_lock);
123
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200124 if (!amd_nb_has_feature(AMD_NB_GART))
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200125 return;
126
Andi Kleena32073b2006-06-26 13:56:40 +0200127 /* Avoid races between AGP and IOMMU. In theory it's not needed
128 but I'm not sure if the hardware won't lose flush requests
129 when another is pending. This whole thing is so expensive anyways
130 that it doesn't matter to serialize more. -AK */
131 spin_lock_irqsave(&gart_lock, flags);
132 flushed = 0;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200133 for (i = 0; i < amd_nb_num(); i++) {
134 pci_write_config_dword(node_to_amd_nb(i)->misc, 0x9c,
135 flush_words[i] | 1);
Andi Kleena32073b2006-06-26 13:56:40 +0200136 flushed++;
137 }
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200138 for (i = 0; i < amd_nb_num(); i++) {
Andi Kleena32073b2006-06-26 13:56:40 +0200139 u32 w;
140 /* Make sure the hardware actually executed the flush*/
141 for (;;) {
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200142 pci_read_config_dword(node_to_amd_nb(i)->misc,
Andi Kleena32073b2006-06-26 13:56:40 +0200143 0x9c, &w);
144 if (!(w & 1))
145 break;
146 cpu_relax();
147 }
148 }
149 spin_unlock_irqrestore(&gart_lock, flags);
150 if (!flushed)
151 printk("nothing to flush?\n");
152}
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200153EXPORT_SYMBOL_GPL(amd_flush_garts);
Andi Kleena32073b2006-06-26 13:56:40 +0200154
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200155static __init int init_amd_nbs(void)
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100156{
157 int err = 0;
158
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200159 err = amd_cache_northbridges();
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100160
161 if (err < 0)
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200162 printk(KERN_NOTICE "AMD NB: Cannot enumerate AMD northbridges.\n");
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100163
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200164 if (amd_cache_gart() < 0)
165 printk(KERN_NOTICE "AMD NB: Cannot initialize GART flush words, "
166 "GART support disabled.\n");
167
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100168 return err;
169}
170
171/* This has to go after the PCI subsystem */
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200172fs_initcall(init_amd_nbs);