blob: d8c80d8be5e2907f5e123640c2e2768455a14a4f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Intel AGPGART routines.
3 */
4
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/module.h>
6#include <linux/pci.h>
7#include <linux/init.h>
Ahmed S. Darwish1eaf1222007-02-06 18:08:28 +02008#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/pagemap.h>
10#include <linux/agp_backend.h>
11#include "agp.h"
12
Zhenyu Wang17661682009-07-27 12:59:57 +010013/*
14 * If we have Intel graphics, we're not going to have anything other than
15 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
16 * on the Intel IOMMU support (CONFIG_DMAR).
17 * Only newer chipsets need to bother with this, of course.
18 */
19#ifdef CONFIG_DMAR
20#define USE_PCI_DMA_API 1
21#endif
22
Carlos Martíne914a362008-01-24 10:34:09 +100023#define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
24#define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
Eric Anholt65c25aa2006-09-06 11:57:18 -040025#define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
26#define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
Zhenyu Wang9119f852008-01-23 15:49:26 +100027#define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
28#define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
Eric Anholt65c25aa2006-09-06 11:57:18 -040029#define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
30#define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
31#define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
32#define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
Wang Zhenyu4598af32007-04-09 08:51:36 +080033#define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
34#define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
Zhenyu Wangdde47872007-07-26 09:18:09 +080035#define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
Wang Zhenyuc8eebfd2007-05-31 11:34:06 +080036#define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
Zhenyu Wangdde47872007-07-26 09:18:09 +080037#define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
Wang Zhenyudf80b142007-05-31 11:51:12 +080038#define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
Shaohua Li21778322009-02-23 15:19:16 +080039#define PCI_DEVICE_ID_INTEL_IGDGM_HB 0xA010
40#define PCI_DEVICE_ID_INTEL_IGDGM_IG 0xA011
41#define PCI_DEVICE_ID_INTEL_IGDG_HB 0xA000
42#define PCI_DEVICE_ID_INTEL_IGDG_IG 0xA001
Wang Zhenyu874808c62007-06-06 11:16:25 +080043#define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
44#define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
45#define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
46#define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
47#define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
48#define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
Zhenyu Wang99d32bd2008-07-30 12:26:50 -070049#define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
50#define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100051#define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
52#define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
53#define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
54#define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
55#define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
56#define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
Zhenyu Wanga50ccc62008-11-17 14:39:00 +080057#define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
58#define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
Zhenyu Wang32cb0552009-06-05 15:38:36 +080059#define PCI_DEVICE_ID_INTEL_IGDNG_D_HB 0x0040
60#define PCI_DEVICE_ID_INTEL_IGDNG_D_IG 0x0042
61#define PCI_DEVICE_ID_INTEL_IGDNG_M_HB 0x0044
62#define PCI_DEVICE_ID_INTEL_IGDNG_M_IG 0x0046
Eric Anholt65c25aa2006-09-06 11:57:18 -040063
Dave Airlief011ae72008-01-25 11:23:04 +100064/* cover 915 and 945 variants */
65#define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
66 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
67 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
68 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
69 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
70 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
71
Eric Anholt65c25aa2006-09-06 11:57:18 -040072#define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
Dave Airlief011ae72008-01-25 11:23:04 +100073 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
74 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
75 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
76 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
Eric Anholt82e14a62008-10-14 11:28:58 -070077 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
Eric Anholt65c25aa2006-09-06 11:57:18 -040078
Wang Zhenyu874808c62007-06-06 11:16:25 +080079#define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
80 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
Shaohua Li21778322009-02-23 15:19:16 +080081 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
82 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
83 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
84
85#define IS_IGD (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDGM_HB || \
86 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDG_HB)
Eric Anholt65c25aa2006-09-06 11:57:18 -040087
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100088#define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
89 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
Eric Anholt82e14a62008-10-14 11:28:58 -070090 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
Zhenyu Wanga50ccc62008-11-17 14:39:00 +080091 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
Zhenyu Wang32cb0552009-06-05 15:38:36 +080092 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
93 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_D_HB || \
94 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGDNG_M_HB)
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100095
Thomas Hellstroma030ce42007-01-23 10:33:43 +010096extern int agp_memory_reserved;
97
98
Linus Torvalds1da177e2005-04-16 15:20:36 -070099/* Intel 815 register */
100#define INTEL_815_APCONT 0x51
101#define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
102
103/* Intel i820 registers */
104#define INTEL_I820_RDCR 0x51
105#define INTEL_I820_ERRSTS 0xc8
106
107/* Intel i840 registers */
108#define INTEL_I840_MCHCFG 0x50
109#define INTEL_I840_ERRSTS 0xc8
110
111/* Intel i850 registers */
112#define INTEL_I850_MCHCFG 0x50
113#define INTEL_I850_ERRSTS 0xc8
114
115/* intel 915G registers */
116#define I915_GMADDR 0x18
117#define I915_MMADDR 0x10
118#define I915_PTEADDR 0x1C
119#define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
120#define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000121#define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
122#define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
123#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
124#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
125#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
126#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
127
Dave Airlie6c00a612007-10-29 18:06:10 +1000128#define I915_IFPADDR 0x60
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
Eric Anholt65c25aa2006-09-06 11:57:18 -0400130/* Intel 965G registers */
131#define I965_MSAC 0x62
Dave Airlie6c00a612007-10-29 18:06:10 +1000132#define I965_IFPADDR 0x70
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
134/* Intel 7505 registers */
135#define INTEL_I7505_APSIZE 0x74
136#define INTEL_I7505_NCAPID 0x60
137#define INTEL_I7505_NISTAT 0x6c
138#define INTEL_I7505_ATTBASE 0x78
139#define INTEL_I7505_ERRSTS 0x42
140#define INTEL_I7505_AGPCTRL 0x70
141#define INTEL_I7505_MCHCFG 0x50
142
Dave Jonese5524f32007-02-22 18:41:28 -0500143static const struct aper_size_info_fixed intel_i810_sizes[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144{
145 {64, 16384, 4},
146 /* The 32M mode still requires a 64k gatt */
147 {32, 8192, 4}
148};
149
150#define AGP_DCACHE_MEMORY 1
151#define AGP_PHYS_MEMORY 2
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100152#define INTEL_AGP_CACHED_MEMORY 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
154static struct gatt_mask intel_i810_masks[] =
155{
156 {.mask = I810_PTE_VALID, .type = 0},
157 {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100158 {.mask = I810_PTE_VALID, .type = 0},
159 {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
160 .type = INTEL_AGP_CACHED_MEMORY}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161};
162
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800163static struct _intel_private {
164 struct pci_dev *pcidev; /* device one */
165 u8 __iomem *registers;
166 u32 __iomem *gtt; /* I915G */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 int num_dcache_entries;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800168 /* gtt_entries is the number of gtt entries that are already mapped
169 * to stolen memory. Stolen memory is larger than the memory mapped
170 * through gtt_entries, as it includes some reserved space for the BIOS
171 * popup and for the GTT.
172 */
173 int gtt_entries; /* i830+ */
Dave Airlie2162e6a2007-11-21 16:36:31 +1000174 union {
175 void __iomem *i9xx_flush_page;
176 void *i8xx_flush_page;
177 };
178 struct page *i8xx_page;
Dave Airlie6c00a612007-10-29 18:06:10 +1000179 struct resource ifp_resource;
Dave Airlie4d64dd92008-01-23 15:34:29 +1000180 int resource_valid;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800181} intel_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
Zhenyu Wang17661682009-07-27 12:59:57 +0100183#ifdef USE_PCI_DMA_API
David Woodhousec2980d82009-07-29 08:39:26 +0100184static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
Zhenyu Wang17661682009-07-27 12:59:57 +0100185{
David Woodhousec2980d82009-07-29 08:39:26 +0100186 *ret = pci_map_page(intel_private.pcidev, page, 0,
187 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Zhenyu Wang17661682009-07-27 12:59:57 +0100188 if (pci_dma_mapping_error(intel_private.pcidev, *ret))
189 return -EINVAL;
190 return 0;
191}
192
David Woodhousec2980d82009-07-29 08:39:26 +0100193static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
Zhenyu Wang17661682009-07-27 12:59:57 +0100194{
David Woodhousec2980d82009-07-29 08:39:26 +0100195 pci_unmap_page(intel_private.pcidev, dma,
196 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Zhenyu Wang17661682009-07-27 12:59:57 +0100197}
198
David Woodhouse91b8e302009-07-29 08:49:12 +0100199static void intel_agp_free_sglist(struct agp_memory *mem)
200{
David Woodhousef6927752009-07-29 09:28:45 +0100201 struct sg_table st;
David Woodhouse91b8e302009-07-29 08:49:12 +0100202
David Woodhousef6927752009-07-29 09:28:45 +0100203 st.sgl = mem->sg_list;
204 st.orig_nents = st.nents = mem->page_count;
205
206 sg_free_table(&st);
207
David Woodhouse91b8e302009-07-29 08:49:12 +0100208 mem->sg_list = NULL;
209 mem->num_sg = 0;
210}
211
Zhenyu Wang17661682009-07-27 12:59:57 +0100212static int intel_agp_map_memory(struct agp_memory *mem)
213{
David Woodhousef6927752009-07-29 09:28:45 +0100214 struct sg_table st;
Zhenyu Wang17661682009-07-27 12:59:57 +0100215 struct scatterlist *sg;
216 int i;
217
218 DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
219
David Woodhousef6927752009-07-29 09:28:45 +0100220 if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
Zhenyu Wang17661682009-07-27 12:59:57 +0100221 return -ENOMEM;
Zhenyu Wang17661682009-07-27 12:59:57 +0100222
David Woodhousef6927752009-07-29 09:28:45 +0100223 mem->sg_list = sg = st.sgl;
224
Zhenyu Wang17661682009-07-27 12:59:57 +0100225 for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
226 sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
227
228 mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
229 mem->page_count, PCI_DMA_BIDIRECTIONAL);
David Woodhouse91b8e302009-07-29 08:49:12 +0100230 if (unlikely(!mem->num_sg)) {
231 intel_agp_free_sglist(mem);
Zhenyu Wang17661682009-07-27 12:59:57 +0100232 return -ENOMEM;
233 }
234 return 0;
235}
236
237static void intel_agp_unmap_memory(struct agp_memory *mem)
238{
239 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
240
241 pci_unmap_sg(intel_private.pcidev, mem->sg_list,
242 mem->page_count, PCI_DMA_BIDIRECTIONAL);
David Woodhouse91b8e302009-07-29 08:49:12 +0100243 intel_agp_free_sglist(mem);
Zhenyu Wang17661682009-07-27 12:59:57 +0100244}
245
246static void intel_agp_insert_sg_entries(struct agp_memory *mem,
247 off_t pg_start, int mask_type)
248{
249 struct scatterlist *sg;
250 int i, j;
251
252 j = pg_start;
253
254 WARN_ON(!mem->num_sg);
255
256 if (mem->num_sg == mem->page_count) {
257 for_each_sg(mem->sg_list, sg, mem->page_count, i) {
258 writel(agp_bridge->driver->mask_memory(agp_bridge,
259 sg_dma_address(sg), mask_type),
260 intel_private.gtt+j);
261 j++;
262 }
263 } else {
264 /* sg may merge pages, but we have to seperate
265 * per-page addr for GTT */
266 unsigned int len, m;
267
268 for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
269 len = sg_dma_len(sg) / PAGE_SIZE;
270 for (m = 0; m < len; m++) {
271 writel(agp_bridge->driver->mask_memory(agp_bridge,
272 sg_dma_address(sg) + m * PAGE_SIZE,
273 mask_type),
274 intel_private.gtt+j);
275 j++;
276 }
277 }
278 }
279 readl(intel_private.gtt+j-1);
280}
281
282#else
283
284static void intel_agp_insert_sg_entries(struct agp_memory *mem,
285 off_t pg_start, int mask_type)
286{
287 int i, j;
288
289 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
290 writel(agp_bridge->driver->mask_memory(agp_bridge,
291 phys_to_gart(page_to_phys(mem->pages[i])), mask_type),
292 intel_private.gtt+j);
293 }
294
295 readl(intel_private.gtt+j-1);
296}
297
298#endif
299
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300static int intel_i810_fetch_size(void)
301{
302 u32 smram_miscc;
303 struct aper_size_info_fixed *values;
304
305 pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
306 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
307
308 if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700309 dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310 return 0;
311 }
312 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
313 agp_bridge->previous_size =
314 agp_bridge->current_size = (void *) (values + 1);
315 agp_bridge->aperture_size_idx = 1;
316 return values[1].size;
317 } else {
318 agp_bridge->previous_size =
319 agp_bridge->current_size = (void *) (values);
320 agp_bridge->aperture_size_idx = 0;
321 return values[0].size;
322 }
323
324 return 0;
325}
326
327static int intel_i810_configure(void)
328{
329 struct aper_size_info_fixed *current_size;
330 u32 temp;
331 int i;
332
333 current_size = A_SIZE_FIX(agp_bridge->current_size);
334
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800335 if (!intel_private.registers) {
336 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
Dave Jonese4ac5e42007-02-04 17:37:42 -0500337 temp &= 0xfff80000;
338
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800339 intel_private.registers = ioremap(temp, 128 * 4096);
340 if (!intel_private.registers) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700341 dev_err(&intel_private.pcidev->dev,
342 "can't remap memory\n");
Dave Jonese4ac5e42007-02-04 17:37:42 -0500343 return -ENOMEM;
344 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 }
346
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800347 if ((readl(intel_private.registers+I810_DRAM_CTL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
349 /* This will need to be dynamically assigned */
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700350 dev_info(&intel_private.pcidev->dev,
351 "detected 4MB dedicated video ram\n");
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800352 intel_private.num_dcache_entries = 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800354 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800356 writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
357 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
359 if (agp_bridge->driver->needs_scratch_page) {
360 for (i = 0; i < current_size->num_entries; i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800361 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 }
Keith Packard44d49442008-10-14 17:18:45 -0700363 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 }
365 global_cache_flush();
366 return 0;
367}
368
369static void intel_i810_cleanup(void)
370{
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800371 writel(0, intel_private.registers+I810_PGETBL_CTL);
372 readl(intel_private.registers); /* PCI Posting. */
373 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374}
375
376static void intel_i810_tlbflush(struct agp_memory *mem)
377{
378 return;
379}
380
381static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
382{
383 return;
384}
385
386/* Exists to support ARGB cursors */
Dave Airlie07613ba2009-06-12 14:11:41 +1000387static struct page *i8xx_alloc_pages(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388{
Dave Airlief011ae72008-01-25 11:23:04 +1000389 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390
Linus Torvalds66c669b2006-11-22 14:55:29 -0800391 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 if (page == NULL)
393 return NULL;
394
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100395 if (set_pages_uc(page, 4) < 0) {
396 set_pages_wb(page, 4);
Jan Beulich89cf7cc2007-04-02 14:50:14 +0100397 __free_pages(page, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 return NULL;
399 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 get_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 atomic_inc(&agp_bridge->current_memory_agp);
Dave Airlie07613ba2009-06-12 14:11:41 +1000402 return page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403}
404
Dave Airlie07613ba2009-06-12 14:11:41 +1000405static void i8xx_destroy_pages(struct page *page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406{
Dave Airlie07613ba2009-06-12 14:11:41 +1000407 if (page == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 return;
409
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100410 set_pages_wb(page, 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 put_page(page);
Jan Beulich89cf7cc2007-04-02 14:50:14 +0100412 __free_pages(page, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 atomic_dec(&agp_bridge->current_memory_agp);
414}
415
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100416static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
417 int type)
418{
419 if (type < AGP_USER_TYPES)
420 return type;
421 else if (type == AGP_USER_CACHED_MEMORY)
422 return INTEL_AGP_CACHED_MEMORY;
423 else
424 return 0;
425}
426
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
428 int type)
429{
430 int i, j, num_entries;
431 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100432 int ret = -EINVAL;
433 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100435 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100436 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 temp = agp_bridge->current_size;
439 num_entries = A_SIZE_FIX(temp)->num_entries;
440
Dave Jones6a92a4e2006-02-28 00:54:25 -0500441 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100442 goto out_err;
443
Dave Jones6a92a4e2006-02-28 00:54:25 -0500444
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 for (j = pg_start; j < (pg_start + mem->page_count); j++) {
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100446 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
447 ret = -EBUSY;
448 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 }
451
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100452 if (type != mem->type)
453 goto out_err;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100454
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100455 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
456
457 switch (mask_type) {
458 case AGP_DCACHE_MEMORY:
459 if (!mem->is_flushed)
460 global_cache_flush();
461 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
462 writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800463 intel_private.registers+I810_PTE_BASE+(i*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100464 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800465 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100466 break;
467 case AGP_PHYS_MEMORY:
468 case AGP_NORMAL_MEMORY:
469 if (!mem->is_flushed)
470 global_cache_flush();
471 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
472 writel(agp_bridge->driver->mask_memory(agp_bridge,
David Woodhouse2a4ceb62009-07-27 10:27:29 +0100473 phys_to_gart(page_to_phys(mem->pages[i])),
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100474 mask_type),
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800475 intel_private.registers+I810_PTE_BASE+(j*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100476 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800477 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100478 break;
479 default:
480 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482
483 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100484out:
485 ret = 0;
486out_err:
Dave Airlie9516b032008-06-19 10:42:17 +1000487 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100488 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489}
490
491static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
492 int type)
493{
494 int i;
495
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100496 if (mem->page_count == 0)
497 return 0;
498
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800500 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800502 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 agp_bridge->driver->tlb_flush(mem);
505 return 0;
506}
507
508/*
509 * The i810/i830 requires a physical address to program its mouse
510 * pointer into hardware.
511 * However the Xserver still writes to it through the agp aperture.
512 */
513static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
514{
515 struct agp_memory *new;
Dave Airlie07613ba2009-06-12 14:11:41 +1000516 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 switch (pg_count) {
Dave Airlie07613ba2009-06-12 14:11:41 +1000519 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 break;
521 case 4:
522 /* kludge to get 4 physical pages for ARGB cursor */
Dave Airlie07613ba2009-06-12 14:11:41 +1000523 page = i8xx_alloc_pages();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 break;
525 default:
526 return NULL;
527 }
528
Dave Airlie07613ba2009-06-12 14:11:41 +1000529 if (page == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 return NULL;
531
532 new = agp_create_memory(pg_count);
533 if (new == NULL)
534 return NULL;
535
Dave Airlie07613ba2009-06-12 14:11:41 +1000536 new->pages[0] = page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 if (pg_count == 4) {
538 /* kludge to get 4 physical pages for ARGB cursor */
Dave Airlie07613ba2009-06-12 14:11:41 +1000539 new->pages[1] = new->pages[0] + 1;
540 new->pages[2] = new->pages[1] + 1;
541 new->pages[3] = new->pages[2] + 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 }
543 new->page_count = pg_count;
544 new->num_scratch_pages = pg_count;
545 new->type = AGP_PHYS_MEMORY;
Dave Airlie07613ba2009-06-12 14:11:41 +1000546 new->physical = page_to_phys(new->pages[0]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 return new;
548}
549
550static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
551{
552 struct agp_memory *new;
553
554 if (type == AGP_DCACHE_MEMORY) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800555 if (pg_count != intel_private.num_dcache_entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 return NULL;
557
558 new = agp_create_memory(1);
559 if (new == NULL)
560 return NULL;
561
562 new->type = AGP_DCACHE_MEMORY;
563 new->page_count = pg_count;
564 new->num_scratch_pages = 0;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100565 agp_free_page_array(new);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 return new;
567 }
568 if (type == AGP_PHYS_MEMORY)
569 return alloc_agpphysmem_i8xx(pg_count, type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 return NULL;
571}
572
573static void intel_i810_free_by_type(struct agp_memory *curr)
574{
575 agp_free_key(curr->key);
Dave Jones6a92a4e2006-02-28 00:54:25 -0500576 if (curr->type == AGP_PHYS_MEMORY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 if (curr->page_count == 4)
Dave Airlie07613ba2009-06-12 14:11:41 +1000578 i8xx_destroy_pages(curr->pages[0]);
Alan Hourihane88d51962005-11-06 23:35:34 -0800579 else {
Dave Airlie07613ba2009-06-12 14:11:41 +1000580 agp_bridge->driver->agp_destroy_page(curr->pages[0],
Dave Airliea2721e92007-10-15 10:19:16 +1000581 AGP_PAGE_DESTROY_UNMAP);
Dave Airlie07613ba2009-06-12 14:11:41 +1000582 agp_bridge->driver->agp_destroy_page(curr->pages[0],
Dave Airliea2721e92007-10-15 10:19:16 +1000583 AGP_PAGE_DESTROY_FREE);
Alan Hourihane88d51962005-11-06 23:35:34 -0800584 }
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100585 agp_free_page_array(curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 }
587 kfree(curr);
588}
589
590static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
David Woodhouse2a4ceb62009-07-27 10:27:29 +0100591 dma_addr_t addr, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592{
593 /* Type checking must be done elsewhere */
594 return addr | bridge->driver->masks[type].mask;
595}
596
597static struct aper_size_info_fixed intel_i830_sizes[] =
598{
599 {128, 32768, 5},
600 /* The 64M mode still requires a 128k gatt */
601 {64, 16384, 5},
602 {256, 65536, 6},
Eric Anholt65c25aa2006-09-06 11:57:18 -0400603 {512, 131072, 7},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604};
605
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606static void intel_i830_init_gtt_entries(void)
607{
608 u16 gmch_ctrl;
609 int gtt_entries;
610 u8 rdct;
611 int local = 0;
612 static const int ddt[4] = { 0, 16, 32, 64 };
Eric Anholtc41e0de2006-12-19 12:57:24 -0800613 int size; /* reserved space (in kb) at the top of stolen memory */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
Dave Airlief011ae72008-01-25 11:23:04 +1000615 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616
Eric Anholtc41e0de2006-12-19 12:57:24 -0800617 if (IS_I965) {
618 u32 pgetbl_ctl;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800619 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
Eric Anholtc41e0de2006-12-19 12:57:24 -0800620
Eric Anholtc41e0de2006-12-19 12:57:24 -0800621 /* The 965 has a field telling us the size of the GTT,
622 * which may be larger than what is necessary to map the
623 * aperture.
624 */
625 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
626 case I965_PGETBL_SIZE_128KB:
627 size = 128;
628 break;
629 case I965_PGETBL_SIZE_256KB:
630 size = 256;
631 break;
632 case I965_PGETBL_SIZE_512KB:
633 size = 512;
634 break;
Zhenyu Wang4e8b6e22008-01-23 14:54:37 +1000635 case I965_PGETBL_SIZE_1MB:
636 size = 1024;
637 break;
638 case I965_PGETBL_SIZE_2MB:
639 size = 2048;
640 break;
641 case I965_PGETBL_SIZE_1_5MB:
642 size = 1024 + 512;
643 break;
Eric Anholtc41e0de2006-12-19 12:57:24 -0800644 default:
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700645 dev_info(&intel_private.pcidev->dev,
646 "unknown page table size, assuming 512KB\n");
Eric Anholtc41e0de2006-12-19 12:57:24 -0800647 size = 512;
648 }
649 size += 4; /* add in BIOS popup space */
Shaohua Li21778322009-02-23 15:19:16 +0800650 } else if (IS_G33 && !IS_IGD) {
Wang Zhenyu874808c62007-06-06 11:16:25 +0800651 /* G33's GTT size defined in gmch_ctrl */
652 switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
653 case G33_PGETBL_SIZE_1M:
654 size = 1024;
655 break;
656 case G33_PGETBL_SIZE_2M:
657 size = 2048;
658 break;
659 default:
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700660 dev_info(&agp_bridge->dev->dev,
661 "unknown page table size 0x%x, assuming 512KB\n",
Wang Zhenyu874808c62007-06-06 11:16:25 +0800662 (gmch_ctrl & G33_PGETBL_SIZE_MASK));
663 size = 512;
664 }
665 size += 4;
Shaohua Li21778322009-02-23 15:19:16 +0800666 } else if (IS_G4X || IS_IGD) {
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000667 /* On 4 series hardware, GTT stolen is separate from graphics
Eric Anholt82e14a62008-10-14 11:28:58 -0700668 * stolen, ignore it in stolen gtt entries counting. However,
669 * 4KB of the stolen memory doesn't get mapped to the GTT.
670 */
671 size = 4;
Eric Anholtc41e0de2006-12-19 12:57:24 -0800672 } else {
673 /* On previous hardware, the GTT size was just what was
674 * required to map the aperture.
675 */
676 size = agp_bridge->driver->fetch_size() + 4;
677 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678
679 if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
680 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
681 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
682 case I830_GMCH_GMS_STOLEN_512:
683 gtt_entries = KB(512) - KB(size);
684 break;
685 case I830_GMCH_GMS_STOLEN_1024:
686 gtt_entries = MB(1) - KB(size);
687 break;
688 case I830_GMCH_GMS_STOLEN_8192:
689 gtt_entries = MB(8) - KB(size);
690 break;
691 case I830_GMCH_GMS_LOCAL:
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800692 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
694 MB(ddt[I830_RDRAM_DDT(rdct)]);
695 local = 1;
696 break;
697 default:
698 gtt_entries = 0;
699 break;
700 }
701 } else {
Dave Airliee67aa272007-09-18 22:46:35 -0700702 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 case I855_GMCH_GMS_STOLEN_1M:
704 gtt_entries = MB(1) - KB(size);
705 break;
706 case I855_GMCH_GMS_STOLEN_4M:
707 gtt_entries = MB(4) - KB(size);
708 break;
709 case I855_GMCH_GMS_STOLEN_8M:
710 gtt_entries = MB(8) - KB(size);
711 break;
712 case I855_GMCH_GMS_STOLEN_16M:
713 gtt_entries = MB(16) - KB(size);
714 break;
715 case I855_GMCH_GMS_STOLEN_32M:
716 gtt_entries = MB(32) - KB(size);
717 break;
718 case I915_GMCH_GMS_STOLEN_48M:
719 /* Check it's really I915G */
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000720 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 gtt_entries = MB(48) - KB(size);
722 else
723 gtt_entries = 0;
724 break;
725 case I915_GMCH_GMS_STOLEN_64M:
726 /* Check it's really I915G */
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000727 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 gtt_entries = MB(64) - KB(size);
729 else
730 gtt_entries = 0;
Wang Zhenyu874808c62007-06-06 11:16:25 +0800731 break;
732 case G33_GMCH_GMS_STOLEN_128M:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000733 if (IS_G33 || IS_I965 || IS_G4X)
Wang Zhenyu874808c62007-06-06 11:16:25 +0800734 gtt_entries = MB(128) - KB(size);
735 else
736 gtt_entries = 0;
737 break;
738 case G33_GMCH_GMS_STOLEN_256M:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000739 if (IS_G33 || IS_I965 || IS_G4X)
Wang Zhenyu874808c62007-06-06 11:16:25 +0800740 gtt_entries = MB(256) - KB(size);
741 else
742 gtt_entries = 0;
743 break;
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000744 case INTEL_GMCH_GMS_STOLEN_96M:
745 if (IS_I965 || IS_G4X)
746 gtt_entries = MB(96) - KB(size);
747 else
748 gtt_entries = 0;
749 break;
750 case INTEL_GMCH_GMS_STOLEN_160M:
751 if (IS_I965 || IS_G4X)
752 gtt_entries = MB(160) - KB(size);
753 else
754 gtt_entries = 0;
755 break;
756 case INTEL_GMCH_GMS_STOLEN_224M:
757 if (IS_I965 || IS_G4X)
758 gtt_entries = MB(224) - KB(size);
759 else
760 gtt_entries = 0;
761 break;
762 case INTEL_GMCH_GMS_STOLEN_352M:
763 if (IS_I965 || IS_G4X)
764 gtt_entries = MB(352) - KB(size);
765 else
766 gtt_entries = 0;
767 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 default:
769 gtt_entries = 0;
770 break;
771 }
772 }
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700773 if (gtt_entries > 0) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700774 dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 gtt_entries / KB(1), local ? "local" : "stolen");
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700776 gtt_entries /= KB(4);
777 } else {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700778 dev_info(&agp_bridge->dev->dev,
779 "no pre-allocated video memory detected\n");
Lubomir Rintel9c1e8a42009-03-10 12:55:54 -0700780 gtt_entries = 0;
781 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800783 intel_private.gtt_entries = gtt_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784}
785
Dave Airlie2162e6a2007-11-21 16:36:31 +1000786static void intel_i830_fini_flush(void)
787{
788 kunmap(intel_private.i8xx_page);
789 intel_private.i8xx_flush_page = NULL;
790 unmap_page_from_agp(intel_private.i8xx_page);
Dave Airlie2162e6a2007-11-21 16:36:31 +1000791
792 __free_page(intel_private.i8xx_page);
Dave Airlie4d64dd92008-01-23 15:34:29 +1000793 intel_private.i8xx_page = NULL;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000794}
795
796static void intel_i830_setup_flush(void)
797{
Dave Airlie4d64dd92008-01-23 15:34:29 +1000798 /* return if we've already set the flush mechanism up */
799 if (intel_private.i8xx_page)
800 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000801
802 intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
Dave Airlief011ae72008-01-25 11:23:04 +1000803 if (!intel_private.i8xx_page)
Dave Airlie2162e6a2007-11-21 16:36:31 +1000804 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000805
806 /* make page uncached */
807 map_page_into_agp(intel_private.i8xx_page);
Dave Airlie2162e6a2007-11-21 16:36:31 +1000808
809 intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
810 if (!intel_private.i8xx_flush_page)
811 intel_i830_fini_flush();
812}
813
814static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
815{
816 unsigned int *pg = intel_private.i8xx_flush_page;
817 int i;
818
Dave Airlief011ae72008-01-25 11:23:04 +1000819 for (i = 0; i < 256; i += 2)
Dave Airlie2162e6a2007-11-21 16:36:31 +1000820 *(pg + i) = i;
Dave Airlief011ae72008-01-25 11:23:04 +1000821
Dave Airlie2162e6a2007-11-21 16:36:31 +1000822 wmb();
823}
824
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825/* The intel i830 automatically initializes the agp aperture during POST.
826 * Use the memory already set aside for in the GTT.
827 */
828static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
829{
830 int page_order;
831 struct aper_size_info_fixed *size;
832 int num_entries;
833 u32 temp;
834
835 size = agp_bridge->current_size;
836 page_order = size->page_order;
837 num_entries = size->num_entries;
838 agp_bridge->gatt_table_real = NULL;
839
Dave Airlief011ae72008-01-25 11:23:04 +1000840 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 temp &= 0xfff80000;
842
Dave Airlief011ae72008-01-25 11:23:04 +1000843 intel_private.registers = ioremap(temp, 128 * 4096);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800844 if (!intel_private.registers)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 return -ENOMEM;
846
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800847 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 global_cache_flush(); /* FIXME: ?? */
849
850 /* we have to call this as early as possible after the MMIO base address is known */
851 intel_i830_init_gtt_entries();
852
853 agp_bridge->gatt_table = NULL;
854
855 agp_bridge->gatt_bus_addr = temp;
856
857 return 0;
858}
859
860/* Return the gatt table to a sane state. Use the top of stolen
861 * memory for the GTT.
862 */
863static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
864{
865 return 0;
866}
867
868static int intel_i830_fetch_size(void)
869{
870 u16 gmch_ctrl;
871 struct aper_size_info_fixed *values;
872
873 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
874
875 if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
876 agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
877 /* 855GM/852GM/865G has 128MB aperture size */
878 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
879 agp_bridge->aperture_size_idx = 0;
880 return values[0].size;
881 }
882
Dave Airlief011ae72008-01-25 11:23:04 +1000883 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884
885 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
886 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
887 agp_bridge->aperture_size_idx = 0;
888 return values[0].size;
889 } else {
890 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
891 agp_bridge->aperture_size_idx = 1;
892 return values[1].size;
893 }
894
895 return 0;
896}
897
898static int intel_i830_configure(void)
899{
900 struct aper_size_info_fixed *current_size;
901 u32 temp;
902 u16 gmch_ctrl;
903 int i;
904
905 current_size = A_SIZE_FIX(agp_bridge->current_size);
906
Dave Airlief011ae72008-01-25 11:23:04 +1000907 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
909
Dave Airlief011ae72008-01-25 11:23:04 +1000910 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 gmch_ctrl |= I830_GMCH_ENABLED;
Dave Airlief011ae72008-01-25 11:23:04 +1000912 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800914 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
915 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916
917 if (agp_bridge->driver->needs_scratch_page) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800918 for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
919 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 }
Keith Packard44d49442008-10-14 17:18:45 -0700921 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 }
923
924 global_cache_flush();
Dave Airlie2162e6a2007-11-21 16:36:31 +1000925
926 intel_i830_setup_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 return 0;
928}
929
930static void intel_i830_cleanup(void)
931{
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800932 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933}
934
Dave Airlief011ae72008-01-25 11:23:04 +1000935static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
936 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937{
Dave Airlief011ae72008-01-25 11:23:04 +1000938 int i, j, num_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100940 int ret = -EINVAL;
941 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100943 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100944 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100945
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 temp = agp_bridge->current_size;
947 num_entries = A_SIZE_FIX(temp)->num_entries;
948
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800949 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700950 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
951 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
952 pg_start, intel_private.gtt_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700954 dev_info(&intel_private.pcidev->dev,
955 "trying to insert into local/stolen memory\n");
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100956 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 }
958
959 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100960 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961
962 /* The i830 can't check the GTT for entries since its read only,
963 * depend on the caller to make the correct offset decisions.
964 */
965
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100966 if (type != mem->type)
967 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100969 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
970
971 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
972 mask_type != INTEL_AGP_CACHED_MEMORY)
973 goto out_err;
974
975 if (!mem->is_flushed)
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100976 global_cache_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977
978 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
979 writel(agp_bridge->driver->mask_memory(agp_bridge,
David Woodhouse2a4ceb62009-07-27 10:27:29 +0100980 phys_to_gart(page_to_phys(mem->pages[i])), mask_type),
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800981 intel_private.registers+I810_PTE_BASE+(j*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800983 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100985
986out:
987 ret = 0;
988out_err:
Dave Airlie9516b032008-06-19 10:42:17 +1000989 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100990 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991}
992
Dave Airlief011ae72008-01-25 11:23:04 +1000993static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
994 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995{
996 int i;
997
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100998 if (mem->page_count == 0)
999 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001001 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001002 dev_info(&intel_private.pcidev->dev,
1003 "trying to disable local/stolen memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 return -EINVAL;
1005 }
1006
1007 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001008 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001010 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 agp_bridge->driver->tlb_flush(mem);
1013 return 0;
1014}
1015
Dave Airlief011ae72008-01-25 11:23:04 +10001016static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017{
1018 if (type == AGP_PHYS_MEMORY)
1019 return alloc_agpphysmem_i8xx(pg_count, type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 /* always return NULL for other allocation types for now */
1021 return NULL;
1022}
1023
Dave Airlie6c00a612007-10-29 18:06:10 +10001024static int intel_alloc_chipset_flush_resource(void)
1025{
1026 int ret;
1027 ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
1028 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
1029 pcibios_align_resource, agp_bridge->dev);
Dave Airlie6c00a612007-10-29 18:06:10 +10001030
Dave Airlie2162e6a2007-11-21 16:36:31 +10001031 return ret;
Dave Airlie6c00a612007-10-29 18:06:10 +10001032}
1033
1034static void intel_i915_setup_chipset_flush(void)
1035{
1036 int ret;
1037 u32 temp;
1038
1039 pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
1040 if (!(temp & 0x1)) {
1041 intel_alloc_chipset_flush_resource();
Dave Airlie4d64dd92008-01-23 15:34:29 +10001042 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001043 pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
1044 } else {
1045 temp &= ~1;
1046
Dave Airlie4d64dd92008-01-23 15:34:29 +10001047 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001048 intel_private.ifp_resource.start = temp;
1049 intel_private.ifp_resource.end = temp + PAGE_SIZE;
1050 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001051 /* some BIOSes reserve this area in a pnp some don't */
1052 if (ret)
1053 intel_private.resource_valid = 0;
Dave Airlie6c00a612007-10-29 18:06:10 +10001054 }
1055}
1056
1057static void intel_i965_g33_setup_chipset_flush(void)
1058{
1059 u32 temp_hi, temp_lo;
1060 int ret;
1061
1062 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
1063 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
1064
1065 if (!(temp_lo & 0x1)) {
1066
1067 intel_alloc_chipset_flush_resource();
1068
Dave Airlie4d64dd92008-01-23 15:34:29 +10001069 intel_private.resource_valid = 1;
Andrew Morton1fa4db72007-11-29 10:00:48 +10001070 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
1071 upper_32_bits(intel_private.ifp_resource.start));
Dave Airlie6c00a612007-10-29 18:06:10 +10001072 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Dave Airlie6c00a612007-10-29 18:06:10 +10001073 } else {
1074 u64 l64;
Dave Airlief011ae72008-01-25 11:23:04 +10001075
Dave Airlie6c00a612007-10-29 18:06:10 +10001076 temp_lo &= ~0x1;
1077 l64 = ((u64)temp_hi << 32) | temp_lo;
1078
Dave Airlie4d64dd92008-01-23 15:34:29 +10001079 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +10001080 intel_private.ifp_resource.start = l64;
1081 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1082 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001083 /* some BIOSes reserve this area in a pnp some don't */
1084 if (ret)
1085 intel_private.resource_valid = 0;
Dave Airlie6c00a612007-10-29 18:06:10 +10001086 }
1087}
1088
Dave Airlie2162e6a2007-11-21 16:36:31 +10001089static void intel_i9xx_setup_flush(void)
1090{
Dave Airlie4d64dd92008-01-23 15:34:29 +10001091 /* return if already configured */
1092 if (intel_private.ifp_resource.start)
1093 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +10001094
Dave Airlie4d64dd92008-01-23 15:34:29 +10001095 /* setup a resource for this object */
Dave Airlie2162e6a2007-11-21 16:36:31 +10001096 intel_private.ifp_resource.name = "Intel Flush Page";
1097 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1098
1099 /* Setup chipset flush for 915 */
Zhenyu Wang7d15ddf2008-06-20 11:48:06 +10001100 if (IS_I965 || IS_G33 || IS_G4X) {
Dave Airlie2162e6a2007-11-21 16:36:31 +10001101 intel_i965_g33_setup_chipset_flush();
1102 } else {
1103 intel_i915_setup_chipset_flush();
1104 }
1105
1106 if (intel_private.ifp_resource.start) {
1107 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
1108 if (!intel_private.i9xx_flush_page)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001109 dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
Dave Airlie2162e6a2007-11-21 16:36:31 +10001110 }
1111}
1112
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113static int intel_i915_configure(void)
1114{
1115 struct aper_size_info_fixed *current_size;
1116 u32 temp;
1117 u16 gmch_ctrl;
1118 int i;
1119
1120 current_size = A_SIZE_FIX(agp_bridge->current_size);
1121
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001122 pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
1124 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1125
Dave Airlief011ae72008-01-25 11:23:04 +10001126 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 gmch_ctrl |= I830_GMCH_ENABLED;
Dave Airlief011ae72008-01-25 11:23:04 +10001128 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001130 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
1131 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132
1133 if (agp_bridge->driver->needs_scratch_page) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001134 for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
David Woodhouse56ec4c12009-07-27 16:44:32 +01001135 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 }
Keith Packard44d49442008-10-14 17:18:45 -07001137 readl(intel_private.gtt+i-1); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 }
1139
1140 global_cache_flush();
Dave Airlie6c00a612007-10-29 18:06:10 +10001141
Dave Airlie2162e6a2007-11-21 16:36:31 +10001142 intel_i9xx_setup_flush();
Dave Airlief011ae72008-01-25 11:23:04 +10001143
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 return 0;
1145}
1146
1147static void intel_i915_cleanup(void)
1148{
Dave Airlie2162e6a2007-11-21 16:36:31 +10001149 if (intel_private.i9xx_flush_page)
1150 iounmap(intel_private.i9xx_flush_page);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001151 if (intel_private.resource_valid)
1152 release_resource(&intel_private.ifp_resource);
1153 intel_private.ifp_resource.start = 0;
1154 intel_private.resource_valid = 0;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001155 iounmap(intel_private.gtt);
1156 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157}
1158
Dave Airlie6c00a612007-10-29 18:06:10 +10001159static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
1160{
Dave Airlie2162e6a2007-11-21 16:36:31 +10001161 if (intel_private.i9xx_flush_page)
1162 writel(1, intel_private.i9xx_flush_page);
Dave Airlie6c00a612007-10-29 18:06:10 +10001163}
1164
Dave Airlief011ae72008-01-25 11:23:04 +10001165static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
1166 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167{
Zhenyu Wang17661682009-07-27 12:59:57 +01001168 int num_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001170 int ret = -EINVAL;
1171 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001173 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001174 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001175
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176 temp = agp_bridge->current_size;
1177 num_entries = A_SIZE_FIX(temp)->num_entries;
1178
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001179 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001180 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
1181 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
1182 pg_start, intel_private.gtt_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001184 dev_info(&intel_private.pcidev->dev,
1185 "trying to insert into local/stolen memory\n");
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001186 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 }
1188
1189 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001190 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
Zhenyu Wang17661682009-07-27 12:59:57 +01001192 /* The i915 can't check the GTT for entries since it's read only;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 * depend on the caller to make the correct offset decisions.
1194 */
1195
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001196 if (type != mem->type)
1197 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001199 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1200
1201 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
1202 mask_type != INTEL_AGP_CACHED_MEMORY)
1203 goto out_err;
1204
1205 if (!mem->is_flushed)
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001206 global_cache_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207
Zhenyu Wang17661682009-07-27 12:59:57 +01001208 intel_agp_insert_sg_entries(mem, pg_start, mask_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001210
1211 out:
1212 ret = 0;
1213 out_err:
Dave Airlie9516b032008-06-19 10:42:17 +10001214 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001215 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216}
1217
Dave Airlief011ae72008-01-25 11:23:04 +10001218static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
1219 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220{
1221 int i;
1222
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001223 if (mem->page_count == 0)
1224 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001226 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001227 dev_info(&intel_private.pcidev->dev,
1228 "trying to disable local/stolen memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 return -EINVAL;
1230 }
1231
Dave Airlief011ae72008-01-25 11:23:04 +10001232 for (i = pg_start; i < (mem->page_count + pg_start); i++)
David Woodhouse56ec4c12009-07-27 16:44:32 +01001233 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Dave Airlief011ae72008-01-25 11:23:04 +10001234
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001235 readl(intel_private.gtt+i-1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 agp_bridge->driver->tlb_flush(mem);
1238 return 0;
1239}
1240
Eric Anholtc41e0de2006-12-19 12:57:24 -08001241/* Return the aperture size by just checking the resource length. The effect
1242 * described in the spec of the MSAC registers is just changing of the
1243 * resource size.
1244 */
1245static int intel_i9xx_fetch_size(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246{
Ahmed S. Darwish1eaf1222007-02-06 18:08:28 +02001247 int num_sizes = ARRAY_SIZE(intel_i830_sizes);
Eric Anholtc41e0de2006-12-19 12:57:24 -08001248 int aper_size; /* size in megabytes */
1249 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001251 aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252
Eric Anholtc41e0de2006-12-19 12:57:24 -08001253 for (i = 0; i < num_sizes; i++) {
1254 if (aper_size == intel_i830_sizes[i].size) {
1255 agp_bridge->current_size = intel_i830_sizes + i;
1256 agp_bridge->previous_size = agp_bridge->current_size;
1257 return aper_size;
1258 }
1259 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260
Eric Anholtc41e0de2006-12-19 12:57:24 -08001261 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262}
1263
1264/* The intel i915 automatically initializes the agp aperture during POST.
1265 * Use the memory already set aside for in the GTT.
1266 */
1267static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
1268{
1269 int page_order;
1270 struct aper_size_info_fixed *size;
1271 int num_entries;
1272 u32 temp, temp2;
Zhenyu Wang47406222007-09-11 15:23:58 -07001273 int gtt_map_size = 256 * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274
1275 size = agp_bridge->current_size;
1276 page_order = size->page_order;
1277 num_entries = size->num_entries;
1278 agp_bridge->gatt_table_real = NULL;
1279
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001280 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
Dave Airlief011ae72008-01-25 11:23:04 +10001281 pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282
Zhenyu Wang47406222007-09-11 15:23:58 -07001283 if (IS_G33)
1284 gtt_map_size = 1024 * 1024; /* 1M on G33 */
1285 intel_private.gtt = ioremap(temp2, gtt_map_size);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001286 if (!intel_private.gtt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 return -ENOMEM;
1288
1289 temp &= 0xfff80000;
1290
Dave Airlief011ae72008-01-25 11:23:04 +10001291 intel_private.registers = ioremap(temp, 128 * 4096);
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001292 if (!intel_private.registers) {
1293 iounmap(intel_private.gtt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 return -ENOMEM;
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001295 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001297 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 global_cache_flush(); /* FIXME: ? */
1299
1300 /* we have to call this as early as possible after the MMIO base address is known */
1301 intel_i830_init_gtt_entries();
1302
1303 agp_bridge->gatt_table = NULL;
1304
1305 agp_bridge->gatt_bus_addr = temp;
1306
1307 return 0;
1308}
Linus Torvalds7d915a32006-11-22 09:37:54 -08001309
1310/*
1311 * The i965 supports 36-bit physical addresses, but to keep
1312 * the format of the GTT the same, the bits that don't fit
1313 * in a 32-bit word are shifted down to bits 4..7.
1314 *
1315 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
1316 * is always zero on 32-bit architectures, so no need to make
1317 * this conditional.
1318 */
1319static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
David Woodhouse2a4ceb62009-07-27 10:27:29 +01001320 dma_addr_t addr, int type)
Linus Torvalds7d915a32006-11-22 09:37:54 -08001321{
1322 /* Shift high bits down */
1323 addr |= (addr >> 28) & 0xf0;
1324
1325 /* Type checking must be done elsewhere */
1326 return addr | bridge->driver->masks[type].mask;
1327}
1328
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001329static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
1330{
1331 switch (agp_bridge->dev->device) {
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07001332 case PCI_DEVICE_ID_INTEL_GM45_HB:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001333 case PCI_DEVICE_ID_INTEL_IGD_E_HB:
1334 case PCI_DEVICE_ID_INTEL_Q45_HB:
1335 case PCI_DEVICE_ID_INTEL_G45_HB:
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08001336 case PCI_DEVICE_ID_INTEL_G41_HB:
Zhenyu Wang32cb0552009-06-05 15:38:36 +08001337 case PCI_DEVICE_ID_INTEL_IGDNG_D_HB:
1338 case PCI_DEVICE_ID_INTEL_IGDNG_M_HB:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001339 *gtt_offset = *gtt_size = MB(2);
1340 break;
1341 default:
1342 *gtt_offset = *gtt_size = KB(512);
1343 }
1344}
1345
Eric Anholt65c25aa2006-09-06 11:57:18 -04001346/* The intel i965 automatically initializes the agp aperture during POST.
Eric Anholtc41e0de2006-12-19 12:57:24 -08001347 * Use the memory already set aside for in the GTT.
1348 */
Eric Anholt65c25aa2006-09-06 11:57:18 -04001349static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
1350{
Dave Airlie62c96b92008-06-19 14:27:53 +10001351 int page_order;
1352 struct aper_size_info_fixed *size;
1353 int num_entries;
1354 u32 temp;
1355 int gtt_offset, gtt_size;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001356
Dave Airlie62c96b92008-06-19 14:27:53 +10001357 size = agp_bridge->current_size;
1358 page_order = size->page_order;
1359 num_entries = size->num_entries;
1360 agp_bridge->gatt_table_real = NULL;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001361
Dave Airlie62c96b92008-06-19 14:27:53 +10001362 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001363
Dave Airlie62c96b92008-06-19 14:27:53 +10001364 temp &= 0xfff00000;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001365
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001366 intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001367
Dave Airlie62c96b92008-06-19 14:27:53 +10001368 intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001369
Dave Airlie62c96b92008-06-19 14:27:53 +10001370 if (!intel_private.gtt)
1371 return -ENOMEM;
Zhenyu Wang4e8b6e22008-01-23 14:54:37 +10001372
Dave Airlie62c96b92008-06-19 14:27:53 +10001373 intel_private.registers = ioremap(temp, 128 * 4096);
1374 if (!intel_private.registers) {
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001375 iounmap(intel_private.gtt);
1376 return -ENOMEM;
1377 }
Eric Anholt65c25aa2006-09-06 11:57:18 -04001378
Dave Airlie62c96b92008-06-19 14:27:53 +10001379 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
1380 global_cache_flush(); /* FIXME: ? */
Eric Anholt65c25aa2006-09-06 11:57:18 -04001381
Dave Airlie62c96b92008-06-19 14:27:53 +10001382 /* we have to call this as early as possible after the MMIO base address is known */
1383 intel_i830_init_gtt_entries();
Eric Anholt65c25aa2006-09-06 11:57:18 -04001384
Dave Airlie62c96b92008-06-19 14:27:53 +10001385 agp_bridge->gatt_table = NULL;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001386
Dave Airlie62c96b92008-06-19 14:27:53 +10001387 agp_bridge->gatt_bus_addr = temp;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001388
Dave Airlie62c96b92008-06-19 14:27:53 +10001389 return 0;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001390}
1391
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392
1393static int intel_fetch_size(void)
1394{
1395 int i;
1396 u16 temp;
1397 struct aper_size_info_16 *values;
1398
1399 pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
1400 values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
1401
1402 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1403 if (temp == values[i].size_value) {
1404 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
1405 agp_bridge->aperture_size_idx = i;
1406 return values[i].size;
1407 }
1408 }
1409
1410 return 0;
1411}
1412
1413static int __intel_8xx_fetch_size(u8 temp)
1414{
1415 int i;
1416 struct aper_size_info_8 *values;
1417
1418 values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
1419
1420 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1421 if (temp == values[i].size_value) {
1422 agp_bridge->previous_size =
1423 agp_bridge->current_size = (void *) (values + i);
1424 agp_bridge->aperture_size_idx = i;
1425 return values[i].size;
1426 }
1427 }
1428 return 0;
1429}
1430
1431static int intel_8xx_fetch_size(void)
1432{
1433 u8 temp;
1434
1435 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1436 return __intel_8xx_fetch_size(temp);
1437}
1438
1439static int intel_815_fetch_size(void)
1440{
1441 u8 temp;
1442
1443 /* Intel 815 chipsets have a _weird_ APSIZE register with only
1444 * one non-reserved bit, so mask the others out ... */
1445 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1446 temp &= (1 << 3);
1447
1448 return __intel_8xx_fetch_size(temp);
1449}
1450
1451static void intel_tlbflush(struct agp_memory *mem)
1452{
1453 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
1454 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1455}
1456
1457
1458static void intel_8xx_tlbflush(struct agp_memory *mem)
1459{
1460 u32 temp;
1461 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1462 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
1463 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1464 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
1465}
1466
1467
1468static void intel_cleanup(void)
1469{
1470 u16 temp;
1471 struct aper_size_info_16 *previous_size;
1472
1473 previous_size = A_SIZE_16(agp_bridge->previous_size);
1474 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1475 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1476 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1477}
1478
1479
1480static void intel_8xx_cleanup(void)
1481{
1482 u16 temp;
1483 struct aper_size_info_8 *previous_size;
1484
1485 previous_size = A_SIZE_8(agp_bridge->previous_size);
1486 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1487 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1488 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1489}
1490
1491
1492static int intel_configure(void)
1493{
1494 u32 temp;
1495 u16 temp2;
1496 struct aper_size_info_16 *current_size;
1497
1498 current_size = A_SIZE_16(agp_bridge->current_size);
1499
1500 /* aperture size */
1501 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1502
1503 /* address to map to */
1504 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1505 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1506
1507 /* attbase - aperture base */
1508 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1509
1510 /* agpctrl */
1511 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1512
1513 /* paccfg/nbxcfg */
1514 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1515 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
1516 (temp2 & ~(1 << 10)) | (1 << 9));
1517 /* clear any possible error conditions */
1518 pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
1519 return 0;
1520}
1521
1522static int intel_815_configure(void)
1523{
1524 u32 temp, addr;
1525 u8 temp2;
1526 struct aper_size_info_8 *current_size;
1527
1528 /* attbase - aperture base */
1529 /* the Intel 815 chipset spec. says that bits 29-31 in the
1530 * ATTBASE register are reserved -> try not to write them */
1531 if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001532 dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533 return -EINVAL;
1534 }
1535
1536 current_size = A_SIZE_8(agp_bridge->current_size);
1537
1538 /* aperture size */
1539 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1540 current_size->size_value);
1541
1542 /* address to map to */
1543 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1544 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1545
1546 pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
1547 addr &= INTEL_815_ATTBASE_MASK;
1548 addr |= agp_bridge->gatt_bus_addr;
1549 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
1550
1551 /* agpctrl */
1552 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1553
1554 /* apcont */
1555 pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
1556 pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
1557
1558 /* clear any possible error conditions */
1559 /* Oddness : this chipset seems to have no ERRSTS register ! */
1560 return 0;
1561}
1562
1563static void intel_820_tlbflush(struct agp_memory *mem)
1564{
1565 return;
1566}
1567
1568static void intel_820_cleanup(void)
1569{
1570 u8 temp;
1571 struct aper_size_info_8 *previous_size;
1572
1573 previous_size = A_SIZE_8(agp_bridge->previous_size);
1574 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
1575 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
1576 temp & ~(1 << 1));
1577 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1578 previous_size->size_value);
1579}
1580
1581
1582static int intel_820_configure(void)
1583{
1584 u32 temp;
1585 u8 temp2;
1586 struct aper_size_info_8 *current_size;
1587
1588 current_size = A_SIZE_8(agp_bridge->current_size);
1589
1590 /* aperture size */
1591 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1592
1593 /* address to map to */
1594 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1595 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1596
1597 /* attbase - aperture base */
1598 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1599
1600 /* agpctrl */
1601 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1602
1603 /* global enable aperture access */
1604 /* This flag is not accessed through MCHCFG register as in */
1605 /* i850 chipset. */
1606 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
1607 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
1608 /* clear any possible AGP-related error conditions */
1609 pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
1610 return 0;
1611}
1612
1613static int intel_840_configure(void)
1614{
1615 u32 temp;
1616 u16 temp2;
1617 struct aper_size_info_8 *current_size;
1618
1619 current_size = A_SIZE_8(agp_bridge->current_size);
1620
1621 /* aperture size */
1622 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1623
1624 /* address to map to */
1625 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1626 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1627
1628 /* attbase - aperture base */
1629 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1630
1631 /* agpctrl */
1632 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1633
1634 /* mcgcfg */
1635 pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
1636 pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
1637 /* clear any possible error conditions */
1638 pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
1639 return 0;
1640}
1641
1642static int intel_845_configure(void)
1643{
1644 u32 temp;
1645 u8 temp2;
1646 struct aper_size_info_8 *current_size;
1647
1648 current_size = A_SIZE_8(agp_bridge->current_size);
1649
1650 /* aperture size */
1651 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1652
Matthew Garrettb0825482005-07-29 14:03:39 -07001653 if (agp_bridge->apbase_config != 0) {
1654 pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
1655 agp_bridge->apbase_config);
1656 } else {
1657 /* address to map to */
1658 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1659 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1660 agp_bridge->apbase_config = temp;
1661 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662
1663 /* attbase - aperture base */
1664 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1665
1666 /* agpctrl */
1667 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1668
1669 /* agpm */
1670 pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
1671 pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
1672 /* clear any possible error conditions */
1673 pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
Dave Airlie2162e6a2007-11-21 16:36:31 +10001674
1675 intel_i830_setup_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 return 0;
1677}
1678
1679static int intel_850_configure(void)
1680{
1681 u32 temp;
1682 u16 temp2;
1683 struct aper_size_info_8 *current_size;
1684
1685 current_size = A_SIZE_8(agp_bridge->current_size);
1686
1687 /* aperture size */
1688 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1689
1690 /* address to map to */
1691 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1692 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1693
1694 /* attbase - aperture base */
1695 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1696
1697 /* agpctrl */
1698 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1699
1700 /* mcgcfg */
1701 pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
1702 pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
1703 /* clear any possible AGP-related error conditions */
1704 pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
1705 return 0;
1706}
1707
1708static int intel_860_configure(void)
1709{
1710 u32 temp;
1711 u16 temp2;
1712 struct aper_size_info_8 *current_size;
1713
1714 current_size = A_SIZE_8(agp_bridge->current_size);
1715
1716 /* aperture size */
1717 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1718
1719 /* address to map to */
1720 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1721 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1722
1723 /* attbase - aperture base */
1724 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1725
1726 /* agpctrl */
1727 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1728
1729 /* mcgcfg */
1730 pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
1731 pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
1732 /* clear any possible AGP-related error conditions */
1733 pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
1734 return 0;
1735}
1736
1737static int intel_830mp_configure(void)
1738{
1739 u32 temp;
1740 u16 temp2;
1741 struct aper_size_info_8 *current_size;
1742
1743 current_size = A_SIZE_8(agp_bridge->current_size);
1744
1745 /* aperture size */
1746 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1747
1748 /* address to map to */
1749 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1750 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1751
1752 /* attbase - aperture base */
1753 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1754
1755 /* agpctrl */
1756 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1757
1758 /* gmch */
1759 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1760 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
1761 /* clear any possible AGP-related error conditions */
1762 pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
1763 return 0;
1764}
1765
1766static int intel_7505_configure(void)
1767{
1768 u32 temp;
1769 u16 temp2;
1770 struct aper_size_info_8 *current_size;
1771
1772 current_size = A_SIZE_8(agp_bridge->current_size);
1773
1774 /* aperture size */
1775 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1776
1777 /* address to map to */
1778 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1779 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1780
1781 /* attbase - aperture base */
1782 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1783
1784 /* agpctrl */
1785 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1786
1787 /* mchcfg */
1788 pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
1789 pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
1790
1791 return 0;
1792}
1793
1794/* Setup function */
Dave Jonese5524f32007-02-22 18:41:28 -05001795static const struct gatt_mask intel_generic_masks[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796{
1797 {.mask = 0x00000017, .type = 0}
1798};
1799
Dave Jonese5524f32007-02-22 18:41:28 -05001800static const struct aper_size_info_8 intel_815_sizes[2] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001801{
1802 {64, 16384, 4, 0},
1803 {32, 8192, 3, 8},
1804};
1805
Dave Jonese5524f32007-02-22 18:41:28 -05001806static const struct aper_size_info_8 intel_8xx_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807{
1808 {256, 65536, 6, 0},
1809 {128, 32768, 5, 32},
1810 {64, 16384, 4, 48},
1811 {32, 8192, 3, 56},
1812 {16, 4096, 2, 60},
1813 {8, 2048, 1, 62},
1814 {4, 1024, 0, 63}
1815};
1816
Dave Jonese5524f32007-02-22 18:41:28 -05001817static const struct aper_size_info_16 intel_generic_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818{
1819 {256, 65536, 6, 0},
1820 {128, 32768, 5, 32},
1821 {64, 16384, 4, 48},
1822 {32, 8192, 3, 56},
1823 {16, 4096, 2, 60},
1824 {8, 2048, 1, 62},
1825 {4, 1024, 0, 63}
1826};
1827
Dave Jonese5524f32007-02-22 18:41:28 -05001828static const struct aper_size_info_8 intel_830mp_sizes[4] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829{
1830 {256, 65536, 6, 0},
1831 {128, 32768, 5, 32},
1832 {64, 16384, 4, 48},
1833 {32, 8192, 3, 56}
1834};
1835
Dave Jonese5524f32007-02-22 18:41:28 -05001836static const struct agp_bridge_driver intel_generic_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837 .owner = THIS_MODULE,
1838 .aperture_sizes = intel_generic_sizes,
1839 .size_type = U16_APER_SIZE,
1840 .num_aperture_sizes = 7,
1841 .configure = intel_configure,
1842 .fetch_size = intel_fetch_size,
1843 .cleanup = intel_cleanup,
1844 .tlb_flush = intel_tlbflush,
1845 .mask_memory = agp_generic_mask_memory,
1846 .masks = intel_generic_masks,
1847 .agp_enable = agp_generic_enable,
1848 .cache_flush = global_cache_flush,
1849 .create_gatt_table = agp_generic_create_gatt_table,
1850 .free_gatt_table = agp_generic_free_gatt_table,
1851 .insert_memory = agp_generic_insert_memory,
1852 .remove_memory = agp_generic_remove_memory,
1853 .alloc_by_type = agp_generic_alloc_by_type,
1854 .free_by_type = agp_generic_free_by_type,
1855 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001856 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001858 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001859 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860};
1861
Dave Jonese5524f32007-02-22 18:41:28 -05001862static const struct agp_bridge_driver intel_810_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863 .owner = THIS_MODULE,
1864 .aperture_sizes = intel_i810_sizes,
1865 .size_type = FIXED_APER_SIZE,
1866 .num_aperture_sizes = 2,
Joe Perchesc7258012008-03-26 14:10:02 -07001867 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868 .configure = intel_i810_configure,
1869 .fetch_size = intel_i810_fetch_size,
1870 .cleanup = intel_i810_cleanup,
1871 .tlb_flush = intel_i810_tlbflush,
1872 .mask_memory = intel_i810_mask_memory,
1873 .masks = intel_i810_masks,
1874 .agp_enable = intel_i810_agp_enable,
1875 .cache_flush = global_cache_flush,
1876 .create_gatt_table = agp_generic_create_gatt_table,
1877 .free_gatt_table = agp_generic_free_gatt_table,
1878 .insert_memory = intel_i810_insert_entries,
1879 .remove_memory = intel_i810_remove_entries,
1880 .alloc_by_type = intel_i810_alloc_by_type,
1881 .free_by_type = intel_i810_free_by_type,
1882 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001883 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001885 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001886 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887};
1888
Dave Jonese5524f32007-02-22 18:41:28 -05001889static const struct agp_bridge_driver intel_815_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 .owner = THIS_MODULE,
1891 .aperture_sizes = intel_815_sizes,
1892 .size_type = U8_APER_SIZE,
1893 .num_aperture_sizes = 2,
1894 .configure = intel_815_configure,
1895 .fetch_size = intel_815_fetch_size,
1896 .cleanup = intel_8xx_cleanup,
1897 .tlb_flush = intel_8xx_tlbflush,
1898 .mask_memory = agp_generic_mask_memory,
1899 .masks = intel_generic_masks,
1900 .agp_enable = agp_generic_enable,
1901 .cache_flush = global_cache_flush,
1902 .create_gatt_table = agp_generic_create_gatt_table,
1903 .free_gatt_table = agp_generic_free_gatt_table,
1904 .insert_memory = agp_generic_insert_memory,
1905 .remove_memory = agp_generic_remove_memory,
1906 .alloc_by_type = agp_generic_alloc_by_type,
1907 .free_by_type = agp_generic_free_by_type,
1908 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001909 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001911 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10001912 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913};
1914
Dave Jonese5524f32007-02-22 18:41:28 -05001915static const struct agp_bridge_driver intel_830_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 .owner = THIS_MODULE,
1917 .aperture_sizes = intel_i830_sizes,
1918 .size_type = FIXED_APER_SIZE,
Dave Jonesc14635e2006-09-06 11:59:35 -04001919 .num_aperture_sizes = 4,
Joe Perchesc7258012008-03-26 14:10:02 -07001920 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921 .configure = intel_i830_configure,
1922 .fetch_size = intel_i830_fetch_size,
1923 .cleanup = intel_i830_cleanup,
1924 .tlb_flush = intel_i810_tlbflush,
1925 .mask_memory = intel_i810_mask_memory,
1926 .masks = intel_i810_masks,
1927 .agp_enable = intel_i810_agp_enable,
1928 .cache_flush = global_cache_flush,
1929 .create_gatt_table = intel_i830_create_gatt_table,
1930 .free_gatt_table = intel_i830_free_gatt_table,
1931 .insert_memory = intel_i830_insert_entries,
1932 .remove_memory = intel_i830_remove_entries,
1933 .alloc_by_type = intel_i830_alloc_by_type,
1934 .free_by_type = intel_i810_free_by_type,
1935 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001936 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001938 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001939 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie2162e6a2007-11-21 16:36:31 +10001940 .chipset_flush = intel_i830_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941};
1942
Dave Jonese5524f32007-02-22 18:41:28 -05001943static const struct agp_bridge_driver intel_820_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944 .owner = THIS_MODULE,
1945 .aperture_sizes = intel_8xx_sizes,
1946 .size_type = U8_APER_SIZE,
1947 .num_aperture_sizes = 7,
1948 .configure = intel_820_configure,
1949 .fetch_size = intel_8xx_fetch_size,
1950 .cleanup = intel_820_cleanup,
1951 .tlb_flush = intel_820_tlbflush,
1952 .mask_memory = agp_generic_mask_memory,
1953 .masks = intel_generic_masks,
1954 .agp_enable = agp_generic_enable,
1955 .cache_flush = global_cache_flush,
1956 .create_gatt_table = agp_generic_create_gatt_table,
1957 .free_gatt_table = agp_generic_free_gatt_table,
1958 .insert_memory = agp_generic_insert_memory,
1959 .remove_memory = agp_generic_remove_memory,
1960 .alloc_by_type = agp_generic_alloc_by_type,
1961 .free_by_type = agp_generic_free_by_type,
1962 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001963 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001965 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001966 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967};
1968
Dave Jonese5524f32007-02-22 18:41:28 -05001969static const struct agp_bridge_driver intel_830mp_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970 .owner = THIS_MODULE,
1971 .aperture_sizes = intel_830mp_sizes,
1972 .size_type = U8_APER_SIZE,
1973 .num_aperture_sizes = 4,
1974 .configure = intel_830mp_configure,
1975 .fetch_size = intel_8xx_fetch_size,
1976 .cleanup = intel_8xx_cleanup,
1977 .tlb_flush = intel_8xx_tlbflush,
1978 .mask_memory = agp_generic_mask_memory,
1979 .masks = intel_generic_masks,
1980 .agp_enable = agp_generic_enable,
1981 .cache_flush = global_cache_flush,
1982 .create_gatt_table = agp_generic_create_gatt_table,
1983 .free_gatt_table = agp_generic_free_gatt_table,
1984 .insert_memory = agp_generic_insert_memory,
1985 .remove_memory = agp_generic_remove_memory,
1986 .alloc_by_type = agp_generic_alloc_by_type,
1987 .free_by_type = agp_generic_free_by_type,
1988 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001989 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001991 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001992 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993};
1994
Dave Jonese5524f32007-02-22 18:41:28 -05001995static const struct agp_bridge_driver intel_840_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996 .owner = THIS_MODULE,
1997 .aperture_sizes = intel_8xx_sizes,
1998 .size_type = U8_APER_SIZE,
1999 .num_aperture_sizes = 7,
2000 .configure = intel_840_configure,
2001 .fetch_size = intel_8xx_fetch_size,
2002 .cleanup = intel_8xx_cleanup,
2003 .tlb_flush = intel_8xx_tlbflush,
2004 .mask_memory = agp_generic_mask_memory,
2005 .masks = intel_generic_masks,
2006 .agp_enable = agp_generic_enable,
2007 .cache_flush = global_cache_flush,
2008 .create_gatt_table = agp_generic_create_gatt_table,
2009 .free_gatt_table = agp_generic_free_gatt_table,
2010 .insert_memory = agp_generic_insert_memory,
2011 .remove_memory = agp_generic_remove_memory,
2012 .alloc_by_type = agp_generic_alloc_by_type,
2013 .free_by_type = agp_generic_free_by_type,
2014 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002015 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002017 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002018 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019};
2020
Dave Jonese5524f32007-02-22 18:41:28 -05002021static const struct agp_bridge_driver intel_845_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022 .owner = THIS_MODULE,
2023 .aperture_sizes = intel_8xx_sizes,
2024 .size_type = U8_APER_SIZE,
2025 .num_aperture_sizes = 7,
2026 .configure = intel_845_configure,
2027 .fetch_size = intel_8xx_fetch_size,
2028 .cleanup = intel_8xx_cleanup,
2029 .tlb_flush = intel_8xx_tlbflush,
2030 .mask_memory = agp_generic_mask_memory,
2031 .masks = intel_generic_masks,
2032 .agp_enable = agp_generic_enable,
2033 .cache_flush = global_cache_flush,
2034 .create_gatt_table = agp_generic_create_gatt_table,
2035 .free_gatt_table = agp_generic_free_gatt_table,
2036 .insert_memory = agp_generic_insert_memory,
2037 .remove_memory = agp_generic_remove_memory,
2038 .alloc_by_type = agp_generic_alloc_by_type,
2039 .free_by_type = agp_generic_free_by_type,
2040 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002041 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002043 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002044 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Dave Airlie2162e6a2007-11-21 16:36:31 +10002045 .chipset_flush = intel_i830_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046};
2047
Dave Jonese5524f32007-02-22 18:41:28 -05002048static const struct agp_bridge_driver intel_850_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049 .owner = THIS_MODULE,
2050 .aperture_sizes = intel_8xx_sizes,
2051 .size_type = U8_APER_SIZE,
2052 .num_aperture_sizes = 7,
2053 .configure = intel_850_configure,
2054 .fetch_size = intel_8xx_fetch_size,
2055 .cleanup = intel_8xx_cleanup,
2056 .tlb_flush = intel_8xx_tlbflush,
2057 .mask_memory = agp_generic_mask_memory,
2058 .masks = intel_generic_masks,
2059 .agp_enable = agp_generic_enable,
2060 .cache_flush = global_cache_flush,
2061 .create_gatt_table = agp_generic_create_gatt_table,
2062 .free_gatt_table = agp_generic_free_gatt_table,
2063 .insert_memory = agp_generic_insert_memory,
2064 .remove_memory = agp_generic_remove_memory,
2065 .alloc_by_type = agp_generic_alloc_by_type,
2066 .free_by_type = agp_generic_free_by_type,
2067 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002068 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002070 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002071 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072};
2073
Dave Jonese5524f32007-02-22 18:41:28 -05002074static const struct agp_bridge_driver intel_860_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075 .owner = THIS_MODULE,
2076 .aperture_sizes = intel_8xx_sizes,
2077 .size_type = U8_APER_SIZE,
2078 .num_aperture_sizes = 7,
2079 .configure = intel_860_configure,
2080 .fetch_size = intel_8xx_fetch_size,
2081 .cleanup = intel_8xx_cleanup,
2082 .tlb_flush = intel_8xx_tlbflush,
2083 .mask_memory = agp_generic_mask_memory,
2084 .masks = intel_generic_masks,
2085 .agp_enable = agp_generic_enable,
2086 .cache_flush = global_cache_flush,
2087 .create_gatt_table = agp_generic_create_gatt_table,
2088 .free_gatt_table = agp_generic_free_gatt_table,
2089 .insert_memory = agp_generic_insert_memory,
2090 .remove_memory = agp_generic_remove_memory,
2091 .alloc_by_type = agp_generic_alloc_by_type,
2092 .free_by_type = agp_generic_free_by_type,
2093 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002094 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002096 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002097 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098};
2099
Dave Jonese5524f32007-02-22 18:41:28 -05002100static const struct agp_bridge_driver intel_915_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002101 .owner = THIS_MODULE,
2102 .aperture_sizes = intel_i830_sizes,
2103 .size_type = FIXED_APER_SIZE,
Dave Jonesc14635e2006-09-06 11:59:35 -04002104 .num_aperture_sizes = 4,
Joe Perchesc7258012008-03-26 14:10:02 -07002105 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106 .configure = intel_i915_configure,
Eric Anholtc41e0de2006-12-19 12:57:24 -08002107 .fetch_size = intel_i9xx_fetch_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108 .cleanup = intel_i915_cleanup,
2109 .tlb_flush = intel_i810_tlbflush,
2110 .mask_memory = intel_i810_mask_memory,
2111 .masks = intel_i810_masks,
2112 .agp_enable = intel_i810_agp_enable,
2113 .cache_flush = global_cache_flush,
2114 .create_gatt_table = intel_i915_create_gatt_table,
2115 .free_gatt_table = intel_i830_free_gatt_table,
2116 .insert_memory = intel_i915_insert_entries,
2117 .remove_memory = intel_i915_remove_entries,
2118 .alloc_by_type = intel_i830_alloc_by_type,
2119 .free_by_type = intel_i810_free_by_type,
2120 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002121 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002123 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002124 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002125 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002126#ifdef USE_PCI_DMA_API
2127 .agp_map_page = intel_agp_map_page,
2128 .agp_unmap_page = intel_agp_unmap_page,
2129 .agp_map_memory = intel_agp_map_memory,
2130 .agp_unmap_memory = intel_agp_unmap_memory,
2131#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132};
2133
Dave Jonese5524f32007-02-22 18:41:28 -05002134static const struct agp_bridge_driver intel_i965_driver = {
Dave Airlie62c96b92008-06-19 14:27:53 +10002135 .owner = THIS_MODULE,
2136 .aperture_sizes = intel_i830_sizes,
2137 .size_type = FIXED_APER_SIZE,
2138 .num_aperture_sizes = 4,
2139 .needs_scratch_page = true,
Dave Airlie0e480e52008-06-19 14:57:31 +10002140 .configure = intel_i915_configure,
2141 .fetch_size = intel_i9xx_fetch_size,
Dave Airlie62c96b92008-06-19 14:27:53 +10002142 .cleanup = intel_i915_cleanup,
2143 .tlb_flush = intel_i810_tlbflush,
2144 .mask_memory = intel_i965_mask_memory,
2145 .masks = intel_i810_masks,
2146 .agp_enable = intel_i810_agp_enable,
2147 .cache_flush = global_cache_flush,
2148 .create_gatt_table = intel_i965_create_gatt_table,
2149 .free_gatt_table = intel_i830_free_gatt_table,
2150 .insert_memory = intel_i915_insert_entries,
2151 .remove_memory = intel_i915_remove_entries,
2152 .alloc_by_type = intel_i830_alloc_by_type,
2153 .free_by_type = intel_i810_free_by_type,
2154 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002155 .agp_alloc_pages = agp_generic_alloc_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002156 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002157 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002158 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002159 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002160#ifdef USE_PCI_DMA_API
2161 .agp_map_page = intel_agp_map_page,
2162 .agp_unmap_page = intel_agp_unmap_page,
2163 .agp_map_memory = intel_agp_map_memory,
2164 .agp_unmap_memory = intel_agp_unmap_memory,
2165#endif
Eric Anholt65c25aa2006-09-06 11:57:18 -04002166};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002167
Dave Jonese5524f32007-02-22 18:41:28 -05002168static const struct agp_bridge_driver intel_7505_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169 .owner = THIS_MODULE,
2170 .aperture_sizes = intel_8xx_sizes,
2171 .size_type = U8_APER_SIZE,
2172 .num_aperture_sizes = 7,
2173 .configure = intel_7505_configure,
2174 .fetch_size = intel_8xx_fetch_size,
2175 .cleanup = intel_8xx_cleanup,
2176 .tlb_flush = intel_8xx_tlbflush,
2177 .mask_memory = agp_generic_mask_memory,
2178 .masks = intel_generic_masks,
2179 .agp_enable = agp_generic_enable,
2180 .cache_flush = global_cache_flush,
2181 .create_gatt_table = agp_generic_create_gatt_table,
2182 .free_gatt_table = agp_generic_free_gatt_table,
2183 .insert_memory = agp_generic_insert_memory,
2184 .remove_memory = agp_generic_remove_memory,
2185 .alloc_by_type = agp_generic_alloc_by_type,
2186 .free_by_type = agp_generic_free_by_type,
2187 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002188 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002190 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002191 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192};
2193
Wang Zhenyu874808c62007-06-06 11:16:25 +08002194static const struct agp_bridge_driver intel_g33_driver = {
Dave Airlie62c96b92008-06-19 14:27:53 +10002195 .owner = THIS_MODULE,
2196 .aperture_sizes = intel_i830_sizes,
2197 .size_type = FIXED_APER_SIZE,
2198 .num_aperture_sizes = 4,
2199 .needs_scratch_page = true,
2200 .configure = intel_i915_configure,
2201 .fetch_size = intel_i9xx_fetch_size,
2202 .cleanup = intel_i915_cleanup,
2203 .tlb_flush = intel_i810_tlbflush,
2204 .mask_memory = intel_i965_mask_memory,
2205 .masks = intel_i810_masks,
2206 .agp_enable = intel_i810_agp_enable,
2207 .cache_flush = global_cache_flush,
2208 .create_gatt_table = intel_i915_create_gatt_table,
2209 .free_gatt_table = intel_i830_free_gatt_table,
2210 .insert_memory = intel_i915_insert_entries,
2211 .remove_memory = intel_i915_remove_entries,
2212 .alloc_by_type = intel_i830_alloc_by_type,
2213 .free_by_type = intel_i810_free_by_type,
2214 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002215 .agp_alloc_pages = agp_generic_alloc_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002216 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002217 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002218 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002219 .chipset_flush = intel_i915_chipset_flush,
Zhenyu Wang17661682009-07-27 12:59:57 +01002220#ifdef USE_PCI_DMA_API
2221 .agp_map_page = intel_agp_map_page,
2222 .agp_unmap_page = intel_agp_unmap_page,
2223 .agp_map_memory = intel_agp_map_memory,
2224 .agp_unmap_memory = intel_agp_unmap_memory,
2225#endif
Wang Zhenyu874808c62007-06-06 11:16:25 +08002226};
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002227
2228static int find_gmch(u16 device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229{
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002230 struct pci_dev *gmch_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002232 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
2233 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
2234 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
Dave Airlief011ae72008-01-25 11:23:04 +10002235 device, gmch_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002236 }
2237
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002238 if (!gmch_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239 return 0;
2240
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002241 intel_private.pcidev = gmch_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002242 return 1;
2243}
2244
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002245/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
2246 * driver and gmch_driver must be non-null, and find_gmch will determine
2247 * which one should be used if a gmch_chip_id is present.
2248 */
2249static const struct intel_driver_description {
2250 unsigned int chip_id;
2251 unsigned int gmch_chip_id;
Wang Zhenyu88889852007-06-14 10:01:04 +08002252 unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002253 char *name;
2254 const struct agp_bridge_driver *driver;
2255 const struct agp_bridge_driver *gmch_driver;
2256} intel_agp_chipsets[] = {
Wang Zhenyu88889852007-06-14 10:01:04 +08002257 { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
2258 { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
2259 { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
2260 { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002261 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002262 { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002263 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002264 { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002265 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002266 { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
2267 &intel_815_driver, &intel_810_driver },
2268 { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
2269 { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
2270 { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002271 &intel_830mp_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002272 { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
2273 { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
2274 { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002275 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002276 { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
Stefan Husemann347486b2009-04-13 14:40:10 -07002277 { PCI_DEVICE_ID_INTEL_82854_HB, PCI_DEVICE_ID_INTEL_82854_IG, 0, "854",
2278 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002279 { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
2280 { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002281 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002282 { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
2283 { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002284 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002285 { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
Carlos Martíne914a362008-01-24 10:34:09 +10002286 { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
2287 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002288 { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002289 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002290 { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002291 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002292 { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002293 NULL, &intel_915_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002294 { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002295 NULL, &intel_915_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002296 { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002297 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002298 { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002299 NULL, &intel_i965_driver },
Zhenyu Wang9119f852008-01-23 15:49:26 +10002300 { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002301 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002302 { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002303 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002304 { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002305 NULL, &intel_i965_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002306 { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002307 NULL, &intel_i965_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002308 { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002309 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002310 { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
2311 { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
2312 { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002313 NULL, &intel_g33_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002314 { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002315 NULL, &intel_g33_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002316 { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002317 NULL, &intel_g33_driver },
Shaohua Li21778322009-02-23 15:19:16 +08002318 { PCI_DEVICE_ID_INTEL_IGDGM_HB, PCI_DEVICE_ID_INTEL_IGDGM_IG, 0, "IGD",
2319 NULL, &intel_g33_driver },
2320 { PCI_DEVICE_ID_INTEL_IGDG_HB, PCI_DEVICE_ID_INTEL_IGDG_IG, 0, "IGD",
2321 NULL, &intel_g33_driver },
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07002322 { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
Eric Anholtb854b2a2008-12-22 18:56:27 -08002323 "Mobile Intel® GM45 Express", NULL, &intel_i965_driver },
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10002324 { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
2325 "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
2326 { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
2327 "Q45/Q43", NULL, &intel_i965_driver },
2328 { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
2329 "G45/G43", NULL, &intel_i965_driver },
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08002330 { PCI_DEVICE_ID_INTEL_G41_HB, PCI_DEVICE_ID_INTEL_G41_IG, 0,
2331 "G41", NULL, &intel_i965_driver },
Zhenyu Wang32cb0552009-06-05 15:38:36 +08002332 { PCI_DEVICE_ID_INTEL_IGDNG_D_HB, PCI_DEVICE_ID_INTEL_IGDNG_D_IG, 0,
2333 "IGDNG/D", NULL, &intel_i965_driver },
2334 { PCI_DEVICE_ID_INTEL_IGDNG_M_HB, PCI_DEVICE_ID_INTEL_IGDNG_M_IG, 0,
2335 "IGDNG/M", NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002336 { 0, 0, 0, NULL, NULL, NULL }
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002337};
2338
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339static int __devinit agp_intel_probe(struct pci_dev *pdev,
2340 const struct pci_device_id *ent)
2341{
2342 struct agp_bridge_data *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343 u8 cap_ptr = 0;
2344 struct resource *r;
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002345 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346
2347 cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
2348
2349 bridge = agp_alloc_bridge();
2350 if (!bridge)
2351 return -ENOMEM;
2352
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002353 for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
2354 /* In case that multiple models of gfx chip may
2355 stand on same host bridge type, this can be
2356 sure we detect the right IGD. */
Wang Zhenyu88889852007-06-14 10:01:04 +08002357 if (pdev->device == intel_agp_chipsets[i].chip_id) {
2358 if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
2359 find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
2360 bridge->driver =
2361 intel_agp_chipsets[i].gmch_driver;
2362 break;
2363 } else if (intel_agp_chipsets[i].multi_gmch_chip) {
2364 continue;
2365 } else {
2366 bridge->driver = intel_agp_chipsets[i].driver;
2367 break;
2368 }
2369 }
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002370 }
2371
2372 if (intel_agp_chipsets[i].name == NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373 if (cap_ptr)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002374 dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
2375 pdev->vendor, pdev->device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002376 agp_put_bridge(bridge);
2377 return -ENODEV;
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002378 }
2379
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002380 if (bridge->driver == NULL) {
Wang Zhenyu47d46372007-06-21 13:43:18 +08002381 /* bridge has no AGP and no IGD detected */
2382 if (cap_ptr)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002383 dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
2384 intel_agp_chipsets[i].gmch_chip_id);
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002385 agp_put_bridge(bridge);
2386 return -ENODEV;
Dave Airlief011ae72008-01-25 11:23:04 +10002387 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002388
2389 bridge->dev = pdev;
2390 bridge->capndx = cap_ptr;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002391 bridge->dev_private_data = &intel_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002393 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394
2395 /*
2396 * The following fixes the case where the BIOS has "forgotten" to
2397 * provide an address range for the GART.
2398 * 20030610 - hamish@zot.org
2399 */
2400 r = &pdev->resource[0];
2401 if (!r->start && r->end) {
Dave Jones6a92a4e2006-02-28 00:54:25 -05002402 if (pci_assign_resource(pdev, 0)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002403 dev_err(&pdev->dev, "can't assign resource 0\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002404 agp_put_bridge(bridge);
2405 return -ENODEV;
2406 }
2407 }
2408
2409 /*
2410 * If the device has not been properly setup, the following will catch
2411 * the problem and should stop the system from crashing.
2412 * 20030610 - hamish@zot.org
2413 */
2414 if (pci_enable_device(pdev)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002415 dev_err(&pdev->dev, "can't enable PCI device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416 agp_put_bridge(bridge);
2417 return -ENODEV;
2418 }
2419
2420 /* Fill in the mode register */
2421 if (cap_ptr) {
2422 pci_read_config_dword(pdev,
2423 bridge->capndx+PCI_AGP_STATUS,
2424 &bridge->mode);
2425 }
2426
2427 pci_set_drvdata(pdev, bridge);
2428 return agp_add_bridge(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002429}
2430
2431static void __devexit agp_intel_remove(struct pci_dev *pdev)
2432{
2433 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
2434
2435 agp_remove_bridge(bridge);
2436
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002437 if (intel_private.pcidev)
2438 pci_dev_put(intel_private.pcidev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002439
2440 agp_put_bridge(bridge);
2441}
2442
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002443#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002444static int agp_intel_resume(struct pci_dev *pdev)
2445{
2446 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
Keith Packarda8c84df2008-07-31 15:48:07 +10002447 int ret_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448
2449 pci_restore_state(pdev);
2450
Wang Zhenyu4b953202007-01-17 11:07:54 +08002451 /* We should restore our graphics device's config space,
2452 * as host bridge (00:00) resumes before graphics device (02:00),
2453 * then our access to its pci space can work right.
2454 */
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002455 if (intel_private.pcidev)
2456 pci_restore_state(intel_private.pcidev);
Wang Zhenyu4b953202007-01-17 11:07:54 +08002457
Linus Torvalds1da177e2005-04-16 15:20:36 -07002458 if (bridge->driver == &intel_generic_driver)
2459 intel_configure();
2460 else if (bridge->driver == &intel_850_driver)
2461 intel_850_configure();
2462 else if (bridge->driver == &intel_845_driver)
2463 intel_845_configure();
2464 else if (bridge->driver == &intel_830mp_driver)
2465 intel_830mp_configure();
2466 else if (bridge->driver == &intel_915_driver)
2467 intel_i915_configure();
2468 else if (bridge->driver == &intel_830_driver)
2469 intel_i830_configure();
2470 else if (bridge->driver == &intel_810_driver)
2471 intel_i810_configure();
Dave Jones08da3f42006-09-10 21:09:26 -04002472 else if (bridge->driver == &intel_i965_driver)
2473 intel_i915_configure();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002474
Keith Packarda8c84df2008-07-31 15:48:07 +10002475 ret_val = agp_rebind_memory();
2476 if (ret_val != 0)
2477 return ret_val;
2478
Linus Torvalds1da177e2005-04-16 15:20:36 -07002479 return 0;
2480}
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002481#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482
2483static struct pci_device_id agp_intel_pci_table[] = {
2484#define ID(x) \
2485 { \
2486 .class = (PCI_CLASS_BRIDGE_HOST << 8), \
2487 .class_mask = ~0, \
2488 .vendor = PCI_VENDOR_ID_INTEL, \
2489 .device = x, \
2490 .subvendor = PCI_ANY_ID, \
2491 .subdevice = PCI_ANY_ID, \
2492 }
2493 ID(PCI_DEVICE_ID_INTEL_82443LX_0),
2494 ID(PCI_DEVICE_ID_INTEL_82443BX_0),
2495 ID(PCI_DEVICE_ID_INTEL_82443GX_0),
2496 ID(PCI_DEVICE_ID_INTEL_82810_MC1),
2497 ID(PCI_DEVICE_ID_INTEL_82810_MC3),
2498 ID(PCI_DEVICE_ID_INTEL_82810E_MC),
2499 ID(PCI_DEVICE_ID_INTEL_82815_MC),
2500 ID(PCI_DEVICE_ID_INTEL_82820_HB),
2501 ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
2502 ID(PCI_DEVICE_ID_INTEL_82830_HB),
2503 ID(PCI_DEVICE_ID_INTEL_82840_HB),
2504 ID(PCI_DEVICE_ID_INTEL_82845_HB),
2505 ID(PCI_DEVICE_ID_INTEL_82845G_HB),
2506 ID(PCI_DEVICE_ID_INTEL_82850_HB),
Stefan Husemann347486b2009-04-13 14:40:10 -07002507 ID(PCI_DEVICE_ID_INTEL_82854_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508 ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
2509 ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
2510 ID(PCI_DEVICE_ID_INTEL_82860_HB),
2511 ID(PCI_DEVICE_ID_INTEL_82865_HB),
2512 ID(PCI_DEVICE_ID_INTEL_82875_HB),
2513 ID(PCI_DEVICE_ID_INTEL_7505_0),
2514 ID(PCI_DEVICE_ID_INTEL_7205_0),
Carlos Martíne914a362008-01-24 10:34:09 +10002515 ID(PCI_DEVICE_ID_INTEL_E7221_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002516 ID(PCI_DEVICE_ID_INTEL_82915G_HB),
2517 ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
Alan Hourihaned0de98f2005-05-31 19:50:49 +01002518 ID(PCI_DEVICE_ID_INTEL_82945G_HB),
Alan Hourihane3b0e8ea2006-01-19 14:08:40 +00002519 ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
Zhenyu Wangdde47872007-07-26 09:18:09 +08002520 ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
Shaohua Li21778322009-02-23 15:19:16 +08002521 ID(PCI_DEVICE_ID_INTEL_IGDGM_HB),
2522 ID(PCI_DEVICE_ID_INTEL_IGDG_HB),
Eric Anholt65c25aa2006-09-06 11:57:18 -04002523 ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
Zhenyu Wang9119f852008-01-23 15:49:26 +10002524 ID(PCI_DEVICE_ID_INTEL_82G35_HB),
Eric Anholt65c25aa2006-09-06 11:57:18 -04002525 ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
2526 ID(PCI_DEVICE_ID_INTEL_82965G_HB),
Wang Zhenyu4598af32007-04-09 08:51:36 +08002527 ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
Zhenyu Wangdde47872007-07-26 09:18:09 +08002528 ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
Wang Zhenyu874808c62007-06-06 11:16:25 +08002529 ID(PCI_DEVICE_ID_INTEL_G33_HB),
2530 ID(PCI_DEVICE_ID_INTEL_Q35_HB),
2531 ID(PCI_DEVICE_ID_INTEL_Q33_HB),
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07002532 ID(PCI_DEVICE_ID_INTEL_GM45_HB),
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10002533 ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
2534 ID(PCI_DEVICE_ID_INTEL_Q45_HB),
2535 ID(PCI_DEVICE_ID_INTEL_G45_HB),
Zhenyu Wanga50ccc62008-11-17 14:39:00 +08002536 ID(PCI_DEVICE_ID_INTEL_G41_HB),
Zhenyu Wang32cb0552009-06-05 15:38:36 +08002537 ID(PCI_DEVICE_ID_INTEL_IGDNG_D_HB),
2538 ID(PCI_DEVICE_ID_INTEL_IGDNG_M_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002539 { }
2540};
2541
2542MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
2543
2544static struct pci_driver agp_intel_pci_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545 .name = "agpgart-intel",
2546 .id_table = agp_intel_pci_table,
2547 .probe = agp_intel_probe,
2548 .remove = __devexit_p(agp_intel_remove),
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002549#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002550 .resume = agp_intel_resume,
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002551#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552};
2553
2554static int __init agp_intel_init(void)
2555{
2556 if (agp_off)
2557 return -EINVAL;
2558 return pci_register_driver(&agp_intel_pci_driver);
2559}
2560
2561static void __exit agp_intel_cleanup(void)
2562{
2563 pci_unregister_driver(&agp_intel_pci_driver);
2564}
2565
2566module_init(agp_intel_init);
2567module_exit(agp_intel_cleanup);
2568
Dave Jonesf4432c52008-10-20 13:31:45 -04002569MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002570MODULE_LICENSE("GPL and additional rights");