blob: 5b39727accf75ff0c8a02c4a5326a4256d9d3769 [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070022
23#include <mach/clk.h>
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070024#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070025#include <mach/socinfo.h>
Vikram Mulukutla77140da2012-08-13 21:37:18 -070026#include <mach/rpm-smd.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070027
28#include "clock-local2.h"
29#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070030#include "clock-rpm.h"
31#include "clock-voter.h"
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -070032#include "clock-mdss-8974.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070033
34enum {
35 GCC_BASE,
36 MMSS_BASE,
37 LPASS_BASE,
38 MSS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070039 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070040 N_BASES,
41};
42
43static void __iomem *virt_bases[N_BASES];
44
45#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
46#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
47#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
48#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070049#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070050
51#define GPLL0_MODE_REG 0x0000
52#define GPLL0_L_REG 0x0004
53#define GPLL0_M_REG 0x0008
54#define GPLL0_N_REG 0x000C
55#define GPLL0_USER_CTL_REG 0x0010
56#define GPLL0_CONFIG_CTL_REG 0x0014
57#define GPLL0_TEST_CTL_REG 0x0018
58#define GPLL0_STATUS_REG 0x001C
59
60#define GPLL1_MODE_REG 0x0040
61#define GPLL1_L_REG 0x0044
62#define GPLL1_M_REG 0x0048
63#define GPLL1_N_REG 0x004C
64#define GPLL1_USER_CTL_REG 0x0050
65#define GPLL1_CONFIG_CTL_REG 0x0054
66#define GPLL1_TEST_CTL_REG 0x0058
67#define GPLL1_STATUS_REG 0x005C
68
69#define MMPLL0_MODE_REG 0x0000
70#define MMPLL0_L_REG 0x0004
71#define MMPLL0_M_REG 0x0008
72#define MMPLL0_N_REG 0x000C
73#define MMPLL0_USER_CTL_REG 0x0010
74#define MMPLL0_CONFIG_CTL_REG 0x0014
75#define MMPLL0_TEST_CTL_REG 0x0018
76#define MMPLL0_STATUS_REG 0x001C
77
78#define MMPLL1_MODE_REG 0x0040
79#define MMPLL1_L_REG 0x0044
80#define MMPLL1_M_REG 0x0048
81#define MMPLL1_N_REG 0x004C
82#define MMPLL1_USER_CTL_REG 0x0050
83#define MMPLL1_CONFIG_CTL_REG 0x0054
84#define MMPLL1_TEST_CTL_REG 0x0058
85#define MMPLL1_STATUS_REG 0x005C
86
87#define MMPLL3_MODE_REG 0x0080
88#define MMPLL3_L_REG 0x0084
89#define MMPLL3_M_REG 0x0088
90#define MMPLL3_N_REG 0x008C
91#define MMPLL3_USER_CTL_REG 0x0090
92#define MMPLL3_CONFIG_CTL_REG 0x0094
93#define MMPLL3_TEST_CTL_REG 0x0098
94#define MMPLL3_STATUS_REG 0x009C
95
96#define LPAPLL_MODE_REG 0x0000
97#define LPAPLL_L_REG 0x0004
98#define LPAPLL_M_REG 0x0008
99#define LPAPLL_N_REG 0x000C
100#define LPAPLL_USER_CTL_REG 0x0010
101#define LPAPLL_CONFIG_CTL_REG 0x0014
102#define LPAPLL_TEST_CTL_REG 0x0018
103#define LPAPLL_STATUS_REG 0x001C
104
105#define GCC_DEBUG_CLK_CTL_REG 0x1880
106#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
107#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
108#define GCC_XO_DIV4_CBCR_REG 0x10C8
Matt Wagantall9a9b6f02012-08-07 23:12:26 -0700109#define GCC_PLLTEST_PAD_CFG_REG 0x188C
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700110#define APCS_GPLL_ENA_VOTE_REG 0x1480
111#define MMSS_PLL_VOTE_APCS_REG 0x0100
112#define MMSS_DEBUG_CLK_CTL_REG 0x0900
113#define LPASS_DEBUG_CLK_CTL_REG 0x29000
114#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700115#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700116
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700117#define GLB_CLK_DIAG_REG 0x001C
118
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700119#define USB30_MASTER_CMD_RCGR 0x03D4
120#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
121#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
122#define USB_HSIC_CMD_RCGR 0x0440
123#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
124#define USB_HS_SYSTEM_CMD_RCGR 0x0490
125#define SDCC1_APPS_CMD_RCGR 0x04D0
126#define SDCC2_APPS_CMD_RCGR 0x0510
127#define SDCC3_APPS_CMD_RCGR 0x0550
128#define SDCC4_APPS_CMD_RCGR 0x0590
129#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
130#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
131#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
132#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
133#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
134#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
135#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
136#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
137#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
138#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
139#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
140#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
141#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
142#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
143#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
144#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
145#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
146#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
147#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
148#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
149#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
150#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
151#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
152#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
153#define PDM2_CMD_RCGR 0x0CD0
154#define TSIF_REF_CMD_RCGR 0x0D90
155#define CE1_CMD_RCGR 0x1050
156#define CE2_CMD_RCGR 0x1090
157#define GP1_CMD_RCGR 0x1904
158#define GP2_CMD_RCGR 0x1944
159#define GP3_CMD_RCGR 0x1984
160#define LPAIF_SPKR_CMD_RCGR 0xA000
161#define LPAIF_PRI_CMD_RCGR 0xB000
162#define LPAIF_SEC_CMD_RCGR 0xC000
163#define LPAIF_TER_CMD_RCGR 0xD000
164#define LPAIF_QUAD_CMD_RCGR 0xE000
165#define LPAIF_PCM0_CMD_RCGR 0xF000
166#define LPAIF_PCM1_CMD_RCGR 0x10000
167#define RESAMPLER_CMD_RCGR 0x11000
168#define SLIMBUS_CMD_RCGR 0x12000
169#define LPAIF_PCMOE_CMD_RCGR 0x13000
170#define AHBFABRIC_CMD_RCGR 0x18000
171#define VCODEC0_CMD_RCGR 0x1000
172#define PCLK0_CMD_RCGR 0x2000
173#define PCLK1_CMD_RCGR 0x2020
174#define MDP_CMD_RCGR 0x2040
175#define EXTPCLK_CMD_RCGR 0x2060
176#define VSYNC_CMD_RCGR 0x2080
177#define EDPPIXEL_CMD_RCGR 0x20A0
178#define EDPLINK_CMD_RCGR 0x20C0
179#define EDPAUX_CMD_RCGR 0x20E0
180#define HDMI_CMD_RCGR 0x2100
181#define BYTE0_CMD_RCGR 0x2120
182#define BYTE1_CMD_RCGR 0x2140
183#define ESC0_CMD_RCGR 0x2160
184#define ESC1_CMD_RCGR 0x2180
185#define CSI0PHYTIMER_CMD_RCGR 0x3000
186#define CSI1PHYTIMER_CMD_RCGR 0x3030
187#define CSI2PHYTIMER_CMD_RCGR 0x3060
188#define CSI0_CMD_RCGR 0x3090
189#define CSI1_CMD_RCGR 0x3100
190#define CSI2_CMD_RCGR 0x3160
191#define CSI3_CMD_RCGR 0x31C0
192#define CCI_CMD_RCGR 0x3300
193#define MCLK0_CMD_RCGR 0x3360
194#define MCLK1_CMD_RCGR 0x3390
195#define MCLK2_CMD_RCGR 0x33C0
196#define MCLK3_CMD_RCGR 0x33F0
197#define MMSS_GP0_CMD_RCGR 0x3420
198#define MMSS_GP1_CMD_RCGR 0x3450
199#define JPEG0_CMD_RCGR 0x3500
200#define JPEG1_CMD_RCGR 0x3520
201#define JPEG2_CMD_RCGR 0x3540
202#define VFE0_CMD_RCGR 0x3600
203#define VFE1_CMD_RCGR 0x3620
204#define CPP_CMD_RCGR 0x3640
205#define GFX3D_CMD_RCGR 0x4000
206#define RBCPR_CMD_RCGR 0x4060
207#define AHB_CMD_RCGR 0x5000
208#define AXI_CMD_RCGR 0x5040
209#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700210#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700211
212#define MMSS_BCR 0x0240
213#define USB_30_BCR 0x03C0
214#define USB3_PHY_BCR 0x03FC
215#define USB_HS_HSIC_BCR 0x0400
216#define USB_HS_BCR 0x0480
217#define SDCC1_BCR 0x04C0
218#define SDCC2_BCR 0x0500
219#define SDCC3_BCR 0x0540
220#define SDCC4_BCR 0x0580
221#define BLSP1_BCR 0x05C0
222#define BLSP1_QUP1_BCR 0x0640
223#define BLSP1_UART1_BCR 0x0680
224#define BLSP1_QUP2_BCR 0x06C0
225#define BLSP1_UART2_BCR 0x0700
226#define BLSP1_QUP3_BCR 0x0740
227#define BLSP1_UART3_BCR 0x0780
228#define BLSP1_QUP4_BCR 0x07C0
229#define BLSP1_UART4_BCR 0x0800
230#define BLSP1_QUP5_BCR 0x0840
231#define BLSP1_UART5_BCR 0x0880
232#define BLSP1_QUP6_BCR 0x08C0
233#define BLSP1_UART6_BCR 0x0900
234#define BLSP2_BCR 0x0940
235#define BLSP2_QUP1_BCR 0x0980
236#define BLSP2_UART1_BCR 0x09C0
237#define BLSP2_QUP2_BCR 0x0A00
238#define BLSP2_UART2_BCR 0x0A40
239#define BLSP2_QUP3_BCR 0x0A80
240#define BLSP2_UART3_BCR 0x0AC0
241#define BLSP2_QUP4_BCR 0x0B00
242#define BLSP2_UART4_BCR 0x0B40
243#define BLSP2_QUP5_BCR 0x0B80
244#define BLSP2_UART5_BCR 0x0BC0
245#define BLSP2_QUP6_BCR 0x0C00
246#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700247#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700248#define PDM_BCR 0x0CC0
249#define PRNG_BCR 0x0D00
250#define BAM_DMA_BCR 0x0D40
251#define TSIF_BCR 0x0D80
252#define CE1_BCR 0x1040
253#define CE2_BCR 0x1080
254#define AUDIO_CORE_BCR 0x4000
255#define VENUS0_BCR 0x1020
256#define MDSS_BCR 0x2300
257#define CAMSS_PHY0_BCR 0x3020
258#define CAMSS_PHY1_BCR 0x3050
259#define CAMSS_PHY2_BCR 0x3080
260#define CAMSS_CSI0_BCR 0x30B0
261#define CAMSS_CSI0PHY_BCR 0x30C0
262#define CAMSS_CSI0RDI_BCR 0x30D0
263#define CAMSS_CSI0PIX_BCR 0x30E0
264#define CAMSS_CSI1_BCR 0x3120
265#define CAMSS_CSI1PHY_BCR 0x3130
266#define CAMSS_CSI1RDI_BCR 0x3140
267#define CAMSS_CSI1PIX_BCR 0x3150
268#define CAMSS_CSI2_BCR 0x3180
269#define CAMSS_CSI2PHY_BCR 0x3190
270#define CAMSS_CSI2RDI_BCR 0x31A0
271#define CAMSS_CSI2PIX_BCR 0x31B0
272#define CAMSS_CSI3_BCR 0x31E0
273#define CAMSS_CSI3PHY_BCR 0x31F0
274#define CAMSS_CSI3RDI_BCR 0x3200
275#define CAMSS_CSI3PIX_BCR 0x3210
276#define CAMSS_ISPIF_BCR 0x3220
277#define CAMSS_CCI_BCR 0x3340
278#define CAMSS_MCLK0_BCR 0x3380
279#define CAMSS_MCLK1_BCR 0x33B0
280#define CAMSS_MCLK2_BCR 0x33E0
281#define CAMSS_MCLK3_BCR 0x3410
282#define CAMSS_GP0_BCR 0x3440
283#define CAMSS_GP1_BCR 0x3470
284#define CAMSS_TOP_BCR 0x3480
285#define CAMSS_MICRO_BCR 0x3490
286#define CAMSS_JPEG_BCR 0x35A0
287#define CAMSS_VFE_BCR 0x36A0
288#define CAMSS_CSI_VFE0_BCR 0x3700
289#define CAMSS_CSI_VFE1_BCR 0x3710
290#define OCMEMNOC_BCR 0x50B0
291#define MMSSNOCAHB_BCR 0x5020
292#define MMSSNOCAXI_BCR 0x5060
293#define OXILI_GFX3D_CBCR 0x4028
294#define OXILICX_AHB_CBCR 0x403C
295#define OXILICX_AXI_CBCR 0x4038
296#define OXILI_BCR 0x4020
297#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700298#define LPASS_Q6SS_BCR 0x6000
299#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700300
301#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
302#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
303#define MMSS_NOC_CFG_AHB_CBCR 0x024C
304
305#define USB30_MASTER_CBCR 0x03C8
306#define USB30_MOCK_UTMI_CBCR 0x03D0
307#define USB_HSIC_AHB_CBCR 0x0408
308#define USB_HSIC_SYSTEM_CBCR 0x040C
309#define USB_HSIC_CBCR 0x0410
310#define USB_HSIC_IO_CAL_CBCR 0x0414
311#define USB_HS_SYSTEM_CBCR 0x0484
312#define USB_HS_AHB_CBCR 0x0488
313#define SDCC1_APPS_CBCR 0x04C4
314#define SDCC1_AHB_CBCR 0x04C8
315#define SDCC2_APPS_CBCR 0x0504
316#define SDCC2_AHB_CBCR 0x0508
317#define SDCC3_APPS_CBCR 0x0544
318#define SDCC3_AHB_CBCR 0x0548
319#define SDCC4_APPS_CBCR 0x0584
320#define SDCC4_AHB_CBCR 0x0588
321#define BLSP1_AHB_CBCR 0x05C4
322#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
323#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
324#define BLSP1_UART1_APPS_CBCR 0x0684
325#define BLSP1_UART1_SIM_CBCR 0x0688
326#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
327#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
328#define BLSP1_UART2_APPS_CBCR 0x0704
329#define BLSP1_UART2_SIM_CBCR 0x0708
330#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
331#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
332#define BLSP1_UART3_APPS_CBCR 0x0784
333#define BLSP1_UART3_SIM_CBCR 0x0788
334#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
335#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
336#define BLSP1_UART4_APPS_CBCR 0x0804
337#define BLSP1_UART4_SIM_CBCR 0x0808
338#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
339#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
340#define BLSP1_UART5_APPS_CBCR 0x0884
341#define BLSP1_UART5_SIM_CBCR 0x0888
342#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
343#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
344#define BLSP1_UART6_APPS_CBCR 0x0904
345#define BLSP1_UART6_SIM_CBCR 0x0908
346#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700347#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700348#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
349#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
350#define BLSP2_UART1_APPS_CBCR 0x09C4
351#define BLSP2_UART1_SIM_CBCR 0x09C8
352#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
353#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
354#define BLSP2_UART2_APPS_CBCR 0x0A44
355#define BLSP2_UART2_SIM_CBCR 0x0A48
356#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
357#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
358#define BLSP2_UART3_APPS_CBCR 0x0AC4
359#define BLSP2_UART3_SIM_CBCR 0x0AC8
360#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
361#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
362#define BLSP2_UART4_APPS_CBCR 0x0B44
363#define BLSP2_UART4_SIM_CBCR 0x0B48
364#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
365#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
366#define BLSP2_UART5_APPS_CBCR 0x0BC4
367#define BLSP2_UART5_SIM_CBCR 0x0BC8
368#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
369#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
370#define BLSP2_UART6_APPS_CBCR 0x0C44
371#define BLSP2_UART6_SIM_CBCR 0x0C48
372#define PDM_AHB_CBCR 0x0CC4
373#define PDM_XO4_CBCR 0x0CC8
374#define PDM2_CBCR 0x0CCC
375#define PRNG_AHB_CBCR 0x0D04
376#define BAM_DMA_AHB_CBCR 0x0D44
377#define TSIF_AHB_CBCR 0x0D84
378#define TSIF_REF_CBCR 0x0D88
379#define MSG_RAM_AHB_CBCR 0x0E44
380#define CE1_CBCR 0x1044
381#define CE1_AXI_CBCR 0x1048
382#define CE1_AHB_CBCR 0x104C
383#define CE2_CBCR 0x1084
384#define CE2_AXI_CBCR 0x1088
385#define CE2_AHB_CBCR 0x108C
386#define GCC_AHB_CBCR 0x10C0
387#define GP1_CBCR 0x1900
388#define GP2_CBCR 0x1940
389#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700390#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700391#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700392#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
393#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
394#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
395#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
396#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
397#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
398#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
399#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
400#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
401#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
402#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
403#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
404#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
405#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
406#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
407#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
408#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
409#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
410#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
411#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
412#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
413#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
414#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
415#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
416#define VENUS0_VCODEC0_CBCR 0x1028
417#define VENUS0_AHB_CBCR 0x1030
418#define VENUS0_AXI_CBCR 0x1034
419#define VENUS0_OCMEMNOC_CBCR 0x1038
420#define MDSS_AHB_CBCR 0x2308
421#define MDSS_HDMI_AHB_CBCR 0x230C
422#define MDSS_AXI_CBCR 0x2310
423#define MDSS_PCLK0_CBCR 0x2314
424#define MDSS_PCLK1_CBCR 0x2318
425#define MDSS_MDP_CBCR 0x231C
426#define MDSS_MDP_LUT_CBCR 0x2320
427#define MDSS_EXTPCLK_CBCR 0x2324
428#define MDSS_VSYNC_CBCR 0x2328
429#define MDSS_EDPPIXEL_CBCR 0x232C
430#define MDSS_EDPLINK_CBCR 0x2330
431#define MDSS_EDPAUX_CBCR 0x2334
432#define MDSS_HDMI_CBCR 0x2338
433#define MDSS_BYTE0_CBCR 0x233C
434#define MDSS_BYTE1_CBCR 0x2340
435#define MDSS_ESC0_CBCR 0x2344
436#define MDSS_ESC1_CBCR 0x2348
437#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
438#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
439#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
440#define CAMSS_CSI0_CBCR 0x30B4
441#define CAMSS_CSI0_AHB_CBCR 0x30BC
442#define CAMSS_CSI0PHY_CBCR 0x30C4
443#define CAMSS_CSI0RDI_CBCR 0x30D4
444#define CAMSS_CSI0PIX_CBCR 0x30E4
445#define CAMSS_CSI1_CBCR 0x3124
446#define CAMSS_CSI1_AHB_CBCR 0x3128
447#define CAMSS_CSI1PHY_CBCR 0x3134
448#define CAMSS_CSI1RDI_CBCR 0x3144
449#define CAMSS_CSI1PIX_CBCR 0x3154
450#define CAMSS_CSI2_CBCR 0x3184
451#define CAMSS_CSI2_AHB_CBCR 0x3188
452#define CAMSS_CSI2PHY_CBCR 0x3194
453#define CAMSS_CSI2RDI_CBCR 0x31A4
454#define CAMSS_CSI2PIX_CBCR 0x31B4
455#define CAMSS_CSI3_CBCR 0x31E4
456#define CAMSS_CSI3_AHB_CBCR 0x31E8
457#define CAMSS_CSI3PHY_CBCR 0x31F4
458#define CAMSS_CSI3RDI_CBCR 0x3204
459#define CAMSS_CSI3PIX_CBCR 0x3214
460#define CAMSS_ISPIF_AHB_CBCR 0x3224
461#define CAMSS_CCI_CCI_CBCR 0x3344
462#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
463#define CAMSS_MCLK0_CBCR 0x3384
464#define CAMSS_MCLK1_CBCR 0x33B4
465#define CAMSS_MCLK2_CBCR 0x33E4
466#define CAMSS_MCLK3_CBCR 0x3414
467#define CAMSS_GP0_CBCR 0x3444
468#define CAMSS_GP1_CBCR 0x3474
469#define CAMSS_TOP_AHB_CBCR 0x3484
470#define CAMSS_MICRO_AHB_CBCR 0x3494
471#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
472#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
473#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
474#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
475#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
476#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
477#define CAMSS_VFE_VFE0_CBCR 0x36A8
478#define CAMSS_VFE_VFE1_CBCR 0x36AC
479#define CAMSS_VFE_CPP_CBCR 0x36B0
480#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
481#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
482#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
483#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
484#define CAMSS_CSI_VFE0_CBCR 0x3704
485#define CAMSS_CSI_VFE1_CBCR 0x3714
486#define MMSS_MMSSNOC_AXI_CBCR 0x506C
487#define MMSS_MMSSNOC_AHB_CBCR 0x5024
488#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
489#define MMSS_MISC_AHB_CBCR 0x502C
490#define MMSS_S0_AXI_CBCR 0x5064
491#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700492#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
493#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -0700494#define LPASS_Q6_AXI_CBCR 0x11C0
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700495#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700496#define MSS_XO_Q6_CBCR 0x108C
497#define MSS_BUS_Q6_CBCR 0x10A4
498#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutla31926eb2012-08-12 19:58:08 -0700499#define MSS_Q6_BIMC_AXI_CBCR 0x0284
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700500
501#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
502#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
503
504/* Mux source select values */
505#define cxo_source_val 0
506#define gpll0_source_val 1
507#define gpll1_source_val 2
508#define gnd_source_val 5
509#define mmpll0_mm_source_val 1
510#define mmpll1_mm_source_val 2
511#define mmpll3_mm_source_val 3
512#define gpll0_mm_source_val 5
513#define cxo_mm_source_val 0
514#define mm_gnd_source_val 6
515#define gpll1_hsic_source_val 4
516#define cxo_lpass_source_val 0
517#define lpapll0_lpass_source_val 1
518#define gpll0_lpass_source_val 5
519#define edppll_270_mm_source_val 4
520#define edppll_350_mm_source_val 4
521#define dsipll_750_mm_source_val 1
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -0700522#define dsipll0_byte_mm_source_val 1
523#define dsipll0_pixel_mm_source_val 1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700524#define hdmipll_297_mm_source_val 3
525
526#define F(f, s, div, m, n) \
527 { \
528 .freq_hz = (f), \
529 .src_clk = &s##_clk_src.c, \
530 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700531 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700532 .d_val = ~(n),\
533 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
534 | BVAL(10, 8, s##_source_val), \
535 }
536
537#define F_MM(f, s, div, m, n) \
538 { \
539 .freq_hz = (f), \
540 .src_clk = &s##_clk_src.c, \
541 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700542 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700543 .d_val = ~(n),\
544 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
545 | BVAL(10, 8, s##_mm_source_val), \
546 }
547
548#define F_MDSS(f, s, div, m, n) \
549 { \
550 .freq_hz = (f), \
551 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700552 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700553 .d_val = ~(n),\
554 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
555 | BVAL(10, 8, s##_mm_source_val), \
556 }
557
558#define F_HSIC(f, s, div, m, n) \
559 { \
560 .freq_hz = (f), \
561 .src_clk = &s##_clk_src.c, \
562 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700563 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700564 .d_val = ~(n),\
565 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
566 | BVAL(10, 8, s##_hsic_source_val), \
567 }
568
569#define F_LPASS(f, s, div, m, n) \
570 { \
571 .freq_hz = (f), \
572 .src_clk = &s##_clk_src.c, \
573 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700574 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700575 .d_val = ~(n),\
576 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
577 | BVAL(10, 8, s##_lpass_source_val), \
578 }
579
580#define VDD_DIG_FMAX_MAP1(l1, f1) \
581 .vdd_class = &vdd_dig, \
582 .fmax[VDD_DIG_##l1] = (f1)
583#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
584 .vdd_class = &vdd_dig, \
585 .fmax[VDD_DIG_##l1] = (f1), \
586 .fmax[VDD_DIG_##l2] = (f2)
587#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
588 .vdd_class = &vdd_dig, \
589 .fmax[VDD_DIG_##l1] = (f1), \
590 .fmax[VDD_DIG_##l2] = (f2), \
591 .fmax[VDD_DIG_##l3] = (f3)
592
593enum vdd_dig_levels {
594 VDD_DIG_NONE,
595 VDD_DIG_LOW,
596 VDD_DIG_NOMINAL,
597 VDD_DIG_HIGH
598};
599
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700600static const int vdd_corner[] = {
601 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
602 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
603 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
604 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
605};
606
607static struct rpm_regulator *vdd_dig_reg;
608
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700609static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
610{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700611 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
612 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700613}
614
615static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
616
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700617#define RPM_MISC_CLK_TYPE 0x306b6c63
618#define RPM_BUS_CLK_TYPE 0x316b6c63
619#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700620
Vikram Mulukutla77140da2012-08-13 21:37:18 -0700621#define RPM_SMD_KEY_ENABLE 0x62616E45
622
623#define CXO_ID 0x0
624#define QDSS_ID 0x1
625#define RPM_SCALING_ENABLE_ID 0x2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700626
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700627#define PNOC_ID 0x0
628#define SNOC_ID 0x1
629#define CNOC_ID 0x2
Vikram Mulukutlac77922f2012-08-13 21:44:45 -0700630#define MMSSNOC_AHB_ID 0x3
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700631
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700632#define BIMC_ID 0x0
633#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700634
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700635enum {
636 D0_ID = 1,
637 D1_ID,
638 A0_ID,
639 A1_ID,
640 A2_ID,
641};
642
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700643DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
644DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
645DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700646DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
647 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700648
649DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
650DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
651 NULL);
652
653DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
654 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700655DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700656
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700657DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
658DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
659DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
660DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
661DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
662
663DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
664DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
665DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
666DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
667DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
668
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700669static struct pll_vote_clk gpll0_clk_src = {
670 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700671 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
672 .status_mask = BIT(17),
673 .parent = &cxo_clk_src.c,
674 .base = &virt_bases[GCC_BASE],
675 .c = {
676 .rate = 600000000,
677 .dbg_name = "gpll0_clk_src",
678 .ops = &clk_ops_pll_vote,
679 .warned = true,
680 CLK_INIT(gpll0_clk_src.c),
681 },
682};
683
684static struct pll_vote_clk gpll1_clk_src = {
685 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
686 .en_mask = BIT(1),
687 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
688 .status_mask = BIT(17),
689 .parent = &cxo_clk_src.c,
690 .base = &virt_bases[GCC_BASE],
691 .c = {
692 .rate = 480000000,
693 .dbg_name = "gpll1_clk_src",
694 .ops = &clk_ops_pll_vote,
695 .warned = true,
696 CLK_INIT(gpll1_clk_src.c),
697 },
698};
699
700static struct pll_vote_clk lpapll0_clk_src = {
701 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
702 .en_mask = BIT(0),
703 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
704 .status_mask = BIT(17),
705 .parent = &cxo_clk_src.c,
706 .base = &virt_bases[LPASS_BASE],
707 .c = {
708 .rate = 491520000,
709 .dbg_name = "lpapll0_clk_src",
710 .ops = &clk_ops_pll_vote,
711 .warned = true,
712 CLK_INIT(lpapll0_clk_src.c),
713 },
714};
715
716static struct pll_vote_clk mmpll0_clk_src = {
717 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
718 .en_mask = BIT(0),
719 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
720 .status_mask = BIT(17),
721 .parent = &cxo_clk_src.c,
722 .base = &virt_bases[MMSS_BASE],
723 .c = {
724 .dbg_name = "mmpll0_clk_src",
725 .rate = 800000000,
726 .ops = &clk_ops_pll_vote,
727 .warned = true,
728 CLK_INIT(mmpll0_clk_src.c),
729 },
730};
731
732static struct pll_vote_clk mmpll1_clk_src = {
733 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
734 .en_mask = BIT(1),
735 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
736 .status_mask = BIT(17),
737 .parent = &cxo_clk_src.c,
738 .base = &virt_bases[MMSS_BASE],
739 .c = {
740 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700741 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700742 .ops = &clk_ops_pll_vote,
743 .warned = true,
744 CLK_INIT(mmpll1_clk_src.c),
745 },
746};
747
748static struct pll_clk mmpll3_clk_src = {
749 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
750 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
751 .parent = &cxo_clk_src.c,
752 .base = &virt_bases[MMSS_BASE],
753 .c = {
754 .dbg_name = "mmpll3_clk_src",
755 .rate = 1000000000,
756 .ops = &clk_ops_local_pll,
Vikram Mulukutla08aae612012-07-24 12:34:44 -0700757 .warned = true,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700758 CLK_INIT(mmpll3_clk_src.c),
759 },
760};
761
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700762static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
763static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
764static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
765static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
766static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
767static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
768
769static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
770static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
771static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla73081142012-08-03 15:57:47 -0700772static DEFINE_CLK_VOTER(ocmemgx_gfx3d_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700773static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
774static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
Naveen Ramaraj65396b92012-08-15 17:05:07 -0700775static DEFINE_CLK_VOTER(ocmemgx_core_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700776
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530777static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
778static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
779static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
780static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
781
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700782static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
783static DEFINE_CLK_VOTER(pnoc_qseecom_clk, &pnoc_clk.c, 0);
784
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700785static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
786 F(125000000, gpll0, 1, 5, 24),
787 F_END
788};
789
790static struct rcg_clk usb30_master_clk_src = {
791 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
792 .set_rate = set_rate_mnd,
793 .freq_tbl = ftbl_gcc_usb30_master_clk,
794 .current_freq = &rcg_dummy_freq,
795 .base = &virt_bases[GCC_BASE],
796 .c = {
797 .dbg_name = "usb30_master_clk_src",
798 .ops = &clk_ops_rcg_mnd,
799 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
800 CLK_INIT(usb30_master_clk_src.c),
801 },
802};
803
804static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
805 F( 960000, cxo, 10, 1, 2),
806 F( 4800000, cxo, 4, 0, 0),
807 F( 9600000, cxo, 2, 0, 0),
808 F(15000000, gpll0, 10, 1, 4),
809 F(19200000, cxo, 1, 0, 0),
810 F(25000000, gpll0, 12, 1, 2),
811 F(50000000, gpll0, 12, 0, 0),
812 F_END
813};
814
815static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
816 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
817 .set_rate = set_rate_mnd,
818 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
819 .current_freq = &rcg_dummy_freq,
820 .base = &virt_bases[GCC_BASE],
821 .c = {
822 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
823 .ops = &clk_ops_rcg_mnd,
824 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
825 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
826 },
827};
828
829static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
830 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
831 .set_rate = set_rate_mnd,
832 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
833 .current_freq = &rcg_dummy_freq,
834 .base = &virt_bases[GCC_BASE],
835 .c = {
836 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
837 .ops = &clk_ops_rcg_mnd,
838 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
839 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
840 },
841};
842
843static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
844 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
845 .set_rate = set_rate_mnd,
846 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
847 .current_freq = &rcg_dummy_freq,
848 .base = &virt_bases[GCC_BASE],
849 .c = {
850 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
851 .ops = &clk_ops_rcg_mnd,
852 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
853 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
854 },
855};
856
857static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
858 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
859 .set_rate = set_rate_mnd,
860 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
861 .current_freq = &rcg_dummy_freq,
862 .base = &virt_bases[GCC_BASE],
863 .c = {
864 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
865 .ops = &clk_ops_rcg_mnd,
866 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
867 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
868 },
869};
870
871static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
872 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
873 .set_rate = set_rate_mnd,
874 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
875 .current_freq = &rcg_dummy_freq,
876 .base = &virt_bases[GCC_BASE],
877 .c = {
878 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
879 .ops = &clk_ops_rcg_mnd,
880 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
881 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
882 },
883};
884
885static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
886 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
887 .set_rate = set_rate_mnd,
888 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
889 .current_freq = &rcg_dummy_freq,
890 .base = &virt_bases[GCC_BASE],
891 .c = {
892 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
893 .ops = &clk_ops_rcg_mnd,
894 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
895 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
896 },
897};
898
899static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
900 F( 3686400, gpll0, 1, 96, 15625),
901 F( 7372800, gpll0, 1, 192, 15625),
902 F(14745600, gpll0, 1, 384, 15625),
903 F(16000000, gpll0, 5, 2, 15),
904 F(19200000, cxo, 1, 0, 0),
905 F(24000000, gpll0, 5, 1, 5),
906 F(32000000, gpll0, 1, 4, 75),
907 F(40000000, gpll0, 15, 0, 0),
908 F(46400000, gpll0, 1, 29, 375),
909 F(48000000, gpll0, 12.5, 0, 0),
910 F(51200000, gpll0, 1, 32, 375),
911 F(56000000, gpll0, 1, 7, 75),
912 F(58982400, gpll0, 1, 1536, 15625),
913 F(60000000, gpll0, 10, 0, 0),
914 F_END
915};
916
917static struct rcg_clk blsp1_uart1_apps_clk_src = {
918 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
919 .set_rate = set_rate_mnd,
920 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
921 .current_freq = &rcg_dummy_freq,
922 .base = &virt_bases[GCC_BASE],
923 .c = {
924 .dbg_name = "blsp1_uart1_apps_clk_src",
925 .ops = &clk_ops_rcg_mnd,
926 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
927 CLK_INIT(blsp1_uart1_apps_clk_src.c),
928 },
929};
930
931static struct rcg_clk blsp1_uart2_apps_clk_src = {
932 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
933 .set_rate = set_rate_mnd,
934 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
935 .current_freq = &rcg_dummy_freq,
936 .base = &virt_bases[GCC_BASE],
937 .c = {
938 .dbg_name = "blsp1_uart2_apps_clk_src",
939 .ops = &clk_ops_rcg_mnd,
940 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
941 CLK_INIT(blsp1_uart2_apps_clk_src.c),
942 },
943};
944
945static struct rcg_clk blsp1_uart3_apps_clk_src = {
946 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
947 .set_rate = set_rate_mnd,
948 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
949 .current_freq = &rcg_dummy_freq,
950 .base = &virt_bases[GCC_BASE],
951 .c = {
952 .dbg_name = "blsp1_uart3_apps_clk_src",
953 .ops = &clk_ops_rcg_mnd,
954 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
955 CLK_INIT(blsp1_uart3_apps_clk_src.c),
956 },
957};
958
959static struct rcg_clk blsp1_uart4_apps_clk_src = {
960 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
961 .set_rate = set_rate_mnd,
962 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
963 .current_freq = &rcg_dummy_freq,
964 .base = &virt_bases[GCC_BASE],
965 .c = {
966 .dbg_name = "blsp1_uart4_apps_clk_src",
967 .ops = &clk_ops_rcg_mnd,
968 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
969 CLK_INIT(blsp1_uart4_apps_clk_src.c),
970 },
971};
972
973static struct rcg_clk blsp1_uart5_apps_clk_src = {
974 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
975 .set_rate = set_rate_mnd,
976 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
977 .current_freq = &rcg_dummy_freq,
978 .base = &virt_bases[GCC_BASE],
979 .c = {
980 .dbg_name = "blsp1_uart5_apps_clk_src",
981 .ops = &clk_ops_rcg_mnd,
982 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
983 CLK_INIT(blsp1_uart5_apps_clk_src.c),
984 },
985};
986
987static struct rcg_clk blsp1_uart6_apps_clk_src = {
988 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
989 .set_rate = set_rate_mnd,
990 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
991 .current_freq = &rcg_dummy_freq,
992 .base = &virt_bases[GCC_BASE],
993 .c = {
994 .dbg_name = "blsp1_uart6_apps_clk_src",
995 .ops = &clk_ops_rcg_mnd,
996 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
997 CLK_INIT(blsp1_uart6_apps_clk_src.c),
998 },
999};
1000
1001static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
1002 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
1003 .set_rate = set_rate_mnd,
1004 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1005 .current_freq = &rcg_dummy_freq,
1006 .base = &virt_bases[GCC_BASE],
1007 .c = {
1008 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1009 .ops = &clk_ops_rcg_mnd,
1010 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1011 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1012 },
1013};
1014
1015static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1016 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1017 .set_rate = set_rate_mnd,
1018 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1019 .current_freq = &rcg_dummy_freq,
1020 .base = &virt_bases[GCC_BASE],
1021 .c = {
1022 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1023 .ops = &clk_ops_rcg_mnd,
1024 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1025 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1026 },
1027};
1028
1029static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1030 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1031 .set_rate = set_rate_mnd,
1032 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1033 .current_freq = &rcg_dummy_freq,
1034 .base = &virt_bases[GCC_BASE],
1035 .c = {
1036 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1037 .ops = &clk_ops_rcg_mnd,
1038 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1039 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1040 },
1041};
1042
1043static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1044 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1045 .set_rate = set_rate_mnd,
1046 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1047 .current_freq = &rcg_dummy_freq,
1048 .base = &virt_bases[GCC_BASE],
1049 .c = {
1050 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1051 .ops = &clk_ops_rcg_mnd,
1052 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1053 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1054 },
1055};
1056
1057static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1058 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1059 .set_rate = set_rate_mnd,
1060 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1061 .current_freq = &rcg_dummy_freq,
1062 .base = &virt_bases[GCC_BASE],
1063 .c = {
1064 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1065 .ops = &clk_ops_rcg_mnd,
1066 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1067 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1068 },
1069};
1070
1071static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1072 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1073 .set_rate = set_rate_mnd,
1074 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1075 .current_freq = &rcg_dummy_freq,
1076 .base = &virt_bases[GCC_BASE],
1077 .c = {
1078 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1079 .ops = &clk_ops_rcg_mnd,
1080 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1081 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1082 },
1083};
1084
1085static struct rcg_clk blsp2_uart1_apps_clk_src = {
1086 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1087 .set_rate = set_rate_mnd,
1088 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1089 .current_freq = &rcg_dummy_freq,
1090 .base = &virt_bases[GCC_BASE],
1091 .c = {
1092 .dbg_name = "blsp2_uart1_apps_clk_src",
1093 .ops = &clk_ops_rcg_mnd,
1094 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1095 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1096 },
1097};
1098
1099static struct rcg_clk blsp2_uart2_apps_clk_src = {
1100 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1101 .set_rate = set_rate_mnd,
1102 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1103 .current_freq = &rcg_dummy_freq,
1104 .base = &virt_bases[GCC_BASE],
1105 .c = {
1106 .dbg_name = "blsp2_uart2_apps_clk_src",
1107 .ops = &clk_ops_rcg_mnd,
1108 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1109 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1110 },
1111};
1112
1113static struct rcg_clk blsp2_uart3_apps_clk_src = {
1114 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1115 .set_rate = set_rate_mnd,
1116 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1117 .current_freq = &rcg_dummy_freq,
1118 .base = &virt_bases[GCC_BASE],
1119 .c = {
1120 .dbg_name = "blsp2_uart3_apps_clk_src",
1121 .ops = &clk_ops_rcg_mnd,
1122 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1123 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1124 },
1125};
1126
1127static struct rcg_clk blsp2_uart4_apps_clk_src = {
1128 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1129 .set_rate = set_rate_mnd,
1130 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1131 .current_freq = &rcg_dummy_freq,
1132 .base = &virt_bases[GCC_BASE],
1133 .c = {
1134 .dbg_name = "blsp2_uart4_apps_clk_src",
1135 .ops = &clk_ops_rcg_mnd,
1136 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1137 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1138 },
1139};
1140
1141static struct rcg_clk blsp2_uart5_apps_clk_src = {
1142 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1143 .set_rate = set_rate_mnd,
1144 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1145 .current_freq = &rcg_dummy_freq,
1146 .base = &virt_bases[GCC_BASE],
1147 .c = {
1148 .dbg_name = "blsp2_uart5_apps_clk_src",
1149 .ops = &clk_ops_rcg_mnd,
1150 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1151 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1152 },
1153};
1154
1155static struct rcg_clk blsp2_uart6_apps_clk_src = {
1156 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1157 .set_rate = set_rate_mnd,
1158 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1159 .current_freq = &rcg_dummy_freq,
1160 .base = &virt_bases[GCC_BASE],
1161 .c = {
1162 .dbg_name = "blsp2_uart6_apps_clk_src",
1163 .ops = &clk_ops_rcg_mnd,
1164 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1165 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1166 },
1167};
1168
1169static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1170 F( 50000000, gpll0, 12, 0, 0),
1171 F(100000000, gpll0, 6, 0, 0),
1172 F_END
1173};
1174
1175static struct rcg_clk ce1_clk_src = {
1176 .cmd_rcgr_reg = CE1_CMD_RCGR,
1177 .set_rate = set_rate_hid,
1178 .freq_tbl = ftbl_gcc_ce1_clk,
1179 .current_freq = &rcg_dummy_freq,
1180 .base = &virt_bases[GCC_BASE],
1181 .c = {
1182 .dbg_name = "ce1_clk_src",
1183 .ops = &clk_ops_rcg,
1184 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1185 CLK_INIT(ce1_clk_src.c),
1186 },
1187};
1188
1189static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1190 F( 50000000, gpll0, 12, 0, 0),
1191 F(100000000, gpll0, 6, 0, 0),
1192 F_END
1193};
1194
1195static struct rcg_clk ce2_clk_src = {
1196 .cmd_rcgr_reg = CE2_CMD_RCGR,
1197 .set_rate = set_rate_hid,
1198 .freq_tbl = ftbl_gcc_ce2_clk,
1199 .current_freq = &rcg_dummy_freq,
1200 .base = &virt_bases[GCC_BASE],
1201 .c = {
1202 .dbg_name = "ce2_clk_src",
1203 .ops = &clk_ops_rcg,
1204 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1205 CLK_INIT(ce2_clk_src.c),
1206 },
1207};
1208
1209static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1210 F(19200000, cxo, 1, 0, 0),
1211 F_END
1212};
1213
1214static struct rcg_clk gp1_clk_src = {
1215 .cmd_rcgr_reg = GP1_CMD_RCGR,
1216 .set_rate = set_rate_mnd,
1217 .freq_tbl = ftbl_gcc_gp_clk,
1218 .current_freq = &rcg_dummy_freq,
1219 .base = &virt_bases[GCC_BASE],
1220 .c = {
1221 .dbg_name = "gp1_clk_src",
1222 .ops = &clk_ops_rcg_mnd,
1223 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1224 CLK_INIT(gp1_clk_src.c),
1225 },
1226};
1227
1228static struct rcg_clk gp2_clk_src = {
1229 .cmd_rcgr_reg = GP2_CMD_RCGR,
1230 .set_rate = set_rate_mnd,
1231 .freq_tbl = ftbl_gcc_gp_clk,
1232 .current_freq = &rcg_dummy_freq,
1233 .base = &virt_bases[GCC_BASE],
1234 .c = {
1235 .dbg_name = "gp2_clk_src",
1236 .ops = &clk_ops_rcg_mnd,
1237 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1238 CLK_INIT(gp2_clk_src.c),
1239 },
1240};
1241
1242static struct rcg_clk gp3_clk_src = {
1243 .cmd_rcgr_reg = GP3_CMD_RCGR,
1244 .set_rate = set_rate_mnd,
1245 .freq_tbl = ftbl_gcc_gp_clk,
1246 .current_freq = &rcg_dummy_freq,
1247 .base = &virt_bases[GCC_BASE],
1248 .c = {
1249 .dbg_name = "gp3_clk_src",
1250 .ops = &clk_ops_rcg_mnd,
1251 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1252 CLK_INIT(gp3_clk_src.c),
1253 },
1254};
1255
1256static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1257 F(60000000, gpll0, 10, 0, 0),
1258 F_END
1259};
1260
1261static struct rcg_clk pdm2_clk_src = {
1262 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1263 .set_rate = set_rate_hid,
1264 .freq_tbl = ftbl_gcc_pdm2_clk,
1265 .current_freq = &rcg_dummy_freq,
1266 .base = &virt_bases[GCC_BASE],
1267 .c = {
1268 .dbg_name = "pdm2_clk_src",
1269 .ops = &clk_ops_rcg,
1270 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1271 CLK_INIT(pdm2_clk_src.c),
1272 },
1273};
1274
1275static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1276 F( 144000, cxo, 16, 3, 25),
1277 F( 400000, cxo, 12, 1, 4),
1278 F( 20000000, gpll0, 15, 1, 2),
1279 F( 25000000, gpll0, 12, 1, 2),
1280 F( 50000000, gpll0, 12, 0, 0),
1281 F(100000000, gpll0, 6, 0, 0),
1282 F(200000000, gpll0, 3, 0, 0),
1283 F_END
1284};
1285
1286static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1287 F( 144000, cxo, 16, 3, 25),
1288 F( 400000, cxo, 12, 1, 4),
1289 F( 20000000, gpll0, 15, 1, 2),
1290 F( 25000000, gpll0, 12, 1, 2),
1291 F( 50000000, gpll0, 12, 0, 0),
1292 F(100000000, gpll0, 6, 0, 0),
1293 F_END
1294};
1295
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001296static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1297 F( 400000, cxo, 12, 1, 4),
1298 F( 19200000, cxo, 1, 0, 0),
1299 F_END
1300};
1301
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001302static struct rcg_clk sdcc1_apps_clk_src = {
1303 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1304 .set_rate = set_rate_mnd,
1305 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1306 .current_freq = &rcg_dummy_freq,
1307 .base = &virt_bases[GCC_BASE],
1308 .c = {
1309 .dbg_name = "sdcc1_apps_clk_src",
1310 .ops = &clk_ops_rcg_mnd,
1311 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1312 CLK_INIT(sdcc1_apps_clk_src.c),
1313 },
1314};
1315
1316static struct rcg_clk sdcc2_apps_clk_src = {
1317 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1318 .set_rate = set_rate_mnd,
1319 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1320 .current_freq = &rcg_dummy_freq,
1321 .base = &virt_bases[GCC_BASE],
1322 .c = {
1323 .dbg_name = "sdcc2_apps_clk_src",
1324 .ops = &clk_ops_rcg_mnd,
1325 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1326 CLK_INIT(sdcc2_apps_clk_src.c),
1327 },
1328};
1329
1330static struct rcg_clk sdcc3_apps_clk_src = {
1331 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1332 .set_rate = set_rate_mnd,
1333 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1334 .current_freq = &rcg_dummy_freq,
1335 .base = &virt_bases[GCC_BASE],
1336 .c = {
1337 .dbg_name = "sdcc3_apps_clk_src",
1338 .ops = &clk_ops_rcg_mnd,
1339 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1340 CLK_INIT(sdcc3_apps_clk_src.c),
1341 },
1342};
1343
1344static struct rcg_clk sdcc4_apps_clk_src = {
1345 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1346 .set_rate = set_rate_mnd,
1347 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1348 .current_freq = &rcg_dummy_freq,
1349 .base = &virt_bases[GCC_BASE],
1350 .c = {
1351 .dbg_name = "sdcc4_apps_clk_src",
1352 .ops = &clk_ops_rcg_mnd,
1353 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1354 CLK_INIT(sdcc4_apps_clk_src.c),
1355 },
1356};
1357
1358static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1359 F(105000, cxo, 2, 1, 91),
1360 F_END
1361};
1362
1363static struct rcg_clk tsif_ref_clk_src = {
1364 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1365 .set_rate = set_rate_mnd,
1366 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1367 .current_freq = &rcg_dummy_freq,
1368 .base = &virt_bases[GCC_BASE],
1369 .c = {
1370 .dbg_name = "tsif_ref_clk_src",
1371 .ops = &clk_ops_rcg_mnd,
1372 VDD_DIG_FMAX_MAP1(LOW, 105500),
1373 CLK_INIT(tsif_ref_clk_src.c),
1374 },
1375};
1376
1377static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1378 F(60000000, gpll0, 10, 0, 0),
1379 F_END
1380};
1381
1382static struct rcg_clk usb30_mock_utmi_clk_src = {
1383 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1384 .set_rate = set_rate_hid,
1385 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1386 .current_freq = &rcg_dummy_freq,
1387 .base = &virt_bases[GCC_BASE],
1388 .c = {
1389 .dbg_name = "usb30_mock_utmi_clk_src",
1390 .ops = &clk_ops_rcg,
1391 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1392 CLK_INIT(usb30_mock_utmi_clk_src.c),
1393 },
1394};
1395
1396static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1397 F(75000000, gpll0, 8, 0, 0),
1398 F_END
1399};
1400
1401static struct rcg_clk usb_hs_system_clk_src = {
1402 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1403 .set_rate = set_rate_hid,
1404 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1405 .current_freq = &rcg_dummy_freq,
1406 .base = &virt_bases[GCC_BASE],
1407 .c = {
1408 .dbg_name = "usb_hs_system_clk_src",
1409 .ops = &clk_ops_rcg,
1410 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1411 CLK_INIT(usb_hs_system_clk_src.c),
1412 },
1413};
1414
1415static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1416 F_HSIC(480000000, gpll1, 1, 0, 0),
1417 F_END
1418};
1419
1420static struct rcg_clk usb_hsic_clk_src = {
1421 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1422 .set_rate = set_rate_hid,
1423 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1424 .current_freq = &rcg_dummy_freq,
1425 .base = &virt_bases[GCC_BASE],
1426 .c = {
1427 .dbg_name = "usb_hsic_clk_src",
1428 .ops = &clk_ops_rcg,
1429 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1430 CLK_INIT(usb_hsic_clk_src.c),
1431 },
1432};
1433
1434static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1435 F(9600000, cxo, 2, 0, 0),
1436 F_END
1437};
1438
1439static struct rcg_clk usb_hsic_io_cal_clk_src = {
1440 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1441 .set_rate = set_rate_hid,
1442 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1443 .current_freq = &rcg_dummy_freq,
1444 .base = &virt_bases[GCC_BASE],
1445 .c = {
1446 .dbg_name = "usb_hsic_io_cal_clk_src",
1447 .ops = &clk_ops_rcg,
1448 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1449 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1450 },
1451};
1452
1453static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1454 F(75000000, gpll0, 8, 0, 0),
1455 F_END
1456};
1457
1458static struct rcg_clk usb_hsic_system_clk_src = {
1459 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1460 .set_rate = set_rate_hid,
1461 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1462 .current_freq = &rcg_dummy_freq,
1463 .base = &virt_bases[GCC_BASE],
1464 .c = {
1465 .dbg_name = "usb_hsic_system_clk_src",
1466 .ops = &clk_ops_rcg,
1467 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1468 CLK_INIT(usb_hsic_system_clk_src.c),
1469 },
1470};
1471
1472static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1473 .cbcr_reg = BAM_DMA_AHB_CBCR,
1474 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1475 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001476 .base = &virt_bases[GCC_BASE],
1477 .c = {
1478 .dbg_name = "gcc_bam_dma_ahb_clk",
1479 .ops = &clk_ops_vote,
1480 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1481 },
1482};
1483
1484static struct local_vote_clk gcc_blsp1_ahb_clk = {
1485 .cbcr_reg = BLSP1_AHB_CBCR,
1486 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1487 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001488 .base = &virt_bases[GCC_BASE],
1489 .c = {
1490 .dbg_name = "gcc_blsp1_ahb_clk",
1491 .ops = &clk_ops_vote,
1492 CLK_INIT(gcc_blsp1_ahb_clk.c),
1493 },
1494};
1495
1496static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1497 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1498 .parent = &cxo_clk_src.c,
1499 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001500 .base = &virt_bases[GCC_BASE],
1501 .c = {
1502 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1503 .ops = &clk_ops_branch,
1504 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1505 },
1506};
1507
1508static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1509 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1510 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001511 .base = &virt_bases[GCC_BASE],
1512 .c = {
1513 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1514 .ops = &clk_ops_branch,
1515 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1516 },
1517};
1518
1519static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1520 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1521 .parent = &cxo_clk_src.c,
1522 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001523 .base = &virt_bases[GCC_BASE],
1524 .c = {
1525 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1526 .ops = &clk_ops_branch,
1527 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1528 },
1529};
1530
1531static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1532 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1533 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001534 .base = &virt_bases[GCC_BASE],
1535 .c = {
1536 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1537 .ops = &clk_ops_branch,
1538 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1539 },
1540};
1541
1542static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1543 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1544 .parent = &cxo_clk_src.c,
1545 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001546 .base = &virt_bases[GCC_BASE],
1547 .c = {
1548 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1549 .ops = &clk_ops_branch,
1550 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1551 },
1552};
1553
1554static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1555 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1556 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001557 .base = &virt_bases[GCC_BASE],
1558 .c = {
1559 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1560 .ops = &clk_ops_branch,
1561 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1562 },
1563};
1564
1565static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1566 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1567 .parent = &cxo_clk_src.c,
1568 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001569 .base = &virt_bases[GCC_BASE],
1570 .c = {
1571 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1572 .ops = &clk_ops_branch,
1573 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1574 },
1575};
1576
1577static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1578 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1579 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001580 .base = &virt_bases[GCC_BASE],
1581 .c = {
1582 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1583 .ops = &clk_ops_branch,
1584 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1585 },
1586};
1587
1588static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1589 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1590 .parent = &cxo_clk_src.c,
1591 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001592 .base = &virt_bases[GCC_BASE],
1593 .c = {
1594 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1595 .ops = &clk_ops_branch,
1596 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1597 },
1598};
1599
1600static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1601 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1602 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001603 .base = &virt_bases[GCC_BASE],
1604 .c = {
1605 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1606 .ops = &clk_ops_branch,
1607 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1608 },
1609};
1610
1611static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1612 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1613 .parent = &cxo_clk_src.c,
1614 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001615 .base = &virt_bases[GCC_BASE],
1616 .c = {
1617 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1618 .ops = &clk_ops_branch,
1619 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1620 },
1621};
1622
1623static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1624 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1625 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001626 .base = &virt_bases[GCC_BASE],
1627 .c = {
1628 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1629 .ops = &clk_ops_branch,
1630 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1631 },
1632};
1633
1634static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1635 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1636 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001637 .base = &virt_bases[GCC_BASE],
1638 .c = {
1639 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1640 .ops = &clk_ops_branch,
1641 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1642 },
1643};
1644
1645static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1646 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1647 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001648 .base = &virt_bases[GCC_BASE],
1649 .c = {
1650 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1651 .ops = &clk_ops_branch,
1652 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1653 },
1654};
1655
1656static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1657 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1658 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001659 .base = &virt_bases[GCC_BASE],
1660 .c = {
1661 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1662 .ops = &clk_ops_branch,
1663 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1664 },
1665};
1666
1667static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1668 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1669 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001670 .base = &virt_bases[GCC_BASE],
1671 .c = {
1672 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1673 .ops = &clk_ops_branch,
1674 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1675 },
1676};
1677
1678static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1679 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1680 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001681 .base = &virt_bases[GCC_BASE],
1682 .c = {
1683 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1684 .ops = &clk_ops_branch,
1685 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1686 },
1687};
1688
1689static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1690 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1691 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001692 .base = &virt_bases[GCC_BASE],
1693 .c = {
1694 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1695 .ops = &clk_ops_branch,
1696 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1697 },
1698};
1699
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001700static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1701 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1702 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1703 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001704 .base = &virt_bases[GCC_BASE],
1705 .c = {
1706 .dbg_name = "gcc_boot_rom_ahb_clk",
1707 .ops = &clk_ops_vote,
1708 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1709 },
1710};
1711
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001712static struct local_vote_clk gcc_blsp2_ahb_clk = {
1713 .cbcr_reg = BLSP2_AHB_CBCR,
1714 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1715 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001716 .base = &virt_bases[GCC_BASE],
1717 .c = {
1718 .dbg_name = "gcc_blsp2_ahb_clk",
1719 .ops = &clk_ops_vote,
1720 CLK_INIT(gcc_blsp2_ahb_clk.c),
1721 },
1722};
1723
1724static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1725 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1726 .parent = &cxo_clk_src.c,
1727 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001728 .base = &virt_bases[GCC_BASE],
1729 .c = {
1730 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1731 .ops = &clk_ops_branch,
1732 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1733 },
1734};
1735
1736static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1737 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1738 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001739 .base = &virt_bases[GCC_BASE],
1740 .c = {
1741 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1742 .ops = &clk_ops_branch,
1743 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1744 },
1745};
1746
1747static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1748 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1749 .parent = &cxo_clk_src.c,
1750 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001751 .base = &virt_bases[GCC_BASE],
1752 .c = {
1753 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1754 .ops = &clk_ops_branch,
1755 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1756 },
1757};
1758
1759static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1760 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1761 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001762 .base = &virt_bases[GCC_BASE],
1763 .c = {
1764 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1765 .ops = &clk_ops_branch,
1766 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1767 },
1768};
1769
1770static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1771 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1772 .parent = &cxo_clk_src.c,
1773 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001774 .base = &virt_bases[GCC_BASE],
1775 .c = {
1776 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1777 .ops = &clk_ops_branch,
1778 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1779 },
1780};
1781
1782static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1783 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1784 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001785 .base = &virt_bases[GCC_BASE],
1786 .c = {
1787 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1788 .ops = &clk_ops_branch,
1789 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1790 },
1791};
1792
1793static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1794 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1795 .parent = &cxo_clk_src.c,
1796 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001797 .base = &virt_bases[GCC_BASE],
1798 .c = {
1799 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1800 .ops = &clk_ops_branch,
1801 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1802 },
1803};
1804
1805static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1806 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1807 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001808 .base = &virt_bases[GCC_BASE],
1809 .c = {
1810 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1811 .ops = &clk_ops_branch,
1812 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1813 },
1814};
1815
1816static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1817 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1818 .parent = &cxo_clk_src.c,
1819 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001820 .base = &virt_bases[GCC_BASE],
1821 .c = {
1822 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1823 .ops = &clk_ops_branch,
1824 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1825 },
1826};
1827
1828static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1829 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1830 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001831 .base = &virt_bases[GCC_BASE],
1832 .c = {
1833 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1834 .ops = &clk_ops_branch,
1835 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1836 },
1837};
1838
1839static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1840 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1841 .parent = &cxo_clk_src.c,
1842 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001843 .base = &virt_bases[GCC_BASE],
1844 .c = {
1845 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1846 .ops = &clk_ops_branch,
1847 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1848 },
1849};
1850
1851static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1852 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1853 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001854 .base = &virt_bases[GCC_BASE],
1855 .c = {
1856 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1857 .ops = &clk_ops_branch,
1858 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1859 },
1860};
1861
1862static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1863 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1864 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001865 .base = &virt_bases[GCC_BASE],
1866 .c = {
1867 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1868 .ops = &clk_ops_branch,
1869 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1870 },
1871};
1872
1873static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1874 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1875 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001876 .base = &virt_bases[GCC_BASE],
1877 .c = {
1878 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1879 .ops = &clk_ops_branch,
1880 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1881 },
1882};
1883
1884static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1885 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1886 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001887 .base = &virt_bases[GCC_BASE],
1888 .c = {
1889 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1890 .ops = &clk_ops_branch,
1891 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1892 },
1893};
1894
1895static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1896 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1897 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001898 .base = &virt_bases[GCC_BASE],
1899 .c = {
1900 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1901 .ops = &clk_ops_branch,
1902 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1903 },
1904};
1905
1906static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1907 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1908 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001909 .base = &virt_bases[GCC_BASE],
1910 .c = {
1911 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1912 .ops = &clk_ops_branch,
1913 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1914 },
1915};
1916
1917static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1918 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1919 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001920 .base = &virt_bases[GCC_BASE],
1921 .c = {
1922 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1923 .ops = &clk_ops_branch,
1924 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1925 },
1926};
1927
1928static struct local_vote_clk gcc_ce1_clk = {
1929 .cbcr_reg = CE1_CBCR,
1930 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1931 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001932 .base = &virt_bases[GCC_BASE],
1933 .c = {
1934 .dbg_name = "gcc_ce1_clk",
1935 .ops = &clk_ops_vote,
1936 CLK_INIT(gcc_ce1_clk.c),
1937 },
1938};
1939
1940static struct local_vote_clk gcc_ce1_ahb_clk = {
1941 .cbcr_reg = CE1_AHB_CBCR,
1942 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1943 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001944 .base = &virt_bases[GCC_BASE],
1945 .c = {
1946 .dbg_name = "gcc_ce1_ahb_clk",
1947 .ops = &clk_ops_vote,
1948 CLK_INIT(gcc_ce1_ahb_clk.c),
1949 },
1950};
1951
1952static struct local_vote_clk gcc_ce1_axi_clk = {
1953 .cbcr_reg = CE1_AXI_CBCR,
1954 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1955 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001956 .base = &virt_bases[GCC_BASE],
1957 .c = {
1958 .dbg_name = "gcc_ce1_axi_clk",
1959 .ops = &clk_ops_vote,
1960 CLK_INIT(gcc_ce1_axi_clk.c),
1961 },
1962};
1963
1964static struct local_vote_clk gcc_ce2_clk = {
1965 .cbcr_reg = CE2_CBCR,
1966 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1967 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001968 .base = &virt_bases[GCC_BASE],
1969 .c = {
1970 .dbg_name = "gcc_ce2_clk",
1971 .ops = &clk_ops_vote,
1972 CLK_INIT(gcc_ce2_clk.c),
1973 },
1974};
1975
1976static struct local_vote_clk gcc_ce2_ahb_clk = {
1977 .cbcr_reg = CE2_AHB_CBCR,
1978 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1979 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001980 .base = &virt_bases[GCC_BASE],
1981 .c = {
1982 .dbg_name = "gcc_ce1_ahb_clk",
1983 .ops = &clk_ops_vote,
1984 CLK_INIT(gcc_ce1_ahb_clk.c),
1985 },
1986};
1987
1988static struct local_vote_clk gcc_ce2_axi_clk = {
1989 .cbcr_reg = CE2_AXI_CBCR,
1990 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1991 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001992 .base = &virt_bases[GCC_BASE],
1993 .c = {
1994 .dbg_name = "gcc_ce1_axi_clk",
1995 .ops = &clk_ops_vote,
1996 CLK_INIT(gcc_ce2_axi_clk.c),
1997 },
1998};
1999
2000static struct branch_clk gcc_gp1_clk = {
2001 .cbcr_reg = GP1_CBCR,
2002 .parent = &gp1_clk_src.c,
2003 .base = &virt_bases[GCC_BASE],
2004 .c = {
2005 .dbg_name = "gcc_gp1_clk",
2006 .ops = &clk_ops_branch,
2007 CLK_INIT(gcc_gp1_clk.c),
2008 },
2009};
2010
2011static struct branch_clk gcc_gp2_clk = {
2012 .cbcr_reg = GP2_CBCR,
2013 .parent = &gp2_clk_src.c,
2014 .base = &virt_bases[GCC_BASE],
2015 .c = {
2016 .dbg_name = "gcc_gp2_clk",
2017 .ops = &clk_ops_branch,
2018 CLK_INIT(gcc_gp2_clk.c),
2019 },
2020};
2021
2022static struct branch_clk gcc_gp3_clk = {
2023 .cbcr_reg = GP3_CBCR,
2024 .parent = &gp3_clk_src.c,
2025 .base = &virt_bases[GCC_BASE],
2026 .c = {
2027 .dbg_name = "gcc_gp3_clk",
2028 .ops = &clk_ops_branch,
2029 CLK_INIT(gcc_gp3_clk.c),
2030 },
2031};
2032
2033static struct branch_clk gcc_pdm2_clk = {
2034 .cbcr_reg = PDM2_CBCR,
2035 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002036 .base = &virt_bases[GCC_BASE],
2037 .c = {
2038 .dbg_name = "gcc_pdm2_clk",
2039 .ops = &clk_ops_branch,
2040 CLK_INIT(gcc_pdm2_clk.c),
2041 },
2042};
2043
2044static struct branch_clk gcc_pdm_ahb_clk = {
2045 .cbcr_reg = PDM_AHB_CBCR,
2046 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002047 .base = &virt_bases[GCC_BASE],
2048 .c = {
2049 .dbg_name = "gcc_pdm_ahb_clk",
2050 .ops = &clk_ops_branch,
2051 CLK_INIT(gcc_pdm_ahb_clk.c),
2052 },
2053};
2054
2055static struct local_vote_clk gcc_prng_ahb_clk = {
2056 .cbcr_reg = PRNG_AHB_CBCR,
2057 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2058 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002059 .base = &virt_bases[GCC_BASE],
2060 .c = {
2061 .dbg_name = "gcc_prng_ahb_clk",
2062 .ops = &clk_ops_vote,
2063 CLK_INIT(gcc_prng_ahb_clk.c),
2064 },
2065};
2066
2067static struct branch_clk gcc_sdcc1_ahb_clk = {
2068 .cbcr_reg = SDCC1_AHB_CBCR,
2069 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002070 .base = &virt_bases[GCC_BASE],
2071 .c = {
2072 .dbg_name = "gcc_sdcc1_ahb_clk",
2073 .ops = &clk_ops_branch,
2074 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2075 },
2076};
2077
2078static struct branch_clk gcc_sdcc1_apps_clk = {
2079 .cbcr_reg = SDCC1_APPS_CBCR,
2080 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002081 .base = &virt_bases[GCC_BASE],
2082 .c = {
2083 .dbg_name = "gcc_sdcc1_apps_clk",
2084 .ops = &clk_ops_branch,
2085 CLK_INIT(gcc_sdcc1_apps_clk.c),
2086 },
2087};
2088
2089static struct branch_clk gcc_sdcc2_ahb_clk = {
2090 .cbcr_reg = SDCC2_AHB_CBCR,
2091 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002092 .base = &virt_bases[GCC_BASE],
2093 .c = {
2094 .dbg_name = "gcc_sdcc2_ahb_clk",
2095 .ops = &clk_ops_branch,
2096 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2097 },
2098};
2099
2100static struct branch_clk gcc_sdcc2_apps_clk = {
2101 .cbcr_reg = SDCC2_APPS_CBCR,
2102 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002103 .base = &virt_bases[GCC_BASE],
2104 .c = {
2105 .dbg_name = "gcc_sdcc2_apps_clk",
2106 .ops = &clk_ops_branch,
2107 CLK_INIT(gcc_sdcc2_apps_clk.c),
2108 },
2109};
2110
2111static struct branch_clk gcc_sdcc3_ahb_clk = {
2112 .cbcr_reg = SDCC3_AHB_CBCR,
2113 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002114 .base = &virt_bases[GCC_BASE],
2115 .c = {
2116 .dbg_name = "gcc_sdcc3_ahb_clk",
2117 .ops = &clk_ops_branch,
2118 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2119 },
2120};
2121
2122static struct branch_clk gcc_sdcc3_apps_clk = {
2123 .cbcr_reg = SDCC3_APPS_CBCR,
2124 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002125 .base = &virt_bases[GCC_BASE],
2126 .c = {
2127 .dbg_name = "gcc_sdcc3_apps_clk",
2128 .ops = &clk_ops_branch,
2129 CLK_INIT(gcc_sdcc3_apps_clk.c),
2130 },
2131};
2132
2133static struct branch_clk gcc_sdcc4_ahb_clk = {
2134 .cbcr_reg = SDCC4_AHB_CBCR,
2135 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002136 .base = &virt_bases[GCC_BASE],
2137 .c = {
2138 .dbg_name = "gcc_sdcc4_ahb_clk",
2139 .ops = &clk_ops_branch,
2140 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2141 },
2142};
2143
2144static struct branch_clk gcc_sdcc4_apps_clk = {
2145 .cbcr_reg = SDCC4_APPS_CBCR,
2146 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002147 .base = &virt_bases[GCC_BASE],
2148 .c = {
2149 .dbg_name = "gcc_sdcc4_apps_clk",
2150 .ops = &clk_ops_branch,
2151 CLK_INIT(gcc_sdcc4_apps_clk.c),
2152 },
2153};
2154
2155static struct branch_clk gcc_tsif_ahb_clk = {
2156 .cbcr_reg = TSIF_AHB_CBCR,
2157 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002158 .base = &virt_bases[GCC_BASE],
2159 .c = {
2160 .dbg_name = "gcc_tsif_ahb_clk",
2161 .ops = &clk_ops_branch,
2162 CLK_INIT(gcc_tsif_ahb_clk.c),
2163 },
2164};
2165
2166static struct branch_clk gcc_tsif_ref_clk = {
2167 .cbcr_reg = TSIF_REF_CBCR,
2168 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002169 .base = &virt_bases[GCC_BASE],
2170 .c = {
2171 .dbg_name = "gcc_tsif_ref_clk",
2172 .ops = &clk_ops_branch,
2173 CLK_INIT(gcc_tsif_ref_clk.c),
2174 },
2175};
2176
2177static struct branch_clk gcc_usb30_master_clk = {
2178 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002179 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002180 .parent = &usb30_master_clk_src.c,
2181 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002182 .base = &virt_bases[GCC_BASE],
2183 .c = {
2184 .dbg_name = "gcc_usb30_master_clk",
2185 .ops = &clk_ops_branch,
2186 CLK_INIT(gcc_usb30_master_clk.c),
2187 },
2188};
2189
2190static struct branch_clk gcc_usb30_mock_utmi_clk = {
2191 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2192 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002193 .base = &virt_bases[GCC_BASE],
2194 .c = {
2195 .dbg_name = "gcc_usb30_mock_utmi_clk",
2196 .ops = &clk_ops_branch,
2197 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2198 },
2199};
2200
2201static struct branch_clk gcc_usb_hs_ahb_clk = {
2202 .cbcr_reg = USB_HS_AHB_CBCR,
2203 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002204 .base = &virt_bases[GCC_BASE],
2205 .c = {
2206 .dbg_name = "gcc_usb_hs_ahb_clk",
2207 .ops = &clk_ops_branch,
2208 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2209 },
2210};
2211
2212static struct branch_clk gcc_usb_hs_system_clk = {
2213 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002214 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002215 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002216 .base = &virt_bases[GCC_BASE],
2217 .c = {
2218 .dbg_name = "gcc_usb_hs_system_clk",
2219 .ops = &clk_ops_branch,
2220 CLK_INIT(gcc_usb_hs_system_clk.c),
2221 },
2222};
2223
2224static struct branch_clk gcc_usb_hsic_ahb_clk = {
2225 .cbcr_reg = USB_HSIC_AHB_CBCR,
2226 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002227 .base = &virt_bases[GCC_BASE],
2228 .c = {
2229 .dbg_name = "gcc_usb_hsic_ahb_clk",
2230 .ops = &clk_ops_branch,
2231 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2232 },
2233};
2234
2235static struct branch_clk gcc_usb_hsic_clk = {
2236 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002237 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002238 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002239 .base = &virt_bases[GCC_BASE],
2240 .c = {
2241 .dbg_name = "gcc_usb_hsic_clk",
2242 .ops = &clk_ops_branch,
2243 CLK_INIT(gcc_usb_hsic_clk.c),
2244 },
2245};
2246
2247static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2248 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2249 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002250 .base = &virt_bases[GCC_BASE],
2251 .c = {
2252 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2253 .ops = &clk_ops_branch,
2254 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2255 },
2256};
2257
2258static struct branch_clk gcc_usb_hsic_system_clk = {
2259 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2260 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002261 .base = &virt_bases[GCC_BASE],
2262 .c = {
2263 .dbg_name = "gcc_usb_hsic_system_clk",
2264 .ops = &clk_ops_branch,
2265 CLK_INIT(gcc_usb_hsic_system_clk.c),
2266 },
2267};
2268
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002269struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2270 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2271 .has_sibling = 1,
2272 .base = &virt_bases[GCC_BASE],
2273 .c = {
2274 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2275 .ops = &clk_ops_branch,
2276 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2277 },
2278};
2279
2280struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2281 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2282 .has_sibling = 1,
2283 .base = &virt_bases[GCC_BASE],
2284 .c = {
2285 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2286 .ops = &clk_ops_branch,
2287 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2288 },
2289};
2290
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002291static struct branch_clk gcc_mss_cfg_ahb_clk = {
2292 .cbcr_reg = MSS_CFG_AHB_CBCR,
2293 .has_sibling = 1,
2294 .base = &virt_bases[GCC_BASE],
2295 .c = {
2296 .dbg_name = "gcc_mss_cfg_ahb_clk",
2297 .ops = &clk_ops_branch,
2298 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2299 },
2300};
2301
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07002302static struct branch_clk gcc_mss_q6_bimc_axi_clk = {
2303 .cbcr_reg = MSS_Q6_BIMC_AXI_CBCR,
2304 .has_sibling = 1,
2305 .base = &virt_bases[GCC_BASE],
2306 .c = {
2307 .dbg_name = "gcc_mss_q6_bimc_axi_clk",
2308 .ops = &clk_ops_branch,
2309 CLK_INIT(gcc_mss_q6_bimc_axi_clk.c),
2310 },
2311};
2312
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002313static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002314 F_MM( 19200000, cxo, 1, 0, 0),
2315 F_MM(150000000, gpll0, 4, 0, 0),
2316 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutla20078652012-07-31 11:22:40 -07002317 F_MM(320000000, mmpll0, 2.5, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002318 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002319 F_END
2320};
2321
2322static struct rcg_clk axi_clk_src = {
2323 .cmd_rcgr_reg = 0x5040,
2324 .set_rate = set_rate_hid,
2325 .freq_tbl = ftbl_mmss_axi_clk,
2326 .current_freq = &rcg_dummy_freq,
2327 .base = &virt_bases[MMSS_BASE],
2328 .c = {
2329 .dbg_name = "axi_clk_src",
2330 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002331 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
2332 HIGH, 320000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002333 CLK_INIT(axi_clk_src.c),
2334 },
2335};
2336
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002337static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2338 F_MM( 19200000, cxo, 1, 0, 0),
2339 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002340 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002341 F_MM(400000000, mmpll0, 2, 0, 0),
2342 F_END
2343};
2344
2345struct rcg_clk ocmemnoc_clk_src = {
2346 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2347 .set_rate = set_rate_hid,
2348 .freq_tbl = ftbl_ocmemnoc_clk,
2349 .current_freq = &rcg_dummy_freq,
2350 .base = &virt_bases[MMSS_BASE],
2351 .c = {
2352 .dbg_name = "ocmemnoc_clk_src",
2353 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002354 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002355 HIGH, 400000000),
2356 CLK_INIT(ocmemnoc_clk_src.c),
2357 },
2358};
2359
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002360static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2361 F_MM(100000000, gpll0, 6, 0, 0),
2362 F_MM(200000000, mmpll0, 4, 0, 0),
2363 F_END
2364};
2365
2366static struct rcg_clk csi0_clk_src = {
2367 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2368 .set_rate = set_rate_hid,
2369 .freq_tbl = ftbl_camss_csi0_3_clk,
2370 .current_freq = &rcg_dummy_freq,
2371 .base = &virt_bases[MMSS_BASE],
2372 .c = {
2373 .dbg_name = "csi0_clk_src",
2374 .ops = &clk_ops_rcg,
2375 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2376 CLK_INIT(csi0_clk_src.c),
2377 },
2378};
2379
2380static struct rcg_clk csi1_clk_src = {
2381 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2382 .set_rate = set_rate_hid,
2383 .freq_tbl = ftbl_camss_csi0_3_clk,
2384 .current_freq = &rcg_dummy_freq,
2385 .base = &virt_bases[MMSS_BASE],
2386 .c = {
2387 .dbg_name = "csi1_clk_src",
2388 .ops = &clk_ops_rcg,
2389 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2390 CLK_INIT(csi1_clk_src.c),
2391 },
2392};
2393
2394static struct rcg_clk csi2_clk_src = {
2395 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2396 .set_rate = set_rate_hid,
2397 .freq_tbl = ftbl_camss_csi0_3_clk,
2398 .current_freq = &rcg_dummy_freq,
2399 .base = &virt_bases[MMSS_BASE],
2400 .c = {
2401 .dbg_name = "csi2_clk_src",
2402 .ops = &clk_ops_rcg,
2403 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2404 CLK_INIT(csi2_clk_src.c),
2405 },
2406};
2407
2408static struct rcg_clk csi3_clk_src = {
2409 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2410 .set_rate = set_rate_hid,
2411 .freq_tbl = ftbl_camss_csi0_3_clk,
2412 .current_freq = &rcg_dummy_freq,
2413 .base = &virt_bases[MMSS_BASE],
2414 .c = {
2415 .dbg_name = "csi3_clk_src",
2416 .ops = &clk_ops_rcg,
2417 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2418 CLK_INIT(csi3_clk_src.c),
2419 },
2420};
2421
2422static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2423 F_MM( 37500000, gpll0, 16, 0, 0),
2424 F_MM( 50000000, gpll0, 12, 0, 0),
2425 F_MM( 60000000, gpll0, 10, 0, 0),
2426 F_MM( 80000000, gpll0, 7.5, 0, 0),
2427 F_MM(100000000, gpll0, 6, 0, 0),
2428 F_MM(109090000, gpll0, 5.5, 0, 0),
2429 F_MM(150000000, gpll0, 4, 0, 0),
2430 F_MM(200000000, gpll0, 3, 0, 0),
2431 F_MM(228570000, mmpll0, 3.5, 0, 0),
2432 F_MM(266670000, mmpll0, 3, 0, 0),
2433 F_MM(320000000, mmpll0, 2.5, 0, 0),
2434 F_END
2435};
2436
2437static struct rcg_clk vfe0_clk_src = {
2438 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2439 .set_rate = set_rate_hid,
2440 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2441 .current_freq = &rcg_dummy_freq,
2442 .base = &virt_bases[MMSS_BASE],
2443 .c = {
2444 .dbg_name = "vfe0_clk_src",
2445 .ops = &clk_ops_rcg,
2446 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2447 HIGH, 320000000),
2448 CLK_INIT(vfe0_clk_src.c),
2449 },
2450};
2451
2452static struct rcg_clk vfe1_clk_src = {
2453 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2454 .set_rate = set_rate_hid,
2455 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2456 .current_freq = &rcg_dummy_freq,
2457 .base = &virt_bases[MMSS_BASE],
2458 .c = {
2459 .dbg_name = "vfe1_clk_src",
2460 .ops = &clk_ops_rcg,
2461 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2462 HIGH, 320000000),
2463 CLK_INIT(vfe1_clk_src.c),
2464 },
2465};
2466
2467static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2468 F_MM( 37500000, gpll0, 16, 0, 0),
2469 F_MM( 60000000, gpll0, 10, 0, 0),
2470 F_MM( 75000000, gpll0, 8, 0, 0),
2471 F_MM( 85710000, gpll0, 7, 0, 0),
2472 F_MM(100000000, gpll0, 6, 0, 0),
2473 F_MM(133330000, mmpll0, 6, 0, 0),
2474 F_MM(160000000, mmpll0, 5, 0, 0),
2475 F_MM(200000000, mmpll0, 4, 0, 0),
2476 F_MM(266670000, mmpll0, 3, 0, 0),
2477 F_MM(320000000, mmpll0, 2.5, 0, 0),
2478 F_END
2479};
2480
2481static struct rcg_clk mdp_clk_src = {
2482 .cmd_rcgr_reg = MDP_CMD_RCGR,
2483 .set_rate = set_rate_hid,
2484 .freq_tbl = ftbl_mdss_mdp_clk,
2485 .current_freq = &rcg_dummy_freq,
2486 .base = &virt_bases[MMSS_BASE],
2487 .c = {
2488 .dbg_name = "mdp_clk_src",
2489 .ops = &clk_ops_rcg,
2490 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2491 HIGH, 320000000),
2492 CLK_INIT(mdp_clk_src.c),
2493 },
2494};
2495
2496static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2497 F_MM(19200000, cxo, 1, 0, 0),
2498 F_END
2499};
2500
2501static struct rcg_clk cci_clk_src = {
2502 .cmd_rcgr_reg = CCI_CMD_RCGR,
2503 .set_rate = set_rate_hid,
2504 .freq_tbl = ftbl_camss_cci_cci_clk,
2505 .current_freq = &rcg_dummy_freq,
2506 .base = &virt_bases[MMSS_BASE],
2507 .c = {
2508 .dbg_name = "cci_clk_src",
2509 .ops = &clk_ops_rcg,
2510 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2511 CLK_INIT(cci_clk_src.c),
2512 },
2513};
2514
2515static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2516 F_MM( 10000, cxo, 16, 1, 120),
2517 F_MM( 20000, cxo, 16, 1, 50),
2518 F_MM( 6000000, gpll0, 10, 1, 10),
2519 F_MM(12000000, gpll0, 10, 1, 5),
2520 F_MM(13000000, gpll0, 10, 13, 60),
2521 F_MM(24000000, gpll0, 5, 1, 5),
2522 F_END
2523};
2524
2525static struct rcg_clk mmss_gp0_clk_src = {
2526 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2527 .set_rate = set_rate_mnd,
2528 .freq_tbl = ftbl_camss_gp0_1_clk,
2529 .current_freq = &rcg_dummy_freq,
2530 .base = &virt_bases[MMSS_BASE],
2531 .c = {
2532 .dbg_name = "mmss_gp0_clk_src",
2533 .ops = &clk_ops_rcg_mnd,
2534 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2535 CLK_INIT(mmss_gp0_clk_src.c),
2536 },
2537};
2538
2539static struct rcg_clk mmss_gp1_clk_src = {
2540 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2541 .set_rate = set_rate_mnd,
2542 .freq_tbl = ftbl_camss_gp0_1_clk,
2543 .current_freq = &rcg_dummy_freq,
2544 .base = &virt_bases[MMSS_BASE],
2545 .c = {
2546 .dbg_name = "mmss_gp1_clk_src",
2547 .ops = &clk_ops_rcg_mnd,
2548 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2549 CLK_INIT(mmss_gp1_clk_src.c),
2550 },
2551};
2552
2553static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2554 F_MM( 75000000, gpll0, 8, 0, 0),
2555 F_MM(150000000, gpll0, 4, 0, 0),
2556 F_MM(200000000, gpll0, 3, 0, 0),
2557 F_MM(228570000, mmpll0, 3.5, 0, 0),
2558 F_MM(266670000, mmpll0, 3, 0, 0),
2559 F_MM(320000000, mmpll0, 2.5, 0, 0),
2560 F_END
2561};
2562
2563static struct rcg_clk jpeg0_clk_src = {
2564 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2565 .set_rate = set_rate_hid,
2566 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2567 .current_freq = &rcg_dummy_freq,
2568 .base = &virt_bases[MMSS_BASE],
2569 .c = {
2570 .dbg_name = "jpeg0_clk_src",
2571 .ops = &clk_ops_rcg,
2572 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2573 HIGH, 320000000),
2574 CLK_INIT(jpeg0_clk_src.c),
2575 },
2576};
2577
2578static struct rcg_clk jpeg1_clk_src = {
2579 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2580 .set_rate = set_rate_hid,
2581 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2582 .current_freq = &rcg_dummy_freq,
2583 .base = &virt_bases[MMSS_BASE],
2584 .c = {
2585 .dbg_name = "jpeg1_clk_src",
2586 .ops = &clk_ops_rcg,
2587 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2588 HIGH, 320000000),
2589 CLK_INIT(jpeg1_clk_src.c),
2590 },
2591};
2592
2593static struct rcg_clk jpeg2_clk_src = {
2594 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2595 .set_rate = set_rate_hid,
2596 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2597 .current_freq = &rcg_dummy_freq,
2598 .base = &virt_bases[MMSS_BASE],
2599 .c = {
2600 .dbg_name = "jpeg2_clk_src",
2601 .ops = &clk_ops_rcg,
2602 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2603 HIGH, 320000000),
2604 CLK_INIT(jpeg2_clk_src.c),
2605 },
2606};
2607
2608static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2609 F_MM(66670000, gpll0, 9, 0, 0),
2610 F_END
2611};
2612
2613static struct rcg_clk mclk0_clk_src = {
2614 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2615 .set_rate = set_rate_hid,
2616 .freq_tbl = ftbl_camss_mclk0_3_clk,
2617 .current_freq = &rcg_dummy_freq,
2618 .base = &virt_bases[MMSS_BASE],
2619 .c = {
2620 .dbg_name = "mclk0_clk_src",
2621 .ops = &clk_ops_rcg,
2622 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2623 CLK_INIT(mclk0_clk_src.c),
2624 },
2625};
2626
2627static struct rcg_clk mclk1_clk_src = {
2628 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2629 .set_rate = set_rate_hid,
2630 .freq_tbl = ftbl_camss_mclk0_3_clk,
2631 .current_freq = &rcg_dummy_freq,
2632 .base = &virt_bases[MMSS_BASE],
2633 .c = {
2634 .dbg_name = "mclk1_clk_src",
2635 .ops = &clk_ops_rcg,
2636 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2637 CLK_INIT(mclk1_clk_src.c),
2638 },
2639};
2640
2641static struct rcg_clk mclk2_clk_src = {
2642 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2643 .set_rate = set_rate_hid,
2644 .freq_tbl = ftbl_camss_mclk0_3_clk,
2645 .current_freq = &rcg_dummy_freq,
2646 .base = &virt_bases[MMSS_BASE],
2647 .c = {
2648 .dbg_name = "mclk2_clk_src",
2649 .ops = &clk_ops_rcg,
2650 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2651 CLK_INIT(mclk2_clk_src.c),
2652 },
2653};
2654
2655static struct rcg_clk mclk3_clk_src = {
2656 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2657 .set_rate = set_rate_hid,
2658 .freq_tbl = ftbl_camss_mclk0_3_clk,
2659 .current_freq = &rcg_dummy_freq,
2660 .base = &virt_bases[MMSS_BASE],
2661 .c = {
2662 .dbg_name = "mclk3_clk_src",
2663 .ops = &clk_ops_rcg,
2664 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2665 CLK_INIT(mclk3_clk_src.c),
2666 },
2667};
2668
2669static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2670 F_MM(100000000, gpll0, 6, 0, 0),
2671 F_MM(200000000, mmpll0, 4, 0, 0),
2672 F_END
2673};
2674
2675static struct rcg_clk csi0phytimer_clk_src = {
2676 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2677 .set_rate = set_rate_hid,
2678 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2679 .current_freq = &rcg_dummy_freq,
2680 .base = &virt_bases[MMSS_BASE],
2681 .c = {
2682 .dbg_name = "csi0phytimer_clk_src",
2683 .ops = &clk_ops_rcg,
2684 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2685 CLK_INIT(csi0phytimer_clk_src.c),
2686 },
2687};
2688
2689static struct rcg_clk csi1phytimer_clk_src = {
2690 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2691 .set_rate = set_rate_hid,
2692 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2693 .current_freq = &rcg_dummy_freq,
2694 .base = &virt_bases[MMSS_BASE],
2695 .c = {
2696 .dbg_name = "csi1phytimer_clk_src",
2697 .ops = &clk_ops_rcg,
2698 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2699 CLK_INIT(csi1phytimer_clk_src.c),
2700 },
2701};
2702
2703static struct rcg_clk csi2phytimer_clk_src = {
2704 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2705 .set_rate = set_rate_hid,
2706 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2707 .current_freq = &rcg_dummy_freq,
2708 .base = &virt_bases[MMSS_BASE],
2709 .c = {
2710 .dbg_name = "csi2phytimer_clk_src",
2711 .ops = &clk_ops_rcg,
2712 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2713 CLK_INIT(csi2phytimer_clk_src.c),
2714 },
2715};
2716
2717static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2718 F_MM(150000000, gpll0, 4, 0, 0),
2719 F_MM(266670000, mmpll0, 3, 0, 0),
2720 F_MM(320000000, mmpll0, 2.5, 0, 0),
2721 F_END
2722};
2723
2724static struct rcg_clk cpp_clk_src = {
2725 .cmd_rcgr_reg = CPP_CMD_RCGR,
2726 .set_rate = set_rate_hid,
2727 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2728 .current_freq = &rcg_dummy_freq,
2729 .base = &virt_bases[MMSS_BASE],
2730 .c = {
2731 .dbg_name = "cpp_clk_src",
2732 .ops = &clk_ops_rcg,
2733 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2734 HIGH, 320000000),
2735 CLK_INIT(cpp_clk_src.c),
2736 },
2737};
2738
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002739static struct clk *dsi_pll_clk_get_parent(struct clk *c)
2740{
2741 return &cxo_clk_src.c;
2742}
2743
2744static struct clk dsipll0_byte_clk_src = {
2745 .dbg_name = "dsipll0_byte_clk_src",
2746 .ops = &clk_ops_dsi_byte_pll,
2747 CLK_INIT(dsipll0_byte_clk_src),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002748};
2749
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002750static struct clk dsipll0_pixel_clk_src = {
2751 .dbg_name = "dsipll0_pixel_clk_src",
2752 .ops = &clk_ops_dsi_pixel_pll,
2753 CLK_INIT(dsipll0_pixel_clk_src),
2754};
2755
2756static struct clk_freq_tbl byte_freq = {
2757 .src_clk = &dsipll0_byte_clk_src,
2758 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
2759};
2760static struct clk_freq_tbl pixel_freq = {
2761 .src_clk = &dsipll0_byte_clk_src,
2762 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
2763};
2764static struct clk_ops clk_ops_byte;
2765static struct clk_ops clk_ops_pixel;
2766
2767#define CFG_RCGR_DIV_MASK BM(4, 0)
2768
2769static int set_rate_byte(struct clk *clk, unsigned long rate)
2770{
2771 struct rcg_clk *rcg = to_rcg_clk(clk);
2772 struct clk *pll = &dsipll0_byte_clk_src;
2773 unsigned long source_rate, div;
2774 int rc;
2775
2776 if (rate == 0)
2777 return -EINVAL;
2778
2779 rc = clk_set_rate(pll, rate);
2780 if (rc)
2781 return rc;
2782
2783 source_rate = clk_round_rate(pll, rate);
2784 if ((2 * source_rate) % rate)
2785 return -EINVAL;
2786
2787 div = ((2 * source_rate)/rate) - 1;
2788 if (div > CFG_RCGR_DIV_MASK)
2789 return -EINVAL;
2790
2791 byte_freq.div_src_val &= ~CFG_RCGR_DIV_MASK;
2792 byte_freq.div_src_val |= BVAL(4, 0, div);
2793 set_rate_mnd(rcg, &byte_freq);
2794
2795 return 0;
2796}
2797
2798static int set_rate_pixel(struct clk *clk, unsigned long rate)
2799{
2800 struct rcg_clk *rcg = to_rcg_clk(clk);
2801 struct clk *pll = &dsipll0_pixel_clk_src;
2802 unsigned long source_rate, div;
2803 int rc;
2804
2805 if (rate == 0)
2806 return -EINVAL;
2807
2808 rc = clk_set_rate(pll, rate);
2809 if (rc)
2810 return rc;
2811
2812 source_rate = clk_round_rate(pll, rate);
2813 if ((2 * source_rate) % rate)
2814 return -EINVAL;
2815
2816 div = ((2 * source_rate)/rate) - 1;
2817 if (div > CFG_RCGR_DIV_MASK)
2818 return -EINVAL;
2819
2820 pixel_freq.div_src_val &= ~CFG_RCGR_DIV_MASK;
2821 pixel_freq.div_src_val |= BVAL(4, 0, div);
2822 set_rate_hid(rcg, &pixel_freq);
2823
2824 return 0;
2825}
2826
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002827static struct rcg_clk byte0_clk_src = {
2828 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002829 .current_freq = &byte_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002830 .base = &virt_bases[MMSS_BASE],
2831 .c = {
2832 .dbg_name = "byte0_clk_src",
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002833 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002834 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2835 HIGH, 188000000),
2836 CLK_INIT(byte0_clk_src.c),
2837 },
2838};
2839
2840static struct rcg_clk byte1_clk_src = {
2841 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002842 .current_freq = &byte_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002843 .base = &virt_bases[MMSS_BASE],
2844 .c = {
2845 .dbg_name = "byte1_clk_src",
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002846 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002847 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2848 HIGH, 188000000),
2849 CLK_INIT(byte1_clk_src.c),
2850 },
2851};
2852
2853static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2854 F_MM(19200000, cxo, 1, 0, 0),
2855 F_END
2856};
2857
2858static struct rcg_clk edpaux_clk_src = {
2859 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2860 .set_rate = set_rate_hid,
2861 .freq_tbl = ftbl_mdss_edpaux_clk,
2862 .current_freq = &rcg_dummy_freq,
2863 .base = &virt_bases[MMSS_BASE],
2864 .c = {
2865 .dbg_name = "edpaux_clk_src",
2866 .ops = &clk_ops_rcg,
2867 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2868 CLK_INIT(edpaux_clk_src.c),
2869 },
2870};
2871
2872static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2873 F_MDSS(135000000, edppll_270, 2, 0, 0),
2874 F_MDSS(270000000, edppll_270, 11, 0, 0),
2875 F_END
2876};
2877
2878static struct rcg_clk edplink_clk_src = {
2879 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2880 .set_rate = set_rate_hid,
2881 .freq_tbl = ftbl_mdss_edplink_clk,
2882 .current_freq = &rcg_dummy_freq,
2883 .base = &virt_bases[MMSS_BASE],
2884 .c = {
2885 .dbg_name = "edplink_clk_src",
2886 .ops = &clk_ops_rcg,
2887 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2888 CLK_INIT(edplink_clk_src.c),
2889 },
2890};
2891
2892static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2893 F_MDSS(175000000, edppll_350, 2, 0, 0),
2894 F_MDSS(350000000, edppll_350, 11, 0, 0),
2895 F_END
2896};
2897
2898static struct rcg_clk edppixel_clk_src = {
2899 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2900 .set_rate = set_rate_mnd,
2901 .freq_tbl = ftbl_mdss_edppixel_clk,
2902 .current_freq = &rcg_dummy_freq,
2903 .base = &virt_bases[MMSS_BASE],
2904 .c = {
2905 .dbg_name = "edppixel_clk_src",
2906 .ops = &clk_ops_rcg_mnd,
2907 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2908 CLK_INIT(edppixel_clk_src.c),
2909 },
2910};
2911
2912static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2913 F_MM(19200000, cxo, 1, 0, 0),
2914 F_END
2915};
2916
2917static struct rcg_clk esc0_clk_src = {
2918 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2919 .set_rate = set_rate_hid,
2920 .freq_tbl = ftbl_mdss_esc0_1_clk,
2921 .current_freq = &rcg_dummy_freq,
2922 .base = &virt_bases[MMSS_BASE],
2923 .c = {
2924 .dbg_name = "esc0_clk_src",
2925 .ops = &clk_ops_rcg,
2926 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2927 CLK_INIT(esc0_clk_src.c),
2928 },
2929};
2930
2931static struct rcg_clk esc1_clk_src = {
2932 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2933 .set_rate = set_rate_hid,
2934 .freq_tbl = ftbl_mdss_esc0_1_clk,
2935 .current_freq = &rcg_dummy_freq,
2936 .base = &virt_bases[MMSS_BASE],
2937 .c = {
2938 .dbg_name = "esc1_clk_src",
2939 .ops = &clk_ops_rcg,
2940 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2941 CLK_INIT(esc1_clk_src.c),
2942 },
2943};
2944
2945static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2946 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2947 F_END
2948};
2949
2950static struct rcg_clk extpclk_clk_src = {
2951 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2952 .set_rate = set_rate_hid,
2953 .freq_tbl = ftbl_mdss_extpclk_clk,
2954 .current_freq = &rcg_dummy_freq,
2955 .base = &virt_bases[MMSS_BASE],
2956 .c = {
2957 .dbg_name = "extpclk_clk_src",
2958 .ops = &clk_ops_rcg,
2959 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2960 CLK_INIT(extpclk_clk_src.c),
2961 },
2962};
2963
2964static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2965 F_MDSS(19200000, cxo, 1, 0, 0),
2966 F_END
2967};
2968
2969static struct rcg_clk hdmi_clk_src = {
2970 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2971 .set_rate = set_rate_hid,
2972 .freq_tbl = ftbl_mdss_hdmi_clk,
2973 .current_freq = &rcg_dummy_freq,
2974 .base = &virt_bases[MMSS_BASE],
2975 .c = {
2976 .dbg_name = "hdmi_clk_src",
2977 .ops = &clk_ops_rcg,
2978 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2979 CLK_INIT(hdmi_clk_src.c),
2980 },
2981};
2982
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002983
2984static struct rcg_clk pclk0_clk_src = {
2985 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002986 .current_freq = &pixel_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002987 .base = &virt_bases[MMSS_BASE],
2988 .c = {
2989 .dbg_name = "pclk0_clk_src",
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002990 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002991 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2992 CLK_INIT(pclk0_clk_src.c),
2993 },
2994};
2995
2996static struct rcg_clk pclk1_clk_src = {
2997 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002998 .current_freq = &pixel_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002999 .base = &virt_bases[MMSS_BASE],
3000 .c = {
3001 .dbg_name = "pclk1_clk_src",
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07003002 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003003 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3004 CLK_INIT(pclk1_clk_src.c),
3005 },
3006};
3007
3008static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
3009 F_MDSS(19200000, cxo, 1, 0, 0),
3010 F_END
3011};
3012
3013static struct rcg_clk vsync_clk_src = {
3014 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
3015 .set_rate = set_rate_hid,
3016 .freq_tbl = ftbl_mdss_vsync_clk,
3017 .current_freq = &rcg_dummy_freq,
3018 .base = &virt_bases[MMSS_BASE],
3019 .c = {
3020 .dbg_name = "vsync_clk_src",
3021 .ops = &clk_ops_rcg,
3022 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3023 CLK_INIT(vsync_clk_src.c),
3024 },
3025};
3026
3027static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
3028 F_MM( 50000000, gpll0, 12, 0, 0),
3029 F_MM(100000000, gpll0, 6, 0, 0),
3030 F_MM(133330000, mmpll0, 6, 0, 0),
3031 F_MM(200000000, mmpll0, 4, 0, 0),
3032 F_MM(266670000, mmpll0, 3, 0, 0),
3033 F_MM(410000000, mmpll3, 2, 0, 0),
3034 F_END
3035};
3036
3037static struct rcg_clk vcodec0_clk_src = {
3038 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
3039 .set_rate = set_rate_mnd,
3040 .freq_tbl = ftbl_venus0_vcodec0_clk,
3041 .current_freq = &rcg_dummy_freq,
3042 .base = &virt_bases[MMSS_BASE],
3043 .c = {
3044 .dbg_name = "vcodec0_clk_src",
3045 .ops = &clk_ops_rcg_mnd,
3046 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3047 HIGH, 410000000),
3048 CLK_INIT(vcodec0_clk_src.c),
3049 },
3050};
3051
3052static struct branch_clk camss_cci_cci_ahb_clk = {
3053 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003054 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003055 .base = &virt_bases[MMSS_BASE],
3056 .c = {
3057 .dbg_name = "camss_cci_cci_ahb_clk",
3058 .ops = &clk_ops_branch,
3059 CLK_INIT(camss_cci_cci_ahb_clk.c),
3060 },
3061};
3062
3063static struct branch_clk camss_cci_cci_clk = {
3064 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
3065 .parent = &cci_clk_src.c,
3066 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003067 .base = &virt_bases[MMSS_BASE],
3068 .c = {
3069 .dbg_name = "camss_cci_cci_clk",
3070 .ops = &clk_ops_branch,
3071 CLK_INIT(camss_cci_cci_clk.c),
3072 },
3073};
3074
3075static struct branch_clk camss_csi0_ahb_clk = {
3076 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003077 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003078 .base = &virt_bases[MMSS_BASE],
3079 .c = {
3080 .dbg_name = "camss_csi0_ahb_clk",
3081 .ops = &clk_ops_branch,
3082 CLK_INIT(camss_csi0_ahb_clk.c),
3083 },
3084};
3085
3086static struct branch_clk camss_csi0_clk = {
3087 .cbcr_reg = CAMSS_CSI0_CBCR,
3088 .parent = &csi0_clk_src.c,
3089 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003090 .base = &virt_bases[MMSS_BASE],
3091 .c = {
3092 .dbg_name = "camss_csi0_clk",
3093 .ops = &clk_ops_branch,
3094 CLK_INIT(camss_csi0_clk.c),
3095 },
3096};
3097
3098static struct branch_clk camss_csi0phy_clk = {
3099 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
3100 .parent = &csi0_clk_src.c,
3101 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003102 .base = &virt_bases[MMSS_BASE],
3103 .c = {
3104 .dbg_name = "camss_csi0phy_clk",
3105 .ops = &clk_ops_branch,
3106 CLK_INIT(camss_csi0phy_clk.c),
3107 },
3108};
3109
3110static struct branch_clk camss_csi0pix_clk = {
3111 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
3112 .parent = &csi0_clk_src.c,
3113 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003114 .base = &virt_bases[MMSS_BASE],
3115 .c = {
3116 .dbg_name = "camss_csi0pix_clk",
3117 .ops = &clk_ops_branch,
3118 CLK_INIT(camss_csi0pix_clk.c),
3119 },
3120};
3121
3122static struct branch_clk camss_csi0rdi_clk = {
3123 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
3124 .parent = &csi0_clk_src.c,
3125 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003126 .base = &virt_bases[MMSS_BASE],
3127 .c = {
3128 .dbg_name = "camss_csi0rdi_clk",
3129 .ops = &clk_ops_branch,
3130 CLK_INIT(camss_csi0rdi_clk.c),
3131 },
3132};
3133
3134static struct branch_clk camss_csi1_ahb_clk = {
3135 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003136 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003137 .base = &virt_bases[MMSS_BASE],
3138 .c = {
3139 .dbg_name = "camss_csi1_ahb_clk",
3140 .ops = &clk_ops_branch,
3141 CLK_INIT(camss_csi1_ahb_clk.c),
3142 },
3143};
3144
3145static struct branch_clk camss_csi1_clk = {
3146 .cbcr_reg = CAMSS_CSI1_CBCR,
3147 .parent = &csi1_clk_src.c,
3148 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003149 .base = &virt_bases[MMSS_BASE],
3150 .c = {
3151 .dbg_name = "camss_csi1_clk",
3152 .ops = &clk_ops_branch,
3153 CLK_INIT(camss_csi1_clk.c),
3154 },
3155};
3156
3157static struct branch_clk camss_csi1phy_clk = {
3158 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3159 .parent = &csi1_clk_src.c,
3160 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003161 .base = &virt_bases[MMSS_BASE],
3162 .c = {
3163 .dbg_name = "camss_csi1phy_clk",
3164 .ops = &clk_ops_branch,
3165 CLK_INIT(camss_csi1phy_clk.c),
3166 },
3167};
3168
3169static struct branch_clk camss_csi1pix_clk = {
3170 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3171 .parent = &csi1_clk_src.c,
3172 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003173 .base = &virt_bases[MMSS_BASE],
3174 .c = {
3175 .dbg_name = "camss_csi1pix_clk",
3176 .ops = &clk_ops_branch,
3177 CLK_INIT(camss_csi1pix_clk.c),
3178 },
3179};
3180
3181static struct branch_clk camss_csi1rdi_clk = {
3182 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3183 .parent = &csi1_clk_src.c,
3184 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003185 .base = &virt_bases[MMSS_BASE],
3186 .c = {
3187 .dbg_name = "camss_csi1rdi_clk",
3188 .ops = &clk_ops_branch,
3189 CLK_INIT(camss_csi1rdi_clk.c),
3190 },
3191};
3192
3193static struct branch_clk camss_csi2_ahb_clk = {
3194 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003195 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003196 .base = &virt_bases[MMSS_BASE],
3197 .c = {
3198 .dbg_name = "camss_csi2_ahb_clk",
3199 .ops = &clk_ops_branch,
3200 CLK_INIT(camss_csi2_ahb_clk.c),
3201 },
3202};
3203
3204static struct branch_clk camss_csi2_clk = {
3205 .cbcr_reg = CAMSS_CSI2_CBCR,
3206 .parent = &csi2_clk_src.c,
3207 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003208 .base = &virt_bases[MMSS_BASE],
3209 .c = {
3210 .dbg_name = "camss_csi2_clk",
3211 .ops = &clk_ops_branch,
3212 CLK_INIT(camss_csi2_clk.c),
3213 },
3214};
3215
3216static struct branch_clk camss_csi2phy_clk = {
3217 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3218 .parent = &csi2_clk_src.c,
3219 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003220 .base = &virt_bases[MMSS_BASE],
3221 .c = {
3222 .dbg_name = "camss_csi2phy_clk",
3223 .ops = &clk_ops_branch,
3224 CLK_INIT(camss_csi2phy_clk.c),
3225 },
3226};
3227
3228static struct branch_clk camss_csi2pix_clk = {
3229 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3230 .parent = &csi2_clk_src.c,
3231 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003232 .base = &virt_bases[MMSS_BASE],
3233 .c = {
3234 .dbg_name = "camss_csi2pix_clk",
3235 .ops = &clk_ops_branch,
3236 CLK_INIT(camss_csi2pix_clk.c),
3237 },
3238};
3239
3240static struct branch_clk camss_csi2rdi_clk = {
3241 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3242 .parent = &csi2_clk_src.c,
3243 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003244 .base = &virt_bases[MMSS_BASE],
3245 .c = {
3246 .dbg_name = "camss_csi2rdi_clk",
3247 .ops = &clk_ops_branch,
3248 CLK_INIT(camss_csi2rdi_clk.c),
3249 },
3250};
3251
3252static struct branch_clk camss_csi3_ahb_clk = {
3253 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003254 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003255 .base = &virt_bases[MMSS_BASE],
3256 .c = {
3257 .dbg_name = "camss_csi3_ahb_clk",
3258 .ops = &clk_ops_branch,
3259 CLK_INIT(camss_csi3_ahb_clk.c),
3260 },
3261};
3262
3263static struct branch_clk camss_csi3_clk = {
3264 .cbcr_reg = CAMSS_CSI3_CBCR,
3265 .parent = &csi3_clk_src.c,
3266 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003267 .base = &virt_bases[MMSS_BASE],
3268 .c = {
3269 .dbg_name = "camss_csi3_clk",
3270 .ops = &clk_ops_branch,
3271 CLK_INIT(camss_csi3_clk.c),
3272 },
3273};
3274
3275static struct branch_clk camss_csi3phy_clk = {
3276 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3277 .parent = &csi3_clk_src.c,
3278 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003279 .base = &virt_bases[MMSS_BASE],
3280 .c = {
3281 .dbg_name = "camss_csi3phy_clk",
3282 .ops = &clk_ops_branch,
3283 CLK_INIT(camss_csi3phy_clk.c),
3284 },
3285};
3286
3287static struct branch_clk camss_csi3pix_clk = {
3288 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3289 .parent = &csi3_clk_src.c,
3290 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003291 .base = &virt_bases[MMSS_BASE],
3292 .c = {
3293 .dbg_name = "camss_csi3pix_clk",
3294 .ops = &clk_ops_branch,
3295 CLK_INIT(camss_csi3pix_clk.c),
3296 },
3297};
3298
3299static struct branch_clk camss_csi3rdi_clk = {
3300 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3301 .parent = &csi3_clk_src.c,
3302 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003303 .base = &virt_bases[MMSS_BASE],
3304 .c = {
3305 .dbg_name = "camss_csi3rdi_clk",
3306 .ops = &clk_ops_branch,
3307 CLK_INIT(camss_csi3rdi_clk.c),
3308 },
3309};
3310
3311static struct branch_clk camss_csi_vfe0_clk = {
3312 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3313 .parent = &vfe0_clk_src.c,
3314 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003315 .base = &virt_bases[MMSS_BASE],
3316 .c = {
3317 .dbg_name = "camss_csi_vfe0_clk",
3318 .ops = &clk_ops_branch,
3319 CLK_INIT(camss_csi_vfe0_clk.c),
3320 },
3321};
3322
3323static struct branch_clk camss_csi_vfe1_clk = {
3324 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3325 .parent = &vfe1_clk_src.c,
3326 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003327 .base = &virt_bases[MMSS_BASE],
3328 .c = {
3329 .dbg_name = "camss_csi_vfe1_clk",
3330 .ops = &clk_ops_branch,
3331 CLK_INIT(camss_csi_vfe1_clk.c),
3332 },
3333};
3334
3335static struct branch_clk camss_gp0_clk = {
3336 .cbcr_reg = CAMSS_GP0_CBCR,
3337 .parent = &mmss_gp0_clk_src.c,
3338 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003339 .base = &virt_bases[MMSS_BASE],
3340 .c = {
3341 .dbg_name = "camss_gp0_clk",
3342 .ops = &clk_ops_branch,
3343 CLK_INIT(camss_gp0_clk.c),
3344 },
3345};
3346
3347static struct branch_clk camss_gp1_clk = {
3348 .cbcr_reg = CAMSS_GP1_CBCR,
3349 .parent = &mmss_gp1_clk_src.c,
3350 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003351 .base = &virt_bases[MMSS_BASE],
3352 .c = {
3353 .dbg_name = "camss_gp1_clk",
3354 .ops = &clk_ops_branch,
3355 CLK_INIT(camss_gp1_clk.c),
3356 },
3357};
3358
3359static struct branch_clk camss_ispif_ahb_clk = {
3360 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003361 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003362 .base = &virt_bases[MMSS_BASE],
3363 .c = {
3364 .dbg_name = "camss_ispif_ahb_clk",
3365 .ops = &clk_ops_branch,
3366 CLK_INIT(camss_ispif_ahb_clk.c),
3367 },
3368};
3369
3370static struct branch_clk camss_jpeg_jpeg0_clk = {
3371 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3372 .parent = &jpeg0_clk_src.c,
3373 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003374 .base = &virt_bases[MMSS_BASE],
3375 .c = {
3376 .dbg_name = "camss_jpeg_jpeg0_clk",
3377 .ops = &clk_ops_branch,
3378 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3379 },
3380};
3381
3382static struct branch_clk camss_jpeg_jpeg1_clk = {
3383 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3384 .parent = &jpeg1_clk_src.c,
3385 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003386 .base = &virt_bases[MMSS_BASE],
3387 .c = {
3388 .dbg_name = "camss_jpeg_jpeg1_clk",
3389 .ops = &clk_ops_branch,
3390 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3391 },
3392};
3393
3394static struct branch_clk camss_jpeg_jpeg2_clk = {
3395 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3396 .parent = &jpeg2_clk_src.c,
3397 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003398 .base = &virt_bases[MMSS_BASE],
3399 .c = {
3400 .dbg_name = "camss_jpeg_jpeg2_clk",
3401 .ops = &clk_ops_branch,
3402 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3403 },
3404};
3405
3406static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3407 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003408 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003409 .base = &virt_bases[MMSS_BASE],
3410 .c = {
3411 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3412 .ops = &clk_ops_branch,
3413 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3414 },
3415};
3416
3417static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3418 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3419 .parent = &axi_clk_src.c,
3420 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003421 .base = &virt_bases[MMSS_BASE],
3422 .c = {
3423 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3424 .ops = &clk_ops_branch,
3425 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3426 },
3427};
3428
3429static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3430 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003431 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003432 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003433 .base = &virt_bases[MMSS_BASE],
3434 .c = {
3435 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3436 .ops = &clk_ops_branch,
3437 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3438 },
3439};
3440
3441static struct branch_clk camss_mclk0_clk = {
3442 .cbcr_reg = CAMSS_MCLK0_CBCR,
3443 .parent = &mclk0_clk_src.c,
3444 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003445 .base = &virt_bases[MMSS_BASE],
3446 .c = {
3447 .dbg_name = "camss_mclk0_clk",
3448 .ops = &clk_ops_branch,
3449 CLK_INIT(camss_mclk0_clk.c),
3450 },
3451};
3452
3453static struct branch_clk camss_mclk1_clk = {
3454 .cbcr_reg = CAMSS_MCLK1_CBCR,
3455 .parent = &mclk1_clk_src.c,
3456 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003457 .base = &virt_bases[MMSS_BASE],
3458 .c = {
3459 .dbg_name = "camss_mclk1_clk",
3460 .ops = &clk_ops_branch,
3461 CLK_INIT(camss_mclk1_clk.c),
3462 },
3463};
3464
3465static struct branch_clk camss_mclk2_clk = {
3466 .cbcr_reg = CAMSS_MCLK2_CBCR,
3467 .parent = &mclk2_clk_src.c,
3468 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003469 .base = &virt_bases[MMSS_BASE],
3470 .c = {
3471 .dbg_name = "camss_mclk2_clk",
3472 .ops = &clk_ops_branch,
3473 CLK_INIT(camss_mclk2_clk.c),
3474 },
3475};
3476
3477static struct branch_clk camss_mclk3_clk = {
3478 .cbcr_reg = CAMSS_MCLK3_CBCR,
3479 .parent = &mclk3_clk_src.c,
3480 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003481 .base = &virt_bases[MMSS_BASE],
3482 .c = {
3483 .dbg_name = "camss_mclk3_clk",
3484 .ops = &clk_ops_branch,
3485 CLK_INIT(camss_mclk3_clk.c),
3486 },
3487};
3488
3489static struct branch_clk camss_micro_ahb_clk = {
3490 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003491 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003492 .base = &virt_bases[MMSS_BASE],
3493 .c = {
3494 .dbg_name = "camss_micro_ahb_clk",
3495 .ops = &clk_ops_branch,
3496 CLK_INIT(camss_micro_ahb_clk.c),
3497 },
3498};
3499
3500static struct branch_clk camss_phy0_csi0phytimer_clk = {
3501 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3502 .parent = &csi0phytimer_clk_src.c,
3503 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003504 .base = &virt_bases[MMSS_BASE],
3505 .c = {
3506 .dbg_name = "camss_phy0_csi0phytimer_clk",
3507 .ops = &clk_ops_branch,
3508 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3509 },
3510};
3511
3512static struct branch_clk camss_phy1_csi1phytimer_clk = {
3513 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3514 .parent = &csi1phytimer_clk_src.c,
3515 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003516 .base = &virt_bases[MMSS_BASE],
3517 .c = {
3518 .dbg_name = "camss_phy1_csi1phytimer_clk",
3519 .ops = &clk_ops_branch,
3520 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3521 },
3522};
3523
3524static struct branch_clk camss_phy2_csi2phytimer_clk = {
3525 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3526 .parent = &csi2phytimer_clk_src.c,
3527 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003528 .base = &virt_bases[MMSS_BASE],
3529 .c = {
3530 .dbg_name = "camss_phy2_csi2phytimer_clk",
3531 .ops = &clk_ops_branch,
3532 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3533 },
3534};
3535
3536static struct branch_clk camss_top_ahb_clk = {
3537 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003538 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003539 .base = &virt_bases[MMSS_BASE],
3540 .c = {
3541 .dbg_name = "camss_top_ahb_clk",
3542 .ops = &clk_ops_branch,
3543 CLK_INIT(camss_top_ahb_clk.c),
3544 },
3545};
3546
3547static struct branch_clk camss_vfe_cpp_ahb_clk = {
3548 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003549 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003550 .base = &virt_bases[MMSS_BASE],
3551 .c = {
3552 .dbg_name = "camss_vfe_cpp_ahb_clk",
3553 .ops = &clk_ops_branch,
3554 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3555 },
3556};
3557
3558static struct branch_clk camss_vfe_cpp_clk = {
3559 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3560 .parent = &cpp_clk_src.c,
3561 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003562 .base = &virt_bases[MMSS_BASE],
3563 .c = {
3564 .dbg_name = "camss_vfe_cpp_clk",
3565 .ops = &clk_ops_branch,
3566 CLK_INIT(camss_vfe_cpp_clk.c),
3567 },
3568};
3569
3570static struct branch_clk camss_vfe_vfe0_clk = {
3571 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3572 .parent = &vfe0_clk_src.c,
3573 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003574 .base = &virt_bases[MMSS_BASE],
3575 .c = {
3576 .dbg_name = "camss_vfe_vfe0_clk",
3577 .ops = &clk_ops_branch,
3578 CLK_INIT(camss_vfe_vfe0_clk.c),
3579 },
3580};
3581
3582static struct branch_clk camss_vfe_vfe1_clk = {
3583 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3584 .parent = &vfe1_clk_src.c,
3585 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003586 .base = &virt_bases[MMSS_BASE],
3587 .c = {
3588 .dbg_name = "camss_vfe_vfe1_clk",
3589 .ops = &clk_ops_branch,
3590 CLK_INIT(camss_vfe_vfe1_clk.c),
3591 },
3592};
3593
3594static struct branch_clk camss_vfe_vfe_ahb_clk = {
3595 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003596 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003597 .base = &virt_bases[MMSS_BASE],
3598 .c = {
3599 .dbg_name = "camss_vfe_vfe_ahb_clk",
3600 .ops = &clk_ops_branch,
3601 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3602 },
3603};
3604
3605static struct branch_clk camss_vfe_vfe_axi_clk = {
3606 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3607 .parent = &axi_clk_src.c,
3608 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003609 .base = &virt_bases[MMSS_BASE],
3610 .c = {
3611 .dbg_name = "camss_vfe_vfe_axi_clk",
3612 .ops = &clk_ops_branch,
3613 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3614 },
3615};
3616
3617static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3618 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003619 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003620 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003621 .base = &virt_bases[MMSS_BASE],
3622 .c = {
3623 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3624 .ops = &clk_ops_branch,
3625 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3626 },
3627};
3628
3629static struct branch_clk mdss_ahb_clk = {
3630 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003631 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003632 .base = &virt_bases[MMSS_BASE],
3633 .c = {
3634 .dbg_name = "mdss_ahb_clk",
3635 .ops = &clk_ops_branch,
3636 CLK_INIT(mdss_ahb_clk.c),
3637 },
3638};
3639
3640static struct branch_clk mdss_axi_clk = {
3641 .cbcr_reg = MDSS_AXI_CBCR,
3642 .parent = &axi_clk_src.c,
3643 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003644 .base = &virt_bases[MMSS_BASE],
3645 .c = {
3646 .dbg_name = "mdss_axi_clk",
3647 .ops = &clk_ops_branch,
3648 CLK_INIT(mdss_axi_clk.c),
3649 },
3650};
3651
3652static struct branch_clk mdss_byte0_clk = {
3653 .cbcr_reg = MDSS_BYTE0_CBCR,
3654 .parent = &byte0_clk_src.c,
3655 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003656 .base = &virt_bases[MMSS_BASE],
3657 .c = {
3658 .dbg_name = "mdss_byte0_clk",
3659 .ops = &clk_ops_branch,
3660 CLK_INIT(mdss_byte0_clk.c),
3661 },
3662};
3663
3664static struct branch_clk mdss_byte1_clk = {
3665 .cbcr_reg = MDSS_BYTE1_CBCR,
3666 .parent = &byte1_clk_src.c,
3667 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003668 .base = &virt_bases[MMSS_BASE],
3669 .c = {
3670 .dbg_name = "mdss_byte1_clk",
3671 .ops = &clk_ops_branch,
3672 CLK_INIT(mdss_byte1_clk.c),
3673 },
3674};
3675
3676static struct branch_clk mdss_edpaux_clk = {
3677 .cbcr_reg = MDSS_EDPAUX_CBCR,
3678 .parent = &edpaux_clk_src.c,
3679 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003680 .base = &virt_bases[MMSS_BASE],
3681 .c = {
3682 .dbg_name = "mdss_edpaux_clk",
3683 .ops = &clk_ops_branch,
3684 CLK_INIT(mdss_edpaux_clk.c),
3685 },
3686};
3687
3688static struct branch_clk mdss_edplink_clk = {
3689 .cbcr_reg = MDSS_EDPLINK_CBCR,
3690 .parent = &edplink_clk_src.c,
3691 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003692 .base = &virt_bases[MMSS_BASE],
3693 .c = {
3694 .dbg_name = "mdss_edplink_clk",
3695 .ops = &clk_ops_branch,
3696 CLK_INIT(mdss_edplink_clk.c),
3697 },
3698};
3699
3700static struct branch_clk mdss_edppixel_clk = {
3701 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3702 .parent = &edppixel_clk_src.c,
3703 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003704 .base = &virt_bases[MMSS_BASE],
3705 .c = {
3706 .dbg_name = "mdss_edppixel_clk",
3707 .ops = &clk_ops_branch,
3708 CLK_INIT(mdss_edppixel_clk.c),
3709 },
3710};
3711
3712static struct branch_clk mdss_esc0_clk = {
3713 .cbcr_reg = MDSS_ESC0_CBCR,
3714 .parent = &esc0_clk_src.c,
3715 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003716 .base = &virt_bases[MMSS_BASE],
3717 .c = {
3718 .dbg_name = "mdss_esc0_clk",
3719 .ops = &clk_ops_branch,
3720 CLK_INIT(mdss_esc0_clk.c),
3721 },
3722};
3723
3724static struct branch_clk mdss_esc1_clk = {
3725 .cbcr_reg = MDSS_ESC1_CBCR,
3726 .parent = &esc1_clk_src.c,
3727 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003728 .base = &virt_bases[MMSS_BASE],
3729 .c = {
3730 .dbg_name = "mdss_esc1_clk",
3731 .ops = &clk_ops_branch,
3732 CLK_INIT(mdss_esc1_clk.c),
3733 },
3734};
3735
3736static struct branch_clk mdss_extpclk_clk = {
3737 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3738 .parent = &extpclk_clk_src.c,
3739 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003740 .base = &virt_bases[MMSS_BASE],
3741 .c = {
3742 .dbg_name = "mdss_extpclk_clk",
3743 .ops = &clk_ops_branch,
3744 CLK_INIT(mdss_extpclk_clk.c),
3745 },
3746};
3747
3748static struct branch_clk mdss_hdmi_ahb_clk = {
3749 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003750 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003751 .base = &virt_bases[MMSS_BASE],
3752 .c = {
3753 .dbg_name = "mdss_hdmi_ahb_clk",
3754 .ops = &clk_ops_branch,
3755 CLK_INIT(mdss_hdmi_ahb_clk.c),
3756 },
3757};
3758
3759static struct branch_clk mdss_hdmi_clk = {
3760 .cbcr_reg = MDSS_HDMI_CBCR,
3761 .parent = &hdmi_clk_src.c,
3762 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003763 .base = &virt_bases[MMSS_BASE],
3764 .c = {
3765 .dbg_name = "mdss_hdmi_clk",
3766 .ops = &clk_ops_branch,
3767 CLK_INIT(mdss_hdmi_clk.c),
3768 },
3769};
3770
3771static struct branch_clk mdss_mdp_clk = {
3772 .cbcr_reg = MDSS_MDP_CBCR,
3773 .parent = &mdp_clk_src.c,
3774 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003775 .base = &virt_bases[MMSS_BASE],
3776 .c = {
3777 .dbg_name = "mdss_mdp_clk",
3778 .ops = &clk_ops_branch,
3779 CLK_INIT(mdss_mdp_clk.c),
3780 },
3781};
3782
3783static struct branch_clk mdss_mdp_lut_clk = {
3784 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3785 .parent = &mdp_clk_src.c,
3786 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003787 .base = &virt_bases[MMSS_BASE],
3788 .c = {
3789 .dbg_name = "mdss_mdp_lut_clk",
3790 .ops = &clk_ops_branch,
3791 CLK_INIT(mdss_mdp_lut_clk.c),
3792 },
3793};
3794
3795static struct branch_clk mdss_pclk0_clk = {
3796 .cbcr_reg = MDSS_PCLK0_CBCR,
3797 .parent = &pclk0_clk_src.c,
3798 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003799 .base = &virt_bases[MMSS_BASE],
3800 .c = {
3801 .dbg_name = "mdss_pclk0_clk",
3802 .ops = &clk_ops_branch,
3803 CLK_INIT(mdss_pclk0_clk.c),
3804 },
3805};
3806
3807static struct branch_clk mdss_pclk1_clk = {
3808 .cbcr_reg = MDSS_PCLK1_CBCR,
3809 .parent = &pclk1_clk_src.c,
3810 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003811 .base = &virt_bases[MMSS_BASE],
3812 .c = {
3813 .dbg_name = "mdss_pclk1_clk",
3814 .ops = &clk_ops_branch,
3815 CLK_INIT(mdss_pclk1_clk.c),
3816 },
3817};
3818
3819static struct branch_clk mdss_vsync_clk = {
3820 .cbcr_reg = MDSS_VSYNC_CBCR,
3821 .parent = &vsync_clk_src.c,
3822 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003823 .base = &virt_bases[MMSS_BASE],
3824 .c = {
3825 .dbg_name = "mdss_vsync_clk",
3826 .ops = &clk_ops_branch,
3827 CLK_INIT(mdss_vsync_clk.c),
3828 },
3829};
3830
3831static struct branch_clk mmss_misc_ahb_clk = {
3832 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003833 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003834 .base = &virt_bases[MMSS_BASE],
3835 .c = {
3836 .dbg_name = "mmss_misc_ahb_clk",
3837 .ops = &clk_ops_branch,
3838 CLK_INIT(mmss_misc_ahb_clk.c),
3839 },
3840};
3841
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003842static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3843 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003844 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003845 .base = &virt_bases[MMSS_BASE],
3846 .c = {
3847 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3848 .ops = &clk_ops_branch,
3849 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3850 },
3851};
3852
3853static struct branch_clk mmss_mmssnoc_axi_clk = {
3854 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3855 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003856 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003857 .base = &virt_bases[MMSS_BASE],
3858 .c = {
3859 .dbg_name = "mmss_mmssnoc_axi_clk",
3860 .ops = &clk_ops_branch,
3861 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3862 },
3863};
3864
3865static struct branch_clk mmss_s0_axi_clk = {
3866 .cbcr_reg = MMSS_S0_AXI_CBCR,
3867 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003868 /* The bus driver needs set_rate to go through to the parent */
3869 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003870 .base = &virt_bases[MMSS_BASE],
3871 .c = {
3872 .dbg_name = "mmss_s0_axi_clk",
3873 .ops = &clk_ops_branch,
3874 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003875 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003876 },
3877};
3878
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003879struct branch_clk ocmemnoc_clk = {
3880 .cbcr_reg = OCMEMNOC_CBCR,
3881 .parent = &ocmemnoc_clk_src.c,
3882 .has_sibling = 0,
3883 .bcr_reg = 0x50b0,
3884 .base = &virt_bases[MMSS_BASE],
3885 .c = {
3886 .dbg_name = "ocmemnoc_clk",
3887 .ops = &clk_ops_branch,
3888 CLK_INIT(ocmemnoc_clk.c),
3889 },
3890};
3891
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003892struct branch_clk ocmemcx_ocmemnoc_clk = {
3893 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3894 .parent = &ocmemnoc_clk_src.c,
3895 .has_sibling = 1,
3896 .base = &virt_bases[MMSS_BASE],
3897 .c = {
3898 .dbg_name = "ocmemcx_ocmemnoc_clk",
3899 .ops = &clk_ops_branch,
3900 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3901 },
3902};
3903
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003904static struct branch_clk venus0_ahb_clk = {
3905 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003906 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003907 .base = &virt_bases[MMSS_BASE],
3908 .c = {
3909 .dbg_name = "venus0_ahb_clk",
3910 .ops = &clk_ops_branch,
3911 CLK_INIT(venus0_ahb_clk.c),
3912 },
3913};
3914
3915static struct branch_clk venus0_axi_clk = {
3916 .cbcr_reg = VENUS0_AXI_CBCR,
3917 .parent = &axi_clk_src.c,
3918 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003919 .base = &virt_bases[MMSS_BASE],
3920 .c = {
3921 .dbg_name = "venus0_axi_clk",
3922 .ops = &clk_ops_branch,
3923 CLK_INIT(venus0_axi_clk.c),
3924 },
3925};
3926
3927static struct branch_clk venus0_ocmemnoc_clk = {
3928 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003929 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003930 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003931 .base = &virt_bases[MMSS_BASE],
3932 .c = {
3933 .dbg_name = "venus0_ocmemnoc_clk",
3934 .ops = &clk_ops_branch,
3935 CLK_INIT(venus0_ocmemnoc_clk.c),
3936 },
3937};
3938
3939static struct branch_clk venus0_vcodec0_clk = {
3940 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3941 .parent = &vcodec0_clk_src.c,
3942 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003943 .base = &virt_bases[MMSS_BASE],
3944 .c = {
3945 .dbg_name = "venus0_vcodec0_clk",
3946 .ops = &clk_ops_branch,
3947 CLK_INIT(venus0_vcodec0_clk.c),
3948 },
3949};
3950
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003951static struct branch_clk oxilicx_axi_clk = {
3952 .cbcr_reg = OXILICX_AXI_CBCR,
3953 .parent = &axi_clk_src.c,
3954 .has_sibling = 1,
3955 .base = &virt_bases[MMSS_BASE],
3956 .c = {
3957 .dbg_name = "oxilicx_axi_clk",
3958 .ops = &clk_ops_branch,
3959 CLK_INIT(oxilicx_axi_clk.c),
3960 },
3961};
3962
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003963static struct branch_clk oxili_gfx3d_clk = {
3964 .cbcr_reg = OXILI_GFX3D_CBCR,
Vikram Mulukutla73081142012-08-03 15:57:47 -07003965 .parent = &ocmemgx_gfx3d_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003966 .base = &virt_bases[MMSS_BASE],
3967 .c = {
3968 .dbg_name = "oxili_gfx3d_clk",
3969 .ops = &clk_ops_branch,
3970 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003971 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003972 },
3973};
3974
3975static struct branch_clk oxilicx_ahb_clk = {
3976 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003977 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003978 .base = &virt_bases[MMSS_BASE],
3979 .c = {
3980 .dbg_name = "oxilicx_ahb_clk",
3981 .ops = &clk_ops_branch,
3982 CLK_INIT(oxilicx_ahb_clk.c),
3983 },
3984};
3985
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003986static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
Vikram Mulukutla94d531c2012-08-11 18:50:27 -07003987 F_LPASS(24576000, lpapll0, 4, 1, 5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003988 F_END
3989};
3990
3991static struct rcg_clk audio_core_slimbus_core_clk_src = {
3992 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3993 .set_rate = set_rate_mnd,
3994 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3995 .current_freq = &rcg_dummy_freq,
3996 .base = &virt_bases[LPASS_BASE],
3997 .c = {
3998 .dbg_name = "audio_core_slimbus_core_clk_src",
3999 .ops = &clk_ops_rcg_mnd,
4000 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
4001 CLK_INIT(audio_core_slimbus_core_clk_src.c),
4002 },
4003};
4004
4005static struct branch_clk audio_core_slimbus_core_clk = {
4006 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
4007 .parent = &audio_core_slimbus_core_clk_src.c,
4008 .base = &virt_bases[LPASS_BASE],
4009 .c = {
4010 .dbg_name = "audio_core_slimbus_core_clk",
4011 .ops = &clk_ops_branch,
4012 CLK_INIT(audio_core_slimbus_core_clk.c),
4013 },
4014};
4015
4016static struct branch_clk audio_core_slimbus_lfabif_clk = {
4017 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
4018 .has_sibling = 1,
4019 .base = &virt_bases[LPASS_BASE],
4020 .c = {
4021 .dbg_name = "audio_core_slimbus_lfabif_clk",
4022 .ops = &clk_ops_branch,
4023 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
4024 },
4025};
4026
4027static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
4028 F_LPASS( 512000, lpapll0, 16, 1, 60),
4029 F_LPASS( 768000, lpapll0, 16, 1, 40),
4030 F_LPASS( 1024000, lpapll0, 16, 1, 30),
Vikram Mulukutla27da8de2012-08-09 19:28:51 -07004031 F_LPASS( 1536000, lpapll0, 16, 1, 20),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004032 F_LPASS( 2048000, lpapll0, 16, 1, 15),
4033 F_LPASS( 3072000, lpapll0, 16, 1, 10),
4034 F_LPASS( 4096000, lpapll0, 15, 1, 8),
4035 F_LPASS( 6144000, lpapll0, 10, 1, 8),
4036 F_LPASS( 8192000, lpapll0, 15, 1, 4),
4037 F_LPASS(12288000, lpapll0, 10, 1, 4),
4038 F_END
4039};
4040
4041static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
4042 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
4043 .set_rate = set_rate_mnd,
4044 .freq_tbl = ftbl_audio_core_lpaif_clock,
4045 .current_freq = &rcg_dummy_freq,
4046 .base = &virt_bases[LPASS_BASE],
4047 .c = {
4048 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4049 .ops = &clk_ops_rcg_mnd,
4050 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4051 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4052 },
4053};
4054
4055static struct rcg_clk audio_core_lpaif_pri_clk_src = {
4056 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
4057 .set_rate = set_rate_mnd,
4058 .freq_tbl = ftbl_audio_core_lpaif_clock,
4059 .current_freq = &rcg_dummy_freq,
4060 .base = &virt_bases[LPASS_BASE],
4061 .c = {
4062 .dbg_name = "audio_core_lpaif_pri_clk_src",
4063 .ops = &clk_ops_rcg_mnd,
4064 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4065 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
4066 },
4067};
4068
4069static struct rcg_clk audio_core_lpaif_sec_clk_src = {
4070 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
4071 .set_rate = set_rate_mnd,
4072 .freq_tbl = ftbl_audio_core_lpaif_clock,
4073 .current_freq = &rcg_dummy_freq,
4074 .base = &virt_bases[LPASS_BASE],
4075 .c = {
4076 .dbg_name = "audio_core_lpaif_sec_clk_src",
4077 .ops = &clk_ops_rcg_mnd,
4078 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4079 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
4080 },
4081};
4082
4083static struct rcg_clk audio_core_lpaif_ter_clk_src = {
4084 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
4085 .set_rate = set_rate_mnd,
4086 .freq_tbl = ftbl_audio_core_lpaif_clock,
4087 .current_freq = &rcg_dummy_freq,
4088 .base = &virt_bases[LPASS_BASE],
4089 .c = {
4090 .dbg_name = "audio_core_lpaif_ter_clk_src",
4091 .ops = &clk_ops_rcg_mnd,
4092 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4093 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
4094 },
4095};
4096
4097static struct rcg_clk audio_core_lpaif_quad_clk_src = {
4098 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
4099 .set_rate = set_rate_mnd,
4100 .freq_tbl = ftbl_audio_core_lpaif_clock,
4101 .current_freq = &rcg_dummy_freq,
4102 .base = &virt_bases[LPASS_BASE],
4103 .c = {
4104 .dbg_name = "audio_core_lpaif_quad_clk_src",
4105 .ops = &clk_ops_rcg_mnd,
4106 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4107 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
4108 },
4109};
4110
4111static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
4112 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
4113 .set_rate = set_rate_mnd,
4114 .freq_tbl = ftbl_audio_core_lpaif_clock,
4115 .current_freq = &rcg_dummy_freq,
4116 .base = &virt_bases[LPASS_BASE],
4117 .c = {
4118 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4119 .ops = &clk_ops_rcg_mnd,
4120 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4121 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4122 },
4123};
4124
4125static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4126 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4127 .set_rate = set_rate_mnd,
4128 .freq_tbl = ftbl_audio_core_lpaif_clock,
4129 .current_freq = &rcg_dummy_freq,
4130 .base = &virt_bases[LPASS_BASE],
4131 .c = {
4132 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4133 .ops = &clk_ops_rcg_mnd,
4134 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4135 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4136 },
4137};
4138
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004139struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4140 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4141 .set_rate = set_rate_mnd,
4142 .freq_tbl = ftbl_audio_core_lpaif_clock,
4143 .current_freq = &rcg_dummy_freq,
4144 .base = &virt_bases[LPASS_BASE],
4145 .c = {
4146 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4147 .ops = &clk_ops_rcg_mnd,
4148 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4149 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4150 },
4151};
4152
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004153static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4154 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4155 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4156 .has_sibling = 1,
4157 .base = &virt_bases[LPASS_BASE],
4158 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004159 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004160 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004161 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004162 },
4163};
4164
4165static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4166 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004167 .has_sibling = 1,
4168 .base = &virt_bases[LPASS_BASE],
4169 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004170 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004171 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004172 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004173 },
4174};
4175
4176static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4177 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4178 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4179 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004180 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004181 .base = &virt_bases[LPASS_BASE],
4182 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004183 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004184 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004185 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004186 },
4187};
4188
4189static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4190 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4191 .parent = &audio_core_lpaif_pri_clk_src.c,
4192 .has_sibling = 1,
4193 .base = &virt_bases[LPASS_BASE],
4194 .c = {
4195 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4196 .ops = &clk_ops_branch,
4197 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4198 },
4199};
4200
4201static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4202 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004203 .has_sibling = 1,
4204 .base = &virt_bases[LPASS_BASE],
4205 .c = {
4206 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4207 .ops = &clk_ops_branch,
4208 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4209 },
4210};
4211
4212static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4213 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4214 .parent = &audio_core_lpaif_pri_clk_src.c,
4215 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004216 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004217 .base = &virt_bases[LPASS_BASE],
4218 .c = {
4219 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4220 .ops = &clk_ops_branch,
4221 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4222 },
4223};
4224
4225static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4226 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4227 .parent = &audio_core_lpaif_sec_clk_src.c,
4228 .has_sibling = 1,
4229 .base = &virt_bases[LPASS_BASE],
4230 .c = {
4231 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4232 .ops = &clk_ops_branch,
4233 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4234 },
4235};
4236
4237static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4238 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004239 .has_sibling = 1,
4240 .base = &virt_bases[LPASS_BASE],
4241 .c = {
4242 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4243 .ops = &clk_ops_branch,
4244 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4245 },
4246};
4247
4248static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4249 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4250 .parent = &audio_core_lpaif_sec_clk_src.c,
4251 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004252 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004253 .base = &virt_bases[LPASS_BASE],
4254 .c = {
4255 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4256 .ops = &clk_ops_branch,
4257 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4258 },
4259};
4260
4261static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4262 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4263 .parent = &audio_core_lpaif_ter_clk_src.c,
4264 .has_sibling = 1,
4265 .base = &virt_bases[LPASS_BASE],
4266 .c = {
4267 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4268 .ops = &clk_ops_branch,
4269 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4270 },
4271};
4272
4273static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4274 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004275 .has_sibling = 1,
4276 .base = &virt_bases[LPASS_BASE],
4277 .c = {
4278 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4279 .ops = &clk_ops_branch,
4280 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4281 },
4282};
4283
4284static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4285 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4286 .parent = &audio_core_lpaif_ter_clk_src.c,
4287 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004288 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004289 .base = &virt_bases[LPASS_BASE],
4290 .c = {
4291 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4292 .ops = &clk_ops_branch,
4293 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4294 },
4295};
4296
4297static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4298 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4299 .parent = &audio_core_lpaif_quad_clk_src.c,
4300 .has_sibling = 1,
4301 .base = &virt_bases[LPASS_BASE],
4302 .c = {
4303 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4304 .ops = &clk_ops_branch,
4305 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4306 },
4307};
4308
4309static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4310 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004311 .has_sibling = 1,
4312 .base = &virt_bases[LPASS_BASE],
4313 .c = {
4314 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4315 .ops = &clk_ops_branch,
4316 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4317 },
4318};
4319
4320static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4321 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4322 .parent = &audio_core_lpaif_quad_clk_src.c,
4323 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004324 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004325 .base = &virt_bases[LPASS_BASE],
4326 .c = {
4327 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4328 .ops = &clk_ops_branch,
4329 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4330 },
4331};
4332
4333static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4334 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004335 .has_sibling = 1,
4336 .base = &virt_bases[LPASS_BASE],
4337 .c = {
4338 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4339 .ops = &clk_ops_branch,
4340 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4341 },
4342};
4343
4344static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4345 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4346 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4347 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004348 .base = &virt_bases[LPASS_BASE],
4349 .c = {
4350 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4351 .ops = &clk_ops_branch,
4352 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4353 },
4354};
4355
4356static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4357 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4358 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4359 .has_sibling = 1,
4360 .base = &virt_bases[LPASS_BASE],
4361 .c = {
4362 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4363 .ops = &clk_ops_branch,
4364 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4365 },
4366};
4367
4368static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4369 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4370 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4371 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004372 .base = &virt_bases[LPASS_BASE],
4373 .c = {
4374 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4375 .ops = &clk_ops_branch,
4376 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4377 },
4378};
4379
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004380struct branch_clk audio_core_lpaif_pcmoe_clk = {
4381 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4382 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4383 .base = &virt_bases[LPASS_BASE],
4384 .c = {
4385 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4386 .ops = &clk_ops_branch,
4387 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4388 },
4389};
4390
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004391static struct branch_clk q6ss_ahb_lfabif_clk = {
4392 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4393 .has_sibling = 1,
4394 .base = &virt_bases[LPASS_BASE],
4395 .c = {
4396 .dbg_name = "q6ss_ahb_lfabif_clk",
4397 .ops = &clk_ops_branch,
4398 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4399 },
4400};
4401
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004402static struct branch_clk audio_core_ixfabric_clk = {
4403 .cbcr_reg = AUDIO_CORE_IXFABRIC_CBCR,
4404 .has_sibling = 1,
4405 .base = &virt_bases[LPASS_BASE],
4406 .c = {
4407 .dbg_name = "audio_core_ixfabric_clk",
4408 .ops = &clk_ops_branch,
4409 CLK_INIT(audio_core_ixfabric_clk.c),
4410 },
4411};
4412
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004413static struct branch_clk gcc_lpass_q6_axi_clk = {
4414 .cbcr_reg = LPASS_Q6_AXI_CBCR,
4415 .has_sibling = 1,
4416 .base = &virt_bases[GCC_BASE],
4417 .c = {
4418 .dbg_name = "gcc_lpass_q6_axi_clk",
4419 .ops = &clk_ops_branch,
4420 CLK_INIT(gcc_lpass_q6_axi_clk.c),
4421 },
4422};
4423
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004424static struct branch_clk q6ss_xo_clk = {
4425 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4426 .bcr_reg = LPASS_Q6SS_BCR,
4427 .has_sibling = 1,
4428 .base = &virt_bases[LPASS_BASE],
4429 .c = {
4430 .dbg_name = "q6ss_xo_clk",
4431 .ops = &clk_ops_branch,
4432 CLK_INIT(q6ss_xo_clk.c),
4433 },
4434};
4435
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004436static struct branch_clk q6ss_ahbm_clk = {
4437 .cbcr_reg = Q6SS_AHBM_CBCR,
4438 .has_sibling = 1,
4439 .base = &virt_bases[LPASS_BASE],
4440 .c = {
4441 .dbg_name = "q6ss_ahbm_clk",
4442 .ops = &clk_ops_branch,
4443 CLK_INIT(q6ss_ahbm_clk.c),
4444 },
4445};
4446
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004447static struct branch_clk mss_xo_q6_clk = {
4448 .cbcr_reg = MSS_XO_Q6_CBCR,
4449 .bcr_reg = MSS_Q6SS_BCR,
4450 .has_sibling = 1,
4451 .base = &virt_bases[MSS_BASE],
4452 .c = {
4453 .dbg_name = "mss_xo_q6_clk",
4454 .ops = &clk_ops_branch,
4455 CLK_INIT(mss_xo_q6_clk.c),
4456 .depends = &gcc_mss_cfg_ahb_clk.c,
4457 },
4458};
4459
4460static struct branch_clk mss_bus_q6_clk = {
4461 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004462 .has_sibling = 1,
4463 .base = &virt_bases[MSS_BASE],
4464 .c = {
4465 .dbg_name = "mss_bus_q6_clk",
4466 .ops = &clk_ops_branch,
4467 CLK_INIT(mss_bus_q6_clk.c),
4468 .depends = &gcc_mss_cfg_ahb_clk.c,
4469 },
4470};
4471
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004472static DEFINE_CLK_MEASURE(l2_m_clk);
4473static DEFINE_CLK_MEASURE(krait0_m_clk);
4474static DEFINE_CLK_MEASURE(krait1_m_clk);
4475static DEFINE_CLK_MEASURE(krait2_m_clk);
4476static DEFINE_CLK_MEASURE(krait3_m_clk);
4477
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004478#ifdef CONFIG_DEBUG_FS
4479
4480struct measure_mux_entry {
4481 struct clk *c;
4482 int base;
4483 u32 debug_mux;
4484};
4485
4486struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004487 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4488 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4489 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4490 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004491 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004492 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4493 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4494 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4495 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4496 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4497 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4498 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4499 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4500 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4501 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4502 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4503 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4504 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4505 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4506 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4507 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4508 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4509 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4510 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4511 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4512 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4513 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4514 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4515 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4516 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4517 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4518 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4519 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4520 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4521 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4522 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4523 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4524 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004525 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004526 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4527 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4528 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4529 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4530 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4531 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4532 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4533 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4534 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4535 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4536 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4537 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4538 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4539 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4540 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4541 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4542 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4543 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4544 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4545 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4546 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4547 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4548 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4549 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4550 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4551 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4552 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4553 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4554 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
4555 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4556 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004557 {&gcc_lpass_q6_axi_clk.c, GCC_BASE, 0x0160},
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07004558 {&gcc_mss_q6_bimc_axi_clk.c, GCC_BASE, 0x0031},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004559 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004560 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004561 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004562 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4563 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4564 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4565 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4566 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4567 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4568 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4569 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4570 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4571 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4572 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4573 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4574 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4575 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4576 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4577 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4578 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4579 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4580 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4581 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4582 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4583 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4584 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4585 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4586 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4587 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4588 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4589 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4590 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4591 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4592 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4593 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4594 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4595 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4596 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4597 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4598 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4599 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4600 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4601 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4602 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4603 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4604 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4605 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4606 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4607 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4608 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4609 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4610 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
Vikram Mulukutladf04d532012-08-10 21:01:00 -07004611 {&oxilicx_axi_clk.c, MMSS_BASE, 0x000b},
4612 {&oxilicx_ahb_clk.c, MMSS_BASE, 0x000c},
4613 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
4614 {&oxili_gfx3d_clk.c, MMSS_BASE, 0x000d},
4615 {&venus0_axi_clk.c, MMSS_BASE, 0x000f},
4616 {&venus0_ocmemnoc_clk.c, MMSS_BASE, 0x0010},
4617 {&venus0_ahb_clk.c, MMSS_BASE, 0x0011},
4618 {&venus0_vcodec0_clk.c, MMSS_BASE, 0x000e},
4619 {&mmss_s0_axi_clk.c, MMSS_BASE, 0x0005},
4620 {&mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004621 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4622 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4623 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4624 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4625 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4626 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4627 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4628 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4629 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4630 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4631 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4632 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4633 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4634 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4635 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4636 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4637 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4638 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4639 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4640 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4641 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4642 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4643 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004644 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004645 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4646 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004647 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4648 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004649 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004650 {&audio_core_ixfabric_clk.c, LPASS_BASE, 0x0059},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004651 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4652 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4653
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004654 {&l2_m_clk, APCS_BASE, 0x0081},
4655 {&krait0_m_clk, APCS_BASE, 0x0080},
4656 {&krait1_m_clk, APCS_BASE, 0x0088},
4657 {&krait2_m_clk, APCS_BASE, 0x0090},
4658 {&krait3_m_clk, APCS_BASE, 0x0098},
4659
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004660 {&dummy_clk, N_BASES, 0x0000},
4661};
4662
4663static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4664{
4665 struct measure_clk *clk = to_measure_clk(c);
4666 unsigned long flags;
4667 u32 regval, clk_sel, i;
4668
4669 if (!parent)
4670 return -EINVAL;
4671
4672 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4673 if (measure_mux[i].c == parent)
4674 break;
4675
4676 if (measure_mux[i].c == &dummy_clk)
4677 return -EINVAL;
4678
4679 spin_lock_irqsave(&local_clock_reg_lock, flags);
4680 /*
4681 * Program the test vector, measurement period (sample_ticks)
4682 * and scaling multiplier.
4683 */
4684 clk->sample_ticks = 0x10000;
4685 clk->multiplier = 1;
4686
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004687 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004688 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4689 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4690 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4691
4692 switch (measure_mux[i].base) {
4693
4694 case GCC_BASE:
4695 clk_sel = measure_mux[i].debug_mux;
4696 break;
4697
4698 case MMSS_BASE:
4699 clk_sel = 0x02C;
4700 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4701 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4702
4703 /* Activate debug clock output */
4704 regval |= BIT(16);
4705 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4706 break;
4707
4708 case LPASS_BASE:
Vikram Mulukutla93537012012-08-08 14:44:33 -07004709 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004710 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4711 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4712
4713 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004714 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004715 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4716 break;
4717
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004718 case MSS_BASE:
4719 clk_sel = 0x32;
4720 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4721 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4722 break;
4723
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004724 case APCS_BASE:
4725 clk->multiplier = 4;
4726 clk_sel = 0x16A;
4727 regval = measure_mux[i].debug_mux;
4728 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4729 break;
4730
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004731 default:
4732 return -EINVAL;
4733 }
4734
4735 /* Set debug mux clock index */
4736 regval = BVAL(8, 0, clk_sel);
4737 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4738
4739 /* Activate debug clock output */
4740 regval |= BIT(16);
4741 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4742
4743 /* Make sure test vector is set before starting measurements. */
4744 mb();
4745 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4746
4747 return 0;
4748}
4749
4750/* Sample clock for 'ticks' reference clock ticks. */
4751static u32 run_measurement(unsigned ticks)
4752{
4753 /* Stop counters and set the XO4 counter start value. */
4754 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4755
4756 /* Wait for timer to become ready. */
4757 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4758 BIT(25)) != 0)
4759 cpu_relax();
4760
4761 /* Run measurement and wait for completion. */
4762 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4763 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4764 BIT(25)) == 0)
4765 cpu_relax();
4766
4767 /* Return measured ticks. */
4768 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4769 BM(24, 0);
4770}
4771
4772/*
4773 * Perform a hardware rate measurement for a given clock.
4774 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4775 */
4776static unsigned long measure_clk_get_rate(struct clk *c)
4777{
4778 unsigned long flags;
4779 u32 gcc_xo4_reg_backup;
4780 u64 raw_count_short, raw_count_full;
4781 struct measure_clk *clk = to_measure_clk(c);
4782 unsigned ret;
4783
4784 ret = clk_prepare_enable(&cxo_clk_src.c);
4785 if (ret) {
4786 pr_warning("CXO clock failed to enable. Can't measure\n");
4787 return 0;
4788 }
4789
4790 spin_lock_irqsave(&local_clock_reg_lock, flags);
4791
4792 /* Enable CXO/4 and RINGOSC branch. */
4793 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4794 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4795
4796 /*
4797 * The ring oscillator counter will not reset if the measured clock
4798 * is not running. To detect this, run a short measurement before
4799 * the full measurement. If the raw results of the two are the same
4800 * then the clock must be off.
4801 */
4802
4803 /* Run a short measurement. (~1 ms) */
4804 raw_count_short = run_measurement(0x1000);
4805 /* Run a full measurement. (~14 ms) */
4806 raw_count_full = run_measurement(clk->sample_ticks);
4807
4808 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4809
4810 /* Return 0 if the clock is off. */
4811 if (raw_count_full == raw_count_short) {
4812 ret = 0;
4813 } else {
4814 /* Compute rate in Hz. */
4815 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4816 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4817 ret = (raw_count_full * clk->multiplier);
4818 }
4819
Matt Wagantall9a9b6f02012-08-07 23:12:26 -07004820 writel_relaxed(0x51A00, GCC_REG_BASE(GCC_PLLTEST_PAD_CFG_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004821 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4822
4823 clk_disable_unprepare(&cxo_clk_src.c);
4824
4825 return ret;
4826}
4827#else /* !CONFIG_DEBUG_FS */
4828static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4829{
4830 return -EINVAL;
4831}
4832
4833static unsigned long measure_clk_get_rate(struct clk *clk)
4834{
4835 return 0;
4836}
4837#endif /* CONFIG_DEBUG_FS */
4838
Matt Wagantallae053222012-05-14 19:42:07 -07004839static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004840 .set_parent = measure_clk_set_parent,
4841 .get_rate = measure_clk_get_rate,
4842};
4843
4844static struct measure_clk measure_clk = {
4845 .c = {
4846 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004847 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004848 CLK_INIT(measure_clk.c),
4849 },
4850 .multiplier = 1,
4851};
4852
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004853
4854static struct clk_lookup msm_clocks_8974_rumi[] = {
4855 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4856 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4857 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
4858 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4859 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4860 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
4861 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4862 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4863 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
4864 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4865 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4866 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
4867 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
4868 CLK_DUMMY("xo", XO_CLK, "pil_pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004869 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4870 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004871 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4872 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4873 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4874 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4875 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4876 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4877 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4878 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4879 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4880 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4881 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4882 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4883 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4884 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4885 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4886 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4887 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4888 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4889 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4890 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4891 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4892 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
4893};
4894
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004895static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004896 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4897 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004898 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004899 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004900 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004901 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4902
4903 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004904 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004905 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004906 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4907 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004908 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004909 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004910 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004911 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4912 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4913 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4914 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4915 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4916 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4917 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4918 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4919 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004920 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004921 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004922 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4923 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4924 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4925
4926 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4927 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4928 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4929 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4930 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4931 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004932 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004933 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004934 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004935 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4936 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4937 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4938 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4939 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004940 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4941 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004942 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4943 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4944 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4945 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4946
4947 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4948 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4949 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4950 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4951 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4952 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4953
Mona Hossainb43e94b2012-05-07 08:52:06 -07004954 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4955 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4956 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4957 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4958
4959 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4960 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4961 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4962 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4963
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004964 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4965 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4966 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4967
4968 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4969 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4970 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4971
4972 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4973 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304974 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004975 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4976 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304977 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004978 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4979 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304980 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004981 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4982 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304983 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004984
4985 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4986 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4987
Manu Gautam51be9712012-06-06 14:54:52 +05304988 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4989 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4990 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4991 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4992 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4993 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4994 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4995 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004996
4997 /* Multimedia clocks */
4998 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004999 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
5000 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
5001 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07005002 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
5003 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, ""),
5004 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005005 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
5006 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
5007 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005008 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
5009 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
5010 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
5011 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005012 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
5013 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
5014 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
5015 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
5016 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
5017 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
5018 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
5019 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
5020 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
5021 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
5022 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
5023 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
5024 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
5025 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
5026 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
5027 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
5028 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
5029 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
5030 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
5031 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
5032 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
5033 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
5034 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
5035 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
5036 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
5037 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
5038 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
5039 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
5040 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
5041 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
5042 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
5043 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
5044 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
5045 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005046 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5047 "fda64000.qcom,iommu"),
5048 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
5049 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005050 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
5051 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
5052 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
5053 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
5054 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
5055 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
5056 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
5057 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
5058 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
5059 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
5060 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07005061 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
5062 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005063 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
5064 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
5065 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
5066 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
5067 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
5068 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
5069 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005070 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005071 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
5072 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005073 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005074 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
5075 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005076 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
5077 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005078 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
5079 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005080 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Naveen Ramarajbea2d5d2012-08-15 17:26:43 -07005081 CLK_LOOKUP("core_clk", ocmemgx_core_clk.c, "fdd00000.qcom,ocmem"),
5082 CLK_LOOKUP("iface_clk", ocmemcx_ocmemnoc_clk.c, "fdd00000.qcom,ocmem"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005083 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005084 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005085 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
5086 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07005087 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
5088 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
5089 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
5090 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
5091 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07005092 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
5093 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
5094 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
5095 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07005096
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005097
5098 /* LPASS clocks */
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07005099 CLK_LOOKUP("bus_clk", audio_core_ixfabric_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005100 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
5101 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
5102 "fe12f000.slim"),
5103 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
5104 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
5105 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
5106 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
5107 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
5108 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
5109 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
5110 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
5111 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
5112 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
5113 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
5114 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
5115 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
5116 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
5117 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
5118 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
5119 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
5120 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
5121 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
5122 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
Phani Kumar Uppalapati978f18d2012-08-08 15:49:39 -07005123 CLK_LOOKUP("pcm_clk", audio_core_lpaif_pcm0_clk_src.c,
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005124 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005125 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005126 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c,
5127 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005128 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
5129 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
5130 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
5131 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005132 CLK_LOOKUP("core_oe_src_clk", audio_core_lpaif_pcmoe_clk_src.c,
5133 "msm-dai-q6.4106"),
5134 CLK_LOOKUP("core_oe_clk", audio_core_lpaif_pcmoe_clk.c,
5135 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005136
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005137 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
Matt Wagantall8c2246d2012-08-12 17:08:04 -07005138 CLK_LOOKUP("bus_clk", gcc_mss_q6_bimc_axi_clk.c, "pil-q6v5-mss"),
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005139 CLK_LOOKUP("iface_clk", gcc_mss_cfg_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantall8c2246d2012-08-12 17:08:04 -07005140 CLK_LOOKUP("reg_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005141 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07005142
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005143 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
5144 CLK_LOOKUP("bus_clk", gcc_lpass_q6_axi_clk.c, "pil-q6v5-lpass"),
5145 CLK_LOOKUP("iface_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
5146 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005147 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005148
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005149 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
5150 CLK_LOOKUP("bus_clk", pnoc_qseecom_clk.c, "qseecom"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005151
5152 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5153 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5154 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5155 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5156 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5157 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5158 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5159 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5160 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5161 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5162
5163 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5164 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5165 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5166 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5167 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5168 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5169 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5170 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5171 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5172 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5173 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5174 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5175 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005176 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5177 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005178 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5179 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005180
5181 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
5182 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
5183 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
5184 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
5185 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
5186 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
5187 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
5188 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
5189 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
5190 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
5191 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
5192 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
5193 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
5194 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
5195
5196 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
5197 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
5198 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
5199 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
5200 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
5201 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
5202 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
5203 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
5204 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
5205 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
5206 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
5207 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
5208 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
5209 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005210
5211 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5212 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5213 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5214 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5215 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005216};
5217
5218static struct pll_config_regs gpll0_regs __initdata = {
5219 .l_reg = (void __iomem *)GPLL0_L_REG,
5220 .m_reg = (void __iomem *)GPLL0_M_REG,
5221 .n_reg = (void __iomem *)GPLL0_N_REG,
5222 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
5223 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
5224 .base = &virt_bases[GCC_BASE],
5225};
5226
5227/* GPLL0 at 600 MHz, main output enabled. */
5228static struct pll_config gpll0_config __initdata = {
5229 .l = 0x1f,
5230 .m = 0x1,
5231 .n = 0x4,
5232 .vco_val = 0x0,
5233 .vco_mask = BM(21, 20),
5234 .pre_div_val = 0x0,
5235 .pre_div_mask = BM(14, 12),
5236 .post_div_val = 0x0,
5237 .post_div_mask = BM(9, 8),
5238 .mn_ena_val = BIT(24),
5239 .mn_ena_mask = BIT(24),
5240 .main_output_val = BIT(0),
5241 .main_output_mask = BIT(0),
5242};
5243
5244static struct pll_config_regs gpll1_regs __initdata = {
5245 .l_reg = (void __iomem *)GPLL1_L_REG,
5246 .m_reg = (void __iomem *)GPLL1_M_REG,
5247 .n_reg = (void __iomem *)GPLL1_N_REG,
5248 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
5249 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
5250 .base = &virt_bases[GCC_BASE],
5251};
5252
5253/* GPLL1 at 480 MHz, main output enabled. */
5254static struct pll_config gpll1_config __initdata = {
5255 .l = 0x19,
5256 .m = 0x0,
5257 .n = 0x1,
5258 .vco_val = 0x0,
5259 .vco_mask = BM(21, 20),
5260 .pre_div_val = 0x0,
5261 .pre_div_mask = BM(14, 12),
5262 .post_div_val = 0x0,
5263 .post_div_mask = BM(9, 8),
5264 .main_output_val = BIT(0),
5265 .main_output_mask = BIT(0),
5266};
5267
5268static struct pll_config_regs mmpll0_regs __initdata = {
5269 .l_reg = (void __iomem *)MMPLL0_L_REG,
5270 .m_reg = (void __iomem *)MMPLL0_M_REG,
5271 .n_reg = (void __iomem *)MMPLL0_N_REG,
5272 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5273 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5274 .base = &virt_bases[MMSS_BASE],
5275};
5276
5277/* MMPLL0 at 800 MHz, main output enabled. */
5278static struct pll_config mmpll0_config __initdata = {
5279 .l = 0x29,
5280 .m = 0x2,
5281 .n = 0x3,
5282 .vco_val = 0x0,
5283 .vco_mask = BM(21, 20),
5284 .pre_div_val = 0x0,
5285 .pre_div_mask = BM(14, 12),
5286 .post_div_val = 0x0,
5287 .post_div_mask = BM(9, 8),
5288 .mn_ena_val = BIT(24),
5289 .mn_ena_mask = BIT(24),
5290 .main_output_val = BIT(0),
5291 .main_output_mask = BIT(0),
5292};
5293
5294static struct pll_config_regs mmpll1_regs __initdata = {
5295 .l_reg = (void __iomem *)MMPLL1_L_REG,
5296 .m_reg = (void __iomem *)MMPLL1_M_REG,
5297 .n_reg = (void __iomem *)MMPLL1_N_REG,
5298 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5299 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5300 .base = &virt_bases[MMSS_BASE],
5301};
5302
5303/* MMPLL1 at 1000 MHz, main output enabled. */
5304static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005305 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005306 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005307 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005308 .vco_val = 0x0,
5309 .vco_mask = BM(21, 20),
5310 .pre_div_val = 0x0,
5311 .pre_div_mask = BM(14, 12),
5312 .post_div_val = 0x0,
5313 .post_div_mask = BM(9, 8),
5314 .mn_ena_val = BIT(24),
5315 .mn_ena_mask = BIT(24),
5316 .main_output_val = BIT(0),
5317 .main_output_mask = BIT(0),
5318};
5319
5320static struct pll_config_regs mmpll3_regs __initdata = {
5321 .l_reg = (void __iomem *)MMPLL3_L_REG,
5322 .m_reg = (void __iomem *)MMPLL3_M_REG,
5323 .n_reg = (void __iomem *)MMPLL3_N_REG,
5324 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5325 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5326 .base = &virt_bases[MMSS_BASE],
5327};
5328
5329/* MMPLL3 at 820 MHz, main output enabled. */
5330static struct pll_config mmpll3_config __initdata = {
5331 .l = 0x2A,
5332 .m = 0x11,
5333 .n = 0x18,
5334 .vco_val = 0x0,
5335 .vco_mask = BM(21, 20),
5336 .pre_div_val = 0x0,
5337 .pre_div_mask = BM(14, 12),
5338 .post_div_val = 0x0,
5339 .post_div_mask = BM(9, 8),
5340 .mn_ena_val = BIT(24),
5341 .mn_ena_mask = BIT(24),
5342 .main_output_val = BIT(0),
5343 .main_output_mask = BIT(0),
5344};
5345
5346static struct pll_config_regs lpapll0_regs __initdata = {
5347 .l_reg = (void __iomem *)LPAPLL_L_REG,
5348 .m_reg = (void __iomem *)LPAPLL_M_REG,
5349 .n_reg = (void __iomem *)LPAPLL_N_REG,
5350 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5351 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5352 .base = &virt_bases[LPASS_BASE],
5353};
5354
5355/* LPAPLL0 at 491.52 MHz, main output enabled. */
5356static struct pll_config lpapll0_config __initdata = {
5357 .l = 0x33,
5358 .m = 0x1,
5359 .n = 0x5,
5360 .vco_val = 0x0,
5361 .vco_mask = BM(21, 20),
5362 .pre_div_val = BVAL(14, 12, 0x1),
5363 .pre_div_mask = BM(14, 12),
5364 .post_div_val = 0x0,
5365 .post_div_mask = BM(9, 8),
5366 .mn_ena_val = BIT(24),
5367 .mn_ena_mask = BIT(24),
5368 .main_output_val = BIT(0),
5369 .main_output_mask = BIT(0),
5370};
5371
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005372#define PLL_AUX_OUTPUT_BIT 1
Matt Wagantalle7502372012-08-08 00:10:10 -07005373#define PLL_AUX2_OUTPUT_BIT 2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005374
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005375#define PWR_ON_MASK BIT(31)
5376#define EN_REST_WAIT_MASK (0xF << 20)
5377#define EN_FEW_WAIT_MASK (0xF << 16)
5378#define CLK_DIS_WAIT_MASK (0xF << 12)
5379#define SW_OVERRIDE_MASK BIT(2)
5380#define HW_CONTROL_MASK BIT(1)
5381#define SW_COLLAPSE_MASK BIT(0)
5382
5383/* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
5384#define EN_REST_WAIT_VAL (0x2 << 20)
5385#define EN_FEW_WAIT_VAL (0x2 << 16)
5386#define CLK_DIS_WAIT_VAL (0x2 << 12)
5387#define GDSC_TIMEOUT_US 50000
5388
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005389static void __init reg_init(void)
5390{
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005391 u32 regval, status;
5392 int ret;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005393
5394 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5395 & gpll0_clk_src.status_mask))
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07005396 configure_sr_hpm_lp_pll(&gpll0_config, &gpll0_regs, 1);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005397
5398 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5399 & gpll1_clk_src.status_mask))
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07005400 configure_sr_hpm_lp_pll(&gpll1_config, &gpll1_regs, 1);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005401
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07005402 configure_sr_hpm_lp_pll(&mmpll0_config, &mmpll0_regs, 1);
5403 configure_sr_hpm_lp_pll(&mmpll1_config, &mmpll1_regs, 1);
5404 configure_sr_hpm_lp_pll(&mmpll3_config, &mmpll3_regs, 0);
5405 configure_sr_hpm_lp_pll(&lpapll0_config, &lpapll0_regs, 1);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005406
Matt Wagantalle7502372012-08-08 00:10:10 -07005407 /* Enable GPLL0's aux outputs. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005408 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantalle7502372012-08-08 00:10:10 -07005409 regval |= BIT(PLL_AUX_OUTPUT_BIT) | BIT(PLL_AUX2_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005410 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5411
5412 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5413 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5414 regval |= BIT(0);
5415 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5416
5417 /*
5418 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5419 * register.
5420 */
5421 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005422
5423 /*
5424 * TODO: The following sequence enables the LPASS audio core GDSC.
5425 * Remove when this becomes unnecessary.
5426 */
5427
5428 /*
5429 * Disable HW trigger: collapse/restore occur based on registers writes.
5430 * Disable SW override: Use hardware state-machine for sequencing.
5431 */
5432 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5433 regval &= ~(HW_CONTROL_MASK | SW_OVERRIDE_MASK);
5434
5435 /* Configure wait time between states. */
5436 regval &= ~(EN_REST_WAIT_MASK | EN_FEW_WAIT_MASK | CLK_DIS_WAIT_MASK);
5437 regval |= EN_REST_WAIT_VAL | EN_FEW_WAIT_VAL | CLK_DIS_WAIT_VAL;
5438 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5439
5440 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5441 regval &= ~BIT(0);
5442 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5443
5444 ret = readl_poll_timeout(LPASS_REG_BASE(AUDIO_CORE_GDSCR), status,
5445 status & PWR_ON_MASK, 50, GDSC_TIMEOUT_US);
5446 WARN(ret, "LPASS Audio Core GDSC did not power on.\n");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005447}
5448
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07005449static void __init mdss_clock_setup(void)
5450{
5451 clk_ops_byte = clk_ops_rcg_mnd;
5452 clk_ops_byte.set_rate = set_rate_byte;
5453 clk_ops_dsi_byte_pll.get_parent = dsi_pll_clk_get_parent;
5454
5455 clk_ops_pixel = clk_ops_rcg;
5456 clk_ops_pixel.set_rate = set_rate_pixel;
5457 clk_ops_dsi_pixel_pll.get_parent = dsi_pll_clk_get_parent;
5458
5459 mdss_clk_ctrl_init();
5460}
5461
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005462static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005463{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005464 clk_set_rate(&axi_clk_src.c, 282000000);
5465 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005466
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005467 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005468 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5469 * source. Sleep set vote is 0.
5470 */
5471 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5472 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5473
5474 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005475 * Hold an active set vote for CXO; this is because CXO is expected
5476 * to remain on whenever CPUs aren't power collapsed.
5477 */
5478 clk_prepare_enable(&cxo_a_clk_src.c);
5479
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07005480 /* TODO: Temporarily enable a clock to allow access to LPASS core
5481 * registers.
5482 */
5483 clk_prepare_enable(&audio_core_ixfabric_clk.c);
5484
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005485 /*
5486 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5487 * the bus driver is ready.
5488 */
5489 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5490 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5491
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07005492 mdss_clock_setup();
5493
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005494 /* Set rates for single-rate clocks. */
5495 clk_set_rate(&usb30_master_clk_src.c,
5496 usb30_master_clk_src.freq_tbl[0].freq_hz);
5497 clk_set_rate(&tsif_ref_clk_src.c,
5498 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5499 clk_set_rate(&usb_hs_system_clk_src.c,
5500 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5501 clk_set_rate(&usb_hsic_clk_src.c,
5502 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5503 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5504 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5505 clk_set_rate(&usb_hsic_system_clk_src.c,
5506 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5507 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5508 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5509 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5510 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5511 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5512 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5513 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5514 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5515 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5516 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5517 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5518 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5519 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5520 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5521}
5522
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005523#define GCC_CC_PHYS 0xFC400000
5524#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005525
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005526#define MMSS_CC_PHYS 0xFD8C0000
5527#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005528
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005529#define LPASS_CC_PHYS 0xFE000000
5530#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005531
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005532#define MSS_CC_PHYS 0xFC980000
5533#define MSS_CC_SIZE SZ_16K
5534
5535#define APCS_GCC_CC_PHYS 0xF9011000
5536#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005537
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005538static void __init enable_rpm_scaling(void)
5539{
5540 int rc, value = 0x1;
5541 struct msm_rpm_kvp kvp = {
5542 .key = RPM_SMD_KEY_ENABLE,
5543 .data = (void *)&value,
5544 .length = sizeof(value),
5545 };
5546
5547 rc = msm_rpm_send_message_noirq(MSM_RPM_CTX_SLEEP_SET,
5548 RPM_MISC_CLK_TYPE, RPM_SCALING_ENABLE_ID, &kvp, 1);
5549 WARN(rc < 0, "RPM clock scaling (sleep set) did not enable!\n");
5550
5551 rc = msm_rpm_send_message_noirq(MSM_RPM_CTX_ACTIVE_SET,
5552 RPM_MISC_CLK_TYPE, RPM_SCALING_ENABLE_ID, &kvp, 1);
5553 WARN(rc < 0, "RPM clock scaling (active set) did not enable!\n");
5554}
5555
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005556static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005557{
5558 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5559 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005560 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005561
5562 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5563 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005564 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005565
5566 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5567 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005568 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005569
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005570 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5571 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005572 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005573
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005574 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5575 if (!virt_bases[APCS_BASE])
5576 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5577
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07005578 clk_ops_local_pll.enable = sr_hpm_lp_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005579
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005580 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5581 if (IS_ERR(vdd_dig_reg))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005582 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005583
5584 /*
5585 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5586 * until late_init. This may not be necessary with clock handoff;
5587 * Investigate this code on a real non-simulator target to determine
5588 * its necessity.
5589 */
5590 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5591 rpm_regulator_enable(vdd_dig_reg);
5592
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005593 enable_rpm_scaling();
5594
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005595 reg_init();
5596}
5597
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005598static int __init msm8974_clock_late_init(void)
5599{
5600 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5601}
5602
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005603static void __init msm8974_rumi_clock_pre_init(void)
5604{
5605 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5606 if (!virt_bases[GCC_BASE])
5607 panic("clock-8974: Unable to ioremap GCC memory!");
5608
5609 /* SDCC clocks are partially emulated in the RUMI */
5610 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5611 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5612 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5613 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5614
5615 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5616 if (IS_ERR(vdd_dig_reg))
5617 panic("clock-8974: Unable to get the vdd_dig regulator!");
5618
5619 /*
5620 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5621 * until late_init. This may not be necessary with clock handoff;
5622 * Investigate this code on a real non-simulator target to determine
5623 * its necessity.
5624 */
5625 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5626 rpm_regulator_enable(vdd_dig_reg);
5627}
5628
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005629struct clock_init_data msm8974_clock_init_data __initdata = {
5630 .table = msm_clocks_8974,
5631 .size = ARRAY_SIZE(msm_clocks_8974),
5632 .pre_init = msm8974_clock_pre_init,
5633 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005634 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005635};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005636
5637struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5638 .table = msm_clocks_8974_rumi,
5639 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5640 .pre_init = msm8974_rumi_clock_pre_init,
5641};