| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 1 | /* | 
| Andrew Victor | 9d04126 | 2007-02-05 11:42:07 +0100 | [diff] [blame] | 2 | * linux/arch/arm/mach-at91/clock.c | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 3 | * | 
|  | 4 | * Copyright (C) 2005 David Brownell | 
|  | 5 | * Copyright (C) 2005 Ivan Kokshaysky | 
|  | 6 | * | 
|  | 7 | * This program is free software; you can redistribute it and/or modify | 
|  | 8 | * it under the terms of the GNU General Public License as published by | 
|  | 9 | * the Free Software Foundation; either version 2 of the License, or | 
|  | 10 | * (at your option) any later version. | 
|  | 11 | */ | 
|  | 12 |  | 
|  | 13 | #include <linux/module.h> | 
|  | 14 | #include <linux/kernel.h> | 
|  | 15 | #include <linux/init.h> | 
|  | 16 | #include <linux/fs.h> | 
|  | 17 | #include <linux/debugfs.h> | 
|  | 18 | #include <linux/seq_file.h> | 
|  | 19 | #include <linux/list.h> | 
|  | 20 | #include <linux/errno.h> | 
|  | 21 | #include <linux/err.h> | 
|  | 22 | #include <linux/spinlock.h> | 
|  | 23 | #include <linux/delay.h> | 
|  | 24 | #include <linux/clk.h> | 
| Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 25 | #include <linux/io.h> | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 26 |  | 
| Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 27 | #include <mach/hardware.h> | 
|  | 28 | #include <mach/at91_pmc.h> | 
|  | 29 | #include <mach/cpu.h> | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 30 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 31 | #include "clock.h" | 
| Andrew Victor | 5e38efa | 2009-12-15 21:57:27 +0100 | [diff] [blame] | 32 | #include "generic.h" | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 33 |  | 
| Andrew Victor | 55c20c0 | 2006-06-20 19:31:39 +0100 | [diff] [blame] | 34 |  | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 35 | /* | 
|  | 36 | * There's a lot more which can be done with clocks, including cpufreq | 
|  | 37 | * integration, slow clock mode support (for system suspend), letting | 
|  | 38 | * PLLB be used at other rates (on boards that don't need USB), etc. | 
|  | 39 | */ | 
|  | 40 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 41 | #define clk_is_primary(x)	((x)->type & CLK_TYPE_PRIMARY) | 
|  | 42 | #define clk_is_programmable(x)	((x)->type & CLK_TYPE_PROGRAMMABLE) | 
|  | 43 | #define clk_is_peripheral(x)	((x)->type & CLK_TYPE_PERIPHERAL) | 
| Andrew Victor | d481f86 | 2006-12-01 11:27:31 +0100 | [diff] [blame] | 44 | #define clk_is_sys(x)		((x)->type & CLK_TYPE_SYSTEM) | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 45 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 46 |  | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 47 | /* | 
|  | 48 | * Chips have some kind of clocks : group them by functionality | 
|  | 49 | */ | 
|  | 50 | #define cpu_has_utmi()		(  cpu_is_at91cap9() \ | 
| Nicolas Ferre | 2ef9df7 | 2009-06-26 15:36:57 +0100 | [diff] [blame] | 51 | || cpu_is_at91sam9rl() \ | 
|  | 52 | || cpu_is_at91sam9g45()) | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 53 |  | 
| Nicolas Ferre | 2ef9df7 | 2009-06-26 15:36:57 +0100 | [diff] [blame] | 54 | #define cpu_has_800M_plla()	(  cpu_is_at91sam9g20() \ | 
|  | 55 | || cpu_is_at91sam9g45()) | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 56 |  | 
| Nicolas Ferre | eab4170 | 2009-06-26 15:37:00 +0100 | [diff] [blame] | 57 | #define cpu_has_300M_plla()	(cpu_is_at91sam9g10()) | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 58 |  | 
| Nicolas Ferre | 2ef9df7 | 2009-06-26 15:36:57 +0100 | [diff] [blame] | 59 | #define cpu_has_pllb()		(!(cpu_is_at91sam9rl() \ | 
|  | 60 | || cpu_is_at91sam9g45())) | 
|  | 61 |  | 
|  | 62 | #define cpu_has_upll()		(cpu_is_at91sam9g45()) | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 63 |  | 
|  | 64 | /* USB host HS & FS */ | 
|  | 65 | #define cpu_has_uhp()		(!cpu_is_at91sam9rl()) | 
|  | 66 |  | 
|  | 67 | /* USB device FS only */ | 
| Nicolas Ferre | 2ef9df7 | 2009-06-26 15:36:57 +0100 | [diff] [blame] | 68 | #define cpu_has_udpfs()		(!(cpu_is_at91sam9rl() \ | 
|  | 69 | || cpu_is_at91sam9g45())) | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 70 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 71 | static LIST_HEAD(clocks); | 
|  | 72 | static DEFINE_SPINLOCK(clk_lock); | 
|  | 73 |  | 
|  | 74 | static u32 at91_pllb_usb_init; | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 75 |  | 
|  | 76 | /* | 
|  | 77 | * Four primary clock sources:  two crystal oscillators (32K, main), and | 
|  | 78 | * two PLLs.  PLLA usually runs the master clock; and PLLB must run at | 
|  | 79 | * 48 MHz (unless no USB function clocks are needed).  The main clock and | 
|  | 80 | * both PLLs are turned off to run in "slow clock mode" (system suspend). | 
|  | 81 | */ | 
|  | 82 | static struct clk clk32k = { | 
|  | 83 | .name		= "clk32k", | 
|  | 84 | .rate_hz	= AT91_SLOW_CLOCK, | 
|  | 85 | .users		= 1,		/* always on */ | 
|  | 86 | .id		= 0, | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 87 | .type		= CLK_TYPE_PRIMARY, | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 88 | }; | 
|  | 89 | static struct clk main_clk = { | 
|  | 90 | .name		= "main", | 
| Andrew Victor | 91f8ed8 | 2006-06-19 13:20:23 +0100 | [diff] [blame] | 91 | .pmc_mask	= AT91_PMC_MOSCS,	/* in PMC_SR */ | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 92 | .id		= 1, | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 93 | .type		= CLK_TYPE_PRIMARY, | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 94 | }; | 
|  | 95 | static struct clk plla = { | 
|  | 96 | .name		= "plla", | 
|  | 97 | .parent		= &main_clk, | 
| Andrew Victor | 91f8ed8 | 2006-06-19 13:20:23 +0100 | [diff] [blame] | 98 | .pmc_mask	= AT91_PMC_LOCKA,	/* in PMC_SR */ | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 99 | .id		= 2, | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 100 | .type		= CLK_TYPE_PRIMARY | CLK_TYPE_PLL, | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 101 | }; | 
|  | 102 |  | 
|  | 103 | static void pllb_mode(struct clk *clk, int is_on) | 
|  | 104 | { | 
|  | 105 | u32	value; | 
|  | 106 |  | 
|  | 107 | if (is_on) { | 
|  | 108 | is_on = AT91_PMC_LOCKB; | 
|  | 109 | value = at91_pllb_usb_init; | 
|  | 110 | } else | 
|  | 111 | value = 0; | 
|  | 112 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 113 | // REVISIT: Add work-around for AT91RM9200 Errata #26 ? | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 114 | at91_sys_write(AT91_CKGR_PLLBR, value); | 
|  | 115 |  | 
|  | 116 | do { | 
|  | 117 | cpu_relax(); | 
|  | 118 | } while ((at91_sys_read(AT91_PMC_SR) & AT91_PMC_LOCKB) != is_on); | 
|  | 119 | } | 
|  | 120 |  | 
|  | 121 | static struct clk pllb = { | 
|  | 122 | .name		= "pllb", | 
|  | 123 | .parent		= &main_clk, | 
| Andrew Victor | 91f8ed8 | 2006-06-19 13:20:23 +0100 | [diff] [blame] | 124 | .pmc_mask	= AT91_PMC_LOCKB,	/* in PMC_SR */ | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 125 | .mode		= pllb_mode, | 
|  | 126 | .id		= 3, | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 127 | .type		= CLK_TYPE_PRIMARY | CLK_TYPE_PLL, | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 128 | }; | 
|  | 129 |  | 
|  | 130 | static void pmc_sys_mode(struct clk *clk, int is_on) | 
|  | 131 | { | 
|  | 132 | if (is_on) | 
|  | 133 | at91_sys_write(AT91_PMC_SCER, clk->pmc_mask); | 
|  | 134 | else | 
|  | 135 | at91_sys_write(AT91_PMC_SCDR, clk->pmc_mask); | 
|  | 136 | } | 
|  | 137 |  | 
| Stelian Pop | 53d7168 | 2008-04-05 21:14:03 +0100 | [diff] [blame] | 138 | static void pmc_uckr_mode(struct clk *clk, int is_on) | 
|  | 139 | { | 
|  | 140 | unsigned int uckr = at91_sys_read(AT91_CKGR_UCKR); | 
|  | 141 |  | 
| Nicolas Ferre | 2ef9df7 | 2009-06-26 15:36:57 +0100 | [diff] [blame] | 142 | if (cpu_is_at91sam9g45()) { | 
|  | 143 | if (is_on) | 
|  | 144 | uckr |= AT91_PMC_BIASEN; | 
|  | 145 | else | 
|  | 146 | uckr &= ~AT91_PMC_BIASEN; | 
|  | 147 | } | 
|  | 148 |  | 
| Stelian Pop | 53d7168 | 2008-04-05 21:14:03 +0100 | [diff] [blame] | 149 | if (is_on) { | 
|  | 150 | is_on = AT91_PMC_LOCKU; | 
|  | 151 | at91_sys_write(AT91_CKGR_UCKR, uckr | clk->pmc_mask); | 
|  | 152 | } else | 
|  | 153 | at91_sys_write(AT91_CKGR_UCKR, uckr & ~(clk->pmc_mask)); | 
|  | 154 |  | 
|  | 155 | do { | 
|  | 156 | cpu_relax(); | 
|  | 157 | } while ((at91_sys_read(AT91_PMC_SR) & AT91_PMC_LOCKU) != is_on); | 
|  | 158 | } | 
|  | 159 |  | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 160 | /* USB function clocks (PLLB must be 48 MHz) */ | 
|  | 161 | static struct clk udpck = { | 
|  | 162 | .name		= "udpck", | 
|  | 163 | .parent		= &pllb, | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 164 | .mode		= pmc_sys_mode, | 
|  | 165 | }; | 
| Stelian Pop | 53d7168 | 2008-04-05 21:14:03 +0100 | [diff] [blame] | 166 | static struct clk utmi_clk = { | 
|  | 167 | .name		= "utmi_clk", | 
|  | 168 | .parent		= &main_clk, | 
|  | 169 | .pmc_mask	= AT91_PMC_UPLLEN,	/* in CKGR_UCKR */ | 
|  | 170 | .mode		= pmc_uckr_mode, | 
|  | 171 | .type		= CLK_TYPE_PLL, | 
|  | 172 | }; | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 173 | static struct clk uhpck = { | 
|  | 174 | .name		= "uhpck", | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 175 | /*.parent		= ... we choose parent at runtime */ | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 176 | .mode		= pmc_sys_mode, | 
|  | 177 | }; | 
|  | 178 |  | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 179 |  | 
|  | 180 | /* | 
|  | 181 | * The master clock is divided from the CPU clock (by 1-4).  It's used for | 
|  | 182 | * memory, interfaces to on-chip peripherals, the AIC, and sometimes more | 
|  | 183 | * (e.g baud rate generation).  It's sourced from one of the primary clocks. | 
|  | 184 | */ | 
|  | 185 | static struct clk mck = { | 
|  | 186 | .name		= "mck", | 
| Andrew Victor | 91f8ed8 | 2006-06-19 13:20:23 +0100 | [diff] [blame] | 187 | .pmc_mask	= AT91_PMC_MCKRDY,	/* in PMC_SR */ | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 188 | }; | 
|  | 189 |  | 
|  | 190 | static void pmc_periph_mode(struct clk *clk, int is_on) | 
|  | 191 | { | 
|  | 192 | if (is_on) | 
|  | 193 | at91_sys_write(AT91_PMC_PCER, clk->pmc_mask); | 
|  | 194 | else | 
|  | 195 | at91_sys_write(AT91_PMC_PCDR, clk->pmc_mask); | 
|  | 196 | } | 
|  | 197 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 198 | static struct clk __init *at91_css_to_clk(unsigned long css) | 
|  | 199 | { | 
|  | 200 | switch (css) { | 
|  | 201 | case AT91_PMC_CSS_SLOW: | 
|  | 202 | return &clk32k; | 
|  | 203 | case AT91_PMC_CSS_MAIN: | 
|  | 204 | return &main_clk; | 
|  | 205 | case AT91_PMC_CSS_PLLA: | 
|  | 206 | return &plla; | 
|  | 207 | case AT91_PMC_CSS_PLLB: | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 208 | if (cpu_has_upll()) | 
|  | 209 | /* CSS_PLLB == CSS_UPLL */ | 
|  | 210 | return &utmi_clk; | 
|  | 211 | else if (cpu_has_pllb()) | 
|  | 212 | return &pllb; | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 213 | } | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 214 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 215 | return NULL; | 
|  | 216 | } | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 217 |  | 
| Andrew Victor | 91f8ed8 | 2006-06-19 13:20:23 +0100 | [diff] [blame] | 218 | /* | 
|  | 219 | * Associate a particular clock with a function (eg, "uart") and device. | 
|  | 220 | * The drivers can then request the same 'function' with several different | 
|  | 221 | * devices and not care about which clock name to use. | 
|  | 222 | */ | 
|  | 223 | void __init at91_clock_associate(const char *id, struct device *dev, const char *func) | 
|  | 224 | { | 
|  | 225 | struct clk *clk = clk_get(NULL, id); | 
|  | 226 |  | 
|  | 227 | if (!dev || !clk || !IS_ERR(clk_get(dev, func))) | 
|  | 228 | return; | 
|  | 229 |  | 
|  | 230 | clk->function = func; | 
|  | 231 | clk->dev = dev; | 
|  | 232 | } | 
|  | 233 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 234 | /* clocks cannot be de-registered no refcounting necessary */ | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 235 | struct clk *clk_get(struct device *dev, const char *id) | 
|  | 236 | { | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 237 | struct clk *clk; | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 238 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 239 | list_for_each_entry(clk, &clocks, node) { | 
| Andrew Victor | 91f8ed8 | 2006-06-19 13:20:23 +0100 | [diff] [blame] | 240 | if (strcmp(id, clk->name) == 0) | 
|  | 241 | return clk; | 
|  | 242 | if (clk->function && (dev == clk->dev) && strcmp(id, clk->function) == 0) | 
|  | 243 | return clk; | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 244 | } | 
|  | 245 |  | 
|  | 246 | return ERR_PTR(-ENOENT); | 
|  | 247 | } | 
|  | 248 | EXPORT_SYMBOL(clk_get); | 
|  | 249 |  | 
|  | 250 | void clk_put(struct clk *clk) | 
|  | 251 | { | 
|  | 252 | } | 
|  | 253 | EXPORT_SYMBOL(clk_put); | 
|  | 254 |  | 
|  | 255 | static void __clk_enable(struct clk *clk) | 
|  | 256 | { | 
|  | 257 | if (clk->parent) | 
|  | 258 | __clk_enable(clk->parent); | 
|  | 259 | if (clk->users++ == 0 && clk->mode) | 
|  | 260 | clk->mode(clk, 1); | 
|  | 261 | } | 
|  | 262 |  | 
|  | 263 | int clk_enable(struct clk *clk) | 
|  | 264 | { | 
|  | 265 | unsigned long	flags; | 
|  | 266 |  | 
|  | 267 | spin_lock_irqsave(&clk_lock, flags); | 
|  | 268 | __clk_enable(clk); | 
|  | 269 | spin_unlock_irqrestore(&clk_lock, flags); | 
|  | 270 | return 0; | 
|  | 271 | } | 
|  | 272 | EXPORT_SYMBOL(clk_enable); | 
|  | 273 |  | 
|  | 274 | static void __clk_disable(struct clk *clk) | 
|  | 275 | { | 
|  | 276 | BUG_ON(clk->users == 0); | 
|  | 277 | if (--clk->users == 0 && clk->mode) | 
|  | 278 | clk->mode(clk, 0); | 
|  | 279 | if (clk->parent) | 
|  | 280 | __clk_disable(clk->parent); | 
|  | 281 | } | 
|  | 282 |  | 
|  | 283 | void clk_disable(struct clk *clk) | 
|  | 284 | { | 
|  | 285 | unsigned long	flags; | 
|  | 286 |  | 
|  | 287 | spin_lock_irqsave(&clk_lock, flags); | 
|  | 288 | __clk_disable(clk); | 
|  | 289 | spin_unlock_irqrestore(&clk_lock, flags); | 
|  | 290 | } | 
|  | 291 | EXPORT_SYMBOL(clk_disable); | 
|  | 292 |  | 
|  | 293 | unsigned long clk_get_rate(struct clk *clk) | 
|  | 294 | { | 
|  | 295 | unsigned long	flags; | 
|  | 296 | unsigned long	rate; | 
|  | 297 |  | 
|  | 298 | spin_lock_irqsave(&clk_lock, flags); | 
|  | 299 | for (;;) { | 
|  | 300 | rate = clk->rate_hz; | 
|  | 301 | if (rate || !clk->parent) | 
|  | 302 | break; | 
|  | 303 | clk = clk->parent; | 
|  | 304 | } | 
|  | 305 | spin_unlock_irqrestore(&clk_lock, flags); | 
|  | 306 | return rate; | 
|  | 307 | } | 
|  | 308 | EXPORT_SYMBOL(clk_get_rate); | 
|  | 309 |  | 
|  | 310 | /*------------------------------------------------------------------------*/ | 
|  | 311 |  | 
|  | 312 | #ifdef CONFIG_AT91_PROGRAMMABLE_CLOCKS | 
|  | 313 |  | 
|  | 314 | /* | 
|  | 315 | * For now, only the programmable clocks support reparenting (MCK could | 
|  | 316 | * do this too, with care) or rate changing (the PLLs could do this too, | 
|  | 317 | * ditto MCK but that's more for cpufreq).  Drivers may reparent to get | 
|  | 318 | * a better rate match; we don't. | 
|  | 319 | */ | 
|  | 320 |  | 
|  | 321 | long clk_round_rate(struct clk *clk, unsigned long rate) | 
|  | 322 | { | 
|  | 323 | unsigned long	flags; | 
|  | 324 | unsigned	prescale; | 
|  | 325 | unsigned long	actual; | 
| Nicolas Ferre | 2ef9df7 | 2009-06-26 15:36:57 +0100 | [diff] [blame] | 326 | unsigned long	prev = ULONG_MAX; | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 327 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 328 | if (!clk_is_programmable(clk)) | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 329 | return -EINVAL; | 
|  | 330 | spin_lock_irqsave(&clk_lock, flags); | 
|  | 331 |  | 
|  | 332 | actual = clk->parent->rate_hz; | 
|  | 333 | for (prescale = 0; prescale < 7; prescale++) { | 
| Nicolas Ferre | 2ef9df7 | 2009-06-26 15:36:57 +0100 | [diff] [blame] | 334 | if (actual > rate) | 
|  | 335 | prev = actual; | 
|  | 336 |  | 
|  | 337 | if (actual && actual <= rate) { | 
|  | 338 | if ((prev - rate) < (rate - actual)) { | 
|  | 339 | actual = prev; | 
|  | 340 | prescale--; | 
|  | 341 | } | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 342 | break; | 
| Nicolas Ferre | 2ef9df7 | 2009-06-26 15:36:57 +0100 | [diff] [blame] | 343 | } | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 344 | actual >>= 1; | 
|  | 345 | } | 
|  | 346 |  | 
|  | 347 | spin_unlock_irqrestore(&clk_lock, flags); | 
|  | 348 | return (prescale < 7) ? actual : -ENOENT; | 
|  | 349 | } | 
|  | 350 | EXPORT_SYMBOL(clk_round_rate); | 
|  | 351 |  | 
|  | 352 | int clk_set_rate(struct clk *clk, unsigned long rate) | 
|  | 353 | { | 
|  | 354 | unsigned long	flags; | 
|  | 355 | unsigned	prescale; | 
|  | 356 | unsigned long	actual; | 
|  | 357 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 358 | if (!clk_is_programmable(clk)) | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 359 | return -EINVAL; | 
|  | 360 | if (clk->users) | 
|  | 361 | return -EBUSY; | 
|  | 362 | spin_lock_irqsave(&clk_lock, flags); | 
|  | 363 |  | 
|  | 364 | actual = clk->parent->rate_hz; | 
|  | 365 | for (prescale = 0; prescale < 7; prescale++) { | 
|  | 366 | if (actual && actual <= rate) { | 
|  | 367 | u32	pckr; | 
|  | 368 |  | 
|  | 369 | pckr = at91_sys_read(AT91_PMC_PCKR(clk->id)); | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 370 | pckr &= AT91_PMC_CSS;	/* clock selection */ | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 371 | pckr |= prescale << 2; | 
|  | 372 | at91_sys_write(AT91_PMC_PCKR(clk->id), pckr); | 
|  | 373 | clk->rate_hz = actual; | 
|  | 374 | break; | 
|  | 375 | } | 
|  | 376 | actual >>= 1; | 
|  | 377 | } | 
|  | 378 |  | 
|  | 379 | spin_unlock_irqrestore(&clk_lock, flags); | 
|  | 380 | return (prescale < 7) ? actual : -ENOENT; | 
|  | 381 | } | 
|  | 382 | EXPORT_SYMBOL(clk_set_rate); | 
|  | 383 |  | 
|  | 384 | struct clk *clk_get_parent(struct clk *clk) | 
|  | 385 | { | 
|  | 386 | return clk->parent; | 
|  | 387 | } | 
|  | 388 | EXPORT_SYMBOL(clk_get_parent); | 
|  | 389 |  | 
|  | 390 | int clk_set_parent(struct clk *clk, struct clk *parent) | 
|  | 391 | { | 
|  | 392 | unsigned long	flags; | 
|  | 393 |  | 
|  | 394 | if (clk->users) | 
|  | 395 | return -EBUSY; | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 396 | if (!clk_is_primary(parent) || !clk_is_programmable(clk)) | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 397 | return -EINVAL; | 
| Nicolas Ferre | 2ef9df7 | 2009-06-26 15:36:57 +0100 | [diff] [blame] | 398 |  | 
|  | 399 | if (cpu_is_at91sam9rl() && parent->id == AT91_PMC_CSS_PLLB) | 
|  | 400 | return -EINVAL; | 
|  | 401 |  | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 402 | spin_lock_irqsave(&clk_lock, flags); | 
|  | 403 |  | 
|  | 404 | clk->rate_hz = parent->rate_hz; | 
|  | 405 | clk->parent = parent; | 
|  | 406 | at91_sys_write(AT91_PMC_PCKR(clk->id), parent->id); | 
|  | 407 |  | 
|  | 408 | spin_unlock_irqrestore(&clk_lock, flags); | 
|  | 409 | return 0; | 
|  | 410 | } | 
|  | 411 | EXPORT_SYMBOL(clk_set_parent); | 
|  | 412 |  | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 413 | /* establish PCK0..PCKN parentage and rate */ | 
| David Brownell | 72e7ae8 | 2008-02-06 22:03:42 +0100 | [diff] [blame] | 414 | static void __init init_programmable_clock(struct clk *clk) | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 415 | { | 
|  | 416 | struct clk	*parent; | 
|  | 417 | u32		pckr; | 
|  | 418 |  | 
|  | 419 | pckr = at91_sys_read(AT91_PMC_PCKR(clk->id)); | 
|  | 420 | parent = at91_css_to_clk(pckr & AT91_PMC_CSS); | 
|  | 421 | clk->parent = parent; | 
| Andrew Victor | a95c729 | 2007-11-19 11:52:09 +0100 | [diff] [blame] | 422 | clk->rate_hz = parent->rate_hz / (1 << ((pckr & AT91_PMC_PRES) >> 2)); | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 423 | } | 
|  | 424 |  | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 425 | #endif	/* CONFIG_AT91_PROGRAMMABLE_CLOCKS */ | 
|  | 426 |  | 
|  | 427 | /*------------------------------------------------------------------------*/ | 
|  | 428 |  | 
|  | 429 | #ifdef CONFIG_DEBUG_FS | 
|  | 430 |  | 
|  | 431 | static int at91_clk_show(struct seq_file *s, void *unused) | 
|  | 432 | { | 
| Stelian Pop | 53d7168 | 2008-04-05 21:14:03 +0100 | [diff] [blame] | 433 | u32		scsr, pcsr, uckr = 0, sr; | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 434 | struct clk	*clk; | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 435 |  | 
|  | 436 | seq_printf(s, "SCSR = %8x\n", scsr = at91_sys_read(AT91_PMC_SCSR)); | 
|  | 437 | seq_printf(s, "PCSR = %8x\n", pcsr = at91_sys_read(AT91_PMC_PCSR)); | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 438 | seq_printf(s, "MOR  = %8x\n", at91_sys_read(AT91_CKGR_MOR)); | 
|  | 439 | seq_printf(s, "MCFR = %8x\n", at91_sys_read(AT91_CKGR_MCFR)); | 
|  | 440 | seq_printf(s, "PLLA = %8x\n", at91_sys_read(AT91_CKGR_PLLAR)); | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 441 | if (cpu_has_pllb()) | 
| Nicolas Ferre | ba45ca4 | 2008-04-08 13:59:18 +0100 | [diff] [blame] | 442 | seq_printf(s, "PLLB = %8x\n", at91_sys_read(AT91_CKGR_PLLBR)); | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 443 | if (cpu_has_utmi()) | 
| Stelian Pop | 53d7168 | 2008-04-05 21:14:03 +0100 | [diff] [blame] | 444 | seq_printf(s, "UCKR = %8x\n", uckr = at91_sys_read(AT91_CKGR_UCKR)); | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 445 | seq_printf(s, "MCKR = %8x\n", at91_sys_read(AT91_PMC_MCKR)); | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 446 | if (cpu_has_upll()) | 
|  | 447 | seq_printf(s, "USB  = %8x\n", at91_sys_read(AT91_PMC_USB)); | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 448 | seq_printf(s, "SR   = %8x\n", sr = at91_sys_read(AT91_PMC_SR)); | 
|  | 449 |  | 
|  | 450 | seq_printf(s, "\n"); | 
|  | 451 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 452 | list_for_each_entry(clk, &clocks, node) { | 
|  | 453 | char	*state; | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 454 |  | 
|  | 455 | if (clk->mode == pmc_sys_mode) | 
|  | 456 | state = (scsr & clk->pmc_mask) ? "on" : "off"; | 
|  | 457 | else if (clk->mode == pmc_periph_mode) | 
|  | 458 | state = (pcsr & clk->pmc_mask) ? "on" : "off"; | 
| Stelian Pop | 53d7168 | 2008-04-05 21:14:03 +0100 | [diff] [blame] | 459 | else if (clk->mode == pmc_uckr_mode) | 
|  | 460 | state = (uckr & clk->pmc_mask) ? "on" : "off"; | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 461 | else if (clk->pmc_mask) | 
|  | 462 | state = (sr & clk->pmc_mask) ? "on" : "off"; | 
|  | 463 | else if (clk == &clk32k || clk == &main_clk) | 
|  | 464 | state = "on"; | 
|  | 465 | else | 
|  | 466 | state = ""; | 
|  | 467 |  | 
| Andrew Victor | 69b648a | 2006-03-22 20:14:14 +0000 | [diff] [blame] | 468 | seq_printf(s, "%-10s users=%2d %-3s %9ld Hz %s\n", | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 469 | clk->name, clk->users, state, clk_get_rate(clk), | 
|  | 470 | clk->parent ? clk->parent->name : ""); | 
|  | 471 | } | 
|  | 472 | return 0; | 
|  | 473 | } | 
|  | 474 |  | 
|  | 475 | static int at91_clk_open(struct inode *inode, struct file *file) | 
|  | 476 | { | 
|  | 477 | return single_open(file, at91_clk_show, NULL); | 
|  | 478 | } | 
|  | 479 |  | 
| Arjan van de Ven | 5dfe4c9 | 2007-02-12 00:55:31 -0800 | [diff] [blame] | 480 | static const struct file_operations at91_clk_operations = { | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 481 | .open		= at91_clk_open, | 
|  | 482 | .read		= seq_read, | 
|  | 483 | .llseek		= seq_lseek, | 
|  | 484 | .release	= single_release, | 
|  | 485 | }; | 
|  | 486 |  | 
|  | 487 | static int __init at91_clk_debugfs_init(void) | 
|  | 488 | { | 
|  | 489 | /* /sys/kernel/debug/at91_clk */ | 
|  | 490 | (void) debugfs_create_file("at91_clk", S_IFREG | S_IRUGO, NULL, NULL, &at91_clk_operations); | 
|  | 491 |  | 
|  | 492 | return 0; | 
|  | 493 | } | 
|  | 494 | postcore_initcall(at91_clk_debugfs_init); | 
|  | 495 |  | 
|  | 496 | #endif | 
|  | 497 |  | 
|  | 498 | /*------------------------------------------------------------------------*/ | 
|  | 499 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 500 | /* Register a new clock */ | 
|  | 501 | int __init clk_register(struct clk *clk) | 
|  | 502 | { | 
|  | 503 | if (clk_is_peripheral(clk)) { | 
|  | 504 | clk->parent = &mck; | 
|  | 505 | clk->mode = pmc_periph_mode; | 
|  | 506 | list_add_tail(&clk->node, &clocks); | 
|  | 507 | } | 
| Andrew Victor | d481f86 | 2006-12-01 11:27:31 +0100 | [diff] [blame] | 508 | else if (clk_is_sys(clk)) { | 
|  | 509 | clk->parent = &mck; | 
|  | 510 | clk->mode = pmc_sys_mode; | 
|  | 511 |  | 
|  | 512 | list_add_tail(&clk->node, &clocks); | 
|  | 513 | } | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 514 | #ifdef CONFIG_AT91_PROGRAMMABLE_CLOCKS | 
|  | 515 | else if (clk_is_programmable(clk)) { | 
|  | 516 | clk->mode = pmc_sys_mode; | 
|  | 517 | init_programmable_clock(clk); | 
|  | 518 | list_add_tail(&clk->node, &clocks); | 
|  | 519 | } | 
|  | 520 | #endif | 
|  | 521 |  | 
|  | 522 | return 0; | 
|  | 523 | } | 
|  | 524 |  | 
|  | 525 |  | 
|  | 526 | /*------------------------------------------------------------------------*/ | 
|  | 527 |  | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 528 | static u32 __init at91_pll_rate(struct clk *pll, u32 freq, u32 reg) | 
|  | 529 | { | 
|  | 530 | unsigned mul, div; | 
|  | 531 |  | 
|  | 532 | div = reg & 0xff; | 
|  | 533 | mul = (reg >> 16) & 0x7ff; | 
|  | 534 | if (div && mul) { | 
|  | 535 | freq /= div; | 
|  | 536 | freq *= mul + 1; | 
|  | 537 | } else | 
|  | 538 | freq = 0; | 
| Andrew Victor | 69b648a | 2006-03-22 20:14:14 +0000 | [diff] [blame] | 539 |  | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 540 | return freq; | 
|  | 541 | } | 
|  | 542 |  | 
| Andrew Victor | 69b648a | 2006-03-22 20:14:14 +0000 | [diff] [blame] | 543 | static u32 __init at91_usb_rate(struct clk *pll, u32 freq, u32 reg) | 
|  | 544 | { | 
|  | 545 | if (pll == &pllb && (reg & AT91_PMC_USB96M)) | 
|  | 546 | return freq / 2; | 
|  | 547 | else | 
|  | 548 | return freq; | 
|  | 549 | } | 
|  | 550 |  | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 551 | static unsigned __init at91_pll_calc(unsigned main_freq, unsigned out_freq) | 
|  | 552 | { | 
|  | 553 | unsigned i, div = 0, mul = 0, diff = 1 << 30; | 
|  | 554 | unsigned ret = (out_freq > 155000000) ? 0xbe00 : 0x3e00; | 
|  | 555 |  | 
|  | 556 | /* PLL output max 240 MHz (or 180 MHz per errata) */ | 
|  | 557 | if (out_freq > 240000000) | 
|  | 558 | goto fail; | 
|  | 559 |  | 
|  | 560 | for (i = 1; i < 256; i++) { | 
|  | 561 | int diff1; | 
|  | 562 | unsigned input, mul1; | 
|  | 563 |  | 
|  | 564 | /* | 
|  | 565 | * PLL input between 1MHz and 32MHz per spec, but lower | 
|  | 566 | * frequences seem necessary in some cases so allow 100K. | 
| sedji gaouaou | 6135266 | 2008-07-10 10:15:35 +0100 | [diff] [blame] | 567 | * Warning: some newer products need 2MHz min. | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 568 | */ | 
|  | 569 | input = main_freq / i; | 
| sedji gaouaou | 6135266 | 2008-07-10 10:15:35 +0100 | [diff] [blame] | 570 | if (cpu_is_at91sam9g20() && input < 2000000) | 
|  | 571 | continue; | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 572 | if (input < 100000) | 
|  | 573 | continue; | 
|  | 574 | if (input > 32000000) | 
|  | 575 | continue; | 
|  | 576 |  | 
|  | 577 | mul1 = out_freq / input; | 
| sedji gaouaou | 6135266 | 2008-07-10 10:15:35 +0100 | [diff] [blame] | 578 | if (cpu_is_at91sam9g20() && mul > 63) | 
|  | 579 | continue; | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 580 | if (mul1 > 2048) | 
|  | 581 | continue; | 
|  | 582 | if (mul1 < 2) | 
|  | 583 | goto fail; | 
|  | 584 |  | 
|  | 585 | diff1 = out_freq - input * mul1; | 
|  | 586 | if (diff1 < 0) | 
|  | 587 | diff1 = -diff1; | 
|  | 588 | if (diff > diff1) { | 
|  | 589 | diff = diff1; | 
|  | 590 | div = i; | 
|  | 591 | mul = mul1; | 
|  | 592 | if (diff == 0) | 
|  | 593 | break; | 
|  | 594 | } | 
|  | 595 | } | 
|  | 596 | if (i == 256 && diff > (out_freq >> 5)) | 
|  | 597 | goto fail; | 
|  | 598 | return ret | ((mul - 1) << 16) | div; | 
|  | 599 | fail: | 
|  | 600 | return 0; | 
|  | 601 | } | 
|  | 602 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 603 | static struct clk *const standard_pmc_clocks[] __initdata = { | 
|  | 604 | /* four primary clocks */ | 
|  | 605 | &clk32k, | 
|  | 606 | &main_clk, | 
|  | 607 | &plla, | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 608 |  | 
|  | 609 | /* MCK */ | 
|  | 610 | &mck | 
|  | 611 | }; | 
|  | 612 |  | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 613 | /* PLLB generated USB full speed clock init */ | 
|  | 614 | static void __init at91_pllb_usbfs_clock_init(unsigned long main_clock) | 
|  | 615 | { | 
|  | 616 | /* | 
|  | 617 | * USB clock init:  choose 48 MHz PLLB value, | 
|  | 618 | * disable 48MHz clock during usb peripheral suspend. | 
|  | 619 | * | 
|  | 620 | * REVISIT:  assumes MCK doesn't derive from PLLB! | 
|  | 621 | */ | 
|  | 622 | uhpck.parent = &pllb; | 
|  | 623 |  | 
|  | 624 | at91_pllb_usb_init = at91_pll_calc(main_clock, 48000000 * 2) | AT91_PMC_USB96M; | 
|  | 625 | pllb.rate_hz = at91_pll_rate(&pllb, main_clock, at91_pllb_usb_init); | 
|  | 626 | if (cpu_is_at91rm9200()) { | 
|  | 627 | uhpck.pmc_mask = AT91RM9200_PMC_UHP; | 
|  | 628 | udpck.pmc_mask = AT91RM9200_PMC_UDP; | 
|  | 629 | at91_sys_write(AT91_PMC_SCER, AT91RM9200_PMC_MCKUDP); | 
| Nicolas Ferre | eab4170 | 2009-06-26 15:37:00 +0100 | [diff] [blame] | 630 | } else if (cpu_is_at91sam9260() || cpu_is_at91sam9261() || | 
|  | 631 | cpu_is_at91sam9263() || cpu_is_at91sam9g20() || | 
| Andrew Victor | 5e38efa | 2009-12-15 21:57:27 +0100 | [diff] [blame] | 632 | cpu_is_at91sam9g10() || cpu_is_at572d940hf()) { | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 633 | uhpck.pmc_mask = AT91SAM926x_PMC_UHP; | 
|  | 634 | udpck.pmc_mask = AT91SAM926x_PMC_UDP; | 
|  | 635 | } else if (cpu_is_at91cap9()) { | 
|  | 636 | uhpck.pmc_mask = AT91CAP9_PMC_UHP; | 
|  | 637 | } | 
|  | 638 | at91_sys_write(AT91_CKGR_PLLBR, 0); | 
|  | 639 |  | 
|  | 640 | udpck.rate_hz = at91_usb_rate(&pllb, pllb.rate_hz, at91_pllb_usb_init); | 
|  | 641 | uhpck.rate_hz = at91_usb_rate(&pllb, pllb.rate_hz, at91_pllb_usb_init); | 
|  | 642 | } | 
|  | 643 |  | 
|  | 644 | /* UPLL generated USB full speed clock init */ | 
|  | 645 | static void __init at91_upll_usbfs_clock_init(unsigned long main_clock) | 
|  | 646 | { | 
|  | 647 | /* | 
|  | 648 | * USB clock init: choose 480 MHz from UPLL, | 
|  | 649 | */ | 
|  | 650 | unsigned int usbr = AT91_PMC_USBS_UPLL; | 
|  | 651 |  | 
|  | 652 | /* Setup divider by 10 to reach 48 MHz */ | 
|  | 653 | usbr |= ((10 - 1) << 8) & AT91_PMC_OHCIUSBDIV; | 
|  | 654 |  | 
|  | 655 | at91_sys_write(AT91_PMC_USB, usbr); | 
|  | 656 |  | 
|  | 657 | /* Now set uhpck values */ | 
|  | 658 | uhpck.parent = &utmi_clk; | 
|  | 659 | uhpck.pmc_mask = AT91SAM926x_PMC_UHP; | 
|  | 660 | uhpck.rate_hz = utmi_clk.parent->rate_hz; | 
|  | 661 | uhpck.rate_hz /= 1 + ((at91_sys_read(AT91_PMC_USB) & AT91_PMC_OHCIUSBDIV) >> 8); | 
|  | 662 | } | 
|  | 663 |  | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 664 | int __init at91_clock_init(unsigned long main_clock) | 
|  | 665 | { | 
|  | 666 | unsigned tmp, freq, mckr; | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 667 | int i; | 
| Nicolas Ferre | 2ef9df7 | 2009-06-26 15:36:57 +0100 | [diff] [blame] | 668 | int pll_overclock = false; | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 669 |  | 
|  | 670 | /* | 
|  | 671 | * When the bootloader initialized the main oscillator correctly, | 
|  | 672 | * there's no problem using the cycle counter.  But if it didn't, | 
|  | 673 | * or when using oscillator bypass mode, we must be told the speed | 
|  | 674 | * of the main clock. | 
|  | 675 | */ | 
|  | 676 | if (!main_clock) { | 
|  | 677 | do { | 
|  | 678 | tmp = at91_sys_read(AT91_CKGR_MCFR); | 
| Andrew Victor | 69b648a | 2006-03-22 20:14:14 +0000 | [diff] [blame] | 679 | } while (!(tmp & AT91_PMC_MAINRDY)); | 
|  | 680 | main_clock = (tmp & AT91_PMC_MAINF) * (AT91_SLOW_CLOCK / 16); | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 681 | } | 
|  | 682 | main_clk.rate_hz = main_clock; | 
|  | 683 |  | 
|  | 684 | /* report if PLLA is more than mildly overclocked */ | 
|  | 685 | plla.rate_hz = at91_pll_rate(&plla, main_clock, at91_sys_read(AT91_CKGR_PLLAR)); | 
| Nicolas Ferre | 2ef9df7 | 2009-06-26 15:36:57 +0100 | [diff] [blame] | 686 | if (cpu_has_300M_plla()) { | 
|  | 687 | if (plla.rate_hz > 300000000) | 
|  | 688 | pll_overclock = true; | 
|  | 689 | } else if (cpu_has_800M_plla()) { | 
|  | 690 | if (plla.rate_hz > 800000000) | 
|  | 691 | pll_overclock = true; | 
|  | 692 | } else { | 
|  | 693 | if (plla.rate_hz > 209000000) | 
|  | 694 | pll_overclock = true; | 
|  | 695 | } | 
|  | 696 | if (pll_overclock) | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 697 | pr_info("Clocks: PLLA overclocked, %ld MHz\n", plla.rate_hz / 1000000); | 
|  | 698 |  | 
| Nicolas Ferre | 2ef9df7 | 2009-06-26 15:36:57 +0100 | [diff] [blame] | 699 | if (cpu_is_at91sam9g45()) { | 
|  | 700 | mckr = at91_sys_read(AT91_PMC_MCKR); | 
|  | 701 | plla.rate_hz /= (1 << ((mckr & AT91_PMC_PLLADIV2) >> 12));	/* plla divisor by 2 */ | 
|  | 702 | } | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 703 |  | 
| Nicolas Ferre | 2ef9df7 | 2009-06-26 15:36:57 +0100 | [diff] [blame] | 704 | if (!cpu_has_pllb() && cpu_has_upll()) { | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 705 | /* setup UTMI clock as the fourth primary clock | 
|  | 706 | * (instead of pllb) */ | 
|  | 707 | utmi_clk.type |= CLK_TYPE_PRIMARY; | 
|  | 708 | utmi_clk.id = 3; | 
|  | 709 | } | 
|  | 710 |  | 
| Andrew Victor | 69b648a | 2006-03-22 20:14:14 +0000 | [diff] [blame] | 711 |  | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 712 | /* | 
| Stelian Pop | 53d7168 | 2008-04-05 21:14:03 +0100 | [diff] [blame] | 713 | * USB HS clock init | 
|  | 714 | */ | 
| Andrew Victor | 5e38efa | 2009-12-15 21:57:27 +0100 | [diff] [blame] | 715 | if (cpu_has_utmi()) { | 
| Stelian Pop | 53d7168 | 2008-04-05 21:14:03 +0100 | [diff] [blame] | 716 | /* | 
|  | 717 | * multiplier is hard-wired to 40 | 
|  | 718 | * (obtain the USB High Speed 480 MHz when input is 12 MHz) | 
|  | 719 | */ | 
|  | 720 | utmi_clk.rate_hz = 40 * utmi_clk.parent->rate_hz; | 
| Andrew Victor | 5e38efa | 2009-12-15 21:57:27 +0100 | [diff] [blame] | 721 | } | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 722 |  | 
|  | 723 | /* | 
|  | 724 | * USB FS clock init | 
|  | 725 | */ | 
|  | 726 | if (cpu_has_pllb()) | 
|  | 727 | at91_pllb_usbfs_clock_init(main_clock); | 
|  | 728 | if (cpu_has_upll()) | 
|  | 729 | /* assumes that we choose UPLL for USB and not PLLA */ | 
|  | 730 | at91_upll_usbfs_clock_init(main_clock); | 
| Stelian Pop | 53d7168 | 2008-04-05 21:14:03 +0100 | [diff] [blame] | 731 |  | 
|  | 732 | /* | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 733 | * MCK and CPU derive from one of those primary clocks. | 
|  | 734 | * For now, assume this parentage won't change. | 
|  | 735 | */ | 
|  | 736 | mckr = at91_sys_read(AT91_PMC_MCKR); | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 737 | mck.parent = at91_css_to_clk(mckr & AT91_PMC_CSS); | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 738 | freq = mck.parent->rate_hz; | 
| Andrew Victor | a95c729 | 2007-11-19 11:52:09 +0100 | [diff] [blame] | 739 | freq /= (1 << ((mckr & AT91_PMC_PRES) >> 2));				/* prescale */ | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 740 | if (cpu_is_at91rm9200()) { | 
| Andrew Victor | a95c729 | 2007-11-19 11:52:09 +0100 | [diff] [blame] | 741 | mck.rate_hz = freq / (1 + ((mckr & AT91_PMC_MDIV) >> 8));	/* mdiv */ | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 742 | } else if (cpu_is_at91sam9g20()) { | 
| sedji gaouaou | 6135266 | 2008-07-10 10:15:35 +0100 | [diff] [blame] | 743 | mck.rate_hz = (mckr & AT91_PMC_MDIV) ? | 
|  | 744 | freq / ((mckr & AT91_PMC_MDIV) >> 7) : freq;	/* mdiv ; (x >> 7) = ((x >> 8) * 2) */ | 
|  | 745 | if (mckr & AT91_PMC_PDIV) | 
|  | 746 | freq /= 2;		/* processor clock division */ | 
| Nicolas Ferre | 2ef9df7 | 2009-06-26 15:36:57 +0100 | [diff] [blame] | 747 | } else if (cpu_is_at91sam9g45()) { | 
|  | 748 | mck.rate_hz = (mckr & AT91_PMC_MDIV) == AT91SAM9_PMC_MDIV_3 ? | 
|  | 749 | freq / 3 : freq / (1 << ((mckr & AT91_PMC_MDIV) >> 8));	/* mdiv */ | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 750 | } else { | 
| Andrew Victor | 5e38efa | 2009-12-15 21:57:27 +0100 | [diff] [blame] | 751 | mck.rate_hz = freq / (1 << ((mckr & AT91_PMC_MDIV) >> 8));		/* mdiv */ | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 752 | } | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 753 |  | 
| Andrew Victor | 2eeaaa2 | 2006-09-27 10:50:59 +0100 | [diff] [blame] | 754 | /* Register the PMC's standard clocks */ | 
|  | 755 | for (i = 0; i < ARRAY_SIZE(standard_pmc_clocks); i++) | 
|  | 756 | list_add_tail(&standard_pmc_clocks[i]->node, &clocks); | 
|  | 757 |  | 
| Nicolas Ferre | 6d0485a | 2009-03-31 17:13:15 +0100 | [diff] [blame] | 758 | if (cpu_has_pllb()) | 
|  | 759 | list_add_tail(&pllb.node, &clocks); | 
|  | 760 |  | 
|  | 761 | if (cpu_has_uhp()) | 
|  | 762 | list_add_tail(&uhpck.node, &clocks); | 
|  | 763 |  | 
|  | 764 | if (cpu_has_udpfs()) | 
|  | 765 | list_add_tail(&udpck.node, &clocks); | 
|  | 766 |  | 
|  | 767 | if (cpu_has_utmi()) | 
| Stelian Pop | 53d7168 | 2008-04-05 21:14:03 +0100 | [diff] [blame] | 768 | list_add_tail(&utmi_clk.node, &clocks); | 
|  | 769 |  | 
| Andrew Victor | 91f8ed8 | 2006-06-19 13:20:23 +0100 | [diff] [blame] | 770 | /* MCK and CPU clock are "always on" */ | 
|  | 771 | clk_enable(&mck); | 
|  | 772 |  | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 773 | printk("Clocks: CPU %u MHz, master %u MHz, main %u.%03u MHz\n", | 
|  | 774 | freq / 1000000, (unsigned) mck.rate_hz / 1000000, | 
|  | 775 | (unsigned) main_clock / 1000000, | 
|  | 776 | ((unsigned) main_clock % 1000000) / 1000); | 
|  | 777 |  | 
| Andrew Victor | c9b75d1 | 2007-02-08 17:36:34 +0100 | [diff] [blame] | 778 | return 0; | 
|  | 779 | } | 
| Andrew Victor | 91f8ed8 | 2006-06-19 13:20:23 +0100 | [diff] [blame] | 780 |  | 
| Andrew Victor | c9b75d1 | 2007-02-08 17:36:34 +0100 | [diff] [blame] | 781 | /* | 
|  | 782 | * Several unused clocks may be active.  Turn them off. | 
|  | 783 | */ | 
|  | 784 | static int __init at91_clock_reset(void) | 
|  | 785 | { | 
|  | 786 | unsigned long pcdr = 0; | 
|  | 787 | unsigned long scdr = 0; | 
|  | 788 | struct clk *clk; | 
|  | 789 |  | 
|  | 790 | list_for_each_entry(clk, &clocks, node) { | 
|  | 791 | if (clk->users > 0) | 
|  | 792 | continue; | 
|  | 793 |  | 
|  | 794 | if (clk->mode == pmc_periph_mode) | 
|  | 795 | pcdr |= clk->pmc_mask; | 
|  | 796 |  | 
|  | 797 | if (clk->mode == pmc_sys_mode) | 
|  | 798 | scdr |= clk->pmc_mask; | 
|  | 799 |  | 
|  | 800 | pr_debug("Clocks: disable unused %s\n", clk->name); | 
|  | 801 | } | 
|  | 802 |  | 
|  | 803 | at91_sys_write(AT91_PMC_PCDR, pcdr); | 
|  | 804 | at91_sys_write(AT91_PMC_SCDR, scdr); | 
| SAN People | 73a59c1 | 2006-01-09 17:05:41 +0000 | [diff] [blame] | 805 |  | 
|  | 806 | return 0; | 
|  | 807 | } | 
| Andrew Victor | c9b75d1 | 2007-02-08 17:36:34 +0100 | [diff] [blame] | 808 | late_initcall(at91_clock_reset); |