| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | *  linux/arch/arm/mm/flush.c | 
|  | 3 | * | 
|  | 4 | *  Copyright (C) 1995-2002 Russell King | 
|  | 5 | * | 
|  | 6 | * This program is free software; you can redistribute it and/or modify | 
|  | 7 | * it under the terms of the GNU General Public License version 2 as | 
|  | 8 | * published by the Free Software Foundation. | 
|  | 9 | */ | 
|  | 10 | #include <linux/module.h> | 
|  | 11 | #include <linux/mm.h> | 
|  | 12 | #include <linux/pagemap.h> | 
|  | 13 |  | 
|  | 14 | #include <asm/cacheflush.h> | 
| Russell King | 46097c7 | 2008-08-10 18:10:19 +0100 | [diff] [blame] | 15 | #include <asm/cachetype.h> | 
| Nicolas Pitre | 7e5a69e | 2010-03-29 21:46:02 +0100 | [diff] [blame] | 16 | #include <asm/highmem.h> | 
| Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 17 | #include <asm/smp_plat.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <asm/system.h> | 
| Russell King | 8d802d2 | 2005-05-10 17:31:43 +0100 | [diff] [blame] | 19 | #include <asm/tlbflush.h> | 
|  | 20 |  | 
| Russell King | 1b2e2b7 | 2006-08-21 17:06:38 +0100 | [diff] [blame] | 21 | #include "mm.h" | 
|  | 22 |  | 
| Russell King | 8d802d2 | 2005-05-10 17:31:43 +0100 | [diff] [blame] | 23 | #ifdef CONFIG_CPU_CACHE_VIPT | 
| Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 24 |  | 
| Catalin Marinas | 481467d | 2005-09-30 16:07:04 +0100 | [diff] [blame] | 25 | #define ALIAS_FLUSH_START	0xffff4000 | 
|  | 26 |  | 
| Catalin Marinas | 481467d | 2005-09-30 16:07:04 +0100 | [diff] [blame] | 27 | static void flush_pfn_alias(unsigned long pfn, unsigned long vaddr) | 
|  | 28 | { | 
|  | 29 | unsigned long to = ALIAS_FLUSH_START + (CACHE_COLOUR(vaddr) << PAGE_SHIFT); | 
| Catalin Marinas | 141fa40 | 2006-03-10 22:26:47 +0000 | [diff] [blame] | 30 | const int zero = 0; | 
| Catalin Marinas | 481467d | 2005-09-30 16:07:04 +0100 | [diff] [blame] | 31 |  | 
| Russell King | ad1ae2f | 2006-12-13 14:34:43 +0000 | [diff] [blame] | 32 | set_pte_ext(TOP_PTE(to), pfn_pte(pfn, PAGE_KERNEL), 0); | 
| Catalin Marinas | 481467d | 2005-09-30 16:07:04 +0100 | [diff] [blame] | 33 | flush_tlb_kernel_page(to); | 
|  | 34 |  | 
|  | 35 | asm(	"mcrr	p15, 0, %1, %0, c14\n" | 
| Russell King | df71dfd | 2009-10-24 22:36:36 +0100 | [diff] [blame] | 36 | "	mcr	p15, 0, %2, c7, c10, 4" | 
| Catalin Marinas | 481467d | 2005-09-30 16:07:04 +0100 | [diff] [blame] | 37 | : | 
| Catalin Marinas | 141fa40 | 2006-03-10 22:26:47 +0000 | [diff] [blame] | 38 | : "r" (to), "r" (to + PAGE_SIZE - L1_CACHE_BYTES), "r" (zero) | 
| Catalin Marinas | 481467d | 2005-09-30 16:07:04 +0100 | [diff] [blame] | 39 | : "cc"); | 
|  | 40 | } | 
|  | 41 |  | 
| Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 42 | void flush_cache_mm(struct mm_struct *mm) | 
|  | 43 | { | 
|  | 44 | if (cache_is_vivt()) { | 
| Russell King | 2f0b192 | 2009-10-25 10:40:02 +0000 | [diff] [blame] | 45 | vivt_flush_cache_mm(mm); | 
| Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 46 | return; | 
|  | 47 | } | 
|  | 48 |  | 
|  | 49 | if (cache_is_vipt_aliasing()) { | 
|  | 50 | asm(	"mcr	p15, 0, %0, c7, c14, 0\n" | 
| Russell King | df71dfd | 2009-10-24 22:36:36 +0100 | [diff] [blame] | 51 | "	mcr	p15, 0, %0, c7, c10, 4" | 
| Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 52 | : | 
|  | 53 | : "r" (0) | 
|  | 54 | : "cc"); | 
|  | 55 | } | 
|  | 56 | } | 
|  | 57 |  | 
|  | 58 | void flush_cache_range(struct vm_area_struct *vma, unsigned long start, unsigned long end) | 
|  | 59 | { | 
|  | 60 | if (cache_is_vivt()) { | 
| Russell King | 2f0b192 | 2009-10-25 10:40:02 +0000 | [diff] [blame] | 61 | vivt_flush_cache_range(vma, start, end); | 
| Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 62 | return; | 
|  | 63 | } | 
|  | 64 |  | 
|  | 65 | if (cache_is_vipt_aliasing()) { | 
|  | 66 | asm(	"mcr	p15, 0, %0, c7, c14, 0\n" | 
| Russell King | df71dfd | 2009-10-24 22:36:36 +0100 | [diff] [blame] | 67 | "	mcr	p15, 0, %0, c7, c10, 4" | 
| Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 68 | : | 
|  | 69 | : "r" (0) | 
|  | 70 | : "cc"); | 
|  | 71 | } | 
| Russell King | 9e95922 | 2009-10-25 13:35:13 +0000 | [diff] [blame] | 72 |  | 
| Russell King | 6060e8d | 2009-10-25 14:12:27 +0000 | [diff] [blame] | 73 | if (vma->vm_flags & VM_EXEC) | 
| Russell King | 9e95922 | 2009-10-25 13:35:13 +0000 | [diff] [blame] | 74 | __flush_icache_all(); | 
| Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 75 | } | 
|  | 76 |  | 
|  | 77 | void flush_cache_page(struct vm_area_struct *vma, unsigned long user_addr, unsigned long pfn) | 
|  | 78 | { | 
|  | 79 | if (cache_is_vivt()) { | 
| Russell King | 2f0b192 | 2009-10-25 10:40:02 +0000 | [diff] [blame] | 80 | vivt_flush_cache_page(vma, user_addr, pfn); | 
| Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 81 | return; | 
|  | 82 | } | 
|  | 83 |  | 
| Russell King | 2df341e | 2009-10-24 22:58:40 +0100 | [diff] [blame] | 84 | if (cache_is_vipt_aliasing()) { | 
| Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 85 | flush_pfn_alias(pfn, user_addr); | 
| Russell King | 2df341e | 2009-10-24 22:58:40 +0100 | [diff] [blame] | 86 | __flush_icache_all(); | 
|  | 87 | } | 
| Russell King | 9e95922 | 2009-10-25 13:35:13 +0000 | [diff] [blame] | 88 |  | 
|  | 89 | if (vma->vm_flags & VM_EXEC && icache_is_vivt_asid_tagged()) | 
|  | 90 | __flush_icache_all(); | 
| Russell King | d7b6b35 | 2005-09-08 15:32:23 +0100 | [diff] [blame] | 91 | } | 
| Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 92 | #else | 
|  | 93 | #define flush_pfn_alias(pfn,vaddr)	do { } while (0) | 
|  | 94 | #endif | 
| George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 95 |  | 
| Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 96 | #ifdef CONFIG_SMP | 
|  | 97 | static void flush_ptrace_access_other(void *args) | 
|  | 98 | { | 
|  | 99 | __flush_icache_all(); | 
|  | 100 | } | 
|  | 101 | #endif | 
|  | 102 |  | 
|  | 103 | static | 
| George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 104 | void flush_ptrace_access(struct vm_area_struct *vma, struct page *page, | 
| Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 105 | unsigned long uaddr, void *kaddr, unsigned long len) | 
| George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 106 | { | 
|  | 107 | if (cache_is_vivt()) { | 
| Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 108 | if (cpumask_test_cpu(smp_processor_id(), mm_cpumask(vma->vm_mm))) { | 
|  | 109 | unsigned long addr = (unsigned long)kaddr; | 
|  | 110 | __cpuc_coherent_kern_range(addr, addr + len); | 
|  | 111 | } | 
| George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 112 | return; | 
|  | 113 | } | 
|  | 114 |  | 
|  | 115 | if (cache_is_vipt_aliasing()) { | 
|  | 116 | flush_pfn_alias(page_to_pfn(page), uaddr); | 
| Russell King | 2df341e | 2009-10-24 22:58:40 +0100 | [diff] [blame] | 117 | __flush_icache_all(); | 
| George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 118 | return; | 
|  | 119 | } | 
|  | 120 |  | 
|  | 121 | /* VIPT non-aliasing cache */ | 
| Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 122 | if (vma->vm_flags & VM_EXEC) { | 
| George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 123 | unsigned long addr = (unsigned long)kaddr; | 
| George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 124 | __cpuc_coherent_kern_range(addr, addr + len); | 
| Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 125 | #ifdef CONFIG_SMP | 
|  | 126 | if (cache_ops_need_broadcast()) | 
|  | 127 | smp_call_function(flush_ptrace_access_other, | 
|  | 128 | NULL, 1); | 
|  | 129 | #endif | 
| George G. Davis | a188ad2 | 2006-09-02 18:43:20 +0100 | [diff] [blame] | 130 | } | 
|  | 131 | } | 
| Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 132 |  | 
|  | 133 | /* | 
|  | 134 | * Copy user data from/to a page which is mapped into a different | 
|  | 135 | * processes address space.  Really, we want to allow our "user | 
|  | 136 | * space" model to handle this. | 
|  | 137 | * | 
|  | 138 | * Note that this code needs to run on the current CPU. | 
|  | 139 | */ | 
|  | 140 | void copy_to_user_page(struct vm_area_struct *vma, struct page *page, | 
|  | 141 | unsigned long uaddr, void *dst, const void *src, | 
|  | 142 | unsigned long len) | 
|  | 143 | { | 
|  | 144 | #ifdef CONFIG_SMP | 
|  | 145 | preempt_disable(); | 
| Russell King | 8d802d2 | 2005-05-10 17:31:43 +0100 | [diff] [blame] | 146 | #endif | 
| Russell King | 2ef7f3d | 2009-11-05 13:29:36 +0000 | [diff] [blame] | 147 | memcpy(dst, src, len); | 
|  | 148 | flush_ptrace_access(vma, page, uaddr, dst, len); | 
|  | 149 | #ifdef CONFIG_SMP | 
|  | 150 | preempt_enable(); | 
|  | 151 | #endif | 
|  | 152 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 153 |  | 
| Russell King | 8830f04 | 2005-06-20 09:51:03 +0100 | [diff] [blame] | 154 | void __flush_dcache_page(struct address_space *mapping, struct page *page) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 155 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | /* | 
|  | 157 | * Writeback any data associated with the kernel mapping of this | 
|  | 158 | * page.  This ensures that data in the physical page is mutually | 
|  | 159 | * coherent with the kernels mapping. | 
|  | 160 | */ | 
| Nicolas Pitre | 7e5a69e | 2010-03-29 21:46:02 +0100 | [diff] [blame] | 161 | if (!PageHighMem(page)) { | 
|  | 162 | __cpuc_flush_dcache_area(page_address(page), PAGE_SIZE); | 
|  | 163 | } else { | 
|  | 164 | void *addr = kmap_high_get(page); | 
|  | 165 | if (addr) { | 
|  | 166 | __cpuc_flush_dcache_area(addr, PAGE_SIZE); | 
|  | 167 | kunmap_high(page); | 
|  | 168 | } else if (cache_is_vipt()) { | 
|  | 169 | pte_t saved_pte; | 
|  | 170 | addr = kmap_high_l1_vipt(page, &saved_pte); | 
|  | 171 | __cpuc_flush_dcache_area(addr, PAGE_SIZE); | 
|  | 172 | kunmap_high_l1_vipt(page, saved_pte); | 
|  | 173 | } | 
|  | 174 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 175 |  | 
|  | 176 | /* | 
| Russell King | 8830f04 | 2005-06-20 09:51:03 +0100 | [diff] [blame] | 177 | * If this is a page cache page, and we have an aliasing VIPT cache, | 
|  | 178 | * we only need to do one flush - which would be at the relevant | 
| Russell King | 8d802d2 | 2005-05-10 17:31:43 +0100 | [diff] [blame] | 179 | * userspace colour, which is congruent with page->index. | 
|  | 180 | */ | 
| Russell King | f91fb05 | 2009-10-24 23:05:34 +0100 | [diff] [blame] | 181 | if (mapping && cache_is_vipt_aliasing()) | 
| Russell King | 8830f04 | 2005-06-20 09:51:03 +0100 | [diff] [blame] | 182 | flush_pfn_alias(page_to_pfn(page), | 
|  | 183 | page->index << PAGE_CACHE_SHIFT); | 
|  | 184 | } | 
|  | 185 |  | 
|  | 186 | static void __flush_dcache_aliases(struct address_space *mapping, struct page *page) | 
|  | 187 | { | 
|  | 188 | struct mm_struct *mm = current->active_mm; | 
|  | 189 | struct vm_area_struct *mpnt; | 
|  | 190 | struct prio_tree_iter iter; | 
|  | 191 | pgoff_t pgoff; | 
| Russell King | 8d802d2 | 2005-05-10 17:31:43 +0100 | [diff] [blame] | 192 |  | 
|  | 193 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 194 | * There are possible user space mappings of this page: | 
|  | 195 | * - VIVT cache: we need to also write back and invalidate all user | 
|  | 196 | *   data in the current VM view associated with this page. | 
|  | 197 | * - aliasing VIPT: we only need to find one mapping of this page. | 
|  | 198 | */ | 
|  | 199 | pgoff = page->index << (PAGE_CACHE_SHIFT - PAGE_SHIFT); | 
|  | 200 |  | 
|  | 201 | flush_dcache_mmap_lock(mapping); | 
|  | 202 | vma_prio_tree_foreach(mpnt, &iter, &mapping->i_mmap, pgoff, pgoff) { | 
|  | 203 | unsigned long offset; | 
|  | 204 |  | 
|  | 205 | /* | 
|  | 206 | * If this VMA is not in our MM, we can ignore it. | 
|  | 207 | */ | 
|  | 208 | if (mpnt->vm_mm != mm) | 
|  | 209 | continue; | 
|  | 210 | if (!(mpnt->vm_flags & VM_MAYSHARE)) | 
|  | 211 | continue; | 
|  | 212 | offset = (pgoff - mpnt->vm_pgoff) << PAGE_SHIFT; | 
|  | 213 | flush_cache_page(mpnt, mpnt->vm_start + offset, page_to_pfn(page)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 214 | } | 
|  | 215 | flush_dcache_mmap_unlock(mapping); | 
|  | 216 | } | 
|  | 217 |  | 
|  | 218 | /* | 
|  | 219 | * Ensure cache coherency between kernel mapping and userspace mapping | 
|  | 220 | * of this page. | 
|  | 221 | * | 
|  | 222 | * We have three cases to consider: | 
|  | 223 | *  - VIPT non-aliasing cache: fully coherent so nothing required. | 
|  | 224 | *  - VIVT: fully aliasing, so we need to handle every alias in our | 
|  | 225 | *          current VM view. | 
|  | 226 | *  - VIPT aliasing: need to handle one alias in our current VM view. | 
|  | 227 | * | 
|  | 228 | * If we need to handle aliasing: | 
|  | 229 | *  If the page only exists in the page cache and there are no user | 
|  | 230 | *  space mappings, we can be lazy and remember that we may have dirty | 
|  | 231 | *  kernel cache lines for later.  Otherwise, we assume we have | 
|  | 232 | *  aliasing mappings. | 
| Russell King | df2f5e7 | 2005-11-30 16:02:54 +0000 | [diff] [blame] | 233 | * | 
|  | 234 | * Note that we disable the lazy flush for SMP. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | */ | 
|  | 236 | void flush_dcache_page(struct page *page) | 
|  | 237 | { | 
| Russell King | 421fe93 | 2009-10-25 10:23:04 +0000 | [diff] [blame] | 238 | struct address_space *mapping; | 
|  | 239 |  | 
|  | 240 | /* | 
|  | 241 | * The zero page is never written to, so never has any dirty | 
|  | 242 | * cache lines, and therefore never needs to be flushed. | 
|  | 243 | */ | 
|  | 244 | if (page == ZERO_PAGE(0)) | 
|  | 245 | return; | 
|  | 246 |  | 
|  | 247 | mapping = page_mapping(page); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 248 |  | 
| Russell King | df2f5e7 | 2005-11-30 16:02:54 +0000 | [diff] [blame] | 249 | #ifndef CONFIG_SMP | 
| Nicolas Pitre | d73cd42 | 2008-09-15 16:44:55 -0400 | [diff] [blame] | 250 | if (!PageHighMem(page) && mapping && !mapping_mapped(mapping)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 251 | set_bit(PG_dcache_dirty, &page->flags); | 
| Russell King | df2f5e7 | 2005-11-30 16:02:54 +0000 | [diff] [blame] | 252 | else | 
|  | 253 | #endif | 
|  | 254 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 255 | __flush_dcache_page(mapping, page); | 
| Russell King | 8830f04 | 2005-06-20 09:51:03 +0100 | [diff] [blame] | 256 | if (mapping && cache_is_vivt()) | 
|  | 257 | __flush_dcache_aliases(mapping, page); | 
| Catalin Marinas | 826cbda | 2008-06-13 10:28:36 +0100 | [diff] [blame] | 258 | else if (mapping) | 
|  | 259 | __flush_icache_all(); | 
| Russell King | 8830f04 | 2005-06-20 09:51:03 +0100 | [diff] [blame] | 260 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 261 | } | 
|  | 262 | EXPORT_SYMBOL(flush_dcache_page); | 
| Russell King | 6020dff | 2006-12-30 23:17:40 +0000 | [diff] [blame] | 263 |  | 
|  | 264 | /* | 
|  | 265 | * Flush an anonymous page so that users of get_user_pages() | 
|  | 266 | * can safely access the data.  The expected sequence is: | 
|  | 267 | * | 
|  | 268 | *  get_user_pages() | 
|  | 269 | *    -> flush_anon_page | 
|  | 270 | *  memcpy() to/from page | 
|  | 271 | *  if written to page, flush_dcache_page() | 
|  | 272 | */ | 
|  | 273 | void __flush_anon_page(struct vm_area_struct *vma, struct page *page, unsigned long vmaddr) | 
|  | 274 | { | 
|  | 275 | unsigned long pfn; | 
|  | 276 |  | 
|  | 277 | /* VIPT non-aliasing caches need do nothing */ | 
|  | 278 | if (cache_is_vipt_nonaliasing()) | 
|  | 279 | return; | 
|  | 280 |  | 
|  | 281 | /* | 
|  | 282 | * Write back and invalidate userspace mapping. | 
|  | 283 | */ | 
|  | 284 | pfn = page_to_pfn(page); | 
|  | 285 | if (cache_is_vivt()) { | 
|  | 286 | flush_cache_page(vma, vmaddr, pfn); | 
|  | 287 | } else { | 
|  | 288 | /* | 
|  | 289 | * For aliasing VIPT, we can flush an alias of the | 
|  | 290 | * userspace address only. | 
|  | 291 | */ | 
|  | 292 | flush_pfn_alias(pfn, vmaddr); | 
| Russell King | 2df341e | 2009-10-24 22:58:40 +0100 | [diff] [blame] | 293 | __flush_icache_all(); | 
| Russell King | 6020dff | 2006-12-30 23:17:40 +0000 | [diff] [blame] | 294 | } | 
|  | 295 |  | 
|  | 296 | /* | 
|  | 297 | * Invalidate kernel mapping.  No data should be contained | 
|  | 298 | * in this mapping of the page.  FIXME: this is overkill | 
|  | 299 | * since we actually ask for a write-back and invalidate. | 
|  | 300 | */ | 
| Russell King | 2c9b9c8 | 2009-11-26 12:56:21 +0000 | [diff] [blame] | 301 | __cpuc_flush_dcache_area(page_address(page), PAGE_SIZE); | 
| Russell King | 6020dff | 2006-12-30 23:17:40 +0000 | [diff] [blame] | 302 | } |