| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | *  sata_nv.c - NVIDIA nForce SATA | 
|  | 3 | * | 
|  | 4 | *  Copyright 2004 NVIDIA Corp.  All rights reserved. | 
|  | 5 | *  Copyright 2004 Andrew Chew | 
|  | 6 | * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * | 
| Jeff Garzik | aa7e16d | 2005-08-29 15:12:56 -0400 | [diff] [blame] | 8 | *  This program is free software; you can redistribute it and/or modify | 
|  | 9 | *  it under the terms of the GNU General Public License as published by | 
|  | 10 | *  the Free Software Foundation; either version 2, or (at your option) | 
|  | 11 | *  any later version. | 
|  | 12 | * | 
|  | 13 | *  This program is distributed in the hope that it will be useful, | 
|  | 14 | *  but WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 15 | *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
|  | 16 | *  GNU General Public License for more details. | 
|  | 17 | * | 
|  | 18 | *  You should have received a copy of the GNU General Public License | 
|  | 19 | *  along with this program; see the file COPYING.  If not, write to | 
|  | 20 | *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | * | 
| Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 22 | * | 
|  | 23 | *  libata documentation is available via 'make {ps|pdf}docs', | 
|  | 24 | *  as Documentation/DocBook/libata.* | 
|  | 25 | * | 
|  | 26 | *  No hardware documentation available outside of NVIDIA. | 
|  | 27 | *  This driver programs the NVIDIA SATA controller in a similar | 
|  | 28 | *  fashion as with other PCI IDE BMDMA controllers, with a few | 
|  | 29 | *  NV-specific details such as register offsets, SATA phy location, | 
|  | 30 | *  hotplug info, etc. | 
|  | 31 | * | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 32 | *  CK804/MCP04 controllers support an alternate programming interface | 
|  | 33 | *  similar to the ADMA specification (with some modifications). | 
|  | 34 | *  This allows the use of NCQ. Non-DMA-mapped ATA commands are still | 
|  | 35 | *  sent through the legacy interface. | 
|  | 36 | * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | */ | 
|  | 38 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | #include <linux/kernel.h> | 
|  | 40 | #include <linux/module.h> | 
| Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 41 | #include <linux/gfp.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 42 | #include <linux/pci.h> | 
|  | 43 | #include <linux/init.h> | 
|  | 44 | #include <linux/blkdev.h> | 
|  | 45 | #include <linux/delay.h> | 
|  | 46 | #include <linux/interrupt.h> | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 47 | #include <linux/device.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | #include <scsi/scsi_host.h> | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 49 | #include <scsi/scsi_device.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 | #include <linux/libata.h> | 
|  | 51 |  | 
|  | 52 | #define DRV_NAME			"sata_nv" | 
| Jeff Garzik | 2a3103c | 2007-08-31 04:54:06 -0400 | [diff] [blame] | 53 | #define DRV_VERSION			"3.5" | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 54 |  | 
|  | 55 | #define NV_ADMA_DMA_BOUNDARY		0xffffffffUL | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 56 |  | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 57 | enum { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 58 | NV_MMIO_BAR			= 5, | 
|  | 59 |  | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 60 | NV_PORTS			= 2, | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 61 | NV_PIO_MASK			= ATA_PIO4, | 
|  | 62 | NV_MWDMA_MASK			= ATA_MWDMA2, | 
|  | 63 | NV_UDMA_MASK			= ATA_UDMA6, | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 64 | NV_PORT0_SCR_REG_OFFSET		= 0x00, | 
|  | 65 | NV_PORT1_SCR_REG_OFFSET		= 0x40, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 66 |  | 
| Tejun Heo | 27e4b27 | 2006-06-17 15:49:55 +0900 | [diff] [blame] | 67 | /* INT_STATUS/ENABLE */ | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 68 | NV_INT_STATUS			= 0x10, | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 69 | NV_INT_ENABLE			= 0x11, | 
| Tejun Heo | 27e4b27 | 2006-06-17 15:49:55 +0900 | [diff] [blame] | 70 | NV_INT_STATUS_CK804		= 0x440, | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 71 | NV_INT_ENABLE_CK804		= 0x441, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 |  | 
| Tejun Heo | 27e4b27 | 2006-06-17 15:49:55 +0900 | [diff] [blame] | 73 | /* INT_STATUS/ENABLE bits */ | 
|  | 74 | NV_INT_DEV			= 0x01, | 
|  | 75 | NV_INT_PM			= 0x02, | 
|  | 76 | NV_INT_ADDED			= 0x04, | 
|  | 77 | NV_INT_REMOVED			= 0x08, | 
|  | 78 |  | 
|  | 79 | NV_INT_PORT_SHIFT		= 4,	/* each port occupies 4 bits */ | 
|  | 80 |  | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 81 | NV_INT_ALL			= 0x0f, | 
| Tejun Heo | 5a44eff | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 82 | NV_INT_MASK			= NV_INT_DEV | | 
|  | 83 | NV_INT_ADDED | NV_INT_REMOVED, | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 84 |  | 
| Tejun Heo | 27e4b27 | 2006-06-17 15:49:55 +0900 | [diff] [blame] | 85 | /* INT_CONFIG */ | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 86 | NV_INT_CONFIG			= 0x12, | 
|  | 87 | NV_INT_CONFIG_METHD		= 0x01, // 0 = INT, 1 = SMI | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 |  | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 89 | // For PCI config register 20 | 
|  | 90 | NV_MCP_SATA_CFG_20		= 0x50, | 
|  | 91 | NV_MCP_SATA_CFG_20_SATA_SPACE_EN = 0x04, | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 92 | NV_MCP_SATA_CFG_20_PORT0_EN	= (1 << 17), | 
|  | 93 | NV_MCP_SATA_CFG_20_PORT1_EN	= (1 << 16), | 
|  | 94 | NV_MCP_SATA_CFG_20_PORT0_PWB_EN	= (1 << 14), | 
|  | 95 | NV_MCP_SATA_CFG_20_PORT1_PWB_EN	= (1 << 12), | 
|  | 96 |  | 
|  | 97 | NV_ADMA_MAX_CPBS		= 32, | 
|  | 98 | NV_ADMA_CPB_SZ			= 128, | 
|  | 99 | NV_ADMA_APRD_SZ			= 16, | 
|  | 100 | NV_ADMA_SGTBL_LEN		= (1024 - NV_ADMA_CPB_SZ) / | 
|  | 101 | NV_ADMA_APRD_SZ, | 
|  | 102 | NV_ADMA_SGTBL_TOTAL_LEN		= NV_ADMA_SGTBL_LEN + 5, | 
|  | 103 | NV_ADMA_SGTBL_SZ                = NV_ADMA_SGTBL_LEN * NV_ADMA_APRD_SZ, | 
|  | 104 | NV_ADMA_PORT_PRIV_DMA_SZ        = NV_ADMA_MAX_CPBS * | 
|  | 105 | (NV_ADMA_CPB_SZ + NV_ADMA_SGTBL_SZ), | 
|  | 106 |  | 
|  | 107 | /* BAR5 offset to ADMA general registers */ | 
|  | 108 | NV_ADMA_GEN			= 0x400, | 
|  | 109 | NV_ADMA_GEN_CTL			= 0x00, | 
|  | 110 | NV_ADMA_NOTIFIER_CLEAR		= 0x30, | 
|  | 111 |  | 
|  | 112 | /* BAR5 offset to ADMA ports */ | 
|  | 113 | NV_ADMA_PORT			= 0x480, | 
|  | 114 |  | 
|  | 115 | /* size of ADMA port register space  */ | 
|  | 116 | NV_ADMA_PORT_SIZE		= 0x100, | 
|  | 117 |  | 
|  | 118 | /* ADMA port registers */ | 
|  | 119 | NV_ADMA_CTL			= 0x40, | 
|  | 120 | NV_ADMA_CPB_COUNT		= 0x42, | 
|  | 121 | NV_ADMA_NEXT_CPB_IDX		= 0x43, | 
|  | 122 | NV_ADMA_STAT			= 0x44, | 
|  | 123 | NV_ADMA_CPB_BASE_LOW		= 0x48, | 
|  | 124 | NV_ADMA_CPB_BASE_HIGH		= 0x4C, | 
|  | 125 | NV_ADMA_APPEND			= 0x50, | 
|  | 126 | NV_ADMA_NOTIFIER		= 0x68, | 
|  | 127 | NV_ADMA_NOTIFIER_ERROR		= 0x6C, | 
|  | 128 |  | 
|  | 129 | /* NV_ADMA_CTL register bits */ | 
|  | 130 | NV_ADMA_CTL_HOTPLUG_IEN		= (1 << 0), | 
|  | 131 | NV_ADMA_CTL_CHANNEL_RESET	= (1 << 5), | 
|  | 132 | NV_ADMA_CTL_GO			= (1 << 7), | 
|  | 133 | NV_ADMA_CTL_AIEN		= (1 << 8), | 
|  | 134 | NV_ADMA_CTL_READ_NON_COHERENT	= (1 << 11), | 
|  | 135 | NV_ADMA_CTL_WRITE_NON_COHERENT	= (1 << 12), | 
|  | 136 |  | 
|  | 137 | /* CPB response flag bits */ | 
|  | 138 | NV_CPB_RESP_DONE		= (1 << 0), | 
|  | 139 | NV_CPB_RESP_ATA_ERR		= (1 << 3), | 
|  | 140 | NV_CPB_RESP_CMD_ERR		= (1 << 4), | 
|  | 141 | NV_CPB_RESP_CPB_ERR		= (1 << 7), | 
|  | 142 |  | 
|  | 143 | /* CPB control flag bits */ | 
|  | 144 | NV_CPB_CTL_CPB_VALID		= (1 << 0), | 
|  | 145 | NV_CPB_CTL_QUEUE		= (1 << 1), | 
|  | 146 | NV_CPB_CTL_APRD_VALID		= (1 << 2), | 
|  | 147 | NV_CPB_CTL_IEN			= (1 << 3), | 
|  | 148 | NV_CPB_CTL_FPDMA		= (1 << 4), | 
|  | 149 |  | 
|  | 150 | /* APRD flags */ | 
|  | 151 | NV_APRD_WRITE			= (1 << 1), | 
|  | 152 | NV_APRD_END			= (1 << 2), | 
|  | 153 | NV_APRD_CONT			= (1 << 3), | 
|  | 154 |  | 
|  | 155 | /* NV_ADMA_STAT flags */ | 
|  | 156 | NV_ADMA_STAT_TIMEOUT		= (1 << 0), | 
|  | 157 | NV_ADMA_STAT_HOTUNPLUG		= (1 << 1), | 
|  | 158 | NV_ADMA_STAT_HOTPLUG		= (1 << 2), | 
|  | 159 | NV_ADMA_STAT_CPBERR		= (1 << 4), | 
|  | 160 | NV_ADMA_STAT_SERROR		= (1 << 5), | 
|  | 161 | NV_ADMA_STAT_CMD_COMPLETE	= (1 << 6), | 
|  | 162 | NV_ADMA_STAT_IDLE		= (1 << 8), | 
|  | 163 | NV_ADMA_STAT_LEGACY		= (1 << 9), | 
|  | 164 | NV_ADMA_STAT_STOPPED		= (1 << 10), | 
|  | 165 | NV_ADMA_STAT_DONE		= (1 << 12), | 
|  | 166 | NV_ADMA_STAT_ERR		= NV_ADMA_STAT_CPBERR | | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 167 | NV_ADMA_STAT_TIMEOUT, | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 168 |  | 
|  | 169 | /* port flags */ | 
|  | 170 | NV_ADMA_PORT_REGISTER_MODE	= (1 << 0), | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 171 | NV_ADMA_ATAPI_SETUP_COMPLETE	= (1 << 1), | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 172 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 173 | /* MCP55 reg offset */ | 
|  | 174 | NV_CTL_MCP55			= 0x400, | 
|  | 175 | NV_INT_STATUS_MCP55		= 0x440, | 
|  | 176 | NV_INT_ENABLE_MCP55		= 0x444, | 
|  | 177 | NV_NCQ_REG_MCP55		= 0x448, | 
|  | 178 |  | 
|  | 179 | /* MCP55 */ | 
|  | 180 | NV_INT_ALL_MCP55		= 0xffff, | 
|  | 181 | NV_INT_PORT_SHIFT_MCP55		= 16,	/* each port occupies 16 bits */ | 
|  | 182 | NV_INT_MASK_MCP55		= NV_INT_ALL_MCP55 & 0xfffd, | 
|  | 183 |  | 
|  | 184 | /* SWNCQ ENABLE BITS*/ | 
|  | 185 | NV_CTL_PRI_SWNCQ		= 0x02, | 
|  | 186 | NV_CTL_SEC_SWNCQ		= 0x04, | 
|  | 187 |  | 
|  | 188 | /* SW NCQ status bits*/ | 
|  | 189 | NV_SWNCQ_IRQ_DEV		= (1 << 0), | 
|  | 190 | NV_SWNCQ_IRQ_PM			= (1 << 1), | 
|  | 191 | NV_SWNCQ_IRQ_ADDED		= (1 << 2), | 
|  | 192 | NV_SWNCQ_IRQ_REMOVED		= (1 << 3), | 
|  | 193 |  | 
|  | 194 | NV_SWNCQ_IRQ_BACKOUT		= (1 << 4), | 
|  | 195 | NV_SWNCQ_IRQ_SDBFIS		= (1 << 5), | 
|  | 196 | NV_SWNCQ_IRQ_DHREGFIS		= (1 << 6), | 
|  | 197 | NV_SWNCQ_IRQ_DMASETUP		= (1 << 7), | 
|  | 198 |  | 
|  | 199 | NV_SWNCQ_IRQ_HOTPLUG		= NV_SWNCQ_IRQ_ADDED | | 
|  | 200 | NV_SWNCQ_IRQ_REMOVED, | 
|  | 201 |  | 
| Jeff Garzik | 10ad05d | 2006-03-22 23:50:50 -0500 | [diff] [blame] | 202 | }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 203 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 204 | /* ADMA Physical Region Descriptor - one SG segment */ | 
|  | 205 | struct nv_adma_prd { | 
|  | 206 | __le64			addr; | 
|  | 207 | __le32			len; | 
|  | 208 | u8			flags; | 
|  | 209 | u8			packet_len; | 
|  | 210 | __le16			reserved; | 
|  | 211 | }; | 
|  | 212 |  | 
|  | 213 | enum nv_adma_regbits { | 
|  | 214 | CMDEND	= (1 << 15),		/* end of command list */ | 
|  | 215 | WNB	= (1 << 14),		/* wait-not-BSY */ | 
|  | 216 | IGN	= (1 << 13),		/* ignore this entry */ | 
|  | 217 | CS1n	= (1 << (4 + 8)),	/* std. PATA signals follow... */ | 
|  | 218 | DA2	= (1 << (2 + 8)), | 
|  | 219 | DA1	= (1 << (1 + 8)), | 
|  | 220 | DA0	= (1 << (0 + 8)), | 
|  | 221 | }; | 
|  | 222 |  | 
|  | 223 | /* ADMA Command Parameter Block | 
|  | 224 | The first 5 SG segments are stored inside the Command Parameter Block itself. | 
|  | 225 | If there are more than 5 segments the remainder are stored in a separate | 
|  | 226 | memory area indicated by next_aprd. */ | 
|  | 227 | struct nv_adma_cpb { | 
|  | 228 | u8			resp_flags;    /* 0 */ | 
|  | 229 | u8			reserved1;     /* 1 */ | 
|  | 230 | u8			ctl_flags;     /* 2 */ | 
|  | 231 | /* len is length of taskfile in 64 bit words */ | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 232 | u8			len;		/* 3  */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 233 | u8			tag;           /* 4 */ | 
|  | 234 | u8			next_cpb_idx;  /* 5 */ | 
|  | 235 | __le16			reserved2;     /* 6-7 */ | 
|  | 236 | __le16			tf[12];        /* 8-31 */ | 
|  | 237 | struct nv_adma_prd	aprd[5];       /* 32-111 */ | 
|  | 238 | __le64			next_aprd;     /* 112-119 */ | 
|  | 239 | __le64			reserved3;     /* 120-127 */ | 
|  | 240 | }; | 
|  | 241 |  | 
|  | 242 |  | 
|  | 243 | struct nv_adma_port_priv { | 
|  | 244 | struct nv_adma_cpb	*cpb; | 
|  | 245 | dma_addr_t		cpb_dma; | 
|  | 246 | struct nv_adma_prd	*aprd; | 
|  | 247 | dma_addr_t		aprd_dma; | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 248 | void __iomem		*ctl_block; | 
|  | 249 | void __iomem		*gen_block; | 
|  | 250 | void __iomem		*notifier_clear_block; | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 251 | u64			adma_dma_mask; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 252 | u8			flags; | 
| Robert Hancock | 5e5c74a | 2007-02-19 18:42:30 -0600 | [diff] [blame] | 253 | int			last_issue_ncq; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 254 | }; | 
|  | 255 |  | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 256 | struct nv_host_priv { | 
|  | 257 | unsigned long		type; | 
|  | 258 | }; | 
|  | 259 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 260 | struct defer_queue { | 
|  | 261 | u32		defer_bits; | 
|  | 262 | unsigned int	head; | 
|  | 263 | unsigned int	tail; | 
|  | 264 | unsigned int	tag[ATA_MAX_QUEUE]; | 
|  | 265 | }; | 
|  | 266 |  | 
|  | 267 | enum ncq_saw_flag_list { | 
|  | 268 | ncq_saw_d2h	= (1U << 0), | 
|  | 269 | ncq_saw_dmas	= (1U << 1), | 
|  | 270 | ncq_saw_sdb	= (1U << 2), | 
|  | 271 | ncq_saw_backout	= (1U << 3), | 
|  | 272 | }; | 
|  | 273 |  | 
|  | 274 | struct nv_swncq_port_priv { | 
| Tejun Heo | f60d701 | 2010-05-10 21:41:41 +0200 | [diff] [blame] | 275 | struct ata_bmdma_prd *prd;	 /* our SG list */ | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 276 | dma_addr_t	prd_dma; /* and its DMA mapping */ | 
|  | 277 | void __iomem	*sactive_block; | 
|  | 278 | void __iomem	*irq_block; | 
|  | 279 | void __iomem	*tag_block; | 
|  | 280 | u32		qc_active; | 
|  | 281 |  | 
|  | 282 | unsigned int	last_issue_tag; | 
|  | 283 |  | 
|  | 284 | /* fifo circular queue to store deferral command */ | 
|  | 285 | struct defer_queue defer_queue; | 
|  | 286 |  | 
|  | 287 | /* for NCQ interrupt analysis */ | 
|  | 288 | u32		dhfis_bits; | 
|  | 289 | u32		dmafis_bits; | 
|  | 290 | u32		sdbfis_bits; | 
|  | 291 |  | 
|  | 292 | unsigned int	ncq_flags; | 
|  | 293 | }; | 
|  | 294 |  | 
|  | 295 |  | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 296 | #define NV_ADMA_CHECK_INTR(GCTL, PORT) ((GCTL) & (1 << (19 + (12 * (PORT))))) | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 297 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 298 | static int nv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 299 | #ifdef CONFIG_PM | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 300 | static int nv_pci_device_resume(struct pci_dev *pdev); | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 301 | #endif | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 302 | static void nv_ck804_host_stop(struct ata_host *host); | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 303 | static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance); | 
|  | 304 | static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance); | 
|  | 305 | static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance); | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 306 | static int nv_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val); | 
|  | 307 | static int nv_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 308 |  | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 309 | static int nv_hardreset(struct ata_link *link, unsigned int *class, | 
|  | 310 | unsigned long deadline); | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 311 | static void nv_nf2_freeze(struct ata_port *ap); | 
|  | 312 | static void nv_nf2_thaw(struct ata_port *ap); | 
|  | 313 | static void nv_ck804_freeze(struct ata_port *ap); | 
|  | 314 | static void nv_ck804_thaw(struct ata_port *ap); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 315 | static int nv_adma_slave_config(struct scsi_device *sdev); | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 316 | static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 317 | static void nv_adma_qc_prep(struct ata_queued_cmd *qc); | 
|  | 318 | static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc); | 
|  | 319 | static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance); | 
|  | 320 | static void nv_adma_irq_clear(struct ata_port *ap); | 
|  | 321 | static int nv_adma_port_start(struct ata_port *ap); | 
|  | 322 | static void nv_adma_port_stop(struct ata_port *ap); | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 323 | #ifdef CONFIG_PM | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 324 | static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg); | 
|  | 325 | static int nv_adma_port_resume(struct ata_port *ap); | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 326 | #endif | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 327 | static void nv_adma_freeze(struct ata_port *ap); | 
|  | 328 | static void nv_adma_thaw(struct ata_port *ap); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 329 | static void nv_adma_error_handler(struct ata_port *ap); | 
|  | 330 | static void nv_adma_host_stop(struct ata_host *host); | 
| Robert Hancock | f5ecac2 | 2007-02-20 21:49:10 -0600 | [diff] [blame] | 331 | static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc); | 
| Robert Hancock | f2fb344 | 2007-03-26 21:43:36 -0800 | [diff] [blame] | 332 | static void nv_adma_tf_read(struct ata_port *ap, struct ata_taskfile *tf); | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 333 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 334 | static void nv_mcp55_thaw(struct ata_port *ap); | 
|  | 335 | static void nv_mcp55_freeze(struct ata_port *ap); | 
|  | 336 | static void nv_swncq_error_handler(struct ata_port *ap); | 
|  | 337 | static int nv_swncq_slave_config(struct scsi_device *sdev); | 
|  | 338 | static int nv_swncq_port_start(struct ata_port *ap); | 
|  | 339 | static void nv_swncq_qc_prep(struct ata_queued_cmd *qc); | 
|  | 340 | static void nv_swncq_fill_sg(struct ata_queued_cmd *qc); | 
|  | 341 | static unsigned int nv_swncq_qc_issue(struct ata_queued_cmd *qc); | 
|  | 342 | static void nv_swncq_irq_clear(struct ata_port *ap, u16 fis); | 
|  | 343 | static irqreturn_t nv_swncq_interrupt(int irq, void *dev_instance); | 
|  | 344 | #ifdef CONFIG_PM | 
|  | 345 | static int nv_swncq_port_suspend(struct ata_port *ap, pm_message_t mesg); | 
|  | 346 | static int nv_swncq_port_resume(struct ata_port *ap); | 
|  | 347 | #endif | 
|  | 348 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 349 | enum nv_host_type | 
|  | 350 | { | 
|  | 351 | GENERIC, | 
|  | 352 | NFORCE2, | 
| Tejun Heo | 27e4b27 | 2006-06-17 15:49:55 +0900 | [diff] [blame] | 353 | NFORCE3 = NFORCE2,	/* NF2 == NF3 as far as sata_nv is concerned */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 354 | CK804, | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 355 | ADMA, | 
| Tejun Heo | 2d77570 | 2009-01-25 11:29:38 +0900 | [diff] [blame] | 356 | MCP5x, | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 357 | SWNCQ, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 358 | }; | 
|  | 359 |  | 
| Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 360 | static const struct pci_device_id nv_pci_tbl[] = { | 
| Jeff Garzik | 54bb3a9 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 361 | { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA), NFORCE2 }, | 
|  | 362 | { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA), NFORCE3 }, | 
|  | 363 | { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2), NFORCE3 }, | 
|  | 364 | { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA), CK804 }, | 
|  | 365 | { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA2), CK804 }, | 
|  | 366 | { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA), CK804 }, | 
|  | 367 | { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA2), CK804 }, | 
| Tejun Heo | 2d77570 | 2009-01-25 11:29:38 +0900 | [diff] [blame] | 368 | { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA), MCP5x }, | 
|  | 369 | { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2), MCP5x }, | 
|  | 370 | { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA), MCP5x }, | 
|  | 371 | { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2), MCP5x }, | 
| Kuan Luo | e2e031e | 2007-10-25 02:14:17 -0400 | [diff] [blame] | 372 | { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA), GENERIC }, | 
|  | 373 | { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA2), GENERIC }, | 
|  | 374 | { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA3), GENERIC }, | 
| Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 375 |  | 
|  | 376 | { } /* terminate list */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 377 | }; | 
|  | 378 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 379 | static struct pci_driver nv_pci_driver = { | 
|  | 380 | .name			= DRV_NAME, | 
|  | 381 | .id_table		= nv_pci_tbl, | 
|  | 382 | .probe			= nv_init_one, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 383 | #ifdef CONFIG_PM | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 384 | .suspend		= ata_pci_device_suspend, | 
|  | 385 | .resume			= nv_pci_device_resume, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 386 | #endif | 
| Tejun Heo | 1daf9ce | 2007-05-17 13:13:57 +0200 | [diff] [blame] | 387 | .remove			= ata_pci_remove_one, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 | }; | 
|  | 389 |  | 
| Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 390 | static struct scsi_host_template nv_sht = { | 
| Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 391 | ATA_BMDMA_SHT(DRV_NAME), | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 392 | }; | 
|  | 393 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 394 | static struct scsi_host_template nv_adma_sht = { | 
| Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 395 | ATA_NCQ_SHT(DRV_NAME), | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 396 | .can_queue		= NV_ADMA_MAX_CPBS, | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 397 | .sg_tablesize		= NV_ADMA_SGTBL_TOTAL_LEN, | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 398 | .dma_boundary		= NV_ADMA_DMA_BOUNDARY, | 
|  | 399 | .slave_configure	= nv_adma_slave_config, | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 400 | }; | 
|  | 401 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 402 | static struct scsi_host_template nv_swncq_sht = { | 
| Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 403 | ATA_NCQ_SHT(DRV_NAME), | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 404 | .can_queue		= ATA_MAX_QUEUE, | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 405 | .sg_tablesize		= LIBATA_MAX_PRD, | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 406 | .dma_boundary		= ATA_DMA_BOUNDARY, | 
|  | 407 | .slave_configure	= nv_swncq_slave_config, | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 408 | }; | 
|  | 409 |  | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 410 | /* | 
|  | 411 | * NV SATA controllers have various different problems with hardreset | 
|  | 412 | * protocol depending on the specific controller and device. | 
|  | 413 | * | 
|  | 414 | * GENERIC: | 
|  | 415 | * | 
|  | 416 | *  bko11195 reports that link doesn't come online after hardreset on | 
|  | 417 | *  generic nv's and there have been several other similar reports on | 
|  | 418 | *  linux-ide. | 
|  | 419 | * | 
|  | 420 | *  bko12351#c23 reports that warmplug on MCP61 doesn't work with | 
|  | 421 | *  softreset. | 
|  | 422 | * | 
|  | 423 | * NF2/3: | 
|  | 424 | * | 
|  | 425 | *  bko3352 reports nf2/3 controllers can't determine device signature | 
|  | 426 | *  reliably after hardreset.  The following thread reports detection | 
|  | 427 | *  failure on cold boot with the standard debouncing timing. | 
|  | 428 | * | 
|  | 429 | *  http://thread.gmane.org/gmane.linux.ide/34098 | 
|  | 430 | * | 
|  | 431 | *  bko12176 reports that hardreset fails to bring up the link during | 
|  | 432 | *  boot on nf2. | 
|  | 433 | * | 
|  | 434 | * CK804: | 
|  | 435 | * | 
|  | 436 | *  For initial probing after boot and hot plugging, hardreset mostly | 
|  | 437 | *  works fine on CK804 but curiously, reprobing on the initial port | 
|  | 438 | *  by rescanning or rmmod/insmod fails to acquire the initial D2H Reg | 
|  | 439 | *  FIS in somewhat undeterministic way. | 
|  | 440 | * | 
|  | 441 | * SWNCQ: | 
|  | 442 | * | 
|  | 443 | *  bko12351 reports that when SWNCQ is enabled, for hotplug to work, | 
|  | 444 | *  hardreset should be used and hardreset can't report proper | 
|  | 445 | *  signature, which suggests that mcp5x is closer to nf2 as long as | 
|  | 446 | *  reset quirkiness is concerned. | 
|  | 447 | * | 
|  | 448 | *  bko12703 reports that boot probing fails for intel SSD with | 
|  | 449 | *  hardreset.  Link fails to come online.  Softreset works fine. | 
|  | 450 | * | 
|  | 451 | * The failures are varied but the following patterns seem true for | 
|  | 452 | * all flavors. | 
|  | 453 | * | 
|  | 454 | * - Softreset during boot always works. | 
|  | 455 | * | 
|  | 456 | * - Hardreset during boot sometimes fails to bring up the link on | 
|  | 457 | *   certain comibnations and device signature acquisition is | 
|  | 458 | *   unreliable. | 
|  | 459 | * | 
|  | 460 | * - Hardreset is often necessary after hotplug. | 
|  | 461 | * | 
|  | 462 | * So, preferring softreset for boot probing and error handling (as | 
|  | 463 | * hardreset might bring down the link) but using hardreset for | 
|  | 464 | * post-boot probing should work around the above issues in most | 
|  | 465 | * cases.  Define nv_hardreset() which only kicks in for post-boot | 
|  | 466 | * probing and use it for all variants. | 
|  | 467 | */ | 
|  | 468 | static struct ata_port_operations nv_generic_ops = { | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 469 | .inherits		= &ata_bmdma_port_ops, | 
| Alan Cox | c96f173 | 2009-03-24 10:23:46 +0000 | [diff] [blame] | 470 | .lost_interrupt		= ATA_OP_NULL, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 471 | .scr_read		= nv_scr_read, | 
|  | 472 | .scr_write		= nv_scr_write, | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 473 | .hardreset		= nv_hardreset, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 474 | }; | 
|  | 475 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 476 | static struct ata_port_operations nv_nf2_ops = { | 
| Tejun Heo | 7dac745 | 2009-02-12 10:34:32 +0900 | [diff] [blame] | 477 | .inherits		= &nv_generic_ops, | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 478 | .freeze			= nv_nf2_freeze, | 
|  | 479 | .thaw			= nv_nf2_thaw, | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 480 | }; | 
|  | 481 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 482 | static struct ata_port_operations nv_ck804_ops = { | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 483 | .inherits		= &nv_generic_ops, | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 484 | .freeze			= nv_ck804_freeze, | 
|  | 485 | .thaw			= nv_ck804_thaw, | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 486 | .host_stop		= nv_ck804_host_stop, | 
|  | 487 | }; | 
|  | 488 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 489 | static struct ata_port_operations nv_adma_ops = { | 
| Tejun Heo | 3c32428 | 2008-11-03 12:37:49 +0900 | [diff] [blame] | 490 | .inherits		= &nv_ck804_ops, | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 491 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 492 | .check_atapi_dma	= nv_adma_check_atapi_dma, | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 493 | .sff_tf_read		= nv_adma_tf_read, | 
| Tejun Heo | 31cc23b | 2007-09-23 13:14:12 +0900 | [diff] [blame] | 494 | .qc_defer		= ata_std_qc_defer, | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 495 | .qc_prep		= nv_adma_qc_prep, | 
|  | 496 | .qc_issue		= nv_adma_qc_issue, | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 497 | .sff_irq_clear		= nv_adma_irq_clear, | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 498 |  | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 499 | .freeze			= nv_adma_freeze, | 
|  | 500 | .thaw			= nv_adma_thaw, | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 501 | .error_handler		= nv_adma_error_handler, | 
| Robert Hancock | f5ecac2 | 2007-02-20 21:49:10 -0600 | [diff] [blame] | 502 | .post_internal_cmd	= nv_adma_post_internal_cmd, | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 503 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 504 | .port_start		= nv_adma_port_start, | 
|  | 505 | .port_stop		= nv_adma_port_stop, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 506 | #ifdef CONFIG_PM | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 507 | .port_suspend		= nv_adma_port_suspend, | 
|  | 508 | .port_resume		= nv_adma_port_resume, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 509 | #endif | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 510 | .host_stop		= nv_adma_host_stop, | 
|  | 511 | }; | 
|  | 512 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 513 | static struct ata_port_operations nv_swncq_ops = { | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 514 | .inherits		= &nv_generic_ops, | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 515 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 516 | .qc_defer		= ata_std_qc_defer, | 
|  | 517 | .qc_prep		= nv_swncq_qc_prep, | 
|  | 518 | .qc_issue		= nv_swncq_qc_issue, | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 519 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 520 | .freeze			= nv_mcp55_freeze, | 
|  | 521 | .thaw			= nv_mcp55_thaw, | 
|  | 522 | .error_handler		= nv_swncq_error_handler, | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 523 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 524 | #ifdef CONFIG_PM | 
|  | 525 | .port_suspend		= nv_swncq_port_suspend, | 
|  | 526 | .port_resume		= nv_swncq_port_resume, | 
|  | 527 | #endif | 
|  | 528 | .port_start		= nv_swncq_port_start, | 
|  | 529 | }; | 
|  | 530 |  | 
| Tejun Heo | 9594719 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 531 | struct nv_pi_priv { | 
|  | 532 | irq_handler_t			irq_handler; | 
|  | 533 | struct scsi_host_template	*sht; | 
|  | 534 | }; | 
|  | 535 |  | 
|  | 536 | #define NV_PI_PRIV(_irq_handler, _sht) \ | 
|  | 537 | &(struct nv_pi_priv){ .irq_handler = _irq_handler, .sht = _sht } | 
|  | 538 |  | 
| Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 539 | static const struct ata_port_info nv_port_info[] = { | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 540 | /* generic */ | 
|  | 541 | { | 
| Tejun Heo | 0c88758 | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 542 | .flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY, | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 543 | .pio_mask	= NV_PIO_MASK, | 
|  | 544 | .mwdma_mask	= NV_MWDMA_MASK, | 
|  | 545 | .udma_mask	= NV_UDMA_MASK, | 
|  | 546 | .port_ops	= &nv_generic_ops, | 
| Tejun Heo | 9594719 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 547 | .private_data	= NV_PI_PRIV(nv_generic_interrupt, &nv_sht), | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 548 | }, | 
|  | 549 | /* nforce2/3 */ | 
|  | 550 | { | 
| Tejun Heo | 0c88758 | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 551 | .flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY, | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 552 | .pio_mask	= NV_PIO_MASK, | 
|  | 553 | .mwdma_mask	= NV_MWDMA_MASK, | 
|  | 554 | .udma_mask	= NV_UDMA_MASK, | 
|  | 555 | .port_ops	= &nv_nf2_ops, | 
| Tejun Heo | 9594719 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 556 | .private_data	= NV_PI_PRIV(nv_nf2_interrupt, &nv_sht), | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 557 | }, | 
|  | 558 | /* ck804 */ | 
|  | 559 | { | 
| Tejun Heo | 0c88758 | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 560 | .flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY, | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 561 | .pio_mask	= NV_PIO_MASK, | 
|  | 562 | .mwdma_mask	= NV_MWDMA_MASK, | 
|  | 563 | .udma_mask	= NV_UDMA_MASK, | 
|  | 564 | .port_ops	= &nv_ck804_ops, | 
| Tejun Heo | 9594719 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 565 | .private_data	= NV_PI_PRIV(nv_ck804_interrupt, &nv_sht), | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 566 | }, | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 567 | /* ADMA */ | 
|  | 568 | { | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 569 | .flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | | 
|  | 570 | ATA_FLAG_MMIO | ATA_FLAG_NCQ, | 
|  | 571 | .pio_mask	= NV_PIO_MASK, | 
|  | 572 | .mwdma_mask	= NV_MWDMA_MASK, | 
|  | 573 | .udma_mask	= NV_UDMA_MASK, | 
|  | 574 | .port_ops	= &nv_adma_ops, | 
| Tejun Heo | 9594719 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 575 | .private_data	= NV_PI_PRIV(nv_adma_interrupt, &nv_adma_sht), | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 576 | }, | 
| Tejun Heo | 2d77570 | 2009-01-25 11:29:38 +0900 | [diff] [blame] | 577 | /* MCP5x */ | 
|  | 578 | { | 
|  | 579 | .flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY, | 
|  | 580 | .pio_mask	= NV_PIO_MASK, | 
|  | 581 | .mwdma_mask	= NV_MWDMA_MASK, | 
|  | 582 | .udma_mask	= NV_UDMA_MASK, | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 583 | .port_ops	= &nv_generic_ops, | 
| Tejun Heo | 2d77570 | 2009-01-25 11:29:38 +0900 | [diff] [blame] | 584 | .private_data	= NV_PI_PRIV(nv_generic_interrupt, &nv_sht), | 
|  | 585 | }, | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 586 | /* SWNCQ */ | 
|  | 587 | { | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 588 | .flags	        = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | | 
|  | 589 | ATA_FLAG_NCQ, | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 590 | .pio_mask	= NV_PIO_MASK, | 
|  | 591 | .mwdma_mask	= NV_MWDMA_MASK, | 
|  | 592 | .udma_mask	= NV_UDMA_MASK, | 
|  | 593 | .port_ops	= &nv_swncq_ops, | 
| Tejun Heo | 9594719 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 594 | .private_data	= NV_PI_PRIV(nv_swncq_interrupt, &nv_swncq_sht), | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 595 | }, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 596 | }; | 
|  | 597 |  | 
|  | 598 | MODULE_AUTHOR("NVIDIA"); | 
|  | 599 | MODULE_DESCRIPTION("low-level driver for NVIDIA nForce SATA controller"); | 
|  | 600 | MODULE_LICENSE("GPL"); | 
|  | 601 | MODULE_DEVICE_TABLE(pci, nv_pci_tbl); | 
|  | 602 | MODULE_VERSION(DRV_VERSION); | 
|  | 603 |  | 
| Jeff Garzik | 06993d2 | 2008-04-04 03:34:45 -0400 | [diff] [blame] | 604 | static int adma_enabled; | 
| Zoltan Boszormenyi | d21279f | 2008-03-28 14:33:46 -0700 | [diff] [blame] | 605 | static int swncq_enabled = 1; | 
| Tony Vroon | 51c8949 | 2009-08-06 00:50:09 +0100 | [diff] [blame] | 606 | static int msi_enabled; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 607 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 608 | static void nv_adma_register_mode(struct ata_port *ap) | 
|  | 609 | { | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 610 | struct nv_adma_port_priv *pp = ap->private_data; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 611 | void __iomem *mmio = pp->ctl_block; | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 612 | u16 tmp, status; | 
|  | 613 | int count = 0; | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 614 |  | 
|  | 615 | if (pp->flags & NV_ADMA_PORT_REGISTER_MODE) | 
|  | 616 | return; | 
|  | 617 |  | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 618 | status = readw(mmio + NV_ADMA_STAT); | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 619 | while (!(status & NV_ADMA_STAT_IDLE) && count < 20) { | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 620 | ndelay(50); | 
|  | 621 | status = readw(mmio + NV_ADMA_STAT); | 
|  | 622 | count++; | 
|  | 623 | } | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 624 | if (count == 20) | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 625 | ata_port_printk(ap, KERN_WARNING, | 
|  | 626 | "timeout waiting for ADMA IDLE, stat=0x%hx\n", | 
|  | 627 | status); | 
|  | 628 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 629 | tmp = readw(mmio + NV_ADMA_CTL); | 
|  | 630 | writew(tmp & ~NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL); | 
|  | 631 |  | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 632 | count = 0; | 
|  | 633 | status = readw(mmio + NV_ADMA_STAT); | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 634 | while (!(status & NV_ADMA_STAT_LEGACY) && count < 20) { | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 635 | ndelay(50); | 
|  | 636 | status = readw(mmio + NV_ADMA_STAT); | 
|  | 637 | count++; | 
|  | 638 | } | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 639 | if (count == 20) | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 640 | ata_port_printk(ap, KERN_WARNING, | 
|  | 641 | "timeout waiting for ADMA LEGACY, stat=0x%hx\n", | 
|  | 642 | status); | 
|  | 643 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 644 | pp->flags |= NV_ADMA_PORT_REGISTER_MODE; | 
|  | 645 | } | 
|  | 646 |  | 
|  | 647 | static void nv_adma_mode(struct ata_port *ap) | 
|  | 648 | { | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 649 | struct nv_adma_port_priv *pp = ap->private_data; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 650 | void __iomem *mmio = pp->ctl_block; | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 651 | u16 tmp, status; | 
|  | 652 | int count = 0; | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 653 |  | 
|  | 654 | if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) | 
|  | 655 | return; | 
| Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 656 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 657 | WARN_ON(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE); | 
|  | 658 |  | 
|  | 659 | tmp = readw(mmio + NV_ADMA_CTL); | 
|  | 660 | writew(tmp | NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL); | 
|  | 661 |  | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 662 | status = readw(mmio + NV_ADMA_STAT); | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 663 | while (((status & NV_ADMA_STAT_LEGACY) || | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 664 | !(status & NV_ADMA_STAT_IDLE)) && count < 20) { | 
|  | 665 | ndelay(50); | 
|  | 666 | status = readw(mmio + NV_ADMA_STAT); | 
|  | 667 | count++; | 
|  | 668 | } | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 669 | if (count == 20) | 
| Robert Hancock | a2cfe81 | 2007-02-05 16:26:03 -0800 | [diff] [blame] | 670 | ata_port_printk(ap, KERN_WARNING, | 
|  | 671 | "timeout waiting for ADMA LEGACY clear and IDLE, stat=0x%hx\n", | 
|  | 672 | status); | 
|  | 673 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 674 | pp->flags &= ~NV_ADMA_PORT_REGISTER_MODE; | 
|  | 675 | } | 
|  | 676 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 677 | static int nv_adma_slave_config(struct scsi_device *sdev) | 
|  | 678 | { | 
|  | 679 | struct ata_port *ap = ata_shost_to_port(sdev->host); | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 680 | struct nv_adma_port_priv *pp = ap->private_data; | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 681 | struct nv_adma_port_priv *port0, *port1; | 
|  | 682 | struct scsi_device *sdev0, *sdev1; | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 683 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 684 | unsigned long segment_boundary, flags; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 685 | unsigned short sg_tablesize; | 
|  | 686 | int rc; | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 687 | int adma_enable; | 
|  | 688 | u32 current_reg, new_reg, config_mask; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 689 |  | 
|  | 690 | rc = ata_scsi_slave_config(sdev); | 
|  | 691 |  | 
|  | 692 | if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun) | 
|  | 693 | /* Not a proper libata device, ignore */ | 
|  | 694 | return rc; | 
|  | 695 |  | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 696 | spin_lock_irqsave(ap->lock, flags); | 
|  | 697 |  | 
| Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 698 | if (ap->link.device[sdev->id].class == ATA_DEV_ATAPI) { | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 699 | /* | 
|  | 700 | * NVIDIA reports that ADMA mode does not support ATAPI commands. | 
|  | 701 | * Therefore ATAPI commands are sent through the legacy interface. | 
|  | 702 | * However, the legacy interface only supports 32-bit DMA. | 
|  | 703 | * Restrict DMA parameters as required by the legacy interface | 
|  | 704 | * when an ATAPI device is connected. | 
|  | 705 | */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 706 | segment_boundary = ATA_DMA_BOUNDARY; | 
|  | 707 | /* Subtract 1 since an extra entry may be needed for padding, see | 
|  | 708 | libata-scsi.c */ | 
|  | 709 | sg_tablesize = LIBATA_MAX_PRD - 1; | 
| Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 710 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 711 | /* Since the legacy DMA engine is in use, we need to disable ADMA | 
|  | 712 | on the port. */ | 
|  | 713 | adma_enable = 0; | 
|  | 714 | nv_adma_register_mode(ap); | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 715 | } else { | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 716 | segment_boundary = NV_ADMA_DMA_BOUNDARY; | 
|  | 717 | sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN; | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 718 | adma_enable = 1; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 719 | } | 
| Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 720 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 721 | pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, ¤t_reg); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 722 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 723 | if (ap->port_no == 1) | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 724 | config_mask = NV_MCP_SATA_CFG_20_PORT1_EN | | 
|  | 725 | NV_MCP_SATA_CFG_20_PORT1_PWB_EN; | 
|  | 726 | else | 
|  | 727 | config_mask = NV_MCP_SATA_CFG_20_PORT0_EN | | 
|  | 728 | NV_MCP_SATA_CFG_20_PORT0_PWB_EN; | 
| Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 729 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 730 | if (adma_enable) { | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 731 | new_reg = current_reg | config_mask; | 
|  | 732 | pp->flags &= ~NV_ADMA_ATAPI_SETUP_COMPLETE; | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 733 | } else { | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 734 | new_reg = current_reg & ~config_mask; | 
|  | 735 | pp->flags |= NV_ADMA_ATAPI_SETUP_COMPLETE; | 
|  | 736 | } | 
| Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 737 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 738 | if (current_reg != new_reg) | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 739 | pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, new_reg); | 
| Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 740 |  | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 741 | port0 = ap->host->ports[0]->private_data; | 
|  | 742 | port1 = ap->host->ports[1]->private_data; | 
|  | 743 | sdev0 = ap->host->ports[0]->link.device[0].sdev; | 
|  | 744 | sdev1 = ap->host->ports[1]->link.device[0].sdev; | 
|  | 745 | if ((port0->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) || | 
|  | 746 | (port1->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)) { | 
|  | 747 | /** We have to set the DMA mask to 32-bit if either port is in | 
|  | 748 | ATAPI mode, since they are on the same PCI device which is | 
|  | 749 | used for DMA mapping. If we set the mask we also need to set | 
|  | 750 | the bounce limit on both ports to ensure that the block | 
|  | 751 | layer doesn't feed addresses that cause DMA mapping to | 
|  | 752 | choke. If either SCSI device is not allocated yet, it's OK | 
|  | 753 | since that port will discover its correct setting when it | 
|  | 754 | does get allocated. | 
|  | 755 | Note: Setting 32-bit mask should not fail. */ | 
|  | 756 | if (sdev0) | 
|  | 757 | blk_queue_bounce_limit(sdev0->request_queue, | 
|  | 758 | ATA_DMA_MASK); | 
|  | 759 | if (sdev1) | 
|  | 760 | blk_queue_bounce_limit(sdev1->request_queue, | 
|  | 761 | ATA_DMA_MASK); | 
|  | 762 |  | 
|  | 763 | pci_set_dma_mask(pdev, ATA_DMA_MASK); | 
|  | 764 | } else { | 
|  | 765 | /** This shouldn't fail as it was set to this value before */ | 
|  | 766 | pci_set_dma_mask(pdev, pp->adma_dma_mask); | 
|  | 767 | if (sdev0) | 
|  | 768 | blk_queue_bounce_limit(sdev0->request_queue, | 
|  | 769 | pp->adma_dma_mask); | 
|  | 770 | if (sdev1) | 
|  | 771 | blk_queue_bounce_limit(sdev1->request_queue, | 
|  | 772 | pp->adma_dma_mask); | 
|  | 773 | } | 
|  | 774 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 775 | blk_queue_segment_boundary(sdev->request_queue, segment_boundary); | 
| Martin K. Petersen | 8a78362 | 2010-02-26 00:20:39 -0500 | [diff] [blame] | 776 | blk_queue_max_segments(sdev->request_queue, sg_tablesize); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 777 | ata_port_printk(ap, KERN_INFO, | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 778 | "DMA mask 0x%llX, segment boundary 0x%lX, hw segs %hu\n", | 
|  | 779 | (unsigned long long)*ap->host->dev->dma_mask, | 
|  | 780 | segment_boundary, sg_tablesize); | 
|  | 781 |  | 
|  | 782 | spin_unlock_irqrestore(ap->lock, flags); | 
|  | 783 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 784 | return rc; | 
|  | 785 | } | 
|  | 786 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 787 | static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc) | 
|  | 788 | { | 
|  | 789 | struct nv_adma_port_priv *pp = qc->ap->private_data; | 
|  | 790 | return !(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE); | 
|  | 791 | } | 
|  | 792 |  | 
| Robert Hancock | f2fb344 | 2007-03-26 21:43:36 -0800 | [diff] [blame] | 793 | static void nv_adma_tf_read(struct ata_port *ap, struct ata_taskfile *tf) | 
|  | 794 | { | 
| Robert Hancock | 3f3debd | 2007-11-25 16:59:36 -0600 | [diff] [blame] | 795 | /* Other than when internal or pass-through commands are executed, | 
|  | 796 | the only time this function will be called in ADMA mode will be | 
|  | 797 | if a command fails. In the failure case we don't care about going | 
|  | 798 | into register mode with ADMA commands pending, as the commands will | 
|  | 799 | all shortly be aborted anyway. We assume that NCQ commands are not | 
|  | 800 | issued via passthrough, which is the only way that switching into | 
|  | 801 | ADMA mode could abort outstanding commands. */ | 
| Robert Hancock | f2fb344 | 2007-03-26 21:43:36 -0800 | [diff] [blame] | 802 | nv_adma_register_mode(ap); | 
|  | 803 |  | 
| Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 804 | ata_sff_tf_read(ap, tf); | 
| Robert Hancock | f2fb344 | 2007-03-26 21:43:36 -0800 | [diff] [blame] | 805 | } | 
|  | 806 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 807 | static unsigned int nv_adma_tf_to_cpb(struct ata_taskfile *tf, __le16 *cpb) | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 808 | { | 
|  | 809 | unsigned int idx = 0; | 
|  | 810 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 811 | if (tf->flags & ATA_TFLAG_ISADDR) { | 
| Robert Hancock | ac3d6b8 | 2007-02-19 19:02:46 -0600 | [diff] [blame] | 812 | if (tf->flags & ATA_TFLAG_LBA48) { | 
|  | 813 | cpb[idx++] = cpu_to_le16((ATA_REG_ERR   << 8) | tf->hob_feature | WNB); | 
|  | 814 | cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->hob_nsect); | 
|  | 815 | cpb[idx++] = cpu_to_le16((ATA_REG_LBAL  << 8) | tf->hob_lbal); | 
|  | 816 | cpb[idx++] = cpu_to_le16((ATA_REG_LBAM  << 8) | tf->hob_lbam); | 
|  | 817 | cpb[idx++] = cpu_to_le16((ATA_REG_LBAH  << 8) | tf->hob_lbah); | 
|  | 818 | cpb[idx++] = cpu_to_le16((ATA_REG_ERR    << 8) | tf->feature); | 
|  | 819 | } else | 
|  | 820 | cpb[idx++] = cpu_to_le16((ATA_REG_ERR    << 8) | tf->feature | WNB); | 
| Jeff Garzik | a84471f | 2007-02-26 05:51:33 -0500 | [diff] [blame] | 821 |  | 
| Robert Hancock | ac3d6b8 | 2007-02-19 19:02:46 -0600 | [diff] [blame] | 822 | cpb[idx++] = cpu_to_le16((ATA_REG_NSECT  << 8) | tf->nsect); | 
|  | 823 | cpb[idx++] = cpu_to_le16((ATA_REG_LBAL   << 8) | tf->lbal); | 
|  | 824 | cpb[idx++] = cpu_to_le16((ATA_REG_LBAM   << 8) | tf->lbam); | 
|  | 825 | cpb[idx++] = cpu_to_le16((ATA_REG_LBAH   << 8) | tf->lbah); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 826 | } | 
| Jeff Garzik | a84471f | 2007-02-26 05:51:33 -0500 | [diff] [blame] | 827 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 828 | if (tf->flags & ATA_TFLAG_DEVICE) | 
| Robert Hancock | ac3d6b8 | 2007-02-19 19:02:46 -0600 | [diff] [blame] | 829 | cpb[idx++] = cpu_to_le16((ATA_REG_DEVICE << 8) | tf->device); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 830 |  | 
|  | 831 | cpb[idx++] = cpu_to_le16((ATA_REG_CMD    << 8) | tf->command | CMDEND); | 
| Jeff Garzik | a84471f | 2007-02-26 05:51:33 -0500 | [diff] [blame] | 832 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 833 | while (idx < 12) | 
| Robert Hancock | ac3d6b8 | 2007-02-19 19:02:46 -0600 | [diff] [blame] | 834 | cpb[idx++] = cpu_to_le16(IGN); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 835 |  | 
|  | 836 | return idx; | 
|  | 837 | } | 
|  | 838 |  | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 839 | static int nv_adma_check_cpb(struct ata_port *ap, int cpb_num, int force_err) | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 840 | { | 
|  | 841 | struct nv_adma_port_priv *pp = ap->private_data; | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 842 | u8 flags = pp->cpb[cpb_num].resp_flags; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 843 |  | 
|  | 844 | VPRINTK("CPB %d, flags=0x%x\n", cpb_num, flags); | 
|  | 845 |  | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 846 | if (unlikely((force_err || | 
|  | 847 | flags & (NV_CPB_RESP_ATA_ERR | | 
|  | 848 | NV_CPB_RESP_CMD_ERR | | 
|  | 849 | NV_CPB_RESP_CPB_ERR)))) { | 
| Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 850 | struct ata_eh_info *ehi = &ap->link.eh_info; | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 851 | int freeze = 0; | 
|  | 852 |  | 
|  | 853 | ata_ehi_clear_desc(ehi); | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 854 | __ata_ehi_push_desc(ehi, "CPB resp_flags 0x%x: ", flags); | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 855 | if (flags & NV_CPB_RESP_ATA_ERR) { | 
| Tejun Heo | b64bbc3 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 856 | ata_ehi_push_desc(ehi, "ATA error"); | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 857 | ehi->err_mask |= AC_ERR_DEV; | 
|  | 858 | } else if (flags & NV_CPB_RESP_CMD_ERR) { | 
| Tejun Heo | b64bbc3 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 859 | ata_ehi_push_desc(ehi, "CMD error"); | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 860 | ehi->err_mask |= AC_ERR_DEV; | 
|  | 861 | } else if (flags & NV_CPB_RESP_CPB_ERR) { | 
| Tejun Heo | b64bbc3 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 862 | ata_ehi_push_desc(ehi, "CPB error"); | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 863 | ehi->err_mask |= AC_ERR_SYSTEM; | 
|  | 864 | freeze = 1; | 
|  | 865 | } else { | 
|  | 866 | /* notifier error, but no error in CPB flags? */ | 
| Tejun Heo | b64bbc3 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 867 | ata_ehi_push_desc(ehi, "unknown"); | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 868 | ehi->err_mask |= AC_ERR_OTHER; | 
|  | 869 | freeze = 1; | 
|  | 870 | } | 
|  | 871 | /* Kill all commands. EH will determine what actually failed. */ | 
|  | 872 | if (freeze) | 
|  | 873 | ata_port_freeze(ap); | 
|  | 874 | else | 
|  | 875 | ata_port_abort(ap); | 
|  | 876 | return 1; | 
|  | 877 | } | 
|  | 878 |  | 
| Robert Hancock | f2fb344 | 2007-03-26 21:43:36 -0800 | [diff] [blame] | 879 | if (likely(flags & NV_CPB_RESP_DONE)) { | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 880 | struct ata_queued_cmd *qc = ata_qc_from_tag(ap, cpb_num); | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 881 | VPRINTK("CPB flags done, flags=0x%x\n", flags); | 
|  | 882 | if (likely(qc)) { | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 883 | DPRINTK("Completing qc from tag %d\n", cpb_num); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 884 | ata_qc_complete(qc); | 
| Robert Hancock | 2a54cf7 | 2007-02-21 23:53:03 -0600 | [diff] [blame] | 885 | } else { | 
| Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 886 | struct ata_eh_info *ehi = &ap->link.eh_info; | 
| Robert Hancock | 2a54cf7 | 2007-02-21 23:53:03 -0600 | [diff] [blame] | 887 | /* Notifier bits set without a command may indicate the drive | 
|  | 888 | is misbehaving. Raise host state machine violation on this | 
|  | 889 | condition. */ | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 890 | ata_port_printk(ap, KERN_ERR, | 
|  | 891 | "notifier for tag %d with no cmd?\n", | 
|  | 892 | cpb_num); | 
| Robert Hancock | 2a54cf7 | 2007-02-21 23:53:03 -0600 | [diff] [blame] | 893 | ehi->err_mask |= AC_ERR_HSM; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 894 | ehi->action |= ATA_EH_RESET; | 
| Robert Hancock | 2a54cf7 | 2007-02-21 23:53:03 -0600 | [diff] [blame] | 895 | ata_port_freeze(ap); | 
|  | 896 | return 1; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 897 | } | 
|  | 898 | } | 
| Robert Hancock | 5bd28a4 | 2007-02-05 16:26:01 -0800 | [diff] [blame] | 899 | return 0; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 900 | } | 
|  | 901 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 902 | static int nv_host_intr(struct ata_port *ap, u8 irq_stat) | 
|  | 903 | { | 
| Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 904 | struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag); | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 905 |  | 
|  | 906 | /* freeze if hotplugged */ | 
|  | 907 | if (unlikely(irq_stat & (NV_INT_ADDED | NV_INT_REMOVED))) { | 
|  | 908 | ata_port_freeze(ap); | 
|  | 909 | return 1; | 
|  | 910 | } | 
|  | 911 |  | 
|  | 912 | /* bail out if not our interrupt */ | 
|  | 913 | if (!(irq_stat & NV_INT_DEV)) | 
|  | 914 | return 0; | 
|  | 915 |  | 
|  | 916 | /* DEV interrupt w/ no active qc? */ | 
|  | 917 | if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) { | 
| Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 918 | ata_sff_check_status(ap); | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 919 | return 1; | 
|  | 920 | } | 
|  | 921 |  | 
|  | 922 | /* handle interrupt */ | 
| Tejun Heo | c3b2889 | 2010-05-19 22:10:21 +0200 | [diff] [blame] | 923 | return ata_bmdma_port_intr(ap, qc); | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 924 | } | 
|  | 925 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 926 | static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance) | 
|  | 927 | { | 
|  | 928 | struct ata_host *host = dev_instance; | 
|  | 929 | int i, handled = 0; | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 930 | u32 notifier_clears[2]; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 931 |  | 
|  | 932 | spin_lock(&host->lock); | 
|  | 933 |  | 
|  | 934 | for (i = 0; i < host->n_ports; i++) { | 
|  | 935 | struct ata_port *ap = host->ports[i]; | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 936 | struct nv_adma_port_priv *pp = ap->private_data; | 
|  | 937 | void __iomem *mmio = pp->ctl_block; | 
|  | 938 | u16 status; | 
|  | 939 | u32 gen_ctl; | 
|  | 940 | u32 notifier, notifier_error; | 
|  | 941 |  | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 942 | notifier_clears[i] = 0; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 943 |  | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 944 | /* if ADMA is disabled, use standard ata interrupt handler */ | 
|  | 945 | if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) { | 
|  | 946 | u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804) | 
|  | 947 | >> (NV_INT_PORT_SHIFT * i); | 
|  | 948 | handled += nv_host_intr(ap, irq_stat); | 
|  | 949 | continue; | 
|  | 950 | } | 
| Jeff Garzik | a617c09 | 2007-05-21 20:14:23 -0400 | [diff] [blame] | 951 |  | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 952 | /* if in ATA register mode, check for standard interrupts */ | 
|  | 953 | if (pp->flags & NV_ADMA_PORT_REGISTER_MODE) { | 
|  | 954 | u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804) | 
|  | 955 | >> (NV_INT_PORT_SHIFT * i); | 
|  | 956 | if (ata_tag_valid(ap->link.active_tag)) | 
|  | 957 | /** NV_INT_DEV indication seems unreliable | 
|  | 958 | at times at least in ADMA mode. Force it | 
|  | 959 | on always when a command is active, to | 
|  | 960 | prevent losing interrupts. */ | 
|  | 961 | irq_stat |= NV_INT_DEV; | 
|  | 962 | handled += nv_host_intr(ap, irq_stat); | 
|  | 963 | } | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 964 |  | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 965 | notifier = readl(mmio + NV_ADMA_NOTIFIER); | 
|  | 966 | notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR); | 
|  | 967 | notifier_clears[i] = notifier | notifier_error; | 
|  | 968 |  | 
|  | 969 | gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL); | 
|  | 970 |  | 
|  | 971 | if (!NV_ADMA_CHECK_INTR(gen_ctl, ap->port_no) && !notifier && | 
|  | 972 | !notifier_error) | 
|  | 973 | /* Nothing to do */ | 
|  | 974 | continue; | 
|  | 975 |  | 
|  | 976 | status = readw(mmio + NV_ADMA_STAT); | 
|  | 977 |  | 
|  | 978 | /* | 
|  | 979 | * Clear status. Ensure the controller sees the | 
|  | 980 | * clearing before we start looking at any of the CPB | 
|  | 981 | * statuses, so that any CPB completions after this | 
|  | 982 | * point in the handler will raise another interrupt. | 
|  | 983 | */ | 
|  | 984 | writew(status, mmio + NV_ADMA_STAT); | 
|  | 985 | readw(mmio + NV_ADMA_STAT); /* flush posted write */ | 
|  | 986 | rmb(); | 
|  | 987 |  | 
|  | 988 | handled++; /* irq handled if we got here */ | 
|  | 989 |  | 
|  | 990 | /* freeze if hotplugged or controller error */ | 
|  | 991 | if (unlikely(status & (NV_ADMA_STAT_HOTPLUG | | 
|  | 992 | NV_ADMA_STAT_HOTUNPLUG | | 
|  | 993 | NV_ADMA_STAT_TIMEOUT | | 
|  | 994 | NV_ADMA_STAT_SERROR))) { | 
|  | 995 | struct ata_eh_info *ehi = &ap->link.eh_info; | 
|  | 996 |  | 
|  | 997 | ata_ehi_clear_desc(ehi); | 
|  | 998 | __ata_ehi_push_desc(ehi, "ADMA status 0x%08x: ", status); | 
|  | 999 | if (status & NV_ADMA_STAT_TIMEOUT) { | 
|  | 1000 | ehi->err_mask |= AC_ERR_SYSTEM; | 
|  | 1001 | ata_ehi_push_desc(ehi, "timeout"); | 
|  | 1002 | } else if (status & NV_ADMA_STAT_HOTPLUG) { | 
|  | 1003 | ata_ehi_hotplugged(ehi); | 
|  | 1004 | ata_ehi_push_desc(ehi, "hotplug"); | 
|  | 1005 | } else if (status & NV_ADMA_STAT_HOTUNPLUG) { | 
|  | 1006 | ata_ehi_hotplugged(ehi); | 
|  | 1007 | ata_ehi_push_desc(ehi, "hot unplug"); | 
|  | 1008 | } else if (status & NV_ADMA_STAT_SERROR) { | 
|  | 1009 | /* let EH analyze SError and figure out cause */ | 
|  | 1010 | ata_ehi_push_desc(ehi, "SError"); | 
|  | 1011 | } else | 
|  | 1012 | ata_ehi_push_desc(ehi, "unknown"); | 
|  | 1013 | ata_port_freeze(ap); | 
|  | 1014 | continue; | 
|  | 1015 | } | 
|  | 1016 |  | 
|  | 1017 | if (status & (NV_ADMA_STAT_DONE | | 
|  | 1018 | NV_ADMA_STAT_CPBERR | | 
|  | 1019 | NV_ADMA_STAT_CMD_COMPLETE)) { | 
|  | 1020 | u32 check_commands = notifier_clears[i]; | 
|  | 1021 | int pos, error = 0; | 
|  | 1022 |  | 
|  | 1023 | if (status & NV_ADMA_STAT_CPBERR) { | 
|  | 1024 | /* check all active commands */ | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 1025 | if (ata_tag_valid(ap->link.active_tag)) | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 1026 | check_commands = 1 << | 
|  | 1027 | ap->link.active_tag; | 
|  | 1028 | else | 
|  | 1029 | check_commands = ap->link.sactive; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1030 | } | 
|  | 1031 |  | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 1032 | /* check CPBs for completed commands */ | 
|  | 1033 | while ((pos = ffs(check_commands)) && !error) { | 
|  | 1034 | pos--; | 
|  | 1035 | error = nv_adma_check_cpb(ap, pos, | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1036 | notifier_error & (1 << pos)); | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 1037 | check_commands &= ~(1 << pos); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1038 | } | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1039 | } | 
|  | 1040 | } | 
| Jeff Garzik | f20b16f | 2006-12-11 11:14:06 -0500 | [diff] [blame] | 1041 |  | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1042 | if (notifier_clears[0] || notifier_clears[1]) { | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 1043 | /* Note: Both notifier clear registers must be written | 
|  | 1044 | if either is set, even if one is zero, according to NVIDIA. */ | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1045 | struct nv_adma_port_priv *pp = host->ports[0]->private_data; | 
|  | 1046 | writel(notifier_clears[0], pp->notifier_clear_block); | 
|  | 1047 | pp = host->ports[1]->private_data; | 
|  | 1048 | writel(notifier_clears[1], pp->notifier_clear_block); | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 1049 | } | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1050 |  | 
|  | 1051 | spin_unlock(&host->lock); | 
|  | 1052 |  | 
|  | 1053 | return IRQ_RETVAL(handled); | 
|  | 1054 | } | 
|  | 1055 |  | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1056 | static void nv_adma_freeze(struct ata_port *ap) | 
|  | 1057 | { | 
|  | 1058 | struct nv_adma_port_priv *pp = ap->private_data; | 
|  | 1059 | void __iomem *mmio = pp->ctl_block; | 
|  | 1060 | u16 tmp; | 
|  | 1061 |  | 
|  | 1062 | nv_ck804_freeze(ap); | 
|  | 1063 |  | 
|  | 1064 | if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) | 
|  | 1065 | return; | 
|  | 1066 |  | 
|  | 1067 | /* clear any outstanding CK804 notifications */ | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 1068 | writeb(NV_INT_ALL << (ap->port_no * NV_INT_PORT_SHIFT), | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1069 | ap->host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804); | 
|  | 1070 |  | 
|  | 1071 | /* Disable interrupt */ | 
|  | 1072 | tmp = readw(mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 1073 | writew(tmp & ~(NV_ADMA_CTL_AIEN | NV_ADMA_CTL_HOTPLUG_IEN), | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1074 | mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1075 | readw(mmio + NV_ADMA_CTL);	/* flush posted write */ | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1076 | } | 
|  | 1077 |  | 
|  | 1078 | static void nv_adma_thaw(struct ata_port *ap) | 
|  | 1079 | { | 
|  | 1080 | struct nv_adma_port_priv *pp = ap->private_data; | 
|  | 1081 | void __iomem *mmio = pp->ctl_block; | 
|  | 1082 | u16 tmp; | 
|  | 1083 |  | 
|  | 1084 | nv_ck804_thaw(ap); | 
|  | 1085 |  | 
|  | 1086 | if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) | 
|  | 1087 | return; | 
|  | 1088 |  | 
|  | 1089 | /* Enable interrupt */ | 
|  | 1090 | tmp = readw(mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 1091 | writew(tmp | (NV_ADMA_CTL_AIEN | NV_ADMA_CTL_HOTPLUG_IEN), | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1092 | mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1093 | readw(mmio + NV_ADMA_CTL);	/* flush posted write */ | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1094 | } | 
|  | 1095 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1096 | static void nv_adma_irq_clear(struct ata_port *ap) | 
|  | 1097 | { | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1098 | struct nv_adma_port_priv *pp = ap->private_data; | 
|  | 1099 | void __iomem *mmio = pp->ctl_block; | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1100 | u32 notifier_clears[2]; | 
|  | 1101 |  | 
|  | 1102 | if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) { | 
| Tejun Heo | 37f65b8 | 2010-05-19 22:10:20 +0200 | [diff] [blame] | 1103 | ata_bmdma_irq_clear(ap); | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1104 | return; | 
|  | 1105 | } | 
|  | 1106 |  | 
|  | 1107 | /* clear any outstanding CK804 notifications */ | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 1108 | writeb(NV_INT_ALL << (ap->port_no * NV_INT_PORT_SHIFT), | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1109 | ap->host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1110 |  | 
|  | 1111 | /* clear ADMA status */ | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1112 | writew(0xffff, mmio + NV_ADMA_STAT); | 
| Jeff Garzik | a617c09 | 2007-05-21 20:14:23 -0400 | [diff] [blame] | 1113 |  | 
| Robert Hancock | 53014e2 | 2007-05-05 15:36:36 -0600 | [diff] [blame] | 1114 | /* clear notifiers - note both ports need to be written with | 
|  | 1115 | something even though we are only clearing on one */ | 
|  | 1116 | if (ap->port_no == 0) { | 
|  | 1117 | notifier_clears[0] = 0xFFFFFFFF; | 
|  | 1118 | notifier_clears[1] = 0; | 
|  | 1119 | } else { | 
|  | 1120 | notifier_clears[0] = 0; | 
|  | 1121 | notifier_clears[1] = 0xFFFFFFFF; | 
|  | 1122 | } | 
|  | 1123 | pp = ap->host->ports[0]->private_data; | 
|  | 1124 | writel(notifier_clears[0], pp->notifier_clear_block); | 
|  | 1125 | pp = ap->host->ports[1]->private_data; | 
|  | 1126 | writel(notifier_clears[1], pp->notifier_clear_block); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1127 | } | 
|  | 1128 |  | 
| Robert Hancock | f5ecac2 | 2007-02-20 21:49:10 -0600 | [diff] [blame] | 1129 | static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc) | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1130 | { | 
| Robert Hancock | f5ecac2 | 2007-02-20 21:49:10 -0600 | [diff] [blame] | 1131 | struct nv_adma_port_priv *pp = qc->ap->private_data; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1132 |  | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1133 | if (pp->flags & NV_ADMA_PORT_REGISTER_MODE) | 
| Tejun Heo | fe06e5f | 2010-05-10 21:41:39 +0200 | [diff] [blame] | 1134 | ata_bmdma_post_internal_cmd(qc); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1135 | } | 
|  | 1136 |  | 
|  | 1137 | static int nv_adma_port_start(struct ata_port *ap) | 
|  | 1138 | { | 
|  | 1139 | struct device *dev = ap->host->dev; | 
|  | 1140 | struct nv_adma_port_priv *pp; | 
|  | 1141 | int rc; | 
|  | 1142 | void *mem; | 
|  | 1143 | dma_addr_t mem_dma; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1144 | void __iomem *mmio; | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 1145 | struct pci_dev *pdev = to_pci_dev(dev); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1146 | u16 tmp; | 
|  | 1147 |  | 
|  | 1148 | VPRINTK("ENTER\n"); | 
|  | 1149 |  | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 1150 | /* Ensure DMA mask is set to 32-bit before allocating legacy PRD and | 
|  | 1151 | pad buffers */ | 
|  | 1152 | rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); | 
|  | 1153 | if (rc) | 
|  | 1154 | return rc; | 
|  | 1155 | rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); | 
|  | 1156 | if (rc) | 
|  | 1157 | return rc; | 
|  | 1158 |  | 
| Tejun Heo | c708765 | 2010-05-10 21:41:34 +0200 | [diff] [blame] | 1159 | /* we might fallback to bmdma, allocate bmdma resources */ | 
|  | 1160 | rc = ata_bmdma_port_start(ap); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1161 | if (rc) | 
|  | 1162 | return rc; | 
|  | 1163 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1164 | pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); | 
|  | 1165 | if (!pp) | 
|  | 1166 | return -ENOMEM; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1167 |  | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1168 | mmio = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_PORT + | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1169 | ap->port_no * NV_ADMA_PORT_SIZE; | 
|  | 1170 | pp->ctl_block = mmio; | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1171 | pp->gen_block = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_GEN; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1172 | pp->notifier_clear_block = pp->gen_block + | 
|  | 1173 | NV_ADMA_NOTIFIER_CLEAR + (4 * ap->port_no); | 
|  | 1174 |  | 
| Robert Hancock | 8959d30 | 2008-02-04 19:39:02 -0600 | [diff] [blame] | 1175 | /* Now that the legacy PRD and padding buffer are allocated we can | 
|  | 1176 | safely raise the DMA mask to allocate the CPB/APRD table. | 
|  | 1177 | These are allowed to fail since we store the value that ends up | 
|  | 1178 | being used to set as the bounce limit in slave_config later if | 
|  | 1179 | needed. */ | 
|  | 1180 | pci_set_dma_mask(pdev, DMA_BIT_MASK(64)); | 
|  | 1181 | pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)); | 
|  | 1182 | pp->adma_dma_mask = *dev->dma_mask; | 
|  | 1183 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1184 | mem = dmam_alloc_coherent(dev, NV_ADMA_PORT_PRIV_DMA_SZ, | 
|  | 1185 | &mem_dma, GFP_KERNEL); | 
|  | 1186 | if (!mem) | 
|  | 1187 | return -ENOMEM; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1188 | memset(mem, 0, NV_ADMA_PORT_PRIV_DMA_SZ); | 
|  | 1189 |  | 
|  | 1190 | /* | 
|  | 1191 | * First item in chunk of DMA memory: | 
|  | 1192 | * 128-byte command parameter block (CPB) | 
|  | 1193 | * one for each command tag | 
|  | 1194 | */ | 
|  | 1195 | pp->cpb     = mem; | 
|  | 1196 | pp->cpb_dma = mem_dma; | 
|  | 1197 |  | 
|  | 1198 | writel(mem_dma & 0xFFFFFFFF, 	mmio + NV_ADMA_CPB_BASE_LOW); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1199 | writel((mem_dma >> 16) >> 16,	mmio + NV_ADMA_CPB_BASE_HIGH); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1200 |  | 
|  | 1201 | mem     += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ; | 
|  | 1202 | mem_dma += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ; | 
|  | 1203 |  | 
|  | 1204 | /* | 
|  | 1205 | * Second item: block of ADMA_SGTBL_LEN s/g entries | 
|  | 1206 | */ | 
|  | 1207 | pp->aprd = mem; | 
|  | 1208 | pp->aprd_dma = mem_dma; | 
|  | 1209 |  | 
|  | 1210 | ap->private_data = pp; | 
|  | 1211 |  | 
|  | 1212 | /* clear any outstanding interrupt conditions */ | 
|  | 1213 | writew(0xffff, mmio + NV_ADMA_STAT); | 
|  | 1214 |  | 
|  | 1215 | /* initialize port variables */ | 
|  | 1216 | pp->flags = NV_ADMA_PORT_REGISTER_MODE; | 
|  | 1217 |  | 
|  | 1218 | /* clear CPB fetch count */ | 
|  | 1219 | writew(0, mmio + NV_ADMA_CPB_COUNT); | 
|  | 1220 |  | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1221 | /* clear GO for register mode, enable interrupt */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1222 | tmp = readw(mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1223 | writew((tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN | | 
|  | 1224 | NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1225 |  | 
|  | 1226 | tmp = readw(mmio + NV_ADMA_CTL); | 
|  | 1227 | writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1228 | readw(mmio + NV_ADMA_CTL);	/* flush posted write */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1229 | udelay(1); | 
|  | 1230 | writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1231 | readw(mmio + NV_ADMA_CTL);	/* flush posted write */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1232 |  | 
|  | 1233 | return 0; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1234 | } | 
|  | 1235 |  | 
|  | 1236 | static void nv_adma_port_stop(struct ata_port *ap) | 
|  | 1237 | { | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1238 | struct nv_adma_port_priv *pp = ap->private_data; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1239 | void __iomem *mmio = pp->ctl_block; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1240 |  | 
|  | 1241 | VPRINTK("ENTER\n"); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1242 | writew(0, mmio + NV_ADMA_CTL); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1243 | } | 
|  | 1244 |  | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 1245 | #ifdef CONFIG_PM | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1246 | static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg) | 
|  | 1247 | { | 
|  | 1248 | struct nv_adma_port_priv *pp = ap->private_data; | 
|  | 1249 | void __iomem *mmio = pp->ctl_block; | 
|  | 1250 |  | 
|  | 1251 | /* Go to register mode - clears GO */ | 
|  | 1252 | nv_adma_register_mode(ap); | 
|  | 1253 |  | 
|  | 1254 | /* clear CPB fetch count */ | 
|  | 1255 | writew(0, mmio + NV_ADMA_CPB_COUNT); | 
|  | 1256 |  | 
|  | 1257 | /* disable interrupt, shut down port */ | 
|  | 1258 | writew(0, mmio + NV_ADMA_CTL); | 
|  | 1259 |  | 
|  | 1260 | return 0; | 
|  | 1261 | } | 
|  | 1262 |  | 
|  | 1263 | static int nv_adma_port_resume(struct ata_port *ap) | 
|  | 1264 | { | 
|  | 1265 | struct nv_adma_port_priv *pp = ap->private_data; | 
|  | 1266 | void __iomem *mmio = pp->ctl_block; | 
|  | 1267 | u16 tmp; | 
|  | 1268 |  | 
|  | 1269 | /* set CPB block location */ | 
|  | 1270 | writel(pp->cpb_dma & 0xFFFFFFFF, 	mmio + NV_ADMA_CPB_BASE_LOW); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1271 | writel((pp->cpb_dma >> 16) >> 16,	mmio + NV_ADMA_CPB_BASE_HIGH); | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1272 |  | 
|  | 1273 | /* clear any outstanding interrupt conditions */ | 
|  | 1274 | writew(0xffff, mmio + NV_ADMA_STAT); | 
|  | 1275 |  | 
|  | 1276 | /* initialize port variables */ | 
|  | 1277 | pp->flags |= NV_ADMA_PORT_REGISTER_MODE; | 
|  | 1278 |  | 
|  | 1279 | /* clear CPB fetch count */ | 
|  | 1280 | writew(0, mmio + NV_ADMA_CPB_COUNT); | 
|  | 1281 |  | 
|  | 1282 | /* clear GO for register mode, enable interrupt */ | 
|  | 1283 | tmp = readw(mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1284 | writew((tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN | | 
|  | 1285 | NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL); | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1286 |  | 
|  | 1287 | tmp = readw(mmio + NV_ADMA_CTL); | 
|  | 1288 | writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1289 | readw(mmio + NV_ADMA_CTL);	/* flush posted write */ | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1290 | udelay(1); | 
|  | 1291 | writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL); | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1292 | readw(mmio + NV_ADMA_CTL);	/* flush posted write */ | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1293 |  | 
|  | 1294 | return 0; | 
|  | 1295 | } | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 1296 | #endif | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1297 |  | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1298 | static void nv_adma_setup_port(struct ata_port *ap) | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1299 | { | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1300 | void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR]; | 
|  | 1301 | struct ata_ioports *ioport = &ap->ioaddr; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1302 |  | 
|  | 1303 | VPRINTK("ENTER\n"); | 
|  | 1304 |  | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1305 | mmio += NV_ADMA_PORT + ap->port_no * NV_ADMA_PORT_SIZE; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1306 |  | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1307 | ioport->cmd_addr	= mmio; | 
|  | 1308 | ioport->data_addr	= mmio + (ATA_REG_DATA * 4); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1309 | ioport->error_addr	= | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1310 | ioport->feature_addr	= mmio + (ATA_REG_ERR * 4); | 
|  | 1311 | ioport->nsect_addr	= mmio + (ATA_REG_NSECT * 4); | 
|  | 1312 | ioport->lbal_addr	= mmio + (ATA_REG_LBAL * 4); | 
|  | 1313 | ioport->lbam_addr	= mmio + (ATA_REG_LBAM * 4); | 
|  | 1314 | ioport->lbah_addr	= mmio + (ATA_REG_LBAH * 4); | 
|  | 1315 | ioport->device_addr	= mmio + (ATA_REG_DEVICE * 4); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1316 | ioport->status_addr	= | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1317 | ioport->command_addr	= mmio + (ATA_REG_STATUS * 4); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1318 | ioport->altstatus_addr	= | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1319 | ioport->ctl_addr	= mmio + 0x20; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1320 | } | 
|  | 1321 |  | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1322 | static int nv_adma_host_init(struct ata_host *host) | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1323 | { | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1324 | struct pci_dev *pdev = to_pci_dev(host->dev); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1325 | unsigned int i; | 
|  | 1326 | u32 tmp32; | 
|  | 1327 |  | 
|  | 1328 | VPRINTK("ENTER\n"); | 
|  | 1329 |  | 
|  | 1330 | /* enable ADMA on the ports */ | 
|  | 1331 | pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32); | 
|  | 1332 | tmp32 |= NV_MCP_SATA_CFG_20_PORT0_EN | | 
|  | 1333 | NV_MCP_SATA_CFG_20_PORT0_PWB_EN | | 
|  | 1334 | NV_MCP_SATA_CFG_20_PORT1_EN | | 
|  | 1335 | NV_MCP_SATA_CFG_20_PORT1_PWB_EN; | 
|  | 1336 |  | 
|  | 1337 | pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32); | 
|  | 1338 |  | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1339 | for (i = 0; i < host->n_ports; i++) | 
|  | 1340 | nv_adma_setup_port(host->ports[i]); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1341 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1342 | return 0; | 
|  | 1343 | } | 
|  | 1344 |  | 
|  | 1345 | static void nv_adma_fill_aprd(struct ata_queued_cmd *qc, | 
|  | 1346 | struct scatterlist *sg, | 
|  | 1347 | int idx, | 
|  | 1348 | struct nv_adma_prd *aprd) | 
|  | 1349 | { | 
| Robert Hancock | 41949ed | 2007-02-19 19:02:27 -0600 | [diff] [blame] | 1350 | u8 flags = 0; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1351 | if (qc->tf.flags & ATA_TFLAG_WRITE) | 
|  | 1352 | flags |= NV_APRD_WRITE; | 
|  | 1353 | if (idx == qc->n_elem - 1) | 
|  | 1354 | flags |= NV_APRD_END; | 
|  | 1355 | else if (idx != 4) | 
|  | 1356 | flags |= NV_APRD_CONT; | 
|  | 1357 |  | 
|  | 1358 | aprd->addr  = cpu_to_le64(((u64)sg_dma_address(sg))); | 
|  | 1359 | aprd->len   = cpu_to_le32(((u32)sg_dma_len(sg))); /* len in bytes */ | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 1360 | aprd->flags = flags; | 
| Robert Hancock | 41949ed | 2007-02-19 19:02:27 -0600 | [diff] [blame] | 1361 | aprd->packet_len = 0; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1362 | } | 
|  | 1363 |  | 
|  | 1364 | static void nv_adma_fill_sg(struct ata_queued_cmd *qc, struct nv_adma_cpb *cpb) | 
|  | 1365 | { | 
|  | 1366 | struct nv_adma_port_priv *pp = qc->ap->private_data; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1367 | struct nv_adma_prd *aprd; | 
|  | 1368 | struct scatterlist *sg; | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 1369 | unsigned int si; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1370 |  | 
|  | 1371 | VPRINTK("ENTER\n"); | 
|  | 1372 |  | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 1373 | for_each_sg(qc->sg, sg, qc->n_elem, si) { | 
|  | 1374 | aprd = (si < 5) ? &cpb->aprd[si] : | 
|  | 1375 | &pp->aprd[NV_ADMA_SGTBL_LEN * qc->tag + (si-5)]; | 
|  | 1376 | nv_adma_fill_aprd(qc, sg, si, aprd); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1377 | } | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 1378 | if (si > 5) | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1379 | cpb->next_aprd = cpu_to_le64(((u64)(pp->aprd_dma + NV_ADMA_SGTBL_SZ * qc->tag))); | 
| Robert Hancock | 41949ed | 2007-02-19 19:02:27 -0600 | [diff] [blame] | 1380 | else | 
|  | 1381 | cpb->next_aprd = cpu_to_le64(0); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1382 | } | 
|  | 1383 |  | 
| Robert Hancock | 382a665 | 2007-02-05 16:26:02 -0800 | [diff] [blame] | 1384 | static int nv_adma_use_reg_mode(struct ata_queued_cmd *qc) | 
|  | 1385 | { | 
|  | 1386 | struct nv_adma_port_priv *pp = qc->ap->private_data; | 
|  | 1387 |  | 
|  | 1388 | /* ADMA engine can only be used for non-ATAPI DMA commands, | 
| Robert Hancock | 3f3debd | 2007-11-25 16:59:36 -0600 | [diff] [blame] | 1389 | or interrupt-driven no-data commands. */ | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1390 | if ((pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) || | 
| Robert Hancock | 3f3debd | 2007-11-25 16:59:36 -0600 | [diff] [blame] | 1391 | (qc->tf.flags & ATA_TFLAG_POLLING)) | 
| Robert Hancock | 382a665 | 2007-02-05 16:26:02 -0800 | [diff] [blame] | 1392 | return 1; | 
|  | 1393 |  | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1394 | if ((qc->flags & ATA_QCFLAG_DMAMAP) || | 
| Robert Hancock | 382a665 | 2007-02-05 16:26:02 -0800 | [diff] [blame] | 1395 | (qc->tf.protocol == ATA_PROT_NODATA)) | 
|  | 1396 | return 0; | 
|  | 1397 |  | 
|  | 1398 | return 1; | 
|  | 1399 | } | 
|  | 1400 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1401 | static void nv_adma_qc_prep(struct ata_queued_cmd *qc) | 
|  | 1402 | { | 
|  | 1403 | struct nv_adma_port_priv *pp = qc->ap->private_data; | 
|  | 1404 | struct nv_adma_cpb *cpb = &pp->cpb[qc->tag]; | 
|  | 1405 | u8 ctl_flags = NV_CPB_CTL_CPB_VALID | | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1406 | NV_CPB_CTL_IEN; | 
|  | 1407 |  | 
| Robert Hancock | 382a665 | 2007-02-05 16:26:02 -0800 | [diff] [blame] | 1408 | if (nv_adma_use_reg_mode(qc)) { | 
| Robert Hancock | 3f3debd | 2007-11-25 16:59:36 -0600 | [diff] [blame] | 1409 | BUG_ON(!(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) && | 
|  | 1410 | (qc->flags & ATA_QCFLAG_DMAMAP)); | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 1411 | nv_adma_register_mode(qc->ap); | 
| Tejun Heo | f47451c | 2010-05-10 21:41:40 +0200 | [diff] [blame] | 1412 | ata_bmdma_qc_prep(qc); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1413 | return; | 
|  | 1414 | } | 
|  | 1415 |  | 
| Robert Hancock | 41949ed | 2007-02-19 19:02:27 -0600 | [diff] [blame] | 1416 | cpb->resp_flags = NV_CPB_RESP_DONE; | 
|  | 1417 | wmb(); | 
|  | 1418 | cpb->ctl_flags = 0; | 
|  | 1419 | wmb(); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1420 |  | 
|  | 1421 | cpb->len		= 3; | 
|  | 1422 | cpb->tag		= qc->tag; | 
|  | 1423 | cpb->next_cpb_idx	= 0; | 
|  | 1424 |  | 
|  | 1425 | /* turn on NCQ flags for NCQ commands */ | 
|  | 1426 | if (qc->tf.protocol == ATA_PROT_NCQ) | 
|  | 1427 | ctl_flags |= NV_CPB_CTL_QUEUE | NV_CPB_CTL_FPDMA; | 
|  | 1428 |  | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1429 | VPRINTK("qc->flags = 0x%lx\n", qc->flags); | 
|  | 1430 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1431 | nv_adma_tf_to_cpb(&qc->tf, cpb->tf); | 
|  | 1432 |  | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1433 | if (qc->flags & ATA_QCFLAG_DMAMAP) { | 
| Robert Hancock | 382a665 | 2007-02-05 16:26:02 -0800 | [diff] [blame] | 1434 | nv_adma_fill_sg(qc, cpb); | 
|  | 1435 | ctl_flags |= NV_CPB_CTL_APRD_VALID; | 
|  | 1436 | } else | 
|  | 1437 | memset(&cpb->aprd[0], 0, sizeof(struct nv_adma_prd) * 5); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1438 |  | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1439 | /* Be paranoid and don't let the device see NV_CPB_CTL_CPB_VALID | 
|  | 1440 | until we are finished filling in all of the contents */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1441 | wmb(); | 
|  | 1442 | cpb->ctl_flags = ctl_flags; | 
| Robert Hancock | 41949ed | 2007-02-19 19:02:27 -0600 | [diff] [blame] | 1443 | wmb(); | 
|  | 1444 | cpb->resp_flags = 0; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1445 | } | 
|  | 1446 |  | 
|  | 1447 | static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc) | 
|  | 1448 | { | 
| Robert Hancock | 2dec755 | 2006-11-26 14:20:19 -0600 | [diff] [blame] | 1449 | struct nv_adma_port_priv *pp = qc->ap->private_data; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1450 | void __iomem *mmio = pp->ctl_block; | 
| Robert Hancock | 5e5c74a | 2007-02-19 18:42:30 -0600 | [diff] [blame] | 1451 | int curr_ncq = (qc->tf.protocol == ATA_PROT_NCQ); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1452 |  | 
|  | 1453 | VPRINTK("ENTER\n"); | 
|  | 1454 |  | 
| Robert Hancock | 3f3debd | 2007-11-25 16:59:36 -0600 | [diff] [blame] | 1455 | /* We can't handle result taskfile with NCQ commands, since | 
|  | 1456 | retrieving the taskfile switches us out of ADMA mode and would abort | 
|  | 1457 | existing commands. */ | 
|  | 1458 | if (unlikely(qc->tf.protocol == ATA_PROT_NCQ && | 
|  | 1459 | (qc->flags & ATA_QCFLAG_RESULT_TF))) { | 
|  | 1460 | ata_dev_printk(qc->dev, KERN_ERR, | 
|  | 1461 | "NCQ w/ RESULT_TF not allowed\n"); | 
|  | 1462 | return AC_ERR_SYSTEM; | 
|  | 1463 | } | 
|  | 1464 |  | 
| Robert Hancock | 382a665 | 2007-02-05 16:26:02 -0800 | [diff] [blame] | 1465 | if (nv_adma_use_reg_mode(qc)) { | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1466 | /* use ATA register mode */ | 
| Robert Hancock | 382a665 | 2007-02-05 16:26:02 -0800 | [diff] [blame] | 1467 | VPRINTK("using ATA register mode: 0x%lx\n", qc->flags); | 
| Robert Hancock | 3f3debd | 2007-11-25 16:59:36 -0600 | [diff] [blame] | 1468 | BUG_ON(!(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) && | 
|  | 1469 | (qc->flags & ATA_QCFLAG_DMAMAP)); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1470 | nv_adma_register_mode(qc->ap); | 
| Tejun Heo | 360ff78 | 2010-05-10 21:41:42 +0200 | [diff] [blame] | 1471 | return ata_bmdma_qc_issue(qc); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1472 | } else | 
|  | 1473 | nv_adma_mode(qc->ap); | 
|  | 1474 |  | 
|  | 1475 | /* write append register, command tag in lower 8 bits | 
|  | 1476 | and (number of cpbs to append -1) in top 8 bits */ | 
|  | 1477 | wmb(); | 
| Robert Hancock | 5e5c74a | 2007-02-19 18:42:30 -0600 | [diff] [blame] | 1478 |  | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1479 | if (curr_ncq != pp->last_issue_ncq) { | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1480 | /* Seems to need some delay before switching between NCQ and | 
|  | 1481 | non-NCQ commands, else we get command timeouts and such. */ | 
| Robert Hancock | 5e5c74a | 2007-02-19 18:42:30 -0600 | [diff] [blame] | 1482 | udelay(20); | 
|  | 1483 | pp->last_issue_ncq = curr_ncq; | 
|  | 1484 | } | 
|  | 1485 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1486 | writew(qc->tag, mmio + NV_ADMA_APPEND); | 
|  | 1487 |  | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1488 | DPRINTK("Issued tag %u\n", qc->tag); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1489 |  | 
|  | 1490 | return 0; | 
|  | 1491 | } | 
|  | 1492 |  | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1493 | static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1494 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1495 | struct ata_host *host = dev_instance; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1496 | unsigned int i; | 
|  | 1497 | unsigned int handled = 0; | 
|  | 1498 | unsigned long flags; | 
|  | 1499 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1500 | spin_lock_irqsave(&host->lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1501 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1502 | for (i = 0; i < host->n_ports; i++) { | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 1503 | struct ata_port *ap = host->ports[i]; | 
|  | 1504 | struct ata_queued_cmd *qc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1505 |  | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 1506 | qc = ata_qc_from_tag(ap, ap->link.active_tag); | 
|  | 1507 | if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) { | 
| Tejun Heo | c3b2889 | 2010-05-19 22:10:21 +0200 | [diff] [blame] | 1508 | handled += ata_bmdma_port_intr(ap, qc); | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 1509 | } else { | 
|  | 1510 | /* | 
|  | 1511 | * No request pending?  Clear interrupt status | 
|  | 1512 | * anyway, in case there's one pending. | 
|  | 1513 | */ | 
|  | 1514 | ap->ops->sff_check_status(ap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1515 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1516 | } | 
|  | 1517 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1518 | spin_unlock_irqrestore(&host->lock, flags); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1519 |  | 
|  | 1520 | return IRQ_RETVAL(handled); | 
|  | 1521 | } | 
|  | 1522 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1523 | static irqreturn_t nv_do_interrupt(struct ata_host *host, u8 irq_stat) | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1524 | { | 
|  | 1525 | int i, handled = 0; | 
|  | 1526 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1527 | for (i = 0; i < host->n_ports; i++) { | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 1528 | handled += nv_host_intr(host->ports[i], irq_stat); | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1529 | irq_stat >>= NV_INT_PORT_SHIFT; | 
|  | 1530 | } | 
|  | 1531 |  | 
|  | 1532 | return IRQ_RETVAL(handled); | 
|  | 1533 | } | 
|  | 1534 |  | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1535 | static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance) | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1536 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1537 | struct ata_host *host = dev_instance; | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1538 | u8 irq_stat; | 
|  | 1539 | irqreturn_t ret; | 
|  | 1540 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1541 | spin_lock(&host->lock); | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1542 | irq_stat = ioread8(host->ports[0]->ioaddr.scr_addr + NV_INT_STATUS); | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1543 | ret = nv_do_interrupt(host, irq_stat); | 
|  | 1544 | spin_unlock(&host->lock); | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1545 |  | 
|  | 1546 | return ret; | 
|  | 1547 | } | 
|  | 1548 |  | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1549 | static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance) | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1550 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1551 | struct ata_host *host = dev_instance; | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1552 | u8 irq_stat; | 
|  | 1553 | irqreturn_t ret; | 
|  | 1554 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1555 | spin_lock(&host->lock); | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1556 | irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804); | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1557 | ret = nv_do_interrupt(host, irq_stat); | 
|  | 1558 | spin_unlock(&host->lock); | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1559 |  | 
|  | 1560 | return ret; | 
|  | 1561 | } | 
|  | 1562 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 1563 | static int nv_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1564 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1565 | if (sc_reg > SCR_CONTROL) | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 1566 | return -EINVAL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1567 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 1568 | *val = ioread32(link->ap->ioaddr.scr_addr + (sc_reg * 4)); | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 1569 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1570 | } | 
|  | 1571 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 1572 | static int nv_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1573 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1574 | if (sc_reg > SCR_CONTROL) | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 1575 | return -EINVAL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1576 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 1577 | iowrite32(val, link->ap->ioaddr.scr_addr + (sc_reg * 4)); | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 1578 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1579 | } | 
|  | 1580 |  | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 1581 | static int nv_hardreset(struct ata_link *link, unsigned int *class, | 
|  | 1582 | unsigned long deadline) | 
| Tejun Heo | e8caa3c | 2009-01-25 11:25:22 +0900 | [diff] [blame] | 1583 | { | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 1584 | struct ata_eh_context *ehc = &link->eh_context; | 
| Tejun Heo | e8caa3c | 2009-01-25 11:25:22 +0900 | [diff] [blame] | 1585 |  | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 1586 | /* Do hardreset iff it's post-boot probing, please read the | 
|  | 1587 | * comment above port ops for details. | 
|  | 1588 | */ | 
|  | 1589 | if (!(link->ap->pflags & ATA_PFLAG_LOADING) && | 
|  | 1590 | !ata_dev_enabled(link->device)) | 
|  | 1591 | sata_link_hardreset(link, sata_deb_timing_hotplug, deadline, | 
|  | 1592 | NULL, NULL); | 
| Tejun Heo | 6489e32 | 2009-10-14 11:18:28 +0900 | [diff] [blame] | 1593 | else { | 
|  | 1594 | const unsigned long *timing = sata_ehc_deb_timing(ehc); | 
|  | 1595 | int rc; | 
|  | 1596 |  | 
|  | 1597 | if (!(ehc->i.flags & ATA_EHI_QUIET)) | 
|  | 1598 | ata_link_printk(link, KERN_INFO, "nv: skipping " | 
|  | 1599 | "hardreset on occupied port\n"); | 
|  | 1600 |  | 
|  | 1601 | /* make sure the link is online */ | 
|  | 1602 | rc = sata_link_resume(link, timing, deadline); | 
|  | 1603 | /* whine about phy resume failure but proceed */ | 
|  | 1604 | if (rc && rc != -EOPNOTSUPP) | 
|  | 1605 | ata_link_printk(link, KERN_WARNING, "failed to resume " | 
|  | 1606 | "link (errno=%d)\n", rc); | 
|  | 1607 | } | 
| Tejun Heo | 7f4774b | 2009-06-10 16:29:07 +0900 | [diff] [blame] | 1608 |  | 
|  | 1609 | /* device signature acquisition is unreliable */ | 
|  | 1610 | return -EAGAIN; | 
| Tejun Heo | e8caa3c | 2009-01-25 11:25:22 +0900 | [diff] [blame] | 1611 | } | 
|  | 1612 |  | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1613 | static void nv_nf2_freeze(struct ata_port *ap) | 
|  | 1614 | { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1615 | void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr; | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1616 | int shift = ap->port_no * NV_INT_PORT_SHIFT; | 
|  | 1617 | u8 mask; | 
|  | 1618 |  | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1619 | mask = ioread8(scr_addr + NV_INT_ENABLE); | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1620 | mask &= ~(NV_INT_ALL << shift); | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1621 | iowrite8(mask, scr_addr + NV_INT_ENABLE); | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1622 | } | 
|  | 1623 |  | 
|  | 1624 | static void nv_nf2_thaw(struct ata_port *ap) | 
|  | 1625 | { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1626 | void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr; | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1627 | int shift = ap->port_no * NV_INT_PORT_SHIFT; | 
|  | 1628 | u8 mask; | 
|  | 1629 |  | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1630 | iowrite8(NV_INT_ALL << shift, scr_addr + NV_INT_STATUS); | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1631 |  | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1632 | mask = ioread8(scr_addr + NV_INT_ENABLE); | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1633 | mask |= (NV_INT_MASK << shift); | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1634 | iowrite8(mask, scr_addr + NV_INT_ENABLE); | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1635 | } | 
|  | 1636 |  | 
|  | 1637 | static void nv_ck804_freeze(struct ata_port *ap) | 
|  | 1638 | { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1639 | void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR]; | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1640 | int shift = ap->port_no * NV_INT_PORT_SHIFT; | 
|  | 1641 | u8 mask; | 
|  | 1642 |  | 
|  | 1643 | mask = readb(mmio_base + NV_INT_ENABLE_CK804); | 
|  | 1644 | mask &= ~(NV_INT_ALL << shift); | 
|  | 1645 | writeb(mask, mmio_base + NV_INT_ENABLE_CK804); | 
|  | 1646 | } | 
|  | 1647 |  | 
|  | 1648 | static void nv_ck804_thaw(struct ata_port *ap) | 
|  | 1649 | { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1650 | void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR]; | 
| Tejun Heo | 39f8758 | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 1651 | int shift = ap->port_no * NV_INT_PORT_SHIFT; | 
|  | 1652 | u8 mask; | 
|  | 1653 |  | 
|  | 1654 | writeb(NV_INT_ALL << shift, mmio_base + NV_INT_STATUS_CK804); | 
|  | 1655 |  | 
|  | 1656 | mask = readb(mmio_base + NV_INT_ENABLE_CK804); | 
|  | 1657 | mask |= (NV_INT_MASK << shift); | 
|  | 1658 | writeb(mask, mmio_base + NV_INT_ENABLE_CK804); | 
|  | 1659 | } | 
|  | 1660 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1661 | static void nv_mcp55_freeze(struct ata_port *ap) | 
|  | 1662 | { | 
|  | 1663 | void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR]; | 
|  | 1664 | int shift = ap->port_no * NV_INT_PORT_SHIFT_MCP55; | 
|  | 1665 | u32 mask; | 
|  | 1666 |  | 
|  | 1667 | writel(NV_INT_ALL_MCP55 << shift, mmio_base + NV_INT_STATUS_MCP55); | 
|  | 1668 |  | 
|  | 1669 | mask = readl(mmio_base + NV_INT_ENABLE_MCP55); | 
|  | 1670 | mask &= ~(NV_INT_ALL_MCP55 << shift); | 
|  | 1671 | writel(mask, mmio_base + NV_INT_ENABLE_MCP55); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1672 | } | 
|  | 1673 |  | 
|  | 1674 | static void nv_mcp55_thaw(struct ata_port *ap) | 
|  | 1675 | { | 
|  | 1676 | void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR]; | 
|  | 1677 | int shift = ap->port_no * NV_INT_PORT_SHIFT_MCP55; | 
|  | 1678 | u32 mask; | 
|  | 1679 |  | 
|  | 1680 | writel(NV_INT_ALL_MCP55 << shift, mmio_base + NV_INT_STATUS_MCP55); | 
|  | 1681 |  | 
|  | 1682 | mask = readl(mmio_base + NV_INT_ENABLE_MCP55); | 
|  | 1683 | mask |= (NV_INT_MASK_MCP55 << shift); | 
|  | 1684 | writel(mask, mmio_base + NV_INT_ENABLE_MCP55); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1685 | } | 
|  | 1686 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1687 | static void nv_adma_error_handler(struct ata_port *ap) | 
|  | 1688 | { | 
|  | 1689 | struct nv_adma_port_priv *pp = ap->private_data; | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1690 | if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) { | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 1691 | void __iomem *mmio = pp->ctl_block; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1692 | int i; | 
|  | 1693 | u16 tmp; | 
| Jeff Garzik | a84471f | 2007-02-26 05:51:33 -0500 | [diff] [blame] | 1694 |  | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1695 | if (ata_tag_valid(ap->link.active_tag) || ap->link.sactive) { | 
| Robert Hancock | 2cb2785 | 2007-02-11 18:34:44 -0600 | [diff] [blame] | 1696 | u32 notifier = readl(mmio + NV_ADMA_NOTIFIER); | 
|  | 1697 | u32 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR); | 
|  | 1698 | u32 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL); | 
|  | 1699 | u32 status = readw(mmio + NV_ADMA_STAT); | 
| Robert Hancock | 08af741 | 2007-02-19 19:01:59 -0600 | [diff] [blame] | 1700 | u8 cpb_count = readb(mmio + NV_ADMA_CPB_COUNT); | 
|  | 1701 | u8 next_cpb_idx = readb(mmio + NV_ADMA_NEXT_CPB_IDX); | 
| Robert Hancock | 2cb2785 | 2007-02-11 18:34:44 -0600 | [diff] [blame] | 1702 |  | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1703 | ata_port_printk(ap, KERN_ERR, | 
|  | 1704 | "EH in ADMA mode, notifier 0x%X " | 
| Robert Hancock | 08af741 | 2007-02-19 19:01:59 -0600 | [diff] [blame] | 1705 | "notifier_error 0x%X gen_ctl 0x%X status 0x%X " | 
|  | 1706 | "next cpb count 0x%X next cpb idx 0x%x\n", | 
|  | 1707 | notifier, notifier_error, gen_ctl, status, | 
|  | 1708 | cpb_count, next_cpb_idx); | 
| Robert Hancock | 2cb2785 | 2007-02-11 18:34:44 -0600 | [diff] [blame] | 1709 |  | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1710 | for (i = 0; i < NV_ADMA_MAX_CPBS; i++) { | 
| Robert Hancock | 2cb2785 | 2007-02-11 18:34:44 -0600 | [diff] [blame] | 1711 | struct nv_adma_cpb *cpb = &pp->cpb[i]; | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1712 | if ((ata_tag_valid(ap->link.active_tag) && i == ap->link.active_tag) || | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1713 | ap->link.sactive & (1 << i)) | 
| Robert Hancock | 2cb2785 | 2007-02-11 18:34:44 -0600 | [diff] [blame] | 1714 | ata_port_printk(ap, KERN_ERR, | 
|  | 1715 | "CPB %d: ctl_flags 0x%x, resp_flags 0x%x\n", | 
|  | 1716 | i, cpb->ctl_flags, cpb->resp_flags); | 
|  | 1717 | } | 
|  | 1718 | } | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1719 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1720 | /* Push us back into port register mode for error handling. */ | 
|  | 1721 | nv_adma_register_mode(ap); | 
|  | 1722 |  | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1723 | /* Mark all of the CPBs as invalid to prevent them from | 
|  | 1724 | being executed */ | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1725 | for (i = 0; i < NV_ADMA_MAX_CPBS; i++) | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1726 | pp->cpb[i].ctl_flags &= ~NV_CPB_CTL_CPB_VALID; | 
|  | 1727 |  | 
|  | 1728 | /* clear CPB fetch count */ | 
|  | 1729 | writew(0, mmio + NV_ADMA_CPB_COUNT); | 
|  | 1730 |  | 
|  | 1731 | /* Reset channel */ | 
|  | 1732 | tmp = readw(mmio + NV_ADMA_CTL); | 
|  | 1733 | writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL); | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1734 | readw(mmio + NV_ADMA_CTL);	/* flush posted write */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1735 | udelay(1); | 
|  | 1736 | writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL); | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 1737 | readw(mmio + NV_ADMA_CTL);	/* flush posted write */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1738 | } | 
|  | 1739 |  | 
| Tejun Heo | fe06e5f | 2010-05-10 21:41:39 +0200 | [diff] [blame] | 1740 | ata_bmdma_error_handler(ap); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 1741 | } | 
|  | 1742 |  | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1743 | static void nv_swncq_qc_to_dq(struct ata_port *ap, struct ata_queued_cmd *qc) | 
|  | 1744 | { | 
|  | 1745 | struct nv_swncq_port_priv *pp = ap->private_data; | 
|  | 1746 | struct defer_queue *dq = &pp->defer_queue; | 
|  | 1747 |  | 
|  | 1748 | /* queue is full */ | 
|  | 1749 | WARN_ON(dq->tail - dq->head == ATA_MAX_QUEUE); | 
|  | 1750 | dq->defer_bits |= (1 << qc->tag); | 
|  | 1751 | dq->tag[dq->tail++ & (ATA_MAX_QUEUE - 1)] = qc->tag; | 
|  | 1752 | } | 
|  | 1753 |  | 
|  | 1754 | static struct ata_queued_cmd *nv_swncq_qc_from_dq(struct ata_port *ap) | 
|  | 1755 | { | 
|  | 1756 | struct nv_swncq_port_priv *pp = ap->private_data; | 
|  | 1757 | struct defer_queue *dq = &pp->defer_queue; | 
|  | 1758 | unsigned int tag; | 
|  | 1759 |  | 
|  | 1760 | if (dq->head == dq->tail)	/* null queue */ | 
|  | 1761 | return NULL; | 
|  | 1762 |  | 
|  | 1763 | tag = dq->tag[dq->head & (ATA_MAX_QUEUE - 1)]; | 
|  | 1764 | dq->tag[dq->head++ & (ATA_MAX_QUEUE - 1)] = ATA_TAG_POISON; | 
|  | 1765 | WARN_ON(!(dq->defer_bits & (1 << tag))); | 
|  | 1766 | dq->defer_bits &= ~(1 << tag); | 
|  | 1767 |  | 
|  | 1768 | return ata_qc_from_tag(ap, tag); | 
|  | 1769 | } | 
|  | 1770 |  | 
|  | 1771 | static void nv_swncq_fis_reinit(struct ata_port *ap) | 
|  | 1772 | { | 
|  | 1773 | struct nv_swncq_port_priv *pp = ap->private_data; | 
|  | 1774 |  | 
|  | 1775 | pp->dhfis_bits = 0; | 
|  | 1776 | pp->dmafis_bits = 0; | 
|  | 1777 | pp->sdbfis_bits = 0; | 
|  | 1778 | pp->ncq_flags = 0; | 
|  | 1779 | } | 
|  | 1780 |  | 
|  | 1781 | static void nv_swncq_pp_reinit(struct ata_port *ap) | 
|  | 1782 | { | 
|  | 1783 | struct nv_swncq_port_priv *pp = ap->private_data; | 
|  | 1784 | struct defer_queue *dq = &pp->defer_queue; | 
|  | 1785 |  | 
|  | 1786 | dq->head = 0; | 
|  | 1787 | dq->tail = 0; | 
|  | 1788 | dq->defer_bits = 0; | 
|  | 1789 | pp->qc_active = 0; | 
|  | 1790 | pp->last_issue_tag = ATA_TAG_POISON; | 
|  | 1791 | nv_swncq_fis_reinit(ap); | 
|  | 1792 | } | 
|  | 1793 |  | 
|  | 1794 | static void nv_swncq_irq_clear(struct ata_port *ap, u16 fis) | 
|  | 1795 | { | 
|  | 1796 | struct nv_swncq_port_priv *pp = ap->private_data; | 
|  | 1797 |  | 
|  | 1798 | writew(fis, pp->irq_block); | 
|  | 1799 | } | 
|  | 1800 |  | 
|  | 1801 | static void __ata_bmdma_stop(struct ata_port *ap) | 
|  | 1802 | { | 
|  | 1803 | struct ata_queued_cmd qc; | 
|  | 1804 |  | 
|  | 1805 | qc.ap = ap; | 
|  | 1806 | ata_bmdma_stop(&qc); | 
|  | 1807 | } | 
|  | 1808 |  | 
|  | 1809 | static void nv_swncq_ncq_stop(struct ata_port *ap) | 
|  | 1810 | { | 
|  | 1811 | struct nv_swncq_port_priv *pp = ap->private_data; | 
|  | 1812 | unsigned int i; | 
|  | 1813 | u32 sactive; | 
|  | 1814 | u32 done_mask; | 
|  | 1815 |  | 
|  | 1816 | ata_port_printk(ap, KERN_ERR, | 
|  | 1817 | "EH in SWNCQ mode,QC:qc_active 0x%X sactive 0x%X\n", | 
|  | 1818 | ap->qc_active, ap->link.sactive); | 
|  | 1819 | ata_port_printk(ap, KERN_ERR, | 
|  | 1820 | "SWNCQ:qc_active 0x%X defer_bits 0x%X last_issue_tag 0x%x\n  " | 
|  | 1821 | "dhfis 0x%X dmafis 0x%X sdbfis 0x%X\n", | 
|  | 1822 | pp->qc_active, pp->defer_queue.defer_bits, pp->last_issue_tag, | 
|  | 1823 | pp->dhfis_bits, pp->dmafis_bits, pp->sdbfis_bits); | 
|  | 1824 |  | 
|  | 1825 | ata_port_printk(ap, KERN_ERR, "ATA_REG 0x%X ERR_REG 0x%X\n", | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 1826 | ap->ops->sff_check_status(ap), | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1827 | ioread8(ap->ioaddr.error_addr)); | 
|  | 1828 |  | 
|  | 1829 | sactive = readl(pp->sactive_block); | 
|  | 1830 | done_mask = pp->qc_active ^ sactive; | 
|  | 1831 |  | 
|  | 1832 | ata_port_printk(ap, KERN_ERR, "tag : dhfis dmafis sdbfis sacitve\n"); | 
|  | 1833 | for (i = 0; i < ATA_MAX_QUEUE; i++) { | 
|  | 1834 | u8 err = 0; | 
|  | 1835 | if (pp->qc_active & (1 << i)) | 
|  | 1836 | err = 0; | 
|  | 1837 | else if (done_mask & (1 << i)) | 
|  | 1838 | err = 1; | 
|  | 1839 | else | 
|  | 1840 | continue; | 
|  | 1841 |  | 
|  | 1842 | ata_port_printk(ap, KERN_ERR, | 
|  | 1843 | "tag 0x%x: %01x %01x %01x %01x %s\n", i, | 
|  | 1844 | (pp->dhfis_bits >> i) & 0x1, | 
|  | 1845 | (pp->dmafis_bits >> i) & 0x1, | 
|  | 1846 | (pp->sdbfis_bits >> i) & 0x1, | 
|  | 1847 | (sactive >> i) & 0x1, | 
|  | 1848 | (err ? "error! tag doesn't exit" : " ")); | 
|  | 1849 | } | 
|  | 1850 |  | 
|  | 1851 | nv_swncq_pp_reinit(ap); | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 1852 | ap->ops->sff_irq_clear(ap); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1853 | __ata_bmdma_stop(ap); | 
|  | 1854 | nv_swncq_irq_clear(ap, 0xffff); | 
|  | 1855 | } | 
|  | 1856 |  | 
|  | 1857 | static void nv_swncq_error_handler(struct ata_port *ap) | 
|  | 1858 | { | 
|  | 1859 | struct ata_eh_context *ehc = &ap->link.eh_context; | 
|  | 1860 |  | 
|  | 1861 | if (ap->link.sactive) { | 
|  | 1862 | nv_swncq_ncq_stop(ap); | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1863 | ehc->i.action |= ATA_EH_RESET; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1864 | } | 
|  | 1865 |  | 
| Tejun Heo | fe06e5f | 2010-05-10 21:41:39 +0200 | [diff] [blame] | 1866 | ata_bmdma_error_handler(ap); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1867 | } | 
|  | 1868 |  | 
|  | 1869 | #ifdef CONFIG_PM | 
|  | 1870 | static int nv_swncq_port_suspend(struct ata_port *ap, pm_message_t mesg) | 
|  | 1871 | { | 
|  | 1872 | void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR]; | 
|  | 1873 | u32 tmp; | 
|  | 1874 |  | 
|  | 1875 | /* clear irq */ | 
|  | 1876 | writel(~0, mmio + NV_INT_STATUS_MCP55); | 
|  | 1877 |  | 
|  | 1878 | /* disable irq */ | 
|  | 1879 | writel(0, mmio + NV_INT_ENABLE_MCP55); | 
|  | 1880 |  | 
|  | 1881 | /* disable swncq */ | 
|  | 1882 | tmp = readl(mmio + NV_CTL_MCP55); | 
|  | 1883 | tmp &= ~(NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ); | 
|  | 1884 | writel(tmp, mmio + NV_CTL_MCP55); | 
|  | 1885 |  | 
|  | 1886 | return 0; | 
|  | 1887 | } | 
|  | 1888 |  | 
|  | 1889 | static int nv_swncq_port_resume(struct ata_port *ap) | 
|  | 1890 | { | 
|  | 1891 | void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR]; | 
|  | 1892 | u32 tmp; | 
|  | 1893 |  | 
|  | 1894 | /* clear irq */ | 
|  | 1895 | writel(~0, mmio + NV_INT_STATUS_MCP55); | 
|  | 1896 |  | 
|  | 1897 | /* enable irq */ | 
|  | 1898 | writel(0x00fd00fd, mmio + NV_INT_ENABLE_MCP55); | 
|  | 1899 |  | 
|  | 1900 | /* enable swncq */ | 
|  | 1901 | tmp = readl(mmio + NV_CTL_MCP55); | 
|  | 1902 | writel(tmp | NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ, mmio + NV_CTL_MCP55); | 
|  | 1903 |  | 
|  | 1904 | return 0; | 
|  | 1905 | } | 
|  | 1906 | #endif | 
|  | 1907 |  | 
|  | 1908 | static void nv_swncq_host_init(struct ata_host *host) | 
|  | 1909 | { | 
|  | 1910 | u32 tmp; | 
|  | 1911 | void __iomem *mmio = host->iomap[NV_MMIO_BAR]; | 
|  | 1912 | struct pci_dev *pdev = to_pci_dev(host->dev); | 
|  | 1913 | u8 regval; | 
|  | 1914 |  | 
|  | 1915 | /* disable  ECO 398 */ | 
|  | 1916 | pci_read_config_byte(pdev, 0x7f, ®val); | 
|  | 1917 | regval &= ~(1 << 7); | 
|  | 1918 | pci_write_config_byte(pdev, 0x7f, regval); | 
|  | 1919 |  | 
|  | 1920 | /* enable swncq */ | 
|  | 1921 | tmp = readl(mmio + NV_CTL_MCP55); | 
|  | 1922 | VPRINTK("HOST_CTL:0x%X\n", tmp); | 
|  | 1923 | writel(tmp | NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ, mmio + NV_CTL_MCP55); | 
|  | 1924 |  | 
|  | 1925 | /* enable irq intr */ | 
|  | 1926 | tmp = readl(mmio + NV_INT_ENABLE_MCP55); | 
|  | 1927 | VPRINTK("HOST_ENABLE:0x%X\n", tmp); | 
|  | 1928 | writel(tmp | 0x00fd00fd, mmio + NV_INT_ENABLE_MCP55); | 
|  | 1929 |  | 
|  | 1930 | /*  clear port irq */ | 
|  | 1931 | writel(~0x0, mmio + NV_INT_STATUS_MCP55); | 
|  | 1932 | } | 
|  | 1933 |  | 
|  | 1934 | static int nv_swncq_slave_config(struct scsi_device *sdev) | 
|  | 1935 | { | 
|  | 1936 | struct ata_port *ap = ata_shost_to_port(sdev->host); | 
|  | 1937 | struct pci_dev *pdev = to_pci_dev(ap->host->dev); | 
|  | 1938 | struct ata_device *dev; | 
|  | 1939 | int rc; | 
|  | 1940 | u8 rev; | 
|  | 1941 | u8 check_maxtor = 0; | 
|  | 1942 | unsigned char model_num[ATA_ID_PROD_LEN + 1]; | 
|  | 1943 |  | 
|  | 1944 | rc = ata_scsi_slave_config(sdev); | 
|  | 1945 | if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun) | 
|  | 1946 | /* Not a proper libata device, ignore */ | 
|  | 1947 | return rc; | 
|  | 1948 |  | 
|  | 1949 | dev = &ap->link.device[sdev->id]; | 
|  | 1950 | if (!(ap->flags & ATA_FLAG_NCQ) || dev->class == ATA_DEV_ATAPI) | 
|  | 1951 | return rc; | 
|  | 1952 |  | 
|  | 1953 | /* if MCP51 and Maxtor, then disable ncq */ | 
|  | 1954 | if (pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA || | 
|  | 1955 | pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2) | 
|  | 1956 | check_maxtor = 1; | 
|  | 1957 |  | 
|  | 1958 | /* if MCP55 and rev <= a2 and Maxtor, then disable ncq */ | 
|  | 1959 | if (pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA || | 
|  | 1960 | pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2) { | 
|  | 1961 | pci_read_config_byte(pdev, 0x8, &rev); | 
|  | 1962 | if (rev <= 0xa2) | 
|  | 1963 | check_maxtor = 1; | 
|  | 1964 | } | 
|  | 1965 |  | 
|  | 1966 | if (!check_maxtor) | 
|  | 1967 | return rc; | 
|  | 1968 |  | 
|  | 1969 | ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num)); | 
|  | 1970 |  | 
|  | 1971 | if (strncmp(model_num, "Maxtor", 6) == 0) { | 
| Mike Christie | e881a17 | 2009-10-15 17:46:39 -0700 | [diff] [blame] | 1972 | ata_scsi_change_queue_depth(sdev, 1, SCSI_QDEPTH_DEFAULT); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1973 | ata_dev_printk(dev, KERN_NOTICE, | 
|  | 1974 | "Disabling SWNCQ mode (depth %x)\n", sdev->queue_depth); | 
|  | 1975 | } | 
|  | 1976 |  | 
|  | 1977 | return rc; | 
|  | 1978 | } | 
|  | 1979 |  | 
|  | 1980 | static int nv_swncq_port_start(struct ata_port *ap) | 
|  | 1981 | { | 
|  | 1982 | struct device *dev = ap->host->dev; | 
|  | 1983 | void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR]; | 
|  | 1984 | struct nv_swncq_port_priv *pp; | 
|  | 1985 | int rc; | 
|  | 1986 |  | 
| Tejun Heo | c708765 | 2010-05-10 21:41:34 +0200 | [diff] [blame] | 1987 | /* we might fallback to bmdma, allocate bmdma resources */ | 
|  | 1988 | rc = ata_bmdma_port_start(ap); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 1989 | if (rc) | 
|  | 1990 | return rc; | 
|  | 1991 |  | 
|  | 1992 | pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); | 
|  | 1993 | if (!pp) | 
|  | 1994 | return -ENOMEM; | 
|  | 1995 |  | 
|  | 1996 | pp->prd = dmam_alloc_coherent(dev, ATA_PRD_TBL_SZ * ATA_MAX_QUEUE, | 
|  | 1997 | &pp->prd_dma, GFP_KERNEL); | 
|  | 1998 | if (!pp->prd) | 
|  | 1999 | return -ENOMEM; | 
|  | 2000 | memset(pp->prd, 0, ATA_PRD_TBL_SZ * ATA_MAX_QUEUE); | 
|  | 2001 |  | 
|  | 2002 | ap->private_data = pp; | 
|  | 2003 | pp->sactive_block = ap->ioaddr.scr_addr + 4 * SCR_ACTIVE; | 
|  | 2004 | pp->irq_block = mmio + NV_INT_STATUS_MCP55 + ap->port_no * 2; | 
|  | 2005 | pp->tag_block = mmio + NV_NCQ_REG_MCP55 + ap->port_no * 2; | 
|  | 2006 |  | 
|  | 2007 | return 0; | 
|  | 2008 | } | 
|  | 2009 |  | 
|  | 2010 | static void nv_swncq_qc_prep(struct ata_queued_cmd *qc) | 
|  | 2011 | { | 
|  | 2012 | if (qc->tf.protocol != ATA_PROT_NCQ) { | 
| Tejun Heo | f47451c | 2010-05-10 21:41:40 +0200 | [diff] [blame] | 2013 | ata_bmdma_qc_prep(qc); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2014 | return; | 
|  | 2015 | } | 
|  | 2016 |  | 
|  | 2017 | if (!(qc->flags & ATA_QCFLAG_DMAMAP)) | 
|  | 2018 | return; | 
|  | 2019 |  | 
|  | 2020 | nv_swncq_fill_sg(qc); | 
|  | 2021 | } | 
|  | 2022 |  | 
|  | 2023 | static void nv_swncq_fill_sg(struct ata_queued_cmd *qc) | 
|  | 2024 | { | 
|  | 2025 | struct ata_port *ap = qc->ap; | 
|  | 2026 | struct scatterlist *sg; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2027 | struct nv_swncq_port_priv *pp = ap->private_data; | 
| Tejun Heo | f60d701 | 2010-05-10 21:41:41 +0200 | [diff] [blame] | 2028 | struct ata_bmdma_prd *prd; | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 2029 | unsigned int si, idx; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2030 |  | 
|  | 2031 | prd = pp->prd + ATA_MAX_PRD * qc->tag; | 
|  | 2032 |  | 
|  | 2033 | idx = 0; | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 2034 | for_each_sg(qc->sg, sg, qc->n_elem, si) { | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2035 | u32 addr, offset; | 
|  | 2036 | u32 sg_len, len; | 
|  | 2037 |  | 
|  | 2038 | addr = (u32)sg_dma_address(sg); | 
|  | 2039 | sg_len = sg_dma_len(sg); | 
|  | 2040 |  | 
|  | 2041 | while (sg_len) { | 
|  | 2042 | offset = addr & 0xffff; | 
|  | 2043 | len = sg_len; | 
|  | 2044 | if ((offset + sg_len) > 0x10000) | 
|  | 2045 | len = 0x10000 - offset; | 
|  | 2046 |  | 
|  | 2047 | prd[idx].addr = cpu_to_le32(addr); | 
|  | 2048 | prd[idx].flags_len = cpu_to_le32(len & 0xffff); | 
|  | 2049 |  | 
|  | 2050 | idx++; | 
|  | 2051 | sg_len -= len; | 
|  | 2052 | addr += len; | 
|  | 2053 | } | 
|  | 2054 | } | 
|  | 2055 |  | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 2056 | prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2057 | } | 
|  | 2058 |  | 
|  | 2059 | static unsigned int nv_swncq_issue_atacmd(struct ata_port *ap, | 
|  | 2060 | struct ata_queued_cmd *qc) | 
|  | 2061 | { | 
|  | 2062 | struct nv_swncq_port_priv *pp = ap->private_data; | 
|  | 2063 |  | 
|  | 2064 | if (qc == NULL) | 
|  | 2065 | return 0; | 
|  | 2066 |  | 
|  | 2067 | DPRINTK("Enter\n"); | 
|  | 2068 |  | 
|  | 2069 | writel((1 << qc->tag), pp->sactive_block); | 
|  | 2070 | pp->last_issue_tag = qc->tag; | 
|  | 2071 | pp->dhfis_bits &= ~(1 << qc->tag); | 
|  | 2072 | pp->dmafis_bits &= ~(1 << qc->tag); | 
|  | 2073 | pp->qc_active |= (0x1 << qc->tag); | 
|  | 2074 |  | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 2075 | ap->ops->sff_tf_load(ap, &qc->tf);	 /* load tf registers */ | 
|  | 2076 | ap->ops->sff_exec_command(ap, &qc->tf); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2077 |  | 
|  | 2078 | DPRINTK("Issued tag %u\n", qc->tag); | 
|  | 2079 |  | 
|  | 2080 | return 0; | 
|  | 2081 | } | 
|  | 2082 |  | 
|  | 2083 | static unsigned int nv_swncq_qc_issue(struct ata_queued_cmd *qc) | 
|  | 2084 | { | 
|  | 2085 | struct ata_port *ap = qc->ap; | 
|  | 2086 | struct nv_swncq_port_priv *pp = ap->private_data; | 
|  | 2087 |  | 
|  | 2088 | if (qc->tf.protocol != ATA_PROT_NCQ) | 
| Tejun Heo | 360ff78 | 2010-05-10 21:41:42 +0200 | [diff] [blame] | 2089 | return ata_bmdma_qc_issue(qc); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2090 |  | 
|  | 2091 | DPRINTK("Enter\n"); | 
|  | 2092 |  | 
|  | 2093 | if (!pp->qc_active) | 
|  | 2094 | nv_swncq_issue_atacmd(ap, qc); | 
|  | 2095 | else | 
|  | 2096 | nv_swncq_qc_to_dq(ap, qc);	/* add qc to defer queue */ | 
|  | 2097 |  | 
|  | 2098 | return 0; | 
|  | 2099 | } | 
|  | 2100 |  | 
|  | 2101 | static void nv_swncq_hotplug(struct ata_port *ap, u32 fis) | 
|  | 2102 | { | 
|  | 2103 | u32 serror; | 
|  | 2104 | struct ata_eh_info *ehi = &ap->link.eh_info; | 
|  | 2105 |  | 
|  | 2106 | ata_ehi_clear_desc(ehi); | 
|  | 2107 |  | 
|  | 2108 | /* AHCI needs SError cleared; otherwise, it might lock up */ | 
|  | 2109 | sata_scr_read(&ap->link, SCR_ERROR, &serror); | 
|  | 2110 | sata_scr_write(&ap->link, SCR_ERROR, serror); | 
|  | 2111 |  | 
|  | 2112 | /* analyze @irq_stat */ | 
|  | 2113 | if (fis & NV_SWNCQ_IRQ_ADDED) | 
|  | 2114 | ata_ehi_push_desc(ehi, "hot plug"); | 
|  | 2115 | else if (fis & NV_SWNCQ_IRQ_REMOVED) | 
|  | 2116 | ata_ehi_push_desc(ehi, "hot unplug"); | 
|  | 2117 |  | 
|  | 2118 | ata_ehi_hotplugged(ehi); | 
|  | 2119 |  | 
|  | 2120 | /* okay, let's hand over to EH */ | 
|  | 2121 | ehi->serror |= serror; | 
|  | 2122 |  | 
|  | 2123 | ata_port_freeze(ap); | 
|  | 2124 | } | 
|  | 2125 |  | 
|  | 2126 | static int nv_swncq_sdbfis(struct ata_port *ap) | 
|  | 2127 | { | 
|  | 2128 | struct ata_queued_cmd *qc; | 
|  | 2129 | struct nv_swncq_port_priv *pp = ap->private_data; | 
|  | 2130 | struct ata_eh_info *ehi = &ap->link.eh_info; | 
|  | 2131 | u32 sactive; | 
|  | 2132 | int nr_done = 0; | 
|  | 2133 | u32 done_mask; | 
|  | 2134 | int i; | 
|  | 2135 | u8 host_stat; | 
|  | 2136 | u8 lack_dhfis = 0; | 
|  | 2137 |  | 
|  | 2138 | host_stat = ap->ops->bmdma_status(ap); | 
|  | 2139 | if (unlikely(host_stat & ATA_DMA_ERR)) { | 
|  | 2140 | /* error when transfering data to/from memory */ | 
|  | 2141 | ata_ehi_clear_desc(ehi); | 
|  | 2142 | ata_ehi_push_desc(ehi, "BMDMA stat 0x%x", host_stat); | 
|  | 2143 | ehi->err_mask |= AC_ERR_HOST_BUS; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 2144 | ehi->action |= ATA_EH_RESET; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2145 | return -EINVAL; | 
|  | 2146 | } | 
|  | 2147 |  | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 2148 | ap->ops->sff_irq_clear(ap); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2149 | __ata_bmdma_stop(ap); | 
|  | 2150 |  | 
|  | 2151 | sactive = readl(pp->sactive_block); | 
|  | 2152 | done_mask = pp->qc_active ^ sactive; | 
|  | 2153 |  | 
|  | 2154 | if (unlikely(done_mask & sactive)) { | 
|  | 2155 | ata_ehi_clear_desc(ehi); | 
|  | 2156 | ata_ehi_push_desc(ehi, "illegal SWNCQ:qc_active transition" | 
|  | 2157 | "(%08x->%08x)", pp->qc_active, sactive); | 
|  | 2158 | ehi->err_mask |= AC_ERR_HSM; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 2159 | ehi->action |= ATA_EH_RESET; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2160 | return -EINVAL; | 
|  | 2161 | } | 
|  | 2162 | for (i = 0; i < ATA_MAX_QUEUE; i++) { | 
|  | 2163 | if (!(done_mask & (1 << i))) | 
|  | 2164 | continue; | 
|  | 2165 |  | 
|  | 2166 | qc = ata_qc_from_tag(ap, i); | 
|  | 2167 | if (qc) { | 
|  | 2168 | ata_qc_complete(qc); | 
|  | 2169 | pp->qc_active &= ~(1 << i); | 
|  | 2170 | pp->dhfis_bits &= ~(1 << i); | 
|  | 2171 | pp->dmafis_bits &= ~(1 << i); | 
|  | 2172 | pp->sdbfis_bits |= (1 << i); | 
|  | 2173 | nr_done++; | 
|  | 2174 | } | 
|  | 2175 | } | 
|  | 2176 |  | 
|  | 2177 | if (!ap->qc_active) { | 
|  | 2178 | DPRINTK("over\n"); | 
|  | 2179 | nv_swncq_pp_reinit(ap); | 
|  | 2180 | return nr_done; | 
|  | 2181 | } | 
|  | 2182 |  | 
|  | 2183 | if (pp->qc_active & pp->dhfis_bits) | 
|  | 2184 | return nr_done; | 
|  | 2185 |  | 
|  | 2186 | if ((pp->ncq_flags & ncq_saw_backout) || | 
|  | 2187 | (pp->qc_active ^ pp->dhfis_bits)) | 
|  | 2188 | /* if the controller cann't get a device to host register FIS, | 
|  | 2189 | * The driver needs to reissue the new command. | 
|  | 2190 | */ | 
|  | 2191 | lack_dhfis = 1; | 
|  | 2192 |  | 
|  | 2193 | DPRINTK("id 0x%x QC: qc_active 0x%x," | 
|  | 2194 | "SWNCQ:qc_active 0x%X defer_bits %X " | 
|  | 2195 | "dhfis 0x%X dmafis 0x%X last_issue_tag %x\n", | 
|  | 2196 | ap->print_id, ap->qc_active, pp->qc_active, | 
|  | 2197 | pp->defer_queue.defer_bits, pp->dhfis_bits, | 
|  | 2198 | pp->dmafis_bits, pp->last_issue_tag); | 
|  | 2199 |  | 
|  | 2200 | nv_swncq_fis_reinit(ap); | 
|  | 2201 |  | 
|  | 2202 | if (lack_dhfis) { | 
|  | 2203 | qc = ata_qc_from_tag(ap, pp->last_issue_tag); | 
|  | 2204 | nv_swncq_issue_atacmd(ap, qc); | 
|  | 2205 | return nr_done; | 
|  | 2206 | } | 
|  | 2207 |  | 
|  | 2208 | if (pp->defer_queue.defer_bits) { | 
|  | 2209 | /* send deferral queue command */ | 
|  | 2210 | qc = nv_swncq_qc_from_dq(ap); | 
|  | 2211 | WARN_ON(qc == NULL); | 
|  | 2212 | nv_swncq_issue_atacmd(ap, qc); | 
|  | 2213 | } | 
|  | 2214 |  | 
|  | 2215 | return nr_done; | 
|  | 2216 | } | 
|  | 2217 |  | 
|  | 2218 | static inline u32 nv_swncq_tag(struct ata_port *ap) | 
|  | 2219 | { | 
|  | 2220 | struct nv_swncq_port_priv *pp = ap->private_data; | 
|  | 2221 | u32 tag; | 
|  | 2222 |  | 
|  | 2223 | tag = readb(pp->tag_block) >> 2; | 
|  | 2224 | return (tag & 0x1f); | 
|  | 2225 | } | 
|  | 2226 |  | 
|  | 2227 | static int nv_swncq_dmafis(struct ata_port *ap) | 
|  | 2228 | { | 
|  | 2229 | struct ata_queued_cmd *qc; | 
|  | 2230 | unsigned int rw; | 
|  | 2231 | u8 dmactl; | 
|  | 2232 | u32 tag; | 
|  | 2233 | struct nv_swncq_port_priv *pp = ap->private_data; | 
|  | 2234 |  | 
|  | 2235 | __ata_bmdma_stop(ap); | 
|  | 2236 | tag = nv_swncq_tag(ap); | 
|  | 2237 |  | 
|  | 2238 | DPRINTK("dma setup tag 0x%x\n", tag); | 
|  | 2239 | qc = ata_qc_from_tag(ap, tag); | 
|  | 2240 |  | 
|  | 2241 | if (unlikely(!qc)) | 
|  | 2242 | return 0; | 
|  | 2243 |  | 
|  | 2244 | rw = qc->tf.flags & ATA_TFLAG_WRITE; | 
|  | 2245 |  | 
|  | 2246 | /* load PRD table addr. */ | 
|  | 2247 | iowrite32(pp->prd_dma + ATA_PRD_TBL_SZ * qc->tag, | 
|  | 2248 | ap->ioaddr.bmdma_addr + ATA_DMA_TABLE_OFS); | 
|  | 2249 |  | 
|  | 2250 | /* specify data direction, triple-check start bit is clear */ | 
|  | 2251 | dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD); | 
|  | 2252 | dmactl &= ~ATA_DMA_WR; | 
|  | 2253 | if (!rw) | 
|  | 2254 | dmactl |= ATA_DMA_WR; | 
|  | 2255 |  | 
|  | 2256 | iowrite8(dmactl | ATA_DMA_START, ap->ioaddr.bmdma_addr + ATA_DMA_CMD); | 
|  | 2257 |  | 
|  | 2258 | return 1; | 
|  | 2259 | } | 
|  | 2260 |  | 
|  | 2261 | static void nv_swncq_host_interrupt(struct ata_port *ap, u16 fis) | 
|  | 2262 | { | 
|  | 2263 | struct nv_swncq_port_priv *pp = ap->private_data; | 
|  | 2264 | struct ata_queued_cmd *qc; | 
|  | 2265 | struct ata_eh_info *ehi = &ap->link.eh_info; | 
|  | 2266 | u32 serror; | 
|  | 2267 | u8 ata_stat; | 
|  | 2268 | int rc = 0; | 
|  | 2269 |  | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 2270 | ata_stat = ap->ops->sff_check_status(ap); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2271 | nv_swncq_irq_clear(ap, fis); | 
|  | 2272 | if (!fis) | 
|  | 2273 | return; | 
|  | 2274 |  | 
|  | 2275 | if (ap->pflags & ATA_PFLAG_FROZEN) | 
|  | 2276 | return; | 
|  | 2277 |  | 
|  | 2278 | if (fis & NV_SWNCQ_IRQ_HOTPLUG) { | 
|  | 2279 | nv_swncq_hotplug(ap, fis); | 
|  | 2280 | return; | 
|  | 2281 | } | 
|  | 2282 |  | 
|  | 2283 | if (!pp->qc_active) | 
|  | 2284 | return; | 
|  | 2285 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 2286 | if (ap->ops->scr_read(&ap->link, SCR_ERROR, &serror)) | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2287 | return; | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 2288 | ap->ops->scr_write(&ap->link, SCR_ERROR, serror); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2289 |  | 
|  | 2290 | if (ata_stat & ATA_ERR) { | 
|  | 2291 | ata_ehi_clear_desc(ehi); | 
|  | 2292 | ata_ehi_push_desc(ehi, "Ata error. fis:0x%X", fis); | 
|  | 2293 | ehi->err_mask |= AC_ERR_DEV; | 
|  | 2294 | ehi->serror |= serror; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 2295 | ehi->action |= ATA_EH_RESET; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2296 | ata_port_freeze(ap); | 
|  | 2297 | return; | 
|  | 2298 | } | 
|  | 2299 |  | 
|  | 2300 | if (fis & NV_SWNCQ_IRQ_BACKOUT) { | 
|  | 2301 | /* If the IRQ is backout, driver must issue | 
|  | 2302 | * the new command again some time later. | 
|  | 2303 | */ | 
|  | 2304 | pp->ncq_flags |= ncq_saw_backout; | 
|  | 2305 | } | 
|  | 2306 |  | 
|  | 2307 | if (fis & NV_SWNCQ_IRQ_SDBFIS) { | 
|  | 2308 | pp->ncq_flags |= ncq_saw_sdb; | 
|  | 2309 | DPRINTK("id 0x%x SWNCQ: qc_active 0x%X " | 
|  | 2310 | "dhfis 0x%X dmafis 0x%X sactive 0x%X\n", | 
|  | 2311 | ap->print_id, pp->qc_active, pp->dhfis_bits, | 
|  | 2312 | pp->dmafis_bits, readl(pp->sactive_block)); | 
|  | 2313 | rc = nv_swncq_sdbfis(ap); | 
|  | 2314 | if (rc < 0) | 
|  | 2315 | goto irq_error; | 
|  | 2316 | } | 
|  | 2317 |  | 
|  | 2318 | if (fis & NV_SWNCQ_IRQ_DHREGFIS) { | 
|  | 2319 | /* The interrupt indicates the new command | 
|  | 2320 | * was transmitted correctly to the drive. | 
|  | 2321 | */ | 
|  | 2322 | pp->dhfis_bits |= (0x1 << pp->last_issue_tag); | 
|  | 2323 | pp->ncq_flags |= ncq_saw_d2h; | 
|  | 2324 | if (pp->ncq_flags & (ncq_saw_sdb | ncq_saw_backout)) { | 
|  | 2325 | ata_ehi_push_desc(ehi, "illegal fis transaction"); | 
|  | 2326 | ehi->err_mask |= AC_ERR_HSM; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 2327 | ehi->action |= ATA_EH_RESET; | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2328 | goto irq_error; | 
|  | 2329 | } | 
|  | 2330 |  | 
|  | 2331 | if (!(fis & NV_SWNCQ_IRQ_DMASETUP) && | 
|  | 2332 | !(pp->ncq_flags & ncq_saw_dmas)) { | 
| Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 2333 | ata_stat = ap->ops->sff_check_status(ap); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2334 | if (ata_stat & ATA_BUSY) | 
|  | 2335 | goto irq_exit; | 
|  | 2336 |  | 
|  | 2337 | if (pp->defer_queue.defer_bits) { | 
|  | 2338 | DPRINTK("send next command\n"); | 
|  | 2339 | qc = nv_swncq_qc_from_dq(ap); | 
|  | 2340 | nv_swncq_issue_atacmd(ap, qc); | 
|  | 2341 | } | 
|  | 2342 | } | 
|  | 2343 | } | 
|  | 2344 |  | 
|  | 2345 | if (fis & NV_SWNCQ_IRQ_DMASETUP) { | 
|  | 2346 | /* program the dma controller with appropriate PRD buffers | 
|  | 2347 | * and start the DMA transfer for requested command. | 
|  | 2348 | */ | 
|  | 2349 | pp->dmafis_bits |= (0x1 << nv_swncq_tag(ap)); | 
|  | 2350 | pp->ncq_flags |= ncq_saw_dmas; | 
|  | 2351 | rc = nv_swncq_dmafis(ap); | 
|  | 2352 | } | 
|  | 2353 |  | 
|  | 2354 | irq_exit: | 
|  | 2355 | return; | 
|  | 2356 | irq_error: | 
|  | 2357 | ata_ehi_push_desc(ehi, "fis:0x%x", fis); | 
|  | 2358 | ata_port_freeze(ap); | 
|  | 2359 | return; | 
|  | 2360 | } | 
|  | 2361 |  | 
|  | 2362 | static irqreturn_t nv_swncq_interrupt(int irq, void *dev_instance) | 
|  | 2363 | { | 
|  | 2364 | struct ata_host *host = dev_instance; | 
|  | 2365 | unsigned int i; | 
|  | 2366 | unsigned int handled = 0; | 
|  | 2367 | unsigned long flags; | 
|  | 2368 | u32 irq_stat; | 
|  | 2369 |  | 
|  | 2370 | spin_lock_irqsave(&host->lock, flags); | 
|  | 2371 |  | 
|  | 2372 | irq_stat = readl(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_MCP55); | 
|  | 2373 |  | 
|  | 2374 | for (i = 0; i < host->n_ports; i++) { | 
|  | 2375 | struct ata_port *ap = host->ports[i]; | 
|  | 2376 |  | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 2377 | if (ap->link.sactive) { | 
|  | 2378 | nv_swncq_host_interrupt(ap, (u16)irq_stat); | 
|  | 2379 | handled = 1; | 
|  | 2380 | } else { | 
|  | 2381 | if (irq_stat)	/* reserve Hotplug */ | 
|  | 2382 | nv_swncq_irq_clear(ap, 0xfff0); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2383 |  | 
| Tejun Heo | 3e4ec34 | 2010-05-10 21:41:30 +0200 | [diff] [blame] | 2384 | handled += nv_host_intr(ap, (u8)irq_stat); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2385 | } | 
|  | 2386 | irq_stat >>= NV_INT_PORT_SHIFT_MCP55; | 
|  | 2387 | } | 
|  | 2388 |  | 
|  | 2389 | spin_unlock_irqrestore(&host->lock, flags); | 
|  | 2390 |  | 
|  | 2391 | return IRQ_RETVAL(handled); | 
|  | 2392 | } | 
|  | 2393 |  | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 2394 | static int nv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2395 | { | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 2396 | static int printed_version; | 
| Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 2397 | const struct ata_port_info *ppi[] = { NULL, NULL }; | 
| Tejun Heo | 9594719 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 2398 | struct nv_pi_priv *ipriv; | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2399 | struct ata_host *host; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2400 | struct nv_host_priv *hpriv; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2401 | int rc; | 
|  | 2402 | u32 bar; | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 2403 | void __iomem *base; | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2404 | unsigned long type = ent->driver_data; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2405 |  | 
|  | 2406 | // Make sure this is a SATA controller by counting the number of bars | 
|  | 2407 | // (NVIDIA SATA controllers will always have six bars).  Otherwise, | 
|  | 2408 | // it's an IDE controller and we ignore it. | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 2409 | for (bar = 0; bar < 6; bar++) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2410 | if (pci_resource_start(pdev, bar) == 0) | 
|  | 2411 | return -ENODEV; | 
|  | 2412 |  | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2413 | if (!printed_version++) | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 2414 | dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2415 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2416 | rc = pcim_enable_device(pdev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2417 | if (rc) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2418 | return rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2419 |  | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2420 | /* determine type and allocate host */ | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2421 | if (type == CK804 && adma_enabled) { | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2422 | dev_printk(KERN_NOTICE, &pdev->dev, "Using ADMA mode\n"); | 
|  | 2423 | type = ADMA; | 
| Tejun Heo | 2d77570 | 2009-01-25 11:29:38 +0900 | [diff] [blame] | 2424 | } else if (type == MCP5x && swncq_enabled) { | 
|  | 2425 | dev_printk(KERN_NOTICE, &pdev->dev, "Using SWNCQ mode\n"); | 
|  | 2426 | type = SWNCQ; | 
| Jeff Garzik | 360737a | 2007-10-29 06:49:24 -0400 | [diff] [blame] | 2427 | } | 
|  | 2428 |  | 
| Tejun Heo | 1626aeb | 2007-05-04 12:43:58 +0200 | [diff] [blame] | 2429 | ppi[0] = &nv_port_info[type]; | 
| Tejun Heo | 9594719 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 2430 | ipriv = ppi[0]->private_data; | 
| Tejun Heo | 1c5afdf | 2010-05-19 22:10:22 +0200 | [diff] [blame] | 2431 | rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host); | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2432 | if (rc) | 
|  | 2433 | return rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2434 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2435 | hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL); | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2436 | if (!hpriv) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2437 | return -ENOMEM; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2438 | hpriv->type = type; | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2439 | host->private_data = hpriv; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2440 |  | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2441 | /* request and iomap NV_MMIO_BAR */ | 
|  | 2442 | rc = pcim_iomap_regions(pdev, 1 << NV_MMIO_BAR, DRV_NAME); | 
|  | 2443 | if (rc) | 
|  | 2444 | return rc; | 
|  | 2445 |  | 
|  | 2446 | /* configure SCR access */ | 
|  | 2447 | base = host->iomap[NV_MMIO_BAR]; | 
|  | 2448 | host->ports[0]->ioaddr.scr_addr = base + NV_PORT0_SCR_REG_OFFSET; | 
|  | 2449 | host->ports[1]->ioaddr.scr_addr = base + NV_PORT1_SCR_REG_OFFSET; | 
| Jeff Garzik | 02cbd92 | 2006-03-22 23:59:46 -0500 | [diff] [blame] | 2450 |  | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 2451 | /* enable SATA space for CK804 */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2452 | if (type >= CK804) { | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 2453 | u8 regval; | 
|  | 2454 |  | 
|  | 2455 | pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, ®val); | 
|  | 2456 | regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN; | 
|  | 2457 | pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval); | 
|  | 2458 | } | 
|  | 2459 |  | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2460 | /* init ADMA */ | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2461 | if (type == ADMA) { | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2462 | rc = nv_adma_host_init(host); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2463 | if (rc) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2464 | return rc; | 
| Jeff Garzik | 360737a | 2007-10-29 06:49:24 -0400 | [diff] [blame] | 2465 | } else if (type == SWNCQ) | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2466 | nv_swncq_host_init(host); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2467 |  | 
| Tony Vroon | 51c8949 | 2009-08-06 00:50:09 +0100 | [diff] [blame] | 2468 | if (msi_enabled) { | 
|  | 2469 | dev_printk(KERN_NOTICE, &pdev->dev, "Using MSI\n"); | 
|  | 2470 | pci_enable_msi(pdev); | 
|  | 2471 | } | 
|  | 2472 |  | 
| Tejun Heo | 9a829cc | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2473 | pci_set_master(pdev); | 
| Tejun Heo | 95cc2c7 | 2010-05-14 11:48:50 +0200 | [diff] [blame] | 2474 | return ata_pci_sff_activate_host(host, ipriv->irq_handler, ipriv->sht); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2475 | } | 
|  | 2476 |  | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 2477 | #ifdef CONFIG_PM | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2478 | static int nv_pci_device_resume(struct pci_dev *pdev) | 
|  | 2479 | { | 
|  | 2480 | struct ata_host *host = dev_get_drvdata(&pdev->dev); | 
|  | 2481 | struct nv_host_priv *hpriv = host->private_data; | 
| Robert Hancock | ce053fa | 2007-02-05 16:26:04 -0800 | [diff] [blame] | 2482 | int rc; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2483 |  | 
| Robert Hancock | ce053fa | 2007-02-05 16:26:04 -0800 | [diff] [blame] | 2484 | rc = ata_pci_device_do_resume(pdev); | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 2485 | if (rc) | 
| Robert Hancock | ce053fa | 2007-02-05 16:26:04 -0800 | [diff] [blame] | 2486 | return rc; | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2487 |  | 
|  | 2488 | if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) { | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 2489 | if (hpriv->type >= CK804) { | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2490 | u8 regval; | 
|  | 2491 |  | 
|  | 2492 | pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, ®val); | 
|  | 2493 | regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN; | 
|  | 2494 | pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval); | 
|  | 2495 | } | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 2496 | if (hpriv->type == ADMA) { | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2497 | u32 tmp32; | 
|  | 2498 | struct nv_adma_port_priv *pp; | 
|  | 2499 | /* enable/disable ADMA on the ports appropriately */ | 
|  | 2500 | pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32); | 
|  | 2501 |  | 
|  | 2502 | pp = host->ports[0]->private_data; | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 2503 | if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2504 | tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN | | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 2505 | NV_MCP_SATA_CFG_20_PORT0_PWB_EN); | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2506 | else | 
|  | 2507 | tmp32 |=  (NV_MCP_SATA_CFG_20_PORT0_EN | | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 2508 | NV_MCP_SATA_CFG_20_PORT0_PWB_EN); | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2509 | pp = host->ports[1]->private_data; | 
| Jeff Garzik | b447916 | 2007-10-25 20:47:30 -0400 | [diff] [blame] | 2510 | if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2511 | tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT1_EN | | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 2512 | NV_MCP_SATA_CFG_20_PORT1_PWB_EN); | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2513 | else | 
|  | 2514 | tmp32 |=  (NV_MCP_SATA_CFG_20_PORT1_EN | | 
| Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 2515 | NV_MCP_SATA_CFG_20_PORT1_PWB_EN); | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2516 |  | 
|  | 2517 | pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32); | 
|  | 2518 | } | 
|  | 2519 | } | 
|  | 2520 |  | 
|  | 2521 | ata_host_resume(host); | 
|  | 2522 |  | 
|  | 2523 | return 0; | 
|  | 2524 | } | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 2525 | #endif | 
| Robert Hancock | cdf56bc | 2007-01-03 18:13:57 -0600 | [diff] [blame] | 2526 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 2527 | static void nv_ck804_host_stop(struct ata_host *host) | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 2528 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 2529 | struct pci_dev *pdev = to_pci_dev(host->dev); | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 2530 | u8 regval; | 
|  | 2531 |  | 
|  | 2532 | /* disable SATA space for CK804 */ | 
|  | 2533 | pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, ®val); | 
|  | 2534 | regval &= ~NV_MCP_SATA_CFG_20_SATA_SPACE_EN; | 
|  | 2535 | pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval); | 
| Tejun Heo | ada364e | 2006-06-17 15:49:56 +0900 | [diff] [blame] | 2536 | } | 
|  | 2537 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2538 | static void nv_adma_host_stop(struct ata_host *host) | 
|  | 2539 | { | 
|  | 2540 | struct pci_dev *pdev = to_pci_dev(host->dev); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2541 | u32 tmp32; | 
|  | 2542 |  | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2543 | /* disable ADMA on the ports */ | 
|  | 2544 | pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32); | 
|  | 2545 | tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN | | 
|  | 2546 | NV_MCP_SATA_CFG_20_PORT0_PWB_EN | | 
|  | 2547 | NV_MCP_SATA_CFG_20_PORT1_EN | | 
|  | 2548 | NV_MCP_SATA_CFG_20_PORT1_PWB_EN); | 
|  | 2549 |  | 
|  | 2550 | pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32); | 
|  | 2551 |  | 
|  | 2552 | nv_ck804_host_stop(host); | 
|  | 2553 | } | 
|  | 2554 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2555 | static int __init nv_init(void) | 
|  | 2556 | { | 
| Pavel Roskin | b788719 | 2006-08-10 18:13:18 +0900 | [diff] [blame] | 2557 | return pci_register_driver(&nv_pci_driver); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2558 | } | 
|  | 2559 |  | 
|  | 2560 | static void __exit nv_exit(void) | 
|  | 2561 | { | 
|  | 2562 | pci_unregister_driver(&nv_pci_driver); | 
|  | 2563 | } | 
|  | 2564 |  | 
|  | 2565 | module_init(nv_init); | 
|  | 2566 | module_exit(nv_exit); | 
| Robert Hancock | fbbb262 | 2006-10-27 19:08:41 -0700 | [diff] [blame] | 2567 | module_param_named(adma, adma_enabled, bool, 0444); | 
| Brandon Ehle | 55f784c | 2009-03-01 00:02:49 -0800 | [diff] [blame] | 2568 | MODULE_PARM_DESC(adma, "Enable use of ADMA (Default: false)"); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2569 | module_param_named(swncq, swncq_enabled, bool, 0444); | 
| Zoltan Boszormenyi | d21279f | 2008-03-28 14:33:46 -0700 | [diff] [blame] | 2570 | MODULE_PARM_DESC(swncq, "Enable use of SWNCQ (Default: true)"); | 
| Tony Vroon | 51c8949 | 2009-08-06 00:50:09 +0100 | [diff] [blame] | 2571 | module_param_named(msi, msi_enabled, bool, 0444); | 
|  | 2572 | MODULE_PARM_DESC(msi, "Enable use of MSI (Default: false)"); | 
| Kuan Luo | f140f0f | 2007-10-15 15:16:53 -0400 | [diff] [blame] | 2573 |  |