| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
| Tony Lindgren | 7c38cf0 | 2005-09-08 23:07:38 +0100 | [diff] [blame] | 2 |  * linux/arch/arm/mach-omap1/irq.c | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 |  * | 
 | 4 |  * Interrupt handler for all OMAP boards | 
 | 5 |  * | 
 | 6 |  * Copyright (C) 2004 Nokia Corporation | 
 | 7 |  * Written by Tony Lindgren <tony@atomide.com> | 
| Jan Engelhardt | 96de0e2 | 2007-10-19 23:21:04 +0200 | [diff] [blame] | 8 |  * Major cleanups by Juha Yrjölä <juha.yrjola@nokia.com> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 |  * | 
 | 10 |  * Completely re-written to support various OMAP chips with bank specific | 
 | 11 |  * interrupt handlers. | 
 | 12 |  * | 
 | 13 |  * Some snippets of the code taken from the older OMAP interrupt handler | 
 | 14 |  * Copyright (C) 2001 RidgeRun, Inc. Greg Lonnon <glonnon@ridgerun.com> | 
 | 15 |  * | 
 | 16 |  * GPIO interrupt handler moved to gpio.c by Juha Yrjola | 
 | 17 |  * | 
 | 18 |  * This program is free software; you can redistribute it and/or modify it | 
 | 19 |  * under the terms of the GNU General Public License as published by the | 
 | 20 |  * Free Software Foundation; either version 2 of the License, or (at your | 
 | 21 |  * option) any later version. | 
 | 22 |  * | 
 | 23 |  * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED | 
 | 24 |  * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF | 
 | 25 |  * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN | 
 | 26 |  * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, | 
 | 27 |  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT | 
 | 28 |  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF | 
 | 29 |  * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON | 
 | 30 |  * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT | 
 | 31 |  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF | 
 | 32 |  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | 
 | 33 |  * | 
 | 34 |  * You should have received a copy of the  GNU General Public License along | 
 | 35 |  * with this program; if not, write  to the Free Software Foundation, Inc., | 
 | 36 |  * 675 Mass Ave, Cambridge, MA 02139, USA. | 
 | 37 |  */ | 
 | 38 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | #include <linux/init.h> | 
 | 40 | #include <linux/module.h> | 
 | 41 | #include <linux/sched.h> | 
 | 42 | #include <linux/interrupt.h> | 
| Russell King | fced80c | 2008-09-06 12:10:45 +0100 | [diff] [blame] | 43 | #include <linux/io.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 44 |  | 
| Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 45 | #include <mach/hardware.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | #include <asm/irq.h> | 
 | 47 | #include <asm/mach/irq.h> | 
| Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 48 | #include <mach/gpio.h> | 
| Tony Lindgren | ce491cf | 2009-10-20 09:40:47 -0700 | [diff] [blame] | 49 | #include <plat/cpu.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | #define IRQ_BANK(irq) ((irq) >> 5) | 
 | 52 | #define IRQ_BIT(irq)  ((irq) & 0x1f) | 
 | 53 |  | 
 | 54 | struct omap_irq_bank { | 
 | 55 | 	unsigned long base_reg; | 
 | 56 | 	unsigned long trigger_map; | 
| Tony Lindgren | 3b59b6b | 2005-07-10 19:58:09 +0100 | [diff] [blame] | 57 | 	unsigned long wake_enable; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 58 | }; | 
 | 59 |  | 
| Tony Lindgren | efe318a | 2011-01-27 15:52:16 -0800 | [diff] [blame] | 60 | u32 omap_irq_flags; | 
| Tony Lindgren | 120db2c | 2006-04-02 17:46:27 +0100 | [diff] [blame] | 61 | static unsigned int irq_bank_count; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 62 | static struct omap_irq_bank *irq_banks; | 
 | 63 |  | 
 | 64 | static inline unsigned int irq_bank_readl(int bank, int offset) | 
 | 65 | { | 
 | 66 | 	return omap_readl(irq_banks[bank].base_reg + offset); | 
 | 67 | } | 
 | 68 |  | 
 | 69 | static inline void irq_bank_writel(unsigned long value, int bank, int offset) | 
 | 70 | { | 
 | 71 | 	omap_writel(value, irq_banks[bank].base_reg + offset); | 
 | 72 | } | 
 | 73 |  | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 74 | static void omap_ack_irq(struct irq_data *d) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 | { | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 76 | 	if (d->irq > 31) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | 		omap_writel(0x1, OMAP_IH2_BASE + IRQ_CONTROL_REG_OFFSET); | 
 | 78 |  | 
 | 79 | 	omap_writel(0x1, OMAP_IH1_BASE + IRQ_CONTROL_REG_OFFSET); | 
 | 80 | } | 
 | 81 |  | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 82 | static void omap_mask_irq(struct irq_data *d) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 83 | { | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 84 | 	int bank = IRQ_BANK(d->irq); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | 	u32 l; | 
 | 86 |  | 
 | 87 | 	l = omap_readl(irq_banks[bank].base_reg + IRQ_MIR_REG_OFFSET); | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 88 | 	l |= 1 << IRQ_BIT(d->irq); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 | 	omap_writel(l, irq_banks[bank].base_reg + IRQ_MIR_REG_OFFSET); | 
 | 90 | } | 
 | 91 |  | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 92 | static void omap_unmask_irq(struct irq_data *d) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 93 | { | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 94 | 	int bank = IRQ_BANK(d->irq); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 95 | 	u32 l; | 
 | 96 |  | 
 | 97 | 	l = omap_readl(irq_banks[bank].base_reg + IRQ_MIR_REG_OFFSET); | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 98 | 	l &= ~(1 << IRQ_BIT(d->irq)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 99 | 	omap_writel(l, irq_banks[bank].base_reg + IRQ_MIR_REG_OFFSET); | 
 | 100 | } | 
 | 101 |  | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 102 | static void omap_mask_ack_irq(struct irq_data *d) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 103 | { | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 104 | 	omap_mask_irq(d); | 
 | 105 | 	omap_ack_irq(d); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | } | 
 | 107 |  | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 108 | static int omap_wake_irq(struct irq_data *d, unsigned int enable) | 
| Tony Lindgren | 3b59b6b | 2005-07-10 19:58:09 +0100 | [diff] [blame] | 109 | { | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 110 | 	int bank = IRQ_BANK(d->irq); | 
| Tony Lindgren | 3b59b6b | 2005-07-10 19:58:09 +0100 | [diff] [blame] | 111 |  | 
 | 112 | 	if (enable) | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 113 | 		irq_banks[bank].wake_enable |= IRQ_BIT(d->irq); | 
| Tony Lindgren | 3b59b6b | 2005-07-10 19:58:09 +0100 | [diff] [blame] | 114 | 	else | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 115 | 		irq_banks[bank].wake_enable &= ~IRQ_BIT(d->irq); | 
| Tony Lindgren | 3b59b6b | 2005-07-10 19:58:09 +0100 | [diff] [blame] | 116 |  | 
 | 117 | 	return 0; | 
 | 118 | } | 
 | 119 |  | 
 | 120 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 121 | /* | 
 | 122 |  * Allows tuning the IRQ type and priority | 
 | 123 |  * | 
 | 124 |  * NOTE: There is currently no OMAP fiq handler for Linux. Read the | 
 | 125 |  *	 mailing list threads on FIQ handlers if you are planning to | 
 | 126 |  *	 add a FIQ handler for OMAP. | 
 | 127 |  */ | 
 | 128 | static void omap_irq_set_cfg(int irq, int fiq, int priority, int trigger) | 
 | 129 | { | 
 | 130 | 	signed int bank; | 
 | 131 | 	unsigned long val, offset; | 
 | 132 |  | 
 | 133 | 	bank = IRQ_BANK(irq); | 
 | 134 | 	/* FIQ is only available on bank 0 interrupts */ | 
 | 135 | 	fiq = bank ? 0 : (fiq & 0x1); | 
 | 136 | 	val = fiq | ((priority & 0x1f) << 2) | ((trigger & 0x1) << 1); | 
 | 137 | 	offset = IRQ_ILR0_REG_OFFSET + IRQ_BIT(irq) * 0x4; | 
 | 138 | 	irq_bank_writel(val, bank, offset); | 
 | 139 | } | 
 | 140 |  | 
| Alistair Buxton | 559663b | 2009-09-22 06:33:04 +0100 | [diff] [blame] | 141 | #if defined (CONFIG_ARCH_OMAP730) || defined (CONFIG_ARCH_OMAP850) | 
| Alistair Buxton | 7c00692 | 2009-09-22 10:02:58 +0100 | [diff] [blame] | 142 | static struct omap_irq_bank omap7xx_irq_banks[] = { | 
| Tony Lindgren | 120db2c | 2006-04-02 17:46:27 +0100 | [diff] [blame] | 143 | 	{ .base_reg = OMAP_IH1_BASE,		.trigger_map = 0xb3f8e22f }, | 
 | 144 | 	{ .base_reg = OMAP_IH2_BASE,		.trigger_map = 0xfdb9c1f2 }, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | 	{ .base_reg = OMAP_IH2_BASE + 0x100,	.trigger_map = 0x800040f3 }, | 
 | 146 | }; | 
 | 147 | #endif | 
 | 148 |  | 
| Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 149 | #ifdef CONFIG_ARCH_OMAP15XX | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 150 | static struct omap_irq_bank omap1510_irq_banks[] = { | 
| Tony Lindgren | 120db2c | 2006-04-02 17:46:27 +0100 | [diff] [blame] | 151 | 	{ .base_reg = OMAP_IH1_BASE,		.trigger_map = 0xb3febfff }, | 
 | 152 | 	{ .base_reg = OMAP_IH2_BASE,		.trigger_map = 0xffbfffed }, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 153 | }; | 
| Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 154 | static struct omap_irq_bank omap310_irq_banks[] = { | 
| Tony Lindgren | 120db2c | 2006-04-02 17:46:27 +0100 | [diff] [blame] | 155 | 	{ .base_reg = OMAP_IH1_BASE,		.trigger_map = 0xb3faefc3 }, | 
 | 156 | 	{ .base_reg = OMAP_IH2_BASE,		.trigger_map = 0x65b3c061 }, | 
| Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 157 | }; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | #endif | 
 | 159 |  | 
 | 160 | #if defined(CONFIG_ARCH_OMAP16XX) | 
 | 161 |  | 
 | 162 | static struct omap_irq_bank omap1610_irq_banks[] = { | 
| Tony Lindgren | 120db2c | 2006-04-02 17:46:27 +0100 | [diff] [blame] | 163 | 	{ .base_reg = OMAP_IH1_BASE,		.trigger_map = 0xb3fefe8f }, | 
 | 164 | 	{ .base_reg = OMAP_IH2_BASE,		.trigger_map = 0xfdb7c1fd }, | 
| Tony Lindgren | 3b59b6b | 2005-07-10 19:58:09 +0100 | [diff] [blame] | 165 | 	{ .base_reg = OMAP_IH2_BASE + 0x100,	.trigger_map = 0xffffb7ff }, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 166 | 	{ .base_reg = OMAP_IH2_BASE + 0x200,	.trigger_map = 0xffffffff }, | 
 | 167 | }; | 
 | 168 | #endif | 
 | 169 |  | 
| David Brownell | 38c677c | 2006-08-01 22:26:25 +0100 | [diff] [blame] | 170 | static struct irq_chip omap_irq_chip = { | 
 | 171 | 	.name		= "MPU", | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 172 | 	.irq_ack	= omap_mask_ack_irq, | 
 | 173 | 	.irq_mask	= omap_mask_irq, | 
 | 174 | 	.irq_unmask	= omap_unmask_irq, | 
 | 175 | 	.irq_set_wake	= omap_wake_irq, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 176 | }; | 
 | 177 |  | 
 | 178 | void __init omap_init_irq(void) | 
 | 179 | { | 
 | 180 | 	int i, j; | 
 | 181 |  | 
| Alistair Buxton | 559663b | 2009-09-22 06:33:04 +0100 | [diff] [blame] | 182 | #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850) | 
 | 183 | 	if (cpu_is_omap7xx()) { | 
| Tony Lindgren | 03a9e51 | 2010-12-09 15:49:23 -0800 | [diff] [blame] | 184 | 		omap_irq_flags = INT_7XX_IH2_IRQ; | 
| Alistair Buxton | 7c00692 | 2009-09-22 10:02:58 +0100 | [diff] [blame] | 185 | 		irq_banks = omap7xx_irq_banks; | 
 | 186 | 		irq_bank_count = ARRAY_SIZE(omap7xx_irq_banks); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 187 | 	} | 
 | 188 | #endif | 
| Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 189 | #ifdef CONFIG_ARCH_OMAP15XX | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 190 | 	if (cpu_is_omap1510()) { | 
| Tony Lindgren | 03a9e51 | 2010-12-09 15:49:23 -0800 | [diff] [blame] | 191 | 		omap_irq_flags = INT_1510_IH2_IRQ; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 192 | 		irq_banks = omap1510_irq_banks; | 
 | 193 | 		irq_bank_count = ARRAY_SIZE(omap1510_irq_banks); | 
 | 194 | 	} | 
| Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 195 | 	if (cpu_is_omap310()) { | 
| Tony Lindgren | 03a9e51 | 2010-12-09 15:49:23 -0800 | [diff] [blame] | 196 | 		omap_irq_flags = INT_1510_IH2_IRQ; | 
| Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 197 | 		irq_banks = omap310_irq_banks; | 
 | 198 | 		irq_bank_count = ARRAY_SIZE(omap310_irq_banks); | 
 | 199 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 200 | #endif | 
 | 201 | #if defined(CONFIG_ARCH_OMAP16XX) | 
 | 202 | 	if (cpu_is_omap16xx()) { | 
| Tony Lindgren | 03a9e51 | 2010-12-09 15:49:23 -0800 | [diff] [blame] | 203 | 		omap_irq_flags = INT_1510_IH2_IRQ; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 204 | 		irq_banks = omap1610_irq_banks; | 
 | 205 | 		irq_bank_count = ARRAY_SIZE(omap1610_irq_banks); | 
 | 206 | 	} | 
 | 207 | #endif | 
 | 208 | 	printk("Total of %i interrupts in %i interrupt banks\n", | 
 | 209 | 	       irq_bank_count * 32, irq_bank_count); | 
 | 210 |  | 
 | 211 | 	/* Mask and clear all interrupts */ | 
 | 212 | 	for (i = 0; i < irq_bank_count; i++) { | 
 | 213 | 		irq_bank_writel(~0x0, i, IRQ_MIR_REG_OFFSET); | 
 | 214 | 		irq_bank_writel(0x0, i, IRQ_ITR_REG_OFFSET); | 
 | 215 | 	} | 
 | 216 |  | 
 | 217 | 	/* Clear any pending interrupts */ | 
 | 218 | 	irq_bank_writel(0x03, 0, IRQ_CONTROL_REG_OFFSET); | 
 | 219 | 	irq_bank_writel(0x03, 1, IRQ_CONTROL_REG_OFFSET); | 
 | 220 |  | 
 | 221 | 	/* Enable interrupts in global mask */ | 
| Zebediah C. McClure | 59185ee | 2009-03-23 18:07:45 -0700 | [diff] [blame] | 222 | 	if (cpu_is_omap7xx()) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | 		irq_bank_writel(0x0, 0, IRQ_GMR_REG_OFFSET); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 224 |  | 
 | 225 | 	/* Install the interrupt handlers for each bank */ | 
 | 226 | 	for (i = 0; i < irq_bank_count; i++) { | 
 | 227 | 		for (j = i * 32; j < (i + 1) * 32; j++) { | 
 | 228 | 			int irq_trigger; | 
 | 229 |  | 
 | 230 | 			irq_trigger = irq_banks[i].trigger_map >> IRQ_BIT(j); | 
 | 231 | 			omap_irq_set_cfg(j, 0, 0, irq_trigger); | 
 | 232 |  | 
| Thomas Gleixner | f38c02f | 2011-03-24 13:35:09 +0100 | [diff] [blame] | 233 | 			irq_set_chip_and_handler(j, &omap_irq_chip, | 
 | 234 | 						 handle_level_irq); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | 			set_irq_flags(j, IRQF_VALID); | 
 | 236 | 		} | 
 | 237 | 	} | 
 | 238 |  | 
 | 239 | 	/* Unmask level 2 handler */ | 
| Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 240 |  | 
| Alistair Buxton | 559663b | 2009-09-22 06:33:04 +0100 | [diff] [blame] | 241 | 	if (cpu_is_omap7xx()) | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 242 | 		omap_unmask_irq(irq_get_irq_data(INT_7XX_IH2_IRQ)); | 
| Andrzej Zaborowski | ef557d7 | 2006-12-06 17:13:48 -0800 | [diff] [blame] | 243 | 	else if (cpu_is_omap15xx()) | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 244 | 		omap_unmask_irq(irq_get_irq_data(INT_1510_IH2_IRQ)); | 
| Tony Lindgren | 3179a01 | 2005-11-10 14:26:48 +0000 | [diff] [blame] | 245 | 	else if (cpu_is_omap16xx()) | 
| Lennert Buytenhek | a51eef7 | 2010-11-29 10:39:27 +0100 | [diff] [blame] | 246 | 		omap_unmask_irq(irq_get_irq_data(INT_1610_IH2_IRQ)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 247 | } |