blob: feaa3670c6bb62621b39c4b812474f1ac9a86c6f [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Reinette Chatre1f447802010-01-15 13:43:41 -08003 * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
Tomas Winklerfd4abac2008-05-15 13:54:07 +080030#include <linux/etherdevice.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040031#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080033#include <net/mac80211.h>
34#include "iwl-eeprom.h"
35#include "iwl-dev.h"
36#include "iwl-core.h"
37#include "iwl-sta.h"
38#include "iwl-io.h"
39#include "iwl-helpers.h"
40
Tomas Winklerfd4abac2008-05-15 13:54:07 +080041/**
42 * iwl_txq_update_write_ptr - Send new write index to hardware
43 */
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -080044void iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +080045{
46 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080047 int txq_id = txq->q.id;
48
49 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -080050 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080051
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -080052 if (priv->cfg->base_params->shadow_reg_enable) {
53 /* shadow register enabled */
Tomas Winklerfd4abac2008-05-15 13:54:07 +080054 iwl_write32(priv, HBUS_TARG_WRPTR,
55 txq->q.write_ptr | (txq_id << 8));
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -080056 } else {
57 /* if we're trying to save power */
58 if (test_bit(STATUS_POWER_PMI, &priv->status)) {
59 /* wake up nic if it's powered down ...
60 * uCode will wake up, and interrupt us again, so next
61 * time we'll skip this part. */
62 reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
Tomas Winklerfd4abac2008-05-15 13:54:07 +080063
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -080064 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
65 IWL_DEBUG_INFO(priv,
66 "Tx queue %d requesting wakeup,"
67 " GP1 = 0x%x\n", txq_id, reg);
68 iwl_set_bit(priv, CSR_GP_CNTRL,
69 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
70 return;
71 }
72
73 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
74 txq->q.write_ptr | (txq_id << 8));
75
76 /*
77 * else not in power-save mode,
78 * uCode will never sleep when we're
79 * trying to tx (during RFKILL, we're not trying to tx).
80 */
81 } else
82 iwl_write32(priv, HBUS_TARG_WRPTR,
83 txq->q.write_ptr | (txq_id << 8));
84 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +080085 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080086}
87EXPORT_SYMBOL(iwl_txq_update_write_ptr);
88
Ron Rindjunsky1053d352008-05-05 10:22:43 +080089/**
90 * iwl_tx_queue_free - Deallocate DMA queue.
91 * @txq: Transmit queue to deallocate.
92 *
93 * Empty queue by removing and destroying all BD's.
94 * Free all buffers.
95 * 0-fill, but do not free "txq" descriptor structure.
96 */
Samuel Ortiza8e74e22009-01-23 13:45:14 -080097void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +080098{
Gregory Greenmanda99c4b2008-08-04 16:00:40 +080099 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Tomas Winkler443cfd42008-05-15 13:53:57 +0800100 struct iwl_queue *q = &txq->q;
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800101 struct device *dev = &priv->pci_dev->dev;
Wey-Yi Guy71c55d92009-10-23 13:42:31 -0700102 int i;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800103
104 if (q->n_bd == 0)
105 return;
106
107 /* first, empty all BD's */
108 for (; q->write_ptr != q->read_ptr;
109 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -0800110 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800111
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800112 /* De-alloc array of command/tx buffers */
Tomas Winkler961ba602008-10-14 12:32:44 -0700113 for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800114 kfree(txq->cmd[i]);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800115
116 /* De-alloc circular buffer of TFDs */
117 if (txq->q.n_bd)
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800118 dma_free_coherent(dev, priv->hw_params.tfd_size *
119 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800120
121 /* De-alloc array of per-TFD driver data */
122 kfree(txq->txb);
123 txq->txb = NULL;
124
Johannes Bergc2acea82009-07-24 11:13:05 -0700125 /* deallocate arrays */
126 kfree(txq->cmd);
127 kfree(txq->meta);
128 txq->cmd = NULL;
129 txq->meta = NULL;
130
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800131 /* 0-fill queue descriptor structure */
132 memset(txq, 0, sizeof(*txq));
133}
Samuel Ortiza8e74e22009-01-23 13:45:14 -0800134EXPORT_SYMBOL(iwl_tx_queue_free);
Tomas Winkler961ba602008-10-14 12:32:44 -0700135
136/**
137 * iwl_cmd_queue_free - Deallocate DMA queue.
138 * @txq: Transmit queue to deallocate.
139 *
140 * Empty queue by removing and destroying all BD's.
141 * Free all buffers.
142 * 0-fill, but do not free "txq" descriptor structure.
143 */
Abhijeet Kolekar3e5d2382009-03-17 21:51:49 -0700144void iwl_cmd_queue_free(struct iwl_priv *priv)
Tomas Winkler961ba602008-10-14 12:32:44 -0700145{
Johannes Berg13bb9482010-08-23 10:46:33 +0200146 struct iwl_tx_queue *txq = &priv->txq[priv->cmd_queue];
Tomas Winkler961ba602008-10-14 12:32:44 -0700147 struct iwl_queue *q = &txq->q;
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800148 struct device *dev = &priv->pci_dev->dev;
Wey-Yi Guy71c55d92009-10-23 13:42:31 -0700149 int i;
Zhu Yidd487442010-03-22 02:28:41 -0700150 bool huge = false;
Tomas Winkler961ba602008-10-14 12:32:44 -0700151
152 if (q->n_bd == 0)
153 return;
154
Zhu Yidd487442010-03-22 02:28:41 -0700155 for (; q->read_ptr != q->write_ptr;
156 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
157 /* we have no way to tell if it is a huge cmd ATM */
158 i = get_cmd_index(q, q->read_ptr, 0);
159
160 if (txq->meta[i].flags & CMD_SIZE_HUGE) {
161 huge = true;
162 continue;
163 }
164
165 pci_unmap_single(priv->pci_dev,
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900166 dma_unmap_addr(&txq->meta[i], mapping),
167 dma_unmap_len(&txq->meta[i], len),
Zhu Yidd487442010-03-22 02:28:41 -0700168 PCI_DMA_BIDIRECTIONAL);
169 }
170 if (huge) {
171 i = q->n_window;
172 pci_unmap_single(priv->pci_dev,
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900173 dma_unmap_addr(&txq->meta[i], mapping),
174 dma_unmap_len(&txq->meta[i], len),
Zhu Yidd487442010-03-22 02:28:41 -0700175 PCI_DMA_BIDIRECTIONAL);
176 }
177
Tomas Winkler961ba602008-10-14 12:32:44 -0700178 /* De-alloc array of command/tx buffers */
179 for (i = 0; i <= TFD_CMD_SLOTS; i++)
180 kfree(txq->cmd[i]);
181
182 /* De-alloc circular buffer of TFDs */
183 if (txq->q.n_bd)
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800184 dma_free_coherent(dev, priv->hw_params.tfd_size * txq->q.n_bd,
185 txq->tfds, txq->q.dma_addr);
Tomas Winkler961ba602008-10-14 12:32:44 -0700186
Reinette Chatre28142982009-09-25 14:24:22 -0700187 /* deallocate arrays */
188 kfree(txq->cmd);
189 kfree(txq->meta);
190 txq->cmd = NULL;
191 txq->meta = NULL;
192
Tomas Winkler961ba602008-10-14 12:32:44 -0700193 /* 0-fill queue descriptor structure */
194 memset(txq, 0, sizeof(*txq));
195}
Abhijeet Kolekar3e5d2382009-03-17 21:51:49 -0700196EXPORT_SYMBOL(iwl_cmd_queue_free);
197
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800198/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
199 * DMA services
200 *
201 * Theory of operation
202 *
203 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
204 * of buffer descriptors, each of which points to one or more data buffers for
205 * the device to read from or fill. Driver and device exchange status of each
206 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
207 * entries in each circular buffer, to protect against confusing empty and full
208 * queue states.
209 *
210 * The device reads or writes the data in the queues via the device's several
211 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
212 *
213 * For Tx queue, there are low mark and high mark limits. If, after queuing
214 * the packet for Tx, free space become < low mark, Tx queue stopped. When
215 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
216 * Tx queue resumed.
217 *
218 * See more detailed info in iwl-4965-hw.h.
219 ***************************************************/
220
221int iwl_queue_space(const struct iwl_queue *q)
222{
223 int s = q->read_ptr - q->write_ptr;
224
225 if (q->read_ptr > q->write_ptr)
226 s -= q->n_bd;
227
228 if (s <= 0)
229 s += q->n_window;
230 /* keep some reserve to not confuse empty and full situations */
231 s -= 2;
232 if (s < 0)
233 s = 0;
234 return s;
235}
236EXPORT_SYMBOL(iwl_queue_space);
237
238
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800239/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800240 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
241 */
Tomas Winkler443cfd42008-05-15 13:53:57 +0800242static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800243 int count, int slots_num, u32 id)
244{
245 q->n_bd = count;
246 q->n_window = slots_num;
247 q->id = id;
248
249 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
250 * and iwl_queue_dec_wrap are broken. */
251 BUG_ON(!is_power_of_2(count));
252
253 /* slots_num must be power-of-two size, otherwise
254 * get_cmd_index is broken. */
255 BUG_ON(!is_power_of_2(slots_num));
256
257 q->low_mark = q->n_window / 4;
258 if (q->low_mark < 4)
259 q->low_mark = 4;
260
261 q->high_mark = q->n_window / 8;
262 if (q->high_mark < 2)
263 q->high_mark = 2;
264
265 q->write_ptr = q->read_ptr = 0;
Wey-Yi Guyb74e31a2010-03-01 17:23:50 -0800266 q->last_read_ptr = 0;
267 q->repeat_same_read_ptr = 0;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800268
269 return 0;
270}
271
272/**
273 * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
274 */
275static int iwl_tx_queue_alloc(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800276 struct iwl_tx_queue *txq, u32 id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800277{
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800278 struct device *dev = &priv->pci_dev->dev;
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800279 size_t tfd_sz = priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800280
281 /* Driver private data, only for Tx (not command) queues,
282 * not shared with device. */
Johannes Berg13bb9482010-08-23 10:46:33 +0200283 if (id != priv->cmd_queue) {
Johannes Berg519c7c42010-05-17 02:37:33 -0700284 txq->txb = kzalloc(sizeof(txq->txb[0]) *
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800285 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
286 if (!txq->txb) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800287 IWL_ERR(priv, "kmalloc for auxiliary BD "
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800288 "structures failed\n");
289 goto error;
290 }
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800291 } else {
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800292 txq->txb = NULL;
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800293 }
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800294
295 /* Circular buffer of transmit frame descriptors (TFDs),
296 * shared with device */
Stanislaw Gruszkaf36d04a2010-02-10 05:07:45 -0800297 txq->tfds = dma_alloc_coherent(dev, tfd_sz, &txq->q.dma_addr,
298 GFP_KERNEL);
Tomas Winkler499b1882008-10-14 12:32:48 -0700299 if (!txq->tfds) {
Winkler, Tomas3978e5b2009-01-23 13:45:23 -0800300 IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", tfd_sz);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800301 goto error;
302 }
303 txq->q.id = id;
304
305 return 0;
306
307 error:
308 kfree(txq->txb);
309 txq->txb = NULL;
310
311 return -ENOMEM;
312}
313
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800314/**
315 * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
316 */
Samuel Ortiza8e74e22009-01-23 13:45:14 -0800317int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
318 int slots_num, u32 txq_id)
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800319{
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800320 int i, len;
Tomas Winkler73b7d742008-09-03 11:18:48 +0800321 int ret;
Johannes Bergc2acea82009-07-24 11:13:05 -0700322 int actual_slots = slots_num;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800323
324 /*
325 * Alloc buffer array for commands (Tx or other types of commands).
Johannes Berg13bb9482010-08-23 10:46:33 +0200326 * For the command queue (#4/#9), allocate command space + one big
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800327 * command for scan, since scan command is very huge; the system will
328 * not have two scans at the same time, so only one is needed.
329 * For normal Tx queues (all other queues), no super-size command
330 * space is needed.
331 */
Johannes Berg13bb9482010-08-23 10:46:33 +0200332 if (txq_id == priv->cmd_queue)
Johannes Bergc2acea82009-07-24 11:13:05 -0700333 actual_slots++;
334
335 txq->meta = kzalloc(sizeof(struct iwl_cmd_meta) * actual_slots,
336 GFP_KERNEL);
337 txq->cmd = kzalloc(sizeof(struct iwl_device_cmd *) * actual_slots,
338 GFP_KERNEL);
339
340 if (!txq->meta || !txq->cmd)
341 goto out_free_arrays;
342
343 len = sizeof(struct iwl_device_cmd);
344 for (i = 0; i < actual_slots; i++) {
345 /* only happens for cmd queue */
346 if (i == slots_num)
Abhijeet Kolekar89612122010-02-19 11:49:49 -0800347 len = IWL_MAX_CMD_SIZE;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800348
John W. Linville49898852008-09-02 15:07:18 -0400349 txq->cmd[i] = kmalloc(len, GFP_KERNEL);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800350 if (!txq->cmd[i])
Tomas Winkler73b7d742008-09-03 11:18:48 +0800351 goto err;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800352 }
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800353
354 /* Alloc driver data array and TFD circular buffer */
Tomas Winkler73b7d742008-09-03 11:18:48 +0800355 ret = iwl_tx_queue_alloc(priv, txq, txq_id);
356 if (ret)
357 goto err;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800358
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800359 txq->need_update = 0;
360
Johannes Berg1a716552009-11-06 14:52:51 -0800361 /*
362 * Aggregation TX queues will get their ID when aggregation begins;
363 * they overwrite the setting done here. The command FIFO doesn't
364 * need an swq_id so don't set one to catch errors, all others can
365 * be set up to the identity mapping.
366 */
Johannes Berg13bb9482010-08-23 10:46:33 +0200367 if (txq_id != priv->cmd_queue)
Johannes Berg45af8192009-06-19 13:52:43 -0700368 txq->swq_id = txq_id;
369
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800370 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
371 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
372 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
373
374 /* Initialize queue's high/low-water marks, and head/tail indexes */
375 iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
376
377 /* Tell device where to find queue */
Samuel Ortiza8e74e22009-01-23 13:45:14 -0800378 priv->cfg->ops->lib->txq_init(priv, txq);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800379
380 return 0;
Tomas Winkler73b7d742008-09-03 11:18:48 +0800381err:
Johannes Bergc2acea82009-07-24 11:13:05 -0700382 for (i = 0; i < actual_slots; i++)
Tomas Winkler73b7d742008-09-03 11:18:48 +0800383 kfree(txq->cmd[i]);
Johannes Bergc2acea82009-07-24 11:13:05 -0700384out_free_arrays:
385 kfree(txq->meta);
386 kfree(txq->cmd);
Tomas Winkler73b7d742008-09-03 11:18:48 +0800387
Tomas Winkler73b7d742008-09-03 11:18:48 +0800388 return -ENOMEM;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800389}
Samuel Ortiza8e74e22009-01-23 13:45:14 -0800390EXPORT_SYMBOL(iwl_tx_queue_init);
391
Zhu Yide0f60e2010-03-23 00:45:03 -0700392void iwl_tx_queue_reset(struct iwl_priv *priv, struct iwl_tx_queue *txq,
393 int slots_num, u32 txq_id)
394{
395 int actual_slots = slots_num;
396
Johannes Berg13bb9482010-08-23 10:46:33 +0200397 if (txq_id == priv->cmd_queue)
Zhu Yide0f60e2010-03-23 00:45:03 -0700398 actual_slots++;
399
400 memset(txq->meta, 0, sizeof(struct iwl_cmd_meta) * actual_slots);
401
402 txq->need_update = 0;
403
404 /* Initialize queue's high/low-water marks, and head/tail indexes */
405 iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
406
407 /* Tell device where to find queue */
408 priv->cfg->ops->lib->txq_init(priv, txq);
409}
410EXPORT_SYMBOL(iwl_tx_queue_reset);
411
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800412/*************** HOST COMMAND QUEUE FUNCTIONS *****/
413
414/**
415 * iwl_enqueue_hcmd - enqueue a uCode command
416 * @priv: device private data point
417 * @cmd: a point to the ucode command structure
418 *
419 * The function returns < 0 values to indicate the operation is
420 * failed. On success, it turns the index (> 0) of command in the
421 * command queue.
422 */
423int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
424{
Johannes Berg13bb9482010-08-23 10:46:33 +0200425 struct iwl_tx_queue *txq = &priv->txq[priv->cmd_queue];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800426 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700427 struct iwl_device_cmd *out_cmd;
428 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800429 dma_addr_t phys_addr;
430 unsigned long flags;
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800431 int len;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800432 u32 idx;
433 u16 fix_size;
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700434 bool is_ct_kill = false;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800435
436 cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len);
437 fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
438
439 /* If any of the command structures end up being larger than
440 * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
Abhijeet Kolekar89612122010-02-19 11:49:49 -0800441 * we will need to increase the size of the TFD entries
442 * Also, check to see if command buffer should not exceed the size
443 * of device_cmd and max_cmd_size. */
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800444 BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
Johannes Bergc2acea82009-07-24 11:13:05 -0700445 !(cmd->flags & CMD_SIZE_HUGE));
Abhijeet Kolekar89612122010-02-19 11:49:49 -0800446 BUG_ON(fix_size > IWL_MAX_CMD_SIZE);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800447
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700448 if (iwl_is_rfkill(priv) || iwl_is_ctkill(priv)) {
Reinette Chatref2f21b42009-10-30 14:36:15 -0700449 IWL_WARN(priv, "Not sending command - %s KILL\n",
450 iwl_is_rfkill(priv) ? "RF" : "CT");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800451 return -EIO;
452 }
453
Johannes Bergc2acea82009-07-24 11:13:05 -0700454 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Wey-Yi Guy2d237f72009-11-20 12:05:08 -0800455 IWL_ERR(priv, "No space in command queue\n");
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700456 if (priv->cfg->ops->lib->tt_ops.ct_kill_check) {
457 is_ct_kill =
458 priv->cfg->ops->lib->tt_ops.ct_kill_check(priv);
459 }
460 if (!is_ct_kill) {
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700461 IWL_ERR(priv, "Restarting adapter due to queue full\n");
462 queue_work(priv->workqueue, &priv->restart);
463 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800464 return -ENOSPC;
465 }
466
467 spin_lock_irqsave(&priv->hcmd_lock, flags);
468
Zhu Yidd487442010-03-22 02:28:41 -0700469 /* If this is a huge cmd, mark the huge flag also on the meta.flags
470 * of the _original_ cmd. This is used for DMA mapping clean up.
471 */
472 if (cmd->flags & CMD_SIZE_HUGE) {
473 idx = get_cmd_index(q, q->write_ptr, 0);
474 txq->meta[idx].flags = CMD_SIZE_HUGE;
475 }
476
Johannes Bergc2acea82009-07-24 11:13:05 -0700477 idx = get_cmd_index(q, q->write_ptr, cmd->flags & CMD_SIZE_HUGE);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800478 out_cmd = txq->cmd[idx];
Johannes Bergc2acea82009-07-24 11:13:05 -0700479 out_meta = &txq->meta[idx];
480
Daniel C Halperin8ce73f32009-07-31 14:28:06 -0700481 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -0700482 out_meta->flags = cmd->flags;
483 if (cmd->flags & CMD_WANT_SKB)
484 out_meta->source = cmd;
485 if (cmd->flags & CMD_ASYNC)
486 out_meta->callback = cmd->callback;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800487
488 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800489 memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
490
491 /* At this point, the out_cmd now has all of the incoming cmd
492 * information */
493
494 out_cmd->hdr.flags = 0;
Johannes Berg13bb9482010-08-23 10:46:33 +0200495 out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(priv->cmd_queue) |
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800496 INDEX_TO_SEQ(q->write_ptr));
Johannes Bergc2acea82009-07-24 11:13:05 -0700497 if (cmd->flags & CMD_SIZE_HUGE)
Tomas Winkler9734cb22008-09-03 11:26:52 +0800498 out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
Johannes Bergc2acea82009-07-24 11:13:05 -0700499 len = sizeof(struct iwl_device_cmd);
Abhijeet Kolekar89612122010-02-19 11:49:49 -0800500 if (idx == TFD_CMD_SLOTS)
501 len = IWL_MAX_CMD_SIZE;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800502
Esti Kummerded2ae72008-08-04 16:00:45 +0800503#ifdef CONFIG_IWLWIFI_DEBUG
504 switch (out_cmd->hdr.cmd) {
505 case REPLY_TX_LINK_QUALITY_CMD:
506 case SENSITIVITY_CMD:
Tomas Winklere1623442009-01-27 14:27:56 -0800507 IWL_DEBUG_HC_DUMP(priv, "Sending command %s (#%x), seq: 0x%04X, "
Esti Kummerded2ae72008-08-04 16:00:45 +0800508 "%d bytes at %d[%d]:%d\n",
509 get_cmd_string(out_cmd->hdr.cmd),
510 out_cmd->hdr.cmd,
511 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
Johannes Berg13bb9482010-08-23 10:46:33 +0200512 q->write_ptr, idx, priv->cmd_queue);
513 break;
Esti Kummerded2ae72008-08-04 16:00:45 +0800514 default:
Tomas Winklere1623442009-01-27 14:27:56 -0800515 IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
Esti Kummerded2ae72008-08-04 16:00:45 +0800516 "%d bytes at %d[%d]:%d\n",
517 get_cmd_string(out_cmd->hdr.cmd),
518 out_cmd->hdr.cmd,
519 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
Johannes Berg13bb9482010-08-23 10:46:33 +0200520 q->write_ptr, idx, priv->cmd_queue);
Esti Kummerded2ae72008-08-04 16:00:45 +0800521 }
522#endif
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800523 txq->need_update = 1;
524
Samuel Ortiz518099a2009-01-19 15:30:27 -0800525 if (priv->cfg->ops->lib->txq_update_byte_cnt_tbl)
526 /* Set up entry in queue's byte count circular buffer */
527 priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800528
Reinette Chatredf833b12009-04-21 10:55:48 -0700529 phys_addr = pci_map_single(priv->pci_dev, &out_cmd->hdr,
530 fix_size, PCI_DMA_BIDIRECTIONAL);
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900531 dma_unmap_addr_set(out_meta, mapping, phys_addr);
532 dma_unmap_len_set(out_meta, len, fix_size);
Reinette Chatredf833b12009-04-21 10:55:48 -0700533
Johannes Bergbe1a71a2009-10-02 13:44:02 -0700534 trace_iwlwifi_dev_hcmd(priv, &out_cmd->hdr, fix_size, cmd->flags);
535
Reinette Chatredf833b12009-04-21 10:55:48 -0700536 priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
537 phys_addr, fix_size, 1,
538 U32_PAD(cmd->len));
539
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800540 /* Increment and update queue's write index */
541 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800542 iwl_txq_update_write_ptr(priv, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800543
544 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800545 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800546}
547
Tomas Winkler17b88922008-05-29 16:35:12 +0800548/**
549 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
550 *
551 * When FW advances 'R' index, all entries between old and new 'R' index
552 * need to be reclaimed. As result, some free space forms. If there is
553 * enough free space (> low mark), wake the stack that feeds us.
554 */
Tomas Winkler499b1882008-10-14 12:32:48 -0700555static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
556 int idx, int cmd_idx)
Tomas Winkler17b88922008-05-29 16:35:12 +0800557{
558 struct iwl_tx_queue *txq = &priv->txq[txq_id];
559 struct iwl_queue *q = &txq->q;
560 int nfreed = 0;
561
Tomas Winkler499b1882008-10-14 12:32:48 -0700562 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800563 IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
Tomas Winkler17b88922008-05-29 16:35:12 +0800564 "is out of range [0-%d] %d %d.\n", txq_id,
Tomas Winkler499b1882008-10-14 12:32:48 -0700565 idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +0800566 return;
567 }
568
Tomas Winkler499b1882008-10-14 12:32:48 -0700569 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
570 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
571
572 if (nfreed++ > 0) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800573 IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +0800574 q->write_ptr, q->read_ptr);
575 queue_work(priv->workqueue, &priv->restart);
576 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800577
Tomas Winkler17b88922008-05-29 16:35:12 +0800578 }
579}
580
581/**
582 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
583 * @rxb: Rx buffer to reclaim
584 *
585 * If an Rx buffer has an async callback associated with it the callback
586 * will be executed. The attached skb (if present) will only be freed
587 * if the callback returns 1
588 */
589void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
590{
Zhu Yi2f301222009-10-09 17:19:45 +0800591 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +0800592 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
593 int txq_id = SEQ_TO_QUEUE(sequence);
594 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +0800595 int cmd_index;
Tomas Winkler9734cb22008-09-03 11:26:52 +0800596 bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
Johannes Bergc2acea82009-07-24 11:13:05 -0700597 struct iwl_device_cmd *cmd;
598 struct iwl_cmd_meta *meta;
Johannes Berg13bb9482010-08-23 10:46:33 +0200599 struct iwl_tx_queue *txq = &priv->txq[priv->cmd_queue];
Tomas Winkler17b88922008-05-29 16:35:12 +0800600
601 /* If a Tx command is being handled and it isn't in the actual
602 * command queue then there a command routing bug has been introduced
603 * in the queue management code. */
Johannes Berg13bb9482010-08-23 10:46:33 +0200604 if (WARN(txq_id != priv->cmd_queue,
605 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
606 txq_id, priv->cmd_queue, sequence,
607 priv->txq[priv->cmd_queue].q.read_ptr,
608 priv->txq[priv->cmd_queue].q.write_ptr)) {
Reinette Chatreec741162009-07-24 11:13:08 -0700609 iwl_print_hex_error(priv, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +0200610 return;
Winkler, Tomas01ef9322008-11-07 09:58:45 -0800611 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800612
Zhu Yidd487442010-03-22 02:28:41 -0700613 /* If this is a huge cmd, clear the huge flag on the meta.flags
614 * of the _original_ cmd. So that iwl_cmd_queue_free won't unmap
615 * the DMA buffer for the scan (huge) command.
616 */
617 if (huge) {
618 cmd_index = get_cmd_index(&txq->q, index, 0);
619 txq->meta[cmd_index].flags = 0;
620 }
621 cmd_index = get_cmd_index(&txq->q, index, huge);
622 cmd = txq->cmd[cmd_index];
623 meta = &txq->meta[cmd_index];
Tomas Winkler17b88922008-05-29 16:35:12 +0800624
Reinette Chatrec33de622009-10-30 14:36:10 -0700625 pci_unmap_single(priv->pci_dev,
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900626 dma_unmap_addr(meta, mapping),
627 dma_unmap_len(meta, len),
Reinette Chatrec33de622009-10-30 14:36:10 -0700628 PCI_DMA_BIDIRECTIONAL);
629
Tomas Winkler17b88922008-05-29 16:35:12 +0800630 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -0700631 if (meta->flags & CMD_WANT_SKB) {
Zhu Yi2f301222009-10-09 17:19:45 +0800632 meta->source->reply_page = (unsigned long)rxb_addr(rxb);
633 rxb->page = NULL;
Johannes Berg5696aea2009-07-24 11:13:06 -0700634 } else if (meta->callback)
Zhu Yi2f301222009-10-09 17:19:45 +0800635 meta->callback(priv, cmd, pkt);
Tomas Winkler17b88922008-05-29 16:35:12 +0800636
Tomas Winkler499b1882008-10-14 12:32:48 -0700637 iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
Tomas Winkler17b88922008-05-29 16:35:12 +0800638
Johannes Bergc2acea82009-07-24 11:13:05 -0700639 if (!(meta->flags & CMD_ASYNC)) {
Tomas Winkler17b88922008-05-29 16:35:12 +0800640 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
Frans Pop91dd6c22010-03-24 14:19:58 -0700641 IWL_DEBUG_INFO(priv, "Clearing HCMD_ACTIVE for command %s\n",
Reinette Chatred2dfe6d2010-02-18 22:03:04 -0800642 get_cmd_string(cmd->hdr.cmd));
Tomas Winkler17b88922008-05-29 16:35:12 +0800643 wake_up_interruptible(&priv->wait_command_queue);
644 }
Zhu Yidd487442010-03-22 02:28:41 -0700645 meta->flags = 0;
Tomas Winkler17b88922008-05-29 16:35:12 +0800646}
647EXPORT_SYMBOL(iwl_tx_cmd_complete);