blob: 267c6624c77f53dab8be37e59fa97ebd2315d1c5 [file] [log] [blame]
Pekka Enberg77883862009-04-09 11:52:26 +03001#include <linux/linkage.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07002#include <linux/errno.h>
3#include <linux/signal.h>
4#include <linux/sched.h>
5#include <linux/ioport.h>
6#include <linux/interrupt.h>
Pekka Enberg77883862009-04-09 11:52:26 +03007#include <linux/timex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008#include <linux/slab.h>
9#include <linux/random.h>
Ingo Molnar47f16ca2009-04-10 14:58:05 +020010#include <linux/kprobes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/init.h>
12#include <linux/kernel_stat.h>
13#include <linux/sysdev.h>
14#include <linux/bitops.h>
Pekka Enberg77883862009-04-09 11:52:26 +030015#include <linux/acpi.h>
Jaswinder Singh Rajputaa09e6c2009-01-04 16:35:17 +053016#include <linux/io.h>
17#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/atomic.h>
20#include <asm/system.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/timer.h>
Pekka Enberg77883862009-04-09 11:52:26 +030022#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/desc.h>
25#include <asm/apic.h>
Ingo Molnar8e6dafd2009-02-23 00:34:39 +010026#include <asm/setup.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <asm/i8259.h>
Jaswinder Singh Rajputaa09e6c2009-01-04 16:35:17 +053028#include <asm/traps.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Pekka Enberg77883862009-04-09 11:52:26 +030030/*
31 * ISA PIC or low IO-APIC triggered (INTA-cycle or APIC) interrupts:
32 * (these are usually mapped to vectors 0x30-0x3f)
33 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35/*
Pekka Enberg77883862009-04-09 11:52:26 +030036 * The IO-APIC gives us many more interrupt sources. Most of these
37 * are unused but an SMP system is supposed to have enough memory ...
38 * sometimes (mostly wrt. hw bugs) we get corrupted vectors all
39 * across the spectrum, so we really want to be prepared to get all
40 * of these. Plus, more powerful systems might have more than 64
41 * IO-APIC registers.
42 *
43 * (these are usually mapped into the 0x30-0xff vector range)
44 */
45
Pekka Enberg320fd992009-04-09 11:52:25 +030046#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/*
48 * Note that on a 486, we don't want to do a SIGFPE on an irq13
49 * as the irq is unreliable, and exception 16 works correctly
50 * (ie as explained in the intel literature). On a 386, you
51 * can't use exception 16 due to bad IBM design, so we have to
52 * rely on the less exact irq13.
53 *
54 * Careful.. Not only is IRQ13 unreliable, but it is also
55 * leads to races. IBM designers who came up with it should
56 * be shot.
57 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
David Howells7d12e782006-10-05 14:55:46 +010059static irqreturn_t math_error_irq(int cpl, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -070060{
Jaswinder Singh Rajputaa09e6c2009-01-04 16:35:17 +053061 outb(0, 0xF0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 if (ignore_fpu_irq || !boot_cpu_data.hard_math)
63 return IRQ_NONE;
H. Peter Anvin65ea5b02008-01-30 13:30:56 +010064 math_error((void __user *)get_irq_regs()->ip);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 return IRQ_HANDLED;
66}
67
68/*
69 * New motherboards sometimes make IRQ 13 be a PCI interrupt,
70 * so allow interrupt sharing.
71 */
Thomas Gleixner6a61f6a2007-10-17 18:04:36 +020072static struct irqaction fpu_irq = {
73 .handler = math_error_irq,
Thomas Gleixner6a61f6a2007-10-17 18:04:36 +020074 .name = "fpu",
75};
Linus Torvalds1da177e2005-04-16 15:20:36 -070076#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +040078/*
79 * IRQ2 is cascade interrupt to second interrupt controller
80 */
81static struct irqaction irq2 = {
82 .handler = no_action,
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +040083 .name = "cascade",
84};
85
Yinghai Lu497c9a12008-08-19 20:50:28 -070086DEFINE_PER_CPU(vector_irq_t, vector_irq) = {
87 [0 ... IRQ0_VECTOR - 1] = -1,
88 [IRQ0_VECTOR] = 0,
89 [IRQ1_VECTOR] = 1,
90 [IRQ2_VECTOR] = 2,
91 [IRQ3_VECTOR] = 3,
92 [IRQ4_VECTOR] = 4,
93 [IRQ5_VECTOR] = 5,
94 [IRQ6_VECTOR] = 6,
95 [IRQ7_VECTOR] = 7,
96 [IRQ8_VECTOR] = 8,
97 [IRQ9_VECTOR] = 9,
98 [IRQ10_VECTOR] = 10,
99 [IRQ11_VECTOR] = 11,
100 [IRQ12_VECTOR] = 12,
101 [IRQ13_VECTOR] = 13,
102 [IRQ14_VECTOR] = 14,
103 [IRQ15_VECTOR] = 15,
104 [IRQ15_VECTOR + 1 ... NR_VECTORS - 1] = -1
105};
106
Yinghai Lub77b8812008-12-19 15:23:44 -0800107int vector_used_by_percpu_irq(unsigned int vector)
108{
109 int cpu;
110
111 for_each_online_cpu(cpu) {
112 if (per_cpu(vector_irq, cpu)[vector] != -1)
113 return 1;
114 }
115
116 return 0;
117}
118
Pekka Enberg7371d9f2009-04-09 11:52:19 +0300119static void __init init_ISA_irqs(void)
120{
121 int i;
122
Pekka Enberg598c73d2009-04-09 11:52:24 +0300123#if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
Pekka Enberg7371d9f2009-04-09 11:52:19 +0300124 init_bsp_APIC();
125#endif
126 init_8259A(0);
127
128 /*
129 * 16 old-style INTA-cycle interrupts:
130 */
131 for (i = 0; i < NR_IRQS_LEGACY; i++) {
132 struct irq_desc *desc = irq_to_desc(i);
133
134 desc->status = IRQ_DISABLED;
135 desc->action = NULL;
136 desc->depth = 1;
137
138 set_irq_chip_and_handler_name(i, &i8259A_chip,
139 handle_level_irq, "XT");
140 }
141}
142
Rusty Russelld3561b72006-12-07 02:14:07 +0100143/* Overridden in paravirt.c */
144void init_IRQ(void) __attribute__((weak, alias("native_init_IRQ")));
145
Yinghai Lubb3f0b52009-01-25 02:38:09 -0800146static void __init smp_intr_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147{
Pekka Enbergb0096bb2009-04-09 11:52:23 +0300148#ifdef CONFIG_SMP
149#if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400150 /*
151 * The reschedule interrupt is a CPU-to-CPU reschedule-helper
152 * IPI, driven by wakeup.
153 */
154 alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
155
Tejun Heo02cf94c2009-01-21 17:26:06 +0900156 /* IPIs for invalidation */
157 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+0, invalidate_interrupt0);
158 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+1, invalidate_interrupt1);
159 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+2, invalidate_interrupt2);
160 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+3, invalidate_interrupt3);
161 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+4, invalidate_interrupt4);
162 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+5, invalidate_interrupt5);
163 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+6, invalidate_interrupt6);
164 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+7, invalidate_interrupt7);
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400165
166 /* IPI for generic function call */
167 alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
168
Pekka Enbergb0096bb2009-04-09 11:52:23 +0300169 /* IPI for generic single function call */
Yinghai Lub77b8812008-12-19 15:23:44 -0800170 alloc_intr_gate(CALL_FUNCTION_SINGLE_VECTOR,
Pekka Enbergb0096bb2009-04-09 11:52:23 +0300171 call_function_single_interrupt);
Yinghai Lu497c9a12008-08-19 20:50:28 -0700172
173 /* Low priority IPI to cleanup after moving an irq */
174 set_intr_gate(IRQ_MOVE_CLEANUP_VECTOR, irq_move_cleanup_interrupt);
Yinghai Lub77b8812008-12-19 15:23:44 -0800175 set_bit(IRQ_MOVE_CLEANUP_VECTOR, used_vectors);
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400176#endif
Pekka Enbergb0096bb2009-04-09 11:52:23 +0300177#endif /* CONFIG_SMP */
Yinghai Lubb3f0b52009-01-25 02:38:09 -0800178}
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400179
Yinghai Lubb3f0b52009-01-25 02:38:09 -0800180static void __init apic_intr_init(void)
181{
Yinghai Lubb3f0b52009-01-25 02:38:09 -0800182 smp_intr_init();
183
Ingo Molnar940010c2009-06-11 17:55:42 +0200184#ifdef CONFIG_X86_THERMAL_VECTOR
Pekka Enbergab19c252009-04-09 11:52:27 +0300185 alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
Ingo Molnar940010c2009-06-11 17:55:42 +0200186#endif
187#ifdef CONFIG_X86_THRESHOLD
Pekka Enbergab19c252009-04-09 11:52:27 +0300188 alloc_intr_gate(THRESHOLD_APIC_VECTOR, threshold_interrupt);
189#endif
Ingo Molnar940010c2009-06-11 17:55:42 +0200190#if defined(CONFIG_X86_NEW_MCE) && defined(CONFIG_X86_LOCAL_APIC)
191 alloc_intr_gate(MCE_SELF_VECTOR, mce_self_interrupt);
192#endif
Pekka Enbergab19c252009-04-09 11:52:27 +0300193
194#if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400195 /* self generated IPI for local APIC timer */
196 alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
197
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600198 /* generic IPI for platform specific use */
199 alloc_intr_gate(GENERIC_INTERRUPT_VECTOR, generic_interrupt);
200
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400201 /* IPI vectors for APIC spurious and error interrupts */
202 alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
203 alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
Ingo Molnar47f16ca2009-04-10 14:58:05 +0200204
205 /* Performance monitoring interrupts: */
Ingo Molnar241771e2008-12-03 10:39:53 +0100206# ifdef CONFIG_PERF_COUNTERS
Peter Zijlstrab6276f32009-04-06 11:45:03 +0200207 alloc_intr_gate(LOCAL_PENDING_VECTOR, perf_pending_interrupt);
Ingo Molnar241771e2008-12-03 10:39:53 +0100208# endif
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400209
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400210#endif
Yinghai Lubb3f0b52009-01-25 02:38:09 -0800211}
212
Pekka Enberg320fd992009-04-09 11:52:25 +0300213/**
214 * x86_quirk_pre_intr_init - initialisation prior to setting up interrupt vectors
215 *
216 * Description:
217 * Perform any necessary interrupt initialisation prior to setting up
218 * the "ordinary" interrupt call gates. For legacy reasons, the ISA
219 * interrupts should be initialised here if the machine emulates a PC
220 * in any way.
221 **/
222static void __init x86_quirk_pre_intr_init(void)
223{
Pekka Enbergabdb5a52009-04-09 11:52:30 +0300224#ifdef CONFIG_X86_32
Pekka Enberg320fd992009-04-09 11:52:25 +0300225 if (x86_quirks->arch_pre_intr_init) {
226 if (x86_quirks->arch_pre_intr_init())
227 return;
228 }
Pekka Enbergabdb5a52009-04-09 11:52:30 +0300229#endif
Pekka Enberg320fd992009-04-09 11:52:25 +0300230 init_ISA_irqs();
231}
Yinghai Lubb3f0b52009-01-25 02:38:09 -0800232
233void __init native_init_IRQ(void)
234{
235 int i;
236
Ingo Molnar8e818172009-02-26 13:02:23 +0100237 /* Execute any quirks before the call gates are initialised: */
238 x86_quirk_pre_intr_init();
Yinghai Lubb3f0b52009-01-25 02:38:09 -0800239
240 apic_intr_init();
241
242 /*
243 * Cover the whole vector space, no vector can escape
244 * us. (some of these will be overridden and become
245 * 'special' SMP interrupts)
246 */
Pekka Enbergd3496c82009-04-09 11:52:22 +0300247 for (i = FIRST_EXTERNAL_VECTOR; i < NR_VECTORS; i++) {
Yinghai Lu77857dc2009-04-15 11:57:01 -0700248 /* IA32_SYSCALL_VECTOR could be used in trap_init already. */
249 if (!test_bit(i, used_vectors))
Pekka Enberg320fd992009-04-09 11:52:25 +0300250 set_intr_gate(i, interrupt[i-FIRST_EXTERNAL_VECTOR]);
Yinghai Lubb3f0b52009-01-25 02:38:09 -0800251 }
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400252
253 if (!acpi_ioapic)
254 setup_irq(2, &irq2);
255
Pekka Enberg320fd992009-04-09 11:52:25 +0300256#ifdef CONFIG_X86_32
Ingo Molnar8e6dafd2009-02-23 00:34:39 +0100257 /*
258 * Call quirks after call gates are initialised (usually add in
259 * the architecture specific gates):
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 */
Ingo Molnar8e6dafd2009-02-23 00:34:39 +0100261 x86_quirk_intr_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
263 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 * External FPU? Set up irq13 if so, for
265 * original braindamaged IBM FERR coupling.
266 */
267 if (boot_cpu_data.hard_math && !cpu_has_fpu)
268 setup_irq(FPU_IRQ, &fpu_irq);
269
270 irq_ctx_init(smp_processor_id());
Pekka Enberg320fd992009-04-09 11:52:25 +0300271#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272}