blob: 386087edabf2a8d9fb52eab9e19f0a7703f47fff [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * arch/ia64/kernel/ivt.S
3 *
David Mosberger-Tang060561f2005-04-27 21:17:03 -07004 * Copyright (C) 1998-2001, 2003, 2005 Hewlett-Packard Co
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Stephane Eranian <eranian@hpl.hp.com>
6 * David Mosberger <davidm@hpl.hp.com>
7 * Copyright (C) 2000, 2002-2003 Intel Co
8 * Asit Mallick <asit.k.mallick@intel.com>
9 * Suresh Siddha <suresh.b.siddha@intel.com>
10 * Kenneth Chen <kenneth.w.chen@intel.com>
11 * Fenghua Yu <fenghua.yu@intel.com>
12 *
13 * 00/08/23 Asit Mallick <asit.k.mallick@intel.com> TLB handling for SMP
14 * 00/12/20 David Mosberger-Tang <davidm@hpl.hp.com> DTLB/ITLB handler now uses virtual PT.
15 */
16/*
17 * This file defines the interruption vector table used by the CPU.
18 * It does not include one entry per possible cause of interruption.
19 *
20 * The first 20 entries of the table contain 64 bundles each while the
21 * remaining 48 entries contain only 16 bundles each.
22 *
23 * The 64 bundles are used to allow inlining the whole handler for critical
24 * interruptions like TLB misses.
25 *
26 * For each entry, the comment is as follows:
27 *
28 * // 0x1c00 Entry 7 (size 64 bundles) Data Key Miss (12,51)
29 * entry offset ----/ / / / /
30 * entry number ---------/ / / /
31 * size of the entry -------------/ / /
32 * vector name -------------------------------------/ /
33 * interruptions triggering this vector ----------------------/
34 *
35 * The table is 32KB in size and must be aligned on 32KB boundary.
36 * (The CPU ignores the 15 lower bits of the address)
37 *
38 * Table is based upon EAS2.6 (Oct 1999)
39 */
40
41#include <linux/config.h>
42
43#include <asm/asmmacro.h>
44#include <asm/break.h>
45#include <asm/ia32.h>
46#include <asm/kregs.h>
47#include <asm/offsets.h>
48#include <asm/pgtable.h>
49#include <asm/processor.h>
50#include <asm/ptrace.h>
51#include <asm/system.h>
52#include <asm/thread_info.h>
53#include <asm/unistd.h>
54#include <asm/errno.h>
55
56#if 1
57# define PSR_DEFAULT_BITS psr.ac
58#else
59# define PSR_DEFAULT_BITS 0
60#endif
61
62#if 0
63 /*
64 * This lets you track the last eight faults that occurred on the CPU. Make sure ar.k2 isn't
65 * needed for something else before enabling this...
66 */
67# define DBG_FAULT(i) mov r16=ar.k2;; shl r16=r16,8;; add r16=(i),r16;;mov ar.k2=r16
68#else
69# define DBG_FAULT(i)
70#endif
71
72#define MINSTATE_VIRT /* needed by minstate.h */
73#include "minstate.h"
74
75#define FAULT(n) \
76 mov r31=pr; \
77 mov r19=n;; /* prepare to save predicates */ \
78 br.sptk.many dispatch_to_fault_handler
79
80 .section .text.ivt,"ax"
81
82 .align 32768 // align on 32KB boundary
83 .global ia64_ivt
84ia64_ivt:
85/////////////////////////////////////////////////////////////////////////////////////////
86// 0x0000 Entry 0 (size 64 bundles) VHPT Translation (8,20,47)
87ENTRY(vhpt_miss)
88 DBG_FAULT(0)
89 /*
90 * The VHPT vector is invoked when the TLB entry for the virtual page table
91 * is missing. This happens only as a result of a previous
92 * (the "original") TLB miss, which may either be caused by an instruction
93 * fetch or a data access (or non-access).
94 *
95 * What we do here is normal TLB miss handing for the _original_ miss, followed
96 * by inserting the TLB entry for the virtual page table page that the VHPT
97 * walker was attempting to access. The latter gets inserted as long
98 * as both L1 and L2 have valid mappings for the faulting address.
99 * The TLB entry for the original miss gets inserted only if
100 * the L3 entry indicates that the page is present.
101 *
102 * do_page_fault gets invoked in the following cases:
103 * - the faulting virtual address uses unimplemented address bits
104 * - the faulting virtual address has no L1, L2, or L3 mapping
105 */
106 mov r16=cr.ifa // get address that caused the TLB miss
107#ifdef CONFIG_HUGETLB_PAGE
108 movl r18=PAGE_SHIFT
109 mov r25=cr.itir
110#endif
111 ;;
112 rsm psr.dt // use physical addressing for data
113 mov r31=pr // save the predicate registers
114 mov r19=IA64_KR(PT_BASE) // get page table base address
115 shl r21=r16,3 // shift bit 60 into sign bit
116 shr.u r17=r16,61 // get the region number into r17
117 ;;
118 shr r22=r21,3
119#ifdef CONFIG_HUGETLB_PAGE
120 extr.u r26=r25,2,6
121 ;;
122 cmp.ne p8,p0=r18,r26
123 sub r27=r26,r18
124 ;;
125(p8) dep r25=r18,r25,2,6
126(p8) shr r22=r22,r27
127#endif
128 ;;
129 cmp.eq p6,p7=5,r17 // is IFA pointing into to region 5?
130 shr.u r18=r22,PGDIR_SHIFT // get bits 33-63 of the faulting address
131 ;;
132(p7) dep r17=r17,r19,(PAGE_SHIFT-3),3 // put region number bits in place
133
134 srlz.d
135 LOAD_PHYSICAL(p6, r19, swapper_pg_dir) // region 5 is rooted at swapper_pg_dir
136
137 .pred.rel "mutex", p6, p7
138(p6) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT
139(p7) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT-3
140 ;;
141(p6) dep r17=r18,r19,3,(PAGE_SHIFT-3) // r17=PTA + IFA(33,42)*8
142(p7) dep r17=r18,r17,3,(PAGE_SHIFT-6) // r17=PTA + (((IFA(61,63) << 7) | IFA(33,39))*8)
143 cmp.eq p7,p6=0,r21 // unused address bits all zeroes?
144 shr.u r18=r22,PMD_SHIFT // shift L2 index into position
145 ;;
146 ld8 r17=[r17] // fetch the L1 entry (may be 0)
147 ;;
148(p7) cmp.eq p6,p7=r17,r0 // was L1 entry NULL?
149 dep r17=r18,r17,3,(PAGE_SHIFT-3) // compute address of L2 page table entry
150 ;;
151(p7) ld8 r20=[r17] // fetch the L2 entry (may be 0)
152 shr.u r19=r22,PAGE_SHIFT // shift L3 index into position
153 ;;
154(p7) cmp.eq.or.andcm p6,p7=r20,r0 // was L2 entry NULL?
155 dep r21=r19,r20,3,(PAGE_SHIFT-3) // compute address of L3 page table entry
156 ;;
157(p7) ld8 r18=[r21] // read the L3 PTE
158 mov r19=cr.isr // cr.isr bit 0 tells us if this is an insn miss
159 ;;
160(p7) tbit.z p6,p7=r18,_PAGE_P_BIT // page present bit cleared?
161 mov r22=cr.iha // get the VHPT address that caused the TLB miss
162 ;; // avoid RAW on p7
163(p7) tbit.nz.unc p10,p11=r19,32 // is it an instruction TLB miss?
164 dep r23=0,r20,0,PAGE_SHIFT // clear low bits to get page address
165 ;;
166(p10) itc.i r18 // insert the instruction TLB entry
167(p11) itc.d r18 // insert the data TLB entry
168(p6) br.cond.spnt.many page_fault // handle bad address/page not present (page fault)
169 mov cr.ifa=r22
170
171#ifdef CONFIG_HUGETLB_PAGE
172(p8) mov cr.itir=r25 // change to default page-size for VHPT
173#endif
174
175 /*
176 * Now compute and insert the TLB entry for the virtual page table. We never
177 * execute in a page table page so there is no need to set the exception deferral
178 * bit.
179 */
180 adds r24=__DIRTY_BITS_NO_ED|_PAGE_PL_0|_PAGE_AR_RW,r23
181 ;;
182(p7) itc.d r24
183 ;;
184#ifdef CONFIG_SMP
185 /*
186 * Tell the assemblers dependency-violation checker that the above "itc" instructions
187 * cannot possibly affect the following loads:
188 */
189 dv_serialize_data
190
191 /*
192 * Re-check L2 and L3 pagetable. If they changed, we may have received a ptc.g
193 * between reading the pagetable and the "itc". If so, flush the entry we
194 * inserted and retry.
195 */
196 ld8 r25=[r21] // read L3 PTE again
197 ld8 r26=[r17] // read L2 entry again
198 ;;
199 cmp.ne p6,p7=r26,r20 // did L2 entry change
200 mov r27=PAGE_SHIFT<<2
201 ;;
202(p6) ptc.l r22,r27 // purge PTE page translation
203(p7) cmp.ne.or.andcm p6,p7=r25,r18 // did L3 PTE change
204 ;;
205(p6) ptc.l r16,r27 // purge translation
206#endif
207
208 mov pr=r31,-1 // restore predicate registers
209 rfi
210END(vhpt_miss)
211
212 .org ia64_ivt+0x400
213/////////////////////////////////////////////////////////////////////////////////////////
214// 0x0400 Entry 1 (size 64 bundles) ITLB (21)
215ENTRY(itlb_miss)
216 DBG_FAULT(1)
217 /*
218 * The ITLB handler accesses the L3 PTE via the virtually mapped linear
219 * page table. If a nested TLB miss occurs, we switch into physical
220 * mode, walk the page table, and then re-execute the L3 PTE read
221 * and go on normally after that.
222 */
223 mov r16=cr.ifa // get virtual address
224 mov r29=b0 // save b0
225 mov r31=pr // save predicates
226.itlb_fault:
227 mov r17=cr.iha // get virtual address of L3 PTE
228 movl r30=1f // load nested fault continuation point
229 ;;
2301: ld8 r18=[r17] // read L3 PTE
231 ;;
232 mov b0=r29
233 tbit.z p6,p0=r18,_PAGE_P_BIT // page present bit cleared?
234(p6) br.cond.spnt page_fault
235 ;;
236 itc.i r18
237 ;;
238#ifdef CONFIG_SMP
239 /*
240 * Tell the assemblers dependency-violation checker that the above "itc" instructions
241 * cannot possibly affect the following loads:
242 */
243 dv_serialize_data
244
245 ld8 r19=[r17] // read L3 PTE again and see if same
246 mov r20=PAGE_SHIFT<<2 // setup page size for purge
247 ;;
248 cmp.ne p7,p0=r18,r19
249 ;;
250(p7) ptc.l r16,r20
251#endif
252 mov pr=r31,-1
253 rfi
254END(itlb_miss)
255
256 .org ia64_ivt+0x0800
257/////////////////////////////////////////////////////////////////////////////////////////
258// 0x0800 Entry 2 (size 64 bundles) DTLB (9,48)
259ENTRY(dtlb_miss)
260 DBG_FAULT(2)
261 /*
262 * The DTLB handler accesses the L3 PTE via the virtually mapped linear
263 * page table. If a nested TLB miss occurs, we switch into physical
264 * mode, walk the page table, and then re-execute the L3 PTE read
265 * and go on normally after that.
266 */
267 mov r16=cr.ifa // get virtual address
268 mov r29=b0 // save b0
269 mov r31=pr // save predicates
270dtlb_fault:
271 mov r17=cr.iha // get virtual address of L3 PTE
272 movl r30=1f // load nested fault continuation point
273 ;;
2741: ld8 r18=[r17] // read L3 PTE
275 ;;
276 mov b0=r29
277 tbit.z p6,p0=r18,_PAGE_P_BIT // page present bit cleared?
278(p6) br.cond.spnt page_fault
279 ;;
280 itc.d r18
281 ;;
282#ifdef CONFIG_SMP
283 /*
284 * Tell the assemblers dependency-violation checker that the above "itc" instructions
285 * cannot possibly affect the following loads:
286 */
287 dv_serialize_data
288
289 ld8 r19=[r17] // read L3 PTE again and see if same
290 mov r20=PAGE_SHIFT<<2 // setup page size for purge
291 ;;
292 cmp.ne p7,p0=r18,r19
293 ;;
294(p7) ptc.l r16,r20
295#endif
296 mov pr=r31,-1
297 rfi
298END(dtlb_miss)
299
300 .org ia64_ivt+0x0c00
301/////////////////////////////////////////////////////////////////////////////////////////
302// 0x0c00 Entry 3 (size 64 bundles) Alt ITLB (19)
303ENTRY(alt_itlb_miss)
304 DBG_FAULT(3)
305 mov r16=cr.ifa // get address that caused the TLB miss
306 movl r17=PAGE_KERNEL
307 mov r21=cr.ipsr
308 movl r19=(((1 << IA64_MAX_PHYS_BITS) - 1) & ~0xfff)
309 mov r31=pr
310 ;;
311#ifdef CONFIG_DISABLE_VHPT
312 shr.u r22=r16,61 // get the region number into r21
313 ;;
314 cmp.gt p8,p0=6,r22 // user mode
315 ;;
316(p8) thash r17=r16
317 ;;
318(p8) mov cr.iha=r17
319(p8) mov r29=b0 // save b0
320(p8) br.cond.dptk .itlb_fault
321#endif
322 extr.u r23=r21,IA64_PSR_CPL0_BIT,2 // extract psr.cpl
323 and r19=r19,r16 // clear ed, reserved bits, and PTE control bits
324 shr.u r18=r16,57 // move address bit 61 to bit 4
325 ;;
326 andcm r18=0x10,r18 // bit 4=~address-bit(61)
327 cmp.ne p8,p0=r0,r23 // psr.cpl != 0?
328 or r19=r17,r19 // insert PTE control bits into r19
329 ;;
330 or r19=r19,r18 // set bit 4 (uncached) if the access was to region 6
331(p8) br.cond.spnt page_fault
332 ;;
333 itc.i r19 // insert the TLB entry
334 mov pr=r31,-1
335 rfi
336END(alt_itlb_miss)
337
338 .org ia64_ivt+0x1000
339/////////////////////////////////////////////////////////////////////////////////////////
340// 0x1000 Entry 4 (size 64 bundles) Alt DTLB (7,46)
341ENTRY(alt_dtlb_miss)
342 DBG_FAULT(4)
343 mov r16=cr.ifa // get address that caused the TLB miss
344 movl r17=PAGE_KERNEL
345 mov r20=cr.isr
346 movl r19=(((1 << IA64_MAX_PHYS_BITS) - 1) & ~0xfff)
347 mov r21=cr.ipsr
348 mov r31=pr
349 ;;
350#ifdef CONFIG_DISABLE_VHPT
351 shr.u r22=r16,61 // get the region number into r21
352 ;;
353 cmp.gt p8,p0=6,r22 // access to region 0-5
354 ;;
355(p8) thash r17=r16
356 ;;
357(p8) mov cr.iha=r17
358(p8) mov r29=b0 // save b0
359(p8) br.cond.dptk dtlb_fault
360#endif
361 extr.u r23=r21,IA64_PSR_CPL0_BIT,2 // extract psr.cpl
362 and r22=IA64_ISR_CODE_MASK,r20 // get the isr.code field
363 tbit.nz p6,p7=r20,IA64_ISR_SP_BIT // is speculation bit on?
364 shr.u r18=r16,57 // move address bit 61 to bit 4
365 and r19=r19,r16 // clear ed, reserved bits, and PTE control bits
366 tbit.nz p9,p0=r20,IA64_ISR_NA_BIT // is non-access bit on?
367 ;;
368 andcm r18=0x10,r18 // bit 4=~address-bit(61)
369 cmp.ne p8,p0=r0,r23
370(p9) cmp.eq.or.andcm p6,p7=IA64_ISR_CODE_LFETCH,r22 // check isr.code field
371(p8) br.cond.spnt page_fault
372
373 dep r21=-1,r21,IA64_PSR_ED_BIT,1
374 or r19=r19,r17 // insert PTE control bits into r19
375 ;;
376 or r19=r19,r18 // set bit 4 (uncached) if the access was to region 6
377(p6) mov cr.ipsr=r21
378 ;;
379(p7) itc.d r19 // insert the TLB entry
380 mov pr=r31,-1
381 rfi
382END(alt_dtlb_miss)
383
384 .org ia64_ivt+0x1400
385/////////////////////////////////////////////////////////////////////////////////////////
386// 0x1400 Entry 5 (size 64 bundles) Data nested TLB (6,45)
387ENTRY(nested_dtlb_miss)
388 /*
389 * In the absence of kernel bugs, we get here when the virtually mapped linear
390 * page table is accessed non-speculatively (e.g., in the Dirty-bit, Instruction
391 * Access-bit, or Data Access-bit faults). If the DTLB entry for the virtual page
392 * table is missing, a nested TLB miss fault is triggered and control is
393 * transferred to this point. When this happens, we lookup the pte for the
394 * faulting address by walking the page table in physical mode and return to the
395 * continuation point passed in register r30 (or call page_fault if the address is
396 * not mapped).
397 *
398 * Input: r16: faulting address
399 * r29: saved b0
400 * r30: continuation address
401 * r31: saved pr
402 *
403 * Output: r17: physical address of L3 PTE of faulting address
404 * r29: saved b0
405 * r30: continuation address
406 * r31: saved pr
407 *
408 * Clobbered: b0, r18, r19, r21, psr.dt (cleared)
409 */
410 rsm psr.dt // switch to using physical data addressing
411 mov r19=IA64_KR(PT_BASE) // get the page table base address
412 shl r21=r16,3 // shift bit 60 into sign bit
413 ;;
414 shr.u r17=r16,61 // get the region number into r17
415 ;;
416 cmp.eq p6,p7=5,r17 // is faulting address in region 5?
417 shr.u r18=r16,PGDIR_SHIFT // get bits 33-63 of faulting address
418 ;;
419(p7) dep r17=r17,r19,(PAGE_SHIFT-3),3 // put region number bits in place
420
421 srlz.d
422 LOAD_PHYSICAL(p6, r19, swapper_pg_dir) // region 5 is rooted at swapper_pg_dir
423
424 .pred.rel "mutex", p6, p7
425(p6) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT
426(p7) shr.u r21=r21,PGDIR_SHIFT+PAGE_SHIFT-3
427 ;;
428(p6) dep r17=r18,r19,3,(PAGE_SHIFT-3) // r17=PTA + IFA(33,42)*8
429(p7) dep r17=r18,r17,3,(PAGE_SHIFT-6) // r17=PTA + (((IFA(61,63) << 7) | IFA(33,39))*8)
430 cmp.eq p7,p6=0,r21 // unused address bits all zeroes?
431 shr.u r18=r16,PMD_SHIFT // shift L2 index into position
432 ;;
433 ld8 r17=[r17] // fetch the L1 entry (may be 0)
434 ;;
435(p7) cmp.eq p6,p7=r17,r0 // was L1 entry NULL?
436 dep r17=r18,r17,3,(PAGE_SHIFT-3) // compute address of L2 page table entry
437 ;;
438(p7) ld8 r17=[r17] // fetch the L2 entry (may be 0)
439 shr.u r19=r16,PAGE_SHIFT // shift L3 index into position
440 ;;
441(p7) cmp.eq.or.andcm p6,p7=r17,r0 // was L2 entry NULL?
442 dep r17=r19,r17,3,(PAGE_SHIFT-3) // compute address of L3 page table entry
443(p6) br.cond.spnt page_fault
444 mov b0=r30
445 br.sptk.many b0 // return to continuation point
446END(nested_dtlb_miss)
447
448 .org ia64_ivt+0x1800
449/////////////////////////////////////////////////////////////////////////////////////////
450// 0x1800 Entry 6 (size 64 bundles) Instruction Key Miss (24)
451ENTRY(ikey_miss)
452 DBG_FAULT(6)
453 FAULT(6)
454END(ikey_miss)
455
456 //-----------------------------------------------------------------------------------
457 // call do_page_fault (predicates are in r31, psr.dt may be off, r16 is faulting address)
458ENTRY(page_fault)
459 ssm psr.dt
460 ;;
461 srlz.i
462 ;;
463 SAVE_MIN_WITH_COVER
464 alloc r15=ar.pfs,0,0,3,0
465 mov out0=cr.ifa
466 mov out1=cr.isr
467 adds r3=8,r2 // set up second base pointer
468 ;;
469 ssm psr.ic | PSR_DEFAULT_BITS
470 ;;
471 srlz.i // guarantee that interruption collectin is on
472 ;;
473(p15) ssm psr.i // restore psr.i
474 movl r14=ia64_leave_kernel
475 ;;
476 SAVE_REST
477 mov rp=r14
478 ;;
479 adds out2=16,r12 // out2 = pointer to pt_regs
480 br.call.sptk.many b6=ia64_do_page_fault // ignore return address
481END(page_fault)
482
483 .org ia64_ivt+0x1c00
484/////////////////////////////////////////////////////////////////////////////////////////
485// 0x1c00 Entry 7 (size 64 bundles) Data Key Miss (12,51)
486ENTRY(dkey_miss)
487 DBG_FAULT(7)
488 FAULT(7)
489END(dkey_miss)
490
491 .org ia64_ivt+0x2000
492/////////////////////////////////////////////////////////////////////////////////////////
493// 0x2000 Entry 8 (size 64 bundles) Dirty-bit (54)
494ENTRY(dirty_bit)
495 DBG_FAULT(8)
496 /*
497 * What we do here is to simply turn on the dirty bit in the PTE. We need to
498 * update both the page-table and the TLB entry. To efficiently access the PTE,
499 * we address it through the virtual page table. Most likely, the TLB entry for
500 * the relevant virtual page table page is still present in the TLB so we can
501 * normally do this without additional TLB misses. In case the necessary virtual
502 * page table TLB entry isn't present, we take a nested TLB miss hit where we look
503 * up the physical address of the L3 PTE and then continue at label 1 below.
504 */
505 mov r16=cr.ifa // get the address that caused the fault
506 movl r30=1f // load continuation point in case of nested fault
507 ;;
508 thash r17=r16 // compute virtual address of L3 PTE
509 mov r29=b0 // save b0 in case of nested fault
510 mov r31=pr // save pr
511#ifdef CONFIG_SMP
512 mov r28=ar.ccv // save ar.ccv
513 ;;
5141: ld8 r18=[r17]
515 ;; // avoid RAW on r18
516 mov ar.ccv=r18 // set compare value for cmpxchg
517 or r25=_PAGE_D|_PAGE_A,r18 // set the dirty and accessed bits
518 ;;
519 cmpxchg8.acq r26=[r17],r25,ar.ccv
520 mov r24=PAGE_SHIFT<<2
521 ;;
522 cmp.eq p6,p7=r26,r18
523 ;;
524(p6) itc.d r25 // install updated PTE
525 ;;
526 /*
527 * Tell the assemblers dependency-violation checker that the above "itc" instructions
528 * cannot possibly affect the following loads:
529 */
530 dv_serialize_data
531
532 ld8 r18=[r17] // read PTE again
533 ;;
534 cmp.eq p6,p7=r18,r25 // is it same as the newly installed
535 ;;
536(p7) ptc.l r16,r24
537 mov b0=r29 // restore b0
538 mov ar.ccv=r28
539#else
540 ;;
5411: ld8 r18=[r17]
542 ;; // avoid RAW on r18
543 or r18=_PAGE_D|_PAGE_A,r18 // set the dirty and accessed bits
544 mov b0=r29 // restore b0
545 ;;
546 st8 [r17]=r18 // store back updated PTE
547 itc.d r18 // install updated PTE
548#endif
549 mov pr=r31,-1 // restore pr
550 rfi
551END(dirty_bit)
552
553 .org ia64_ivt+0x2400
554/////////////////////////////////////////////////////////////////////////////////////////
555// 0x2400 Entry 9 (size 64 bundles) Instruction Access-bit (27)
556ENTRY(iaccess_bit)
557 DBG_FAULT(9)
558 // Like Entry 8, except for instruction access
559 mov r16=cr.ifa // get the address that caused the fault
560 movl r30=1f // load continuation point in case of nested fault
561 mov r31=pr // save predicates
562#ifdef CONFIG_ITANIUM
563 /*
564 * Erratum 10 (IFA may contain incorrect address) has "NoFix" status.
565 */
566 mov r17=cr.ipsr
567 ;;
568 mov r18=cr.iip
569 tbit.z p6,p0=r17,IA64_PSR_IS_BIT // IA64 instruction set?
570 ;;
571(p6) mov r16=r18 // if so, use cr.iip instead of cr.ifa
572#endif /* CONFIG_ITANIUM */
573 ;;
574 thash r17=r16 // compute virtual address of L3 PTE
575 mov r29=b0 // save b0 in case of nested fault)
576#ifdef CONFIG_SMP
577 mov r28=ar.ccv // save ar.ccv
578 ;;
5791: ld8 r18=[r17]
580 ;;
581 mov ar.ccv=r18 // set compare value for cmpxchg
582 or r25=_PAGE_A,r18 // set the accessed bit
583 ;;
584 cmpxchg8.acq r26=[r17],r25,ar.ccv
585 mov r24=PAGE_SHIFT<<2
586 ;;
587 cmp.eq p6,p7=r26,r18
588 ;;
589(p6) itc.i r25 // install updated PTE
590 ;;
591 /*
592 * Tell the assemblers dependency-violation checker that the above "itc" instructions
593 * cannot possibly affect the following loads:
594 */
595 dv_serialize_data
596
597 ld8 r18=[r17] // read PTE again
598 ;;
599 cmp.eq p6,p7=r18,r25 // is it same as the newly installed
600 ;;
601(p7) ptc.l r16,r24
602 mov b0=r29 // restore b0
603 mov ar.ccv=r28
604#else /* !CONFIG_SMP */
605 ;;
6061: ld8 r18=[r17]
607 ;;
608 or r18=_PAGE_A,r18 // set the accessed bit
609 mov b0=r29 // restore b0
610 ;;
611 st8 [r17]=r18 // store back updated PTE
612 itc.i r18 // install updated PTE
613#endif /* !CONFIG_SMP */
614 mov pr=r31,-1
615 rfi
616END(iaccess_bit)
617
618 .org ia64_ivt+0x2800
619/////////////////////////////////////////////////////////////////////////////////////////
620// 0x2800 Entry 10 (size 64 bundles) Data Access-bit (15,55)
621ENTRY(daccess_bit)
622 DBG_FAULT(10)
623 // Like Entry 8, except for data access
624 mov r16=cr.ifa // get the address that caused the fault
625 movl r30=1f // load continuation point in case of nested fault
626 ;;
627 thash r17=r16 // compute virtual address of L3 PTE
628 mov r31=pr
629 mov r29=b0 // save b0 in case of nested fault)
630#ifdef CONFIG_SMP
631 mov r28=ar.ccv // save ar.ccv
632 ;;
6331: ld8 r18=[r17]
634 ;; // avoid RAW on r18
635 mov ar.ccv=r18 // set compare value for cmpxchg
636 or r25=_PAGE_A,r18 // set the dirty bit
637 ;;
638 cmpxchg8.acq r26=[r17],r25,ar.ccv
639 mov r24=PAGE_SHIFT<<2
640 ;;
641 cmp.eq p6,p7=r26,r18
642 ;;
643(p6) itc.d r25 // install updated PTE
644 /*
645 * Tell the assemblers dependency-violation checker that the above "itc" instructions
646 * cannot possibly affect the following loads:
647 */
648 dv_serialize_data
649 ;;
650 ld8 r18=[r17] // read PTE again
651 ;;
652 cmp.eq p6,p7=r18,r25 // is it same as the newly installed
653 ;;
654(p7) ptc.l r16,r24
655 mov ar.ccv=r28
656#else
657 ;;
6581: ld8 r18=[r17]
659 ;; // avoid RAW on r18
660 or r18=_PAGE_A,r18 // set the accessed bit
661 ;;
662 st8 [r17]=r18 // store back updated PTE
663 itc.d r18 // install updated PTE
664#endif
665 mov b0=r29 // restore b0
666 mov pr=r31,-1
667 rfi
668END(daccess_bit)
669
670 .org ia64_ivt+0x2c00
671/////////////////////////////////////////////////////////////////////////////////////////
672// 0x2c00 Entry 11 (size 64 bundles) Break instruction (33)
673ENTRY(break_fault)
674 /*
675 * The streamlined system call entry/exit paths only save/restore the initial part
676 * of pt_regs. This implies that the callers of system-calls must adhere to the
677 * normal procedure calling conventions.
678 *
679 * Registers to be saved & restored:
680 * CR registers: cr.ipsr, cr.iip, cr.ifs
681 * AR registers: ar.unat, ar.pfs, ar.rsc, ar.rnat, ar.bspstore, ar.fpsr
682 * others: pr, b0, b6, loadrs, r1, r11, r12, r13, r15
683 * Registers to be restored only:
684 * r8-r11: output value from the system call.
685 *
686 * During system call exit, scratch registers (including r15) are modified/cleared
687 * to prevent leaking bits from kernel to user level.
688 */
689 DBG_FAULT(11)
David Mosberger-Tangf8fa5442005-04-27 21:19:04 -0700690 mov.m r16=IA64_KR(CURRENT) // M2 r16 <- current task (12 cyc)
691 mov r29=cr.ipsr // M2 (12 cyc)
692 mov r31=pr // I0 (2 cyc)
693
694 mov r17=cr.iim // M2 (2 cyc)
695 mov.m r27=ar.rsc // M2 (12 cyc)
696 mov r18=__IA64_BREAK_SYSCALL // A
697
698 mov.m ar.rsc=0 // M2
699 mov.m r21=ar.fpsr // M2 (12 cyc)
700 mov r19=b6 // I0 (2 cyc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 ;;
David Mosberger-Tangf8fa5442005-04-27 21:19:04 -0700702 mov.m r23=ar.bspstore // M2 (12 cyc)
703 mov.m r24=ar.rnat // M2 (5 cyc)
704 mov.i r26=ar.pfs // I0 (2 cyc)
705
706 invala // M0|1
707 nop.m 0 // M
708 mov r20=r1 // A save r1
709
710 nop.m 0
711 movl r30=sys_call_table // X
712
713 mov r28=cr.iip // M2 (2 cyc)
714 cmp.eq p0,p7=r18,r17 // I0 is this a system call?
715(p7) br.cond.spnt non_syscall // B no ->
716 //
717 // From this point on, we are definitely on the syscall-path
718 // and we can use (non-banked) scratch registers.
719 //
720///////////////////////////////////////////////////////////////////////
721 mov r1=r16 // A move task-pointer to "addl"-addressable reg
722 mov r2=r16 // A setup r2 for ia64_syscall_setup
723 add r9=TI_FLAGS+IA64_TASK_SIZE,r16 // A r9 = &current_thread_info()->flags
724
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 adds r16=IA64_TASK_THREAD_ON_USTACK_OFFSET,r16
David Mosberger-Tangf8fa5442005-04-27 21:19:04 -0700726 adds r15=-1024,r15 // A subtract 1024 from syscall number
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 mov r3=NR_syscalls - 1
728 ;;
David Mosberger-Tangf8fa5442005-04-27 21:19:04 -0700729 ld1.bias r17=[r16] // M0|1 r17 = current->thread.on_ustack flag
730 ld4 r9=[r9] // M0|1 r9 = current_thread_info()->flags
731 extr.u r8=r29,41,2 // I0 extract ei field from cr.ipsr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732
David Mosberger-Tangf8fa5442005-04-27 21:19:04 -0700733 shladd r30=r15,3,r30 // A r30 = sys_call_table + 8*(syscall-1024)
734 addl r22=IA64_RBS_OFFSET,r1 // A compute base of RBS
735 cmp.leu p6,p7=r15,r3 // A syscall number in range?
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 ;;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737
David Mosberger-Tangf8fa5442005-04-27 21:19:04 -0700738 lfetch.fault.excl.nt1 [r22] // M0|1 prefetch RBS
739(p6) ld8 r30=[r30] // M0|1 load address of syscall entry point
740 tnat.nz.or p7,p0=r15 // I0 is syscall nr a NaT?
741
742 mov.m ar.bspstore=r22 // M2 switch to kernel RBS
743 cmp.eq p8,p9=2,r8 // A isr.ei==2?
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 ;;
David Mosberger-Tangf8fa5442005-04-27 21:19:04 -0700745
746(p8) mov r8=0 // A clear ei to 0
747(p7) movl r30=sys_ni_syscall // X
748
749(p8) adds r28=16,r28 // A switch cr.iip to next bundle
750(p9) adds r8=1,r8 // A increment ei to next slot
751 nop.i 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 ;;
David Mosberger-Tangf8fa5442005-04-27 21:19:04 -0700753
754 mov.m r25=ar.unat // M2 (5 cyc)
755 dep r29=r8,r29,41,2 // I0 insert new ei into cr.ipsr
756 adds r15=1024,r15 // A restore original syscall number
757 //
758 // If any of the above loads miss in L1D, we'll stall here until
759 // the data arrives.
760 //
761///////////////////////////////////////////////////////////////////////
762 st1 [r16]=r0 // M2|3 clear current->thread.on_ustack flag
763 mov b6=r30 // I0 setup syscall handler branch reg early
764 cmp.eq pKStk,pUStk=r0,r17 // A were we on kernel stacks already?
765
766 and r9=_TIF_SYSCALL_TRACEAUDIT,r9 // A mask trace or audit
767 mov r18=ar.bsp // M2 (12 cyc)
768(pKStk) br.cond.spnt .break_fixup // B we're already in kernel-mode -- fix up RBS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 ;;
David Mosberger-Tangf8fa5442005-04-27 21:19:04 -0700770.back_from_break_fixup:
771(pUStk) addl r1=IA64_STK_OFFSET-IA64_PT_REGS_SIZE,r1 // A compute base of memory stack
772 cmp.eq p14,p0=r9,r0 // A are syscalls being traced/audited?
773 br.call.sptk.many b7=ia64_syscall_setup // B
7741:
775 mov ar.rsc=0x3 // M2 set eager mode, pl 0, LE, loadrs=0
776 nop 0
777 bsw.1 // B (6 cyc) regs are saved, switch to bank 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 ;;
David Mosberger-Tangf8fa5442005-04-27 21:19:04 -0700779
780 ssm psr.ic | PSR_DEFAULT_BITS // M2 now it's safe to re-enable intr.-collection
781 movl r3=ia64_ret_from_syscall // X
782 ;;
783
784 srlz.i // M0 ensure interruption collection is on
785 mov rp=r3 // I0 set the real return addr
786(p10) br.cond.spnt.many ia64_ret_from_syscall // B return if bad call-frame or r15 is a NaT
787
788(p15) ssm psr.i // M2 restore psr.i
789(p14) br.call.sptk.many b6=b6 // B invoke syscall-handker (ignore return addr)
790 br.cond.spnt.many ia64_trace_syscall // B do syscall-tracing thingamagic
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 // NOT REACHED
David Mosberger-Tangf8fa5442005-04-27 21:19:04 -0700792///////////////////////////////////////////////////////////////////////
793 // On entry, we optimistically assumed that we're coming from user-space.
794 // For the rare cases where a system-call is done from within the kernel,
795 // we fix things up at this point:
796.break_fixup:
797 add r1=-IA64_PT_REGS_SIZE,sp // A allocate space for pt_regs structure
798 mov ar.rnat=r24 // M2 restore kernel's AR.RNAT
799 ;;
800 mov ar.bspstore=r23 // M2 restore kernel's AR.BSPSTORE
801 br.cond.sptk .back_from_break_fixup
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802END(break_fault)
803
804 .org ia64_ivt+0x3000
805/////////////////////////////////////////////////////////////////////////////////////////
806// 0x3000 Entry 12 (size 64 bundles) External Interrupt (4)
807ENTRY(interrupt)
808 DBG_FAULT(12)
809 mov r31=pr // prepare to save predicates
810 ;;
811 SAVE_MIN_WITH_COVER // uses r31; defines r2 and r3
812 ssm psr.ic | PSR_DEFAULT_BITS
813 ;;
814 adds r3=8,r2 // set up second base pointer for SAVE_REST
815 srlz.i // ensure everybody knows psr.ic is back on
816 ;;
817 SAVE_REST
818 ;;
819 alloc r14=ar.pfs,0,0,2,0 // must be first in an insn group
820 mov out0=cr.ivr // pass cr.ivr as first arg
821 add out1=16,sp // pass pointer to pt_regs as second arg
822 ;;
823 srlz.d // make sure we see the effect of cr.ivr
824 movl r14=ia64_leave_kernel
825 ;;
826 mov rp=r14
827 br.call.sptk.many b6=ia64_handle_irq
828END(interrupt)
829
830 .org ia64_ivt+0x3400
831/////////////////////////////////////////////////////////////////////////////////////////
832// 0x3400 Entry 13 (size 64 bundles) Reserved
833 DBG_FAULT(13)
834 FAULT(13)
835
836 .org ia64_ivt+0x3800
837/////////////////////////////////////////////////////////////////////////////////////////
838// 0x3800 Entry 14 (size 64 bundles) Reserved
839 DBG_FAULT(14)
840 FAULT(14)
841
842 /*
843 * There is no particular reason for this code to be here, other than that
844 * there happens to be space here that would go unused otherwise. If this
845 * fault ever gets "unreserved", simply moved the following code to a more
846 * suitable spot...
847 *
848 * ia64_syscall_setup() is a separate subroutine so that it can
849 * allocate stacked registers so it can safely demine any
850 * potential NaT values from the input registers.
851 *
852 * On entry:
853 * - executing on bank 0 or bank 1 register set (doesn't matter)
854 * - r1: stack pointer
855 * - r2: current task pointer
856 * - r3: preserved
857 * - r11: original contents (saved ar.pfs to be saved)
858 * - r12: original contents (sp to be saved)
859 * - r13: original contents (tp to be saved)
860 * - r15: original contents (syscall # to be saved)
861 * - r18: saved bsp (after switching to kernel stack)
862 * - r19: saved b6
863 * - r20: saved r1 (gp)
864 * - r21: saved ar.fpsr
865 * - r22: kernel's register backing store base (krbs_base)
866 * - r23: saved ar.bspstore
867 * - r24: saved ar.rnat
868 * - r25: saved ar.unat
869 * - r26: saved ar.pfs
870 * - r27: saved ar.rsc
871 * - r28: saved cr.iip
872 * - r29: saved cr.ipsr
873 * - r31: saved pr
874 * - b0: original contents (to be saved)
875 * On exit:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 * - p10: TRUE if syscall is invoked with more than 8 out
877 * registers or r15's Nat is true
878 * - r1: kernel's gp
879 * - r3: preserved (same as on entry)
880 * - r8: -EINVAL if p10 is true
881 * - r12: points to kernel stack
882 * - r13: points to current task
David Mosberger-Tangf8fa5442005-04-27 21:19:04 -0700883 * - r14: preserved (same as on entry)
884 * - p13: preserved
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 * - p15: TRUE if interrupts need to be re-enabled
886 * - ar.fpsr: set to kernel settings
David Mosberger-Tangf8fa5442005-04-27 21:19:04 -0700887 * - b6: preserved (same as on entry)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 */
889GLOBAL_ENTRY(ia64_syscall_setup)
890#if PT(B6) != 0
891# error This code assumes that b6 is the first field in pt_regs.
892#endif
893 st8 [r1]=r19 // save b6
894 add r16=PT(CR_IPSR),r1 // initialize first base pointer
895 add r17=PT(R11),r1 // initialize second base pointer
896 ;;
897 alloc r19=ar.pfs,8,0,0,0 // ensure in0-in7 are writable
898 st8 [r16]=r29,PT(AR_PFS)-PT(CR_IPSR) // save cr.ipsr
899 tnat.nz p8,p0=in0
900
901 st8.spill [r17]=r11,PT(CR_IIP)-PT(R11) // save r11
902 tnat.nz p9,p0=in1
903(pKStk) mov r18=r0 // make sure r18 isn't NaT
904 ;;
905
906 st8 [r16]=r26,PT(CR_IFS)-PT(AR_PFS) // save ar.pfs
907 st8 [r17]=r28,PT(AR_UNAT)-PT(CR_IIP) // save cr.iip
908 mov r28=b0 // save b0 (2 cyc)
909 ;;
910
911 st8 [r17]=r25,PT(AR_RSC)-PT(AR_UNAT) // save ar.unat
912 dep r19=0,r19,38,26 // clear all bits but 0..37 [I0]
913(p8) mov in0=-1
914 ;;
915
916 st8 [r16]=r19,PT(AR_RNAT)-PT(CR_IFS) // store ar.pfs.pfm in cr.ifs
917 extr.u r11=r19,7,7 // I0 // get sol of ar.pfs
918 and r8=0x7f,r19 // A // get sof of ar.pfs
919
920 st8 [r17]=r27,PT(AR_BSPSTORE)-PT(AR_RSC)// save ar.rsc
921 tbit.nz p15,p0=r29,IA64_PSR_I_BIT // I0
922(p9) mov in1=-1
923 ;;
924
925(pUStk) sub r18=r18,r22 // r18=RSE.ndirty*8
926 tnat.nz p10,p0=in2
927 add r11=8,r11
928 ;;
929(pKStk) adds r16=PT(PR)-PT(AR_RNAT),r16 // skip over ar_rnat field
930(pKStk) adds r17=PT(B0)-PT(AR_BSPSTORE),r17 // skip over ar_bspstore field
931 tnat.nz p11,p0=in3
932 ;;
933(p10) mov in2=-1
934 tnat.nz p12,p0=in4 // [I0]
935(p11) mov in3=-1
936 ;;
937(pUStk) st8 [r16]=r24,PT(PR)-PT(AR_RNAT) // save ar.rnat
938(pUStk) st8 [r17]=r23,PT(B0)-PT(AR_BSPSTORE) // save ar.bspstore
939 shl r18=r18,16 // compute ar.rsc to be used for "loadrs"
940 ;;
941 st8 [r16]=r31,PT(LOADRS)-PT(PR) // save predicates
942 st8 [r17]=r28,PT(R1)-PT(B0) // save b0
943 tnat.nz p13,p0=in5 // [I0]
944 ;;
945 st8 [r16]=r18,PT(R12)-PT(LOADRS) // save ar.rsc value for "loadrs"
946 st8.spill [r17]=r20,PT(R13)-PT(R1) // save original r1
947(p12) mov in4=-1
948 ;;
949
950.mem.offset 0,0; st8.spill [r16]=r12,PT(AR_FPSR)-PT(R12) // save r12
951.mem.offset 8,0; st8.spill [r17]=r13,PT(R15)-PT(R13) // save r13
952(p13) mov in5=-1
953 ;;
954 st8 [r16]=r21,PT(R8)-PT(AR_FPSR) // save ar.fpsr
David Mosberger-Tangf8fa5442005-04-27 21:19:04 -0700955 tnat.nz p13,p0=in6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 cmp.lt p10,p9=r11,r8 // frame size can't be more than local+8
957 ;;
David Mosberger-Tang060561f2005-04-27 21:17:03 -0700958 mov r8=1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959(p9) tnat.nz p10,p0=r15
960 adds r12=-16,r1 // switch to kernel memory stack (with 16 bytes of scratch)
961
962 st8.spill [r17]=r15 // save r15
963 tnat.nz p8,p0=in7
964 nop.i 0
965
966 mov r13=r2 // establish `current'
967 movl r1=__gp // establish kernel global pointer
968 ;;
David Mosberger-Tang060561f2005-04-27 21:17:03 -0700969 st8 [r16]=r8 // ensure pt_regs.r8 != 0 (see handle_syscall_error)
David Mosberger-Tangf8fa5442005-04-27 21:19:04 -0700970(p13) mov in6=-1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971(p8) mov in7=-1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972
973 cmp.eq pSys,pNonSys=r0,r0 // set pSys=1, pNonSys=0
974 movl r17=FPSR_DEFAULT
975 ;;
976 mov.m ar.fpsr=r17 // set ar.fpsr to kernel default value
977(p10) mov r8=-EINVAL
978 br.ret.sptk.many b7
979END(ia64_syscall_setup)
980
981 .org ia64_ivt+0x3c00
982/////////////////////////////////////////////////////////////////////////////////////////
983// 0x3c00 Entry 15 (size 64 bundles) Reserved
984 DBG_FAULT(15)
985 FAULT(15)
986
987 /*
988 * Squatting in this space ...
989 *
990 * This special case dispatcher for illegal operation faults allows preserved
991 * registers to be modified through a callback function (asm only) that is handed
992 * back from the fault handler in r8. Up to three arguments can be passed to the
993 * callback function by returning an aggregate with the callback as its first
994 * element, followed by the arguments.
995 */
996ENTRY(dispatch_illegal_op_fault)
997 .prologue
998 .body
999 SAVE_MIN_WITH_COVER
1000 ssm psr.ic | PSR_DEFAULT_BITS
1001 ;;
1002 srlz.i // guarantee that interruption collection is on
1003 ;;
1004(p15) ssm psr.i // restore psr.i
1005 adds r3=8,r2 // set up second base pointer for SAVE_REST
1006 ;;
1007 alloc r14=ar.pfs,0,0,1,0 // must be first in insn group
1008 mov out0=ar.ec
1009 ;;
1010 SAVE_REST
1011 PT_REGS_UNWIND_INFO(0)
1012 ;;
1013 br.call.sptk.many rp=ia64_illegal_op_fault
1014.ret0: ;;
1015 alloc r14=ar.pfs,0,0,3,0 // must be first in insn group
1016 mov out0=r9
1017 mov out1=r10
1018 mov out2=r11
1019 movl r15=ia64_leave_kernel
1020 ;;
1021 mov rp=r15
1022 mov b6=r8
1023 ;;
1024 cmp.ne p6,p0=0,r8
1025(p6) br.call.dpnt.many b6=b6 // call returns to ia64_leave_kernel
1026 br.sptk.many ia64_leave_kernel
1027END(dispatch_illegal_op_fault)
1028
1029 .org ia64_ivt+0x4000
1030/////////////////////////////////////////////////////////////////////////////////////////
1031// 0x4000 Entry 16 (size 64 bundles) Reserved
1032 DBG_FAULT(16)
1033 FAULT(16)
1034
1035 .org ia64_ivt+0x4400
1036/////////////////////////////////////////////////////////////////////////////////////////
1037// 0x4400 Entry 17 (size 64 bundles) Reserved
1038 DBG_FAULT(17)
1039 FAULT(17)
1040
1041ENTRY(non_syscall)
David Mosberger-Tangf8fa5442005-04-27 21:19:04 -07001042 mov ar.rsc=r27 // restore ar.rsc before SAVE_MIN_WITH_COVER
1043 ;;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 SAVE_MIN_WITH_COVER
1045
1046 // There is no particular reason for this code to be here, other than that
1047 // there happens to be space here that would go unused otherwise. If this
1048 // fault ever gets "unreserved", simply moved the following code to a more
1049 // suitable spot...
1050
1051 alloc r14=ar.pfs,0,0,2,0
1052 mov out0=cr.iim
1053 add out1=16,sp
1054 adds r3=8,r2 // set up second base pointer for SAVE_REST
1055
1056 ssm psr.ic | PSR_DEFAULT_BITS
1057 ;;
1058 srlz.i // guarantee that interruption collection is on
1059 ;;
1060(p15) ssm psr.i // restore psr.i
1061 movl r15=ia64_leave_kernel
1062 ;;
1063 SAVE_REST
1064 mov rp=r15
1065 ;;
1066 br.call.sptk.many b6=ia64_bad_break // avoid WAW on CFM and ignore return addr
1067END(non_syscall)
1068
1069 .org ia64_ivt+0x4800
1070/////////////////////////////////////////////////////////////////////////////////////////
1071// 0x4800 Entry 18 (size 64 bundles) Reserved
1072 DBG_FAULT(18)
1073 FAULT(18)
1074
1075 /*
1076 * There is no particular reason for this code to be here, other than that
1077 * there happens to be space here that would go unused otherwise. If this
1078 * fault ever gets "unreserved", simply moved the following code to a more
1079 * suitable spot...
1080 */
1081
1082ENTRY(dispatch_unaligned_handler)
1083 SAVE_MIN_WITH_COVER
1084 ;;
1085 alloc r14=ar.pfs,0,0,2,0 // now it's safe (must be first in insn group!)
1086 mov out0=cr.ifa
1087 adds out1=16,sp
1088
1089 ssm psr.ic | PSR_DEFAULT_BITS
1090 ;;
1091 srlz.i // guarantee that interruption collection is on
1092 ;;
1093(p15) ssm psr.i // restore psr.i
1094 adds r3=8,r2 // set up second base pointer
1095 ;;
1096 SAVE_REST
1097 movl r14=ia64_leave_kernel
1098 ;;
1099 mov rp=r14
1100 br.sptk.many ia64_prepare_handle_unaligned
1101END(dispatch_unaligned_handler)
1102
1103 .org ia64_ivt+0x4c00
1104/////////////////////////////////////////////////////////////////////////////////////////
1105// 0x4c00 Entry 19 (size 64 bundles) Reserved
1106 DBG_FAULT(19)
1107 FAULT(19)
1108
1109 /*
1110 * There is no particular reason for this code to be here, other than that
1111 * there happens to be space here that would go unused otherwise. If this
1112 * fault ever gets "unreserved", simply moved the following code to a more
1113 * suitable spot...
1114 */
1115
1116ENTRY(dispatch_to_fault_handler)
1117 /*
1118 * Input:
1119 * psr.ic: off
1120 * r19: fault vector number (e.g., 24 for General Exception)
1121 * r31: contains saved predicates (pr)
1122 */
1123 SAVE_MIN_WITH_COVER_R19
1124 alloc r14=ar.pfs,0,0,5,0
1125 mov out0=r15
1126 mov out1=cr.isr
1127 mov out2=cr.ifa
1128 mov out3=cr.iim
1129 mov out4=cr.itir
1130 ;;
1131 ssm psr.ic | PSR_DEFAULT_BITS
1132 ;;
1133 srlz.i // guarantee that interruption collection is on
1134 ;;
1135(p15) ssm psr.i // restore psr.i
1136 adds r3=8,r2 // set up second base pointer for SAVE_REST
1137 ;;
1138 SAVE_REST
1139 movl r14=ia64_leave_kernel
1140 ;;
1141 mov rp=r14
1142 br.call.sptk.many b6=ia64_fault
1143END(dispatch_to_fault_handler)
1144
1145//
1146// --- End of long entries, Beginning of short entries
1147//
1148
1149 .org ia64_ivt+0x5000
1150/////////////////////////////////////////////////////////////////////////////////////////
1151// 0x5000 Entry 20 (size 16 bundles) Page Not Present (10,22,49)
1152ENTRY(page_not_present)
1153 DBG_FAULT(20)
1154 mov r16=cr.ifa
1155 rsm psr.dt
1156 /*
1157 * The Linux page fault handler doesn't expect non-present pages to be in
1158 * the TLB. Flush the existing entry now, so we meet that expectation.
1159 */
1160 mov r17=PAGE_SHIFT<<2
1161 ;;
1162 ptc.l r16,r17
1163 ;;
1164 mov r31=pr
1165 srlz.d
1166 br.sptk.many page_fault
1167END(page_not_present)
1168
1169 .org ia64_ivt+0x5100
1170/////////////////////////////////////////////////////////////////////////////////////////
1171// 0x5100 Entry 21 (size 16 bundles) Key Permission (13,25,52)
1172ENTRY(key_permission)
1173 DBG_FAULT(21)
1174 mov r16=cr.ifa
1175 rsm psr.dt
1176 mov r31=pr
1177 ;;
1178 srlz.d
1179 br.sptk.many page_fault
1180END(key_permission)
1181
1182 .org ia64_ivt+0x5200
1183/////////////////////////////////////////////////////////////////////////////////////////
1184// 0x5200 Entry 22 (size 16 bundles) Instruction Access Rights (26)
1185ENTRY(iaccess_rights)
1186 DBG_FAULT(22)
1187 mov r16=cr.ifa
1188 rsm psr.dt
1189 mov r31=pr
1190 ;;
1191 srlz.d
1192 br.sptk.many page_fault
1193END(iaccess_rights)
1194
1195 .org ia64_ivt+0x5300
1196/////////////////////////////////////////////////////////////////////////////////////////
1197// 0x5300 Entry 23 (size 16 bundles) Data Access Rights (14,53)
1198ENTRY(daccess_rights)
1199 DBG_FAULT(23)
1200 mov r16=cr.ifa
1201 rsm psr.dt
1202 mov r31=pr
1203 ;;
1204 srlz.d
1205 br.sptk.many page_fault
1206END(daccess_rights)
1207
1208 .org ia64_ivt+0x5400
1209/////////////////////////////////////////////////////////////////////////////////////////
1210// 0x5400 Entry 24 (size 16 bundles) General Exception (5,32,34,36,38,39)
1211ENTRY(general_exception)
1212 DBG_FAULT(24)
1213 mov r16=cr.isr
1214 mov r31=pr
1215 ;;
1216 cmp4.eq p6,p0=0,r16
1217(p6) br.sptk.many dispatch_illegal_op_fault
1218 ;;
1219 mov r19=24 // fault number
1220 br.sptk.many dispatch_to_fault_handler
1221END(general_exception)
1222
1223 .org ia64_ivt+0x5500
1224/////////////////////////////////////////////////////////////////////////////////////////
1225// 0x5500 Entry 25 (size 16 bundles) Disabled FP-Register (35)
1226ENTRY(disabled_fp_reg)
1227 DBG_FAULT(25)
1228 rsm psr.dfh // ensure we can access fph
1229 ;;
1230 srlz.d
1231 mov r31=pr
1232 mov r19=25
1233 br.sptk.many dispatch_to_fault_handler
1234END(disabled_fp_reg)
1235
1236 .org ia64_ivt+0x5600
1237/////////////////////////////////////////////////////////////////////////////////////////
1238// 0x5600 Entry 26 (size 16 bundles) Nat Consumption (11,23,37,50)
1239ENTRY(nat_consumption)
1240 DBG_FAULT(26)
1241 FAULT(26)
1242END(nat_consumption)
1243
1244 .org ia64_ivt+0x5700
1245/////////////////////////////////////////////////////////////////////////////////////////
1246// 0x5700 Entry 27 (size 16 bundles) Speculation (40)
1247ENTRY(speculation_vector)
1248 DBG_FAULT(27)
1249 /*
1250 * A [f]chk.[as] instruction needs to take the branch to the recovery code but
1251 * this part of the architecture is not implemented in hardware on some CPUs, such
1252 * as Itanium. Thus, in general we need to emulate the behavior. IIM contains
1253 * the relative target (not yet sign extended). So after sign extending it we
1254 * simply add it to IIP. We also need to reset the EI field of the IPSR to zero,
1255 * i.e., the slot to restart into.
1256 *
1257 * cr.imm contains zero_ext(imm21)
1258 */
1259 mov r18=cr.iim
1260 ;;
1261 mov r17=cr.iip
1262 shl r18=r18,43 // put sign bit in position (43=64-21)
1263 ;;
1264
1265 mov r16=cr.ipsr
1266 shr r18=r18,39 // sign extend (39=43-4)
1267 ;;
1268
1269 add r17=r17,r18 // now add the offset
1270 ;;
1271 mov cr.iip=r17
1272 dep r16=0,r16,41,2 // clear EI
1273 ;;
1274
1275 mov cr.ipsr=r16
1276 ;;
1277
1278 rfi // and go back
1279END(speculation_vector)
1280
1281 .org ia64_ivt+0x5800
1282/////////////////////////////////////////////////////////////////////////////////////////
1283// 0x5800 Entry 28 (size 16 bundles) Reserved
1284 DBG_FAULT(28)
1285 FAULT(28)
1286
1287 .org ia64_ivt+0x5900
1288/////////////////////////////////////////////////////////////////////////////////////////
1289// 0x5900 Entry 29 (size 16 bundles) Debug (16,28,56)
1290ENTRY(debug_vector)
1291 DBG_FAULT(29)
1292 FAULT(29)
1293END(debug_vector)
1294
1295 .org ia64_ivt+0x5a00
1296/////////////////////////////////////////////////////////////////////////////////////////
1297// 0x5a00 Entry 30 (size 16 bundles) Unaligned Reference (57)
1298ENTRY(unaligned_access)
1299 DBG_FAULT(30)
1300 mov r16=cr.ipsr
1301 mov r31=pr // prepare to save predicates
1302 ;;
1303 br.sptk.many dispatch_unaligned_handler
1304END(unaligned_access)
1305
1306 .org ia64_ivt+0x5b00
1307/////////////////////////////////////////////////////////////////////////////////////////
1308// 0x5b00 Entry 31 (size 16 bundles) Unsupported Data Reference (57)
1309ENTRY(unsupported_data_reference)
1310 DBG_FAULT(31)
1311 FAULT(31)
1312END(unsupported_data_reference)
1313
1314 .org ia64_ivt+0x5c00
1315/////////////////////////////////////////////////////////////////////////////////////////
1316// 0x5c00 Entry 32 (size 16 bundles) Floating-Point Fault (64)
1317ENTRY(floating_point_fault)
1318 DBG_FAULT(32)
1319 FAULT(32)
1320END(floating_point_fault)
1321
1322 .org ia64_ivt+0x5d00
1323/////////////////////////////////////////////////////////////////////////////////////////
1324// 0x5d00 Entry 33 (size 16 bundles) Floating Point Trap (66)
1325ENTRY(floating_point_trap)
1326 DBG_FAULT(33)
1327 FAULT(33)
1328END(floating_point_trap)
1329
1330 .org ia64_ivt+0x5e00
1331/////////////////////////////////////////////////////////////////////////////////////////
1332// 0x5e00 Entry 34 (size 16 bundles) Lower Privilege Transfer Trap (66)
1333ENTRY(lower_privilege_trap)
1334 DBG_FAULT(34)
1335 FAULT(34)
1336END(lower_privilege_trap)
1337
1338 .org ia64_ivt+0x5f00
1339/////////////////////////////////////////////////////////////////////////////////////////
1340// 0x5f00 Entry 35 (size 16 bundles) Taken Branch Trap (68)
1341ENTRY(taken_branch_trap)
1342 DBG_FAULT(35)
1343 FAULT(35)
1344END(taken_branch_trap)
1345
1346 .org ia64_ivt+0x6000
1347/////////////////////////////////////////////////////////////////////////////////////////
1348// 0x6000 Entry 36 (size 16 bundles) Single Step Trap (69)
1349ENTRY(single_step_trap)
1350 DBG_FAULT(36)
1351 FAULT(36)
1352END(single_step_trap)
1353
1354 .org ia64_ivt+0x6100
1355/////////////////////////////////////////////////////////////////////////////////////////
1356// 0x6100 Entry 37 (size 16 bundles) Reserved
1357 DBG_FAULT(37)
1358 FAULT(37)
1359
1360 .org ia64_ivt+0x6200
1361/////////////////////////////////////////////////////////////////////////////////////////
1362// 0x6200 Entry 38 (size 16 bundles) Reserved
1363 DBG_FAULT(38)
1364 FAULT(38)
1365
1366 .org ia64_ivt+0x6300
1367/////////////////////////////////////////////////////////////////////////////////////////
1368// 0x6300 Entry 39 (size 16 bundles) Reserved
1369 DBG_FAULT(39)
1370 FAULT(39)
1371
1372 .org ia64_ivt+0x6400
1373/////////////////////////////////////////////////////////////////////////////////////////
1374// 0x6400 Entry 40 (size 16 bundles) Reserved
1375 DBG_FAULT(40)
1376 FAULT(40)
1377
1378 .org ia64_ivt+0x6500
1379/////////////////////////////////////////////////////////////////////////////////////////
1380// 0x6500 Entry 41 (size 16 bundles) Reserved
1381 DBG_FAULT(41)
1382 FAULT(41)
1383
1384 .org ia64_ivt+0x6600
1385/////////////////////////////////////////////////////////////////////////////////////////
1386// 0x6600 Entry 42 (size 16 bundles) Reserved
1387 DBG_FAULT(42)
1388 FAULT(42)
1389
1390 .org ia64_ivt+0x6700
1391/////////////////////////////////////////////////////////////////////////////////////////
1392// 0x6700 Entry 43 (size 16 bundles) Reserved
1393 DBG_FAULT(43)
1394 FAULT(43)
1395
1396 .org ia64_ivt+0x6800
1397/////////////////////////////////////////////////////////////////////////////////////////
1398// 0x6800 Entry 44 (size 16 bundles) Reserved
1399 DBG_FAULT(44)
1400 FAULT(44)
1401
1402 .org ia64_ivt+0x6900
1403/////////////////////////////////////////////////////////////////////////////////////////
1404// 0x6900 Entry 45 (size 16 bundles) IA-32 Exeception (17,18,29,41,42,43,44,58,60,61,62,72,73,75,76,77)
1405ENTRY(ia32_exception)
1406 DBG_FAULT(45)
1407 FAULT(45)
1408END(ia32_exception)
1409
1410 .org ia64_ivt+0x6a00
1411/////////////////////////////////////////////////////////////////////////////////////////
1412// 0x6a00 Entry 46 (size 16 bundles) IA-32 Intercept (30,31,59,70,71)
1413ENTRY(ia32_intercept)
1414 DBG_FAULT(46)
1415#ifdef CONFIG_IA32_SUPPORT
1416 mov r31=pr
1417 mov r16=cr.isr
1418 ;;
1419 extr.u r17=r16,16,8 // get ISR.code
1420 mov r18=ar.eflag
1421 mov r19=cr.iim // old eflag value
1422 ;;
1423 cmp.ne p6,p0=2,r17
1424(p6) br.cond.spnt 1f // not a system flag fault
1425 xor r16=r18,r19
1426 ;;
1427 extr.u r17=r16,18,1 // get the eflags.ac bit
1428 ;;
1429 cmp.eq p6,p0=0,r17
1430(p6) br.cond.spnt 1f // eflags.ac bit didn't change
1431 ;;
1432 mov pr=r31,-1 // restore predicate registers
1433 rfi
1434
14351:
1436#endif // CONFIG_IA32_SUPPORT
1437 FAULT(46)
1438END(ia32_intercept)
1439
1440 .org ia64_ivt+0x6b00
1441/////////////////////////////////////////////////////////////////////////////////////////
1442// 0x6b00 Entry 47 (size 16 bundles) IA-32 Interrupt (74)
1443ENTRY(ia32_interrupt)
1444 DBG_FAULT(47)
1445#ifdef CONFIG_IA32_SUPPORT
1446 mov r31=pr
1447 br.sptk.many dispatch_to_ia32_handler
1448#else
1449 FAULT(47)
1450#endif
1451END(ia32_interrupt)
1452
1453 .org ia64_ivt+0x6c00
1454/////////////////////////////////////////////////////////////////////////////////////////
1455// 0x6c00 Entry 48 (size 16 bundles) Reserved
1456 DBG_FAULT(48)
1457 FAULT(48)
1458
1459 .org ia64_ivt+0x6d00
1460/////////////////////////////////////////////////////////////////////////////////////////
1461// 0x6d00 Entry 49 (size 16 bundles) Reserved
1462 DBG_FAULT(49)
1463 FAULT(49)
1464
1465 .org ia64_ivt+0x6e00
1466/////////////////////////////////////////////////////////////////////////////////////////
1467// 0x6e00 Entry 50 (size 16 bundles) Reserved
1468 DBG_FAULT(50)
1469 FAULT(50)
1470
1471 .org ia64_ivt+0x6f00
1472/////////////////////////////////////////////////////////////////////////////////////////
1473// 0x6f00 Entry 51 (size 16 bundles) Reserved
1474 DBG_FAULT(51)
1475 FAULT(51)
1476
1477 .org ia64_ivt+0x7000
1478/////////////////////////////////////////////////////////////////////////////////////////
1479// 0x7000 Entry 52 (size 16 bundles) Reserved
1480 DBG_FAULT(52)
1481 FAULT(52)
1482
1483 .org ia64_ivt+0x7100
1484/////////////////////////////////////////////////////////////////////////////////////////
1485// 0x7100 Entry 53 (size 16 bundles) Reserved
1486 DBG_FAULT(53)
1487 FAULT(53)
1488
1489 .org ia64_ivt+0x7200
1490/////////////////////////////////////////////////////////////////////////////////////////
1491// 0x7200 Entry 54 (size 16 bundles) Reserved
1492 DBG_FAULT(54)
1493 FAULT(54)
1494
1495 .org ia64_ivt+0x7300
1496/////////////////////////////////////////////////////////////////////////////////////////
1497// 0x7300 Entry 55 (size 16 bundles) Reserved
1498 DBG_FAULT(55)
1499 FAULT(55)
1500
1501 .org ia64_ivt+0x7400
1502/////////////////////////////////////////////////////////////////////////////////////////
1503// 0x7400 Entry 56 (size 16 bundles) Reserved
1504 DBG_FAULT(56)
1505 FAULT(56)
1506
1507 .org ia64_ivt+0x7500
1508/////////////////////////////////////////////////////////////////////////////////////////
1509// 0x7500 Entry 57 (size 16 bundles) Reserved
1510 DBG_FAULT(57)
1511 FAULT(57)
1512
1513 .org ia64_ivt+0x7600
1514/////////////////////////////////////////////////////////////////////////////////////////
1515// 0x7600 Entry 58 (size 16 bundles) Reserved
1516 DBG_FAULT(58)
1517 FAULT(58)
1518
1519 .org ia64_ivt+0x7700
1520/////////////////////////////////////////////////////////////////////////////////////////
1521// 0x7700 Entry 59 (size 16 bundles) Reserved
1522 DBG_FAULT(59)
1523 FAULT(59)
1524
1525 .org ia64_ivt+0x7800
1526/////////////////////////////////////////////////////////////////////////////////////////
1527// 0x7800 Entry 60 (size 16 bundles) Reserved
1528 DBG_FAULT(60)
1529 FAULT(60)
1530
1531 .org ia64_ivt+0x7900
1532/////////////////////////////////////////////////////////////////////////////////////////
1533// 0x7900 Entry 61 (size 16 bundles) Reserved
1534 DBG_FAULT(61)
1535 FAULT(61)
1536
1537 .org ia64_ivt+0x7a00
1538/////////////////////////////////////////////////////////////////////////////////////////
1539// 0x7a00 Entry 62 (size 16 bundles) Reserved
1540 DBG_FAULT(62)
1541 FAULT(62)
1542
1543 .org ia64_ivt+0x7b00
1544/////////////////////////////////////////////////////////////////////////////////////////
1545// 0x7b00 Entry 63 (size 16 bundles) Reserved
1546 DBG_FAULT(63)
1547 FAULT(63)
1548
1549 .org ia64_ivt+0x7c00
1550/////////////////////////////////////////////////////////////////////////////////////////
1551// 0x7c00 Entry 64 (size 16 bundles) Reserved
1552 DBG_FAULT(64)
1553 FAULT(64)
1554
1555 .org ia64_ivt+0x7d00
1556/////////////////////////////////////////////////////////////////////////////////////////
1557// 0x7d00 Entry 65 (size 16 bundles) Reserved
1558 DBG_FAULT(65)
1559 FAULT(65)
1560
1561 .org ia64_ivt+0x7e00
1562/////////////////////////////////////////////////////////////////////////////////////////
1563// 0x7e00 Entry 66 (size 16 bundles) Reserved
1564 DBG_FAULT(66)
1565 FAULT(66)
1566
1567 .org ia64_ivt+0x7f00
1568/////////////////////////////////////////////////////////////////////////////////////////
1569// 0x7f00 Entry 67 (size 16 bundles) Reserved
1570 DBG_FAULT(67)
1571 FAULT(67)
1572
1573#ifdef CONFIG_IA32_SUPPORT
1574
1575 /*
1576 * There is no particular reason for this code to be here, other than that
1577 * there happens to be space here that would go unused otherwise. If this
1578 * fault ever gets "unreserved", simply moved the following code to a more
1579 * suitable spot...
1580 */
1581
1582 // IA32 interrupt entry point
1583
1584ENTRY(dispatch_to_ia32_handler)
1585 SAVE_MIN
1586 ;;
1587 mov r14=cr.isr
1588 ssm psr.ic | PSR_DEFAULT_BITS
1589 ;;
1590 srlz.i // guarantee that interruption collection is on
1591 ;;
1592(p15) ssm psr.i
1593 adds r3=8,r2 // Base pointer for SAVE_REST
1594 ;;
1595 SAVE_REST
1596 ;;
1597 mov r15=0x80
1598 shr r14=r14,16 // Get interrupt number
1599 ;;
1600 cmp.ne p6,p0=r14,r15
1601(p6) br.call.dpnt.many b6=non_ia32_syscall
1602
1603 adds r14=IA64_PT_REGS_R8_OFFSET + 16,sp // 16 byte hole per SW conventions
1604 adds r15=IA64_PT_REGS_R1_OFFSET + 16,sp
1605 ;;
1606 cmp.eq pSys,pNonSys=r0,r0 // set pSys=1, pNonSys=0
1607 ld8 r8=[r14] // get r8
1608 ;;
1609 st8 [r15]=r8 // save original EAX in r1 (IA32 procs don't use the GP)
1610 ;;
1611 alloc r15=ar.pfs,0,0,6,0 // must first in an insn group
1612 ;;
1613 ld4 r8=[r14],8 // r8 == eax (syscall number)
1614 mov r15=IA32_NR_syscalls
1615 ;;
1616 cmp.ltu.unc p6,p7=r8,r15
1617 ld4 out1=[r14],8 // r9 == ecx
1618 ;;
1619 ld4 out2=[r14],8 // r10 == edx
1620 ;;
1621 ld4 out0=[r14] // r11 == ebx
1622 adds r14=(IA64_PT_REGS_R13_OFFSET) + 16,sp
1623 ;;
1624 ld4 out5=[r14],PT(R14)-PT(R13) // r13 == ebp
1625 ;;
1626 ld4 out3=[r14],PT(R15)-PT(R14) // r14 == esi
1627 adds r2=TI_FLAGS+IA64_TASK_SIZE,r13
1628 ;;
1629 ld4 out4=[r14] // r15 == edi
1630 movl r16=ia32_syscall_table
1631 ;;
1632(p6) shladd r16=r8,3,r16 // force ni_syscall if not valid syscall number
1633 ld4 r2=[r2] // r2 = current_thread_info()->flags
1634 ;;
1635 ld8 r16=[r16]
1636 and r2=_TIF_SYSCALL_TRACEAUDIT,r2 // mask trace or audit
1637 ;;
1638 mov b6=r16
1639 movl r15=ia32_ret_from_syscall
1640 cmp.eq p8,p0=r2,r0
1641 ;;
1642 mov rp=r15
1643(p8) br.call.sptk.many b6=b6
1644 br.cond.sptk ia32_trace_syscall
1645
1646non_ia32_syscall:
1647 alloc r15=ar.pfs,0,0,2,0
1648 mov out0=r14 // interrupt #
1649 add out1=16,sp // pointer to pt_regs
1650 ;; // avoid WAW on CFM
1651 br.call.sptk.many rp=ia32_bad_interrupt
1652.ret1: movl r15=ia64_leave_kernel
1653 ;;
1654 mov rp=r15
1655 br.ret.sptk.many rp
1656END(dispatch_to_ia32_handler)
1657
1658#endif /* CONFIG_IA32_SUPPORT */