blob: 043e36628d6d7faf03c34e5f7a2f9956f5429694 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Intel AGPGART routines.
3 */
4
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/module.h>
6#include <linux/pci.h>
7#include <linux/init.h>
Ahmed S. Darwish1eaf1222007-02-06 18:08:28 +02008#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/pagemap.h>
10#include <linux/agp_backend.h>
11#include "agp.h"
12
Carlos Martíne914a362008-01-24 10:34:09 +100013#define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
14#define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
Eric Anholt65c25aa2006-09-06 11:57:18 -040015#define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
16#define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
Zhenyu Wang9119f852008-01-23 15:49:26 +100017#define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
18#define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
Eric Anholt65c25aa2006-09-06 11:57:18 -040019#define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
20#define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
21#define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
22#define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
Wang Zhenyu4598af32007-04-09 08:51:36 +080023#define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
24#define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
Zhenyu Wangdde47872007-07-26 09:18:09 +080025#define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
Wang Zhenyuc8eebfd2007-05-31 11:34:06 +080026#define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
Zhenyu Wangdde47872007-07-26 09:18:09 +080027#define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
Wang Zhenyudf80b142007-05-31 11:51:12 +080028#define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
Wang Zhenyu874808c62007-06-06 11:16:25 +080029#define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
30#define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
31#define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
32#define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
33#define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
34#define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
Zhenyu Wang99d32bd2008-07-30 12:26:50 -070035#define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
36#define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100037#define PCI_DEVICE_ID_INTEL_IGD_E_HB 0x2E00
38#define PCI_DEVICE_ID_INTEL_IGD_E_IG 0x2E02
39#define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
40#define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
41#define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
42#define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
Eric Anholt65c25aa2006-09-06 11:57:18 -040043
Dave Airlief011ae72008-01-25 11:23:04 +100044/* cover 915 and 945 variants */
45#define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
46 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
47 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
48 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
49 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
50 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
51
Eric Anholt65c25aa2006-09-06 11:57:18 -040052#define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
Dave Airlief011ae72008-01-25 11:23:04 +100053 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
54 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
55 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
56 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
Zhenyu Wang4e8b6e22008-01-23 14:54:37 +100057 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB || \
Zhenyu Wang99d32bd2008-07-30 12:26:50 -070058 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB)
Eric Anholt65c25aa2006-09-06 11:57:18 -040059
Wang Zhenyu874808c62007-06-06 11:16:25 +080060#define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
61 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
62 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB)
Eric Anholt65c25aa2006-09-06 11:57:18 -040063
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100064#define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IGD_E_HB || \
65 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
66 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB)
67
Thomas Hellstroma030ce42007-01-23 10:33:43 +010068extern int agp_memory_reserved;
69
70
Linus Torvalds1da177e2005-04-16 15:20:36 -070071/* Intel 815 register */
72#define INTEL_815_APCONT 0x51
73#define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
74
75/* Intel i820 registers */
76#define INTEL_I820_RDCR 0x51
77#define INTEL_I820_ERRSTS 0xc8
78
79/* Intel i840 registers */
80#define INTEL_I840_MCHCFG 0x50
81#define INTEL_I840_ERRSTS 0xc8
82
83/* Intel i850 registers */
84#define INTEL_I850_MCHCFG 0x50
85#define INTEL_I850_ERRSTS 0xc8
86
87/* intel 915G registers */
88#define I915_GMADDR 0x18
89#define I915_MMADDR 0x10
90#define I915_PTEADDR 0x1C
91#define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
92#define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
Zhenyu Wang25ce77a2008-06-19 14:17:58 +100093#define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
94#define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
95#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
96#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
97#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
98#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
99
Dave Airlie6c00a612007-10-29 18:06:10 +1000100#define I915_IFPADDR 0x60
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Eric Anholt65c25aa2006-09-06 11:57:18 -0400102/* Intel 965G registers */
103#define I965_MSAC 0x62
Dave Airlie6c00a612007-10-29 18:06:10 +1000104#define I965_IFPADDR 0x70
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106/* Intel 7505 registers */
107#define INTEL_I7505_APSIZE 0x74
108#define INTEL_I7505_NCAPID 0x60
109#define INTEL_I7505_NISTAT 0x6c
110#define INTEL_I7505_ATTBASE 0x78
111#define INTEL_I7505_ERRSTS 0x42
112#define INTEL_I7505_AGPCTRL 0x70
113#define INTEL_I7505_MCHCFG 0x50
114
Dave Jonese5524f32007-02-22 18:41:28 -0500115static const struct aper_size_info_fixed intel_i810_sizes[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116{
117 {64, 16384, 4},
118 /* The 32M mode still requires a 64k gatt */
119 {32, 8192, 4}
120};
121
122#define AGP_DCACHE_MEMORY 1
123#define AGP_PHYS_MEMORY 2
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100124#define INTEL_AGP_CACHED_MEMORY 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
126static struct gatt_mask intel_i810_masks[] =
127{
128 {.mask = I810_PTE_VALID, .type = 0},
129 {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100130 {.mask = I810_PTE_VALID, .type = 0},
131 {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
132 .type = INTEL_AGP_CACHED_MEMORY}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133};
134
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800135static struct _intel_private {
136 struct pci_dev *pcidev; /* device one */
137 u8 __iomem *registers;
138 u32 __iomem *gtt; /* I915G */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 int num_dcache_entries;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800140 /* gtt_entries is the number of gtt entries that are already mapped
141 * to stolen memory. Stolen memory is larger than the memory mapped
142 * through gtt_entries, as it includes some reserved space for the BIOS
143 * popup and for the GTT.
144 */
145 int gtt_entries; /* i830+ */
Dave Airlie2162e6a2007-11-21 16:36:31 +1000146 union {
147 void __iomem *i9xx_flush_page;
148 void *i8xx_flush_page;
149 };
150 struct page *i8xx_page;
Dave Airlie6c00a612007-10-29 18:06:10 +1000151 struct resource ifp_resource;
Dave Airlie4d64dd92008-01-23 15:34:29 +1000152 int resource_valid;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800153} intel_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
155static int intel_i810_fetch_size(void)
156{
157 u32 smram_miscc;
158 struct aper_size_info_fixed *values;
159
160 pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
161 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
162
163 if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700164 dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 return 0;
166 }
167 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
168 agp_bridge->previous_size =
169 agp_bridge->current_size = (void *) (values + 1);
170 agp_bridge->aperture_size_idx = 1;
171 return values[1].size;
172 } else {
173 agp_bridge->previous_size =
174 agp_bridge->current_size = (void *) (values);
175 agp_bridge->aperture_size_idx = 0;
176 return values[0].size;
177 }
178
179 return 0;
180}
181
182static int intel_i810_configure(void)
183{
184 struct aper_size_info_fixed *current_size;
185 u32 temp;
186 int i;
187
188 current_size = A_SIZE_FIX(agp_bridge->current_size);
189
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800190 if (!intel_private.registers) {
191 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
Dave Jonese4ac5e42007-02-04 17:37:42 -0500192 temp &= 0xfff80000;
193
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800194 intel_private.registers = ioremap(temp, 128 * 4096);
195 if (!intel_private.registers) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700196 dev_err(&intel_private.pcidev->dev,
197 "can't remap memory\n");
Dave Jonese4ac5e42007-02-04 17:37:42 -0500198 return -ENOMEM;
199 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 }
201
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800202 if ((readl(intel_private.registers+I810_DRAM_CTL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
204 /* This will need to be dynamically assigned */
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700205 dev_info(&intel_private.pcidev->dev,
206 "detected 4MB dedicated video ram\n");
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800207 intel_private.num_dcache_entries = 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800209 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800211 writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
212 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213
214 if (agp_bridge->driver->needs_scratch_page) {
215 for (i = 0; i < current_size->num_entries; i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800216 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
217 readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 }
219 }
220 global_cache_flush();
221 return 0;
222}
223
224static void intel_i810_cleanup(void)
225{
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800226 writel(0, intel_private.registers+I810_PGETBL_CTL);
227 readl(intel_private.registers); /* PCI Posting. */
228 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229}
230
231static void intel_i810_tlbflush(struct agp_memory *mem)
232{
233 return;
234}
235
236static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
237{
238 return;
239}
240
241/* Exists to support ARGB cursors */
242static void *i8xx_alloc_pages(void)
243{
Dave Airlief011ae72008-01-25 11:23:04 +1000244 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
Linus Torvalds66c669b2006-11-22 14:55:29 -0800246 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 if (page == NULL)
248 return NULL;
249
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100250 if (set_pages_uc(page, 4) < 0) {
251 set_pages_wb(page, 4);
Jan Beulich89cf7cc2007-04-02 14:50:14 +0100252 __free_pages(page, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 return NULL;
254 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 get_page(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 atomic_inc(&agp_bridge->current_memory_agp);
257 return page_address(page);
258}
259
260static void i8xx_destroy_pages(void *addr)
261{
262 struct page *page;
263
264 if (addr == NULL)
265 return;
266
267 page = virt_to_page(addr);
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100268 set_pages_wb(page, 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 put_page(page);
Jan Beulich89cf7cc2007-04-02 14:50:14 +0100270 __free_pages(page, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 atomic_dec(&agp_bridge->current_memory_agp);
272}
273
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100274static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
275 int type)
276{
277 if (type < AGP_USER_TYPES)
278 return type;
279 else if (type == AGP_USER_CACHED_MEMORY)
280 return INTEL_AGP_CACHED_MEMORY;
281 else
282 return 0;
283}
284
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
286 int type)
287{
288 int i, j, num_entries;
289 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100290 int ret = -EINVAL;
291 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100293 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100294 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100295
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 temp = agp_bridge->current_size;
297 num_entries = A_SIZE_FIX(temp)->num_entries;
298
Dave Jones6a92a4e2006-02-28 00:54:25 -0500299 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100300 goto out_err;
301
Dave Jones6a92a4e2006-02-28 00:54:25 -0500302
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 for (j = pg_start; j < (pg_start + mem->page_count); j++) {
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100304 if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
305 ret = -EBUSY;
306 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 }
309
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100310 if (type != mem->type)
311 goto out_err;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100312
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100313 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
314
315 switch (mask_type) {
316 case AGP_DCACHE_MEMORY:
317 if (!mem->is_flushed)
318 global_cache_flush();
319 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
320 writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800321 intel_private.registers+I810_PTE_BASE+(i*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100322 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800323 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100324 break;
325 case AGP_PHYS_MEMORY:
326 case AGP_NORMAL_MEMORY:
327 if (!mem->is_flushed)
328 global_cache_flush();
329 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
330 writel(agp_bridge->driver->mask_memory(agp_bridge,
331 mem->memory[i],
332 mask_type),
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800333 intel_private.registers+I810_PTE_BASE+(j*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100334 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800335 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100336 break;
337 default:
338 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340
341 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100342out:
343 ret = 0;
344out_err:
Dave Airlie9516b032008-06-19 10:42:17 +1000345 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100346 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347}
348
349static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
350 int type)
351{
352 int i;
353
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100354 if (mem->page_count == 0)
355 return 0;
356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800358 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800360 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 agp_bridge->driver->tlb_flush(mem);
363 return 0;
364}
365
366/*
367 * The i810/i830 requires a physical address to program its mouse
368 * pointer into hardware.
369 * However the Xserver still writes to it through the agp aperture.
370 */
371static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
372{
373 struct agp_memory *new;
374 void *addr;
375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 switch (pg_count) {
377 case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
378 break;
379 case 4:
380 /* kludge to get 4 physical pages for ARGB cursor */
381 addr = i8xx_alloc_pages();
382 break;
383 default:
384 return NULL;
385 }
386
387 if (addr == NULL)
388 return NULL;
389
390 new = agp_create_memory(pg_count);
391 if (new == NULL)
392 return NULL;
393
Keir Fraser07eee782005-03-30 13:17:04 -0800394 new->memory[0] = virt_to_gart(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 if (pg_count == 4) {
396 /* kludge to get 4 physical pages for ARGB cursor */
397 new->memory[1] = new->memory[0] + PAGE_SIZE;
398 new->memory[2] = new->memory[1] + PAGE_SIZE;
399 new->memory[3] = new->memory[2] + PAGE_SIZE;
400 }
401 new->page_count = pg_count;
402 new->num_scratch_pages = pg_count;
403 new->type = AGP_PHYS_MEMORY;
404 new->physical = new->memory[0];
405 return new;
406}
407
408static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
409{
410 struct agp_memory *new;
411
412 if (type == AGP_DCACHE_MEMORY) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800413 if (pg_count != intel_private.num_dcache_entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 return NULL;
415
416 new = agp_create_memory(1);
417 if (new == NULL)
418 return NULL;
419
420 new->type = AGP_DCACHE_MEMORY;
421 new->page_count = pg_count;
422 new->num_scratch_pages = 0;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100423 agp_free_page_array(new);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 return new;
425 }
426 if (type == AGP_PHYS_MEMORY)
427 return alloc_agpphysmem_i8xx(pg_count, type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 return NULL;
429}
430
431static void intel_i810_free_by_type(struct agp_memory *curr)
432{
433 agp_free_key(curr->key);
Dave Jones6a92a4e2006-02-28 00:54:25 -0500434 if (curr->type == AGP_PHYS_MEMORY) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 if (curr->page_count == 4)
Keir Fraser07eee782005-03-30 13:17:04 -0800436 i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
Alan Hourihane88d51962005-11-06 23:35:34 -0800437 else {
Jan Beulichda503fa2008-06-18 09:28:00 +0100438 void *va = gart_to_virt(curr->memory[0]);
439
440 agp_bridge->driver->agp_destroy_page(va,
Dave Airliea2721e92007-10-15 10:19:16 +1000441 AGP_PAGE_DESTROY_UNMAP);
Jan Beulichda503fa2008-06-18 09:28:00 +0100442 agp_bridge->driver->agp_destroy_page(va,
Dave Airliea2721e92007-10-15 10:19:16 +1000443 AGP_PAGE_DESTROY_FREE);
Alan Hourihane88d51962005-11-06 23:35:34 -0800444 }
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100445 agp_free_page_array(curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 }
447 kfree(curr);
448}
449
450static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
451 unsigned long addr, int type)
452{
453 /* Type checking must be done elsewhere */
454 return addr | bridge->driver->masks[type].mask;
455}
456
457static struct aper_size_info_fixed intel_i830_sizes[] =
458{
459 {128, 32768, 5},
460 /* The 64M mode still requires a 128k gatt */
461 {64, 16384, 5},
462 {256, 65536, 6},
Eric Anholt65c25aa2006-09-06 11:57:18 -0400463 {512, 131072, 7},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464};
465
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466static void intel_i830_init_gtt_entries(void)
467{
468 u16 gmch_ctrl;
469 int gtt_entries;
470 u8 rdct;
471 int local = 0;
472 static const int ddt[4] = { 0, 16, 32, 64 };
Eric Anholtc41e0de2006-12-19 12:57:24 -0800473 int size; /* reserved space (in kb) at the top of stolen memory */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
Dave Airlief011ae72008-01-25 11:23:04 +1000475 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
Eric Anholtc41e0de2006-12-19 12:57:24 -0800477 if (IS_I965) {
478 u32 pgetbl_ctl;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800479 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
Eric Anholtc41e0de2006-12-19 12:57:24 -0800480
Eric Anholtc41e0de2006-12-19 12:57:24 -0800481 /* The 965 has a field telling us the size of the GTT,
482 * which may be larger than what is necessary to map the
483 * aperture.
484 */
485 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
486 case I965_PGETBL_SIZE_128KB:
487 size = 128;
488 break;
489 case I965_PGETBL_SIZE_256KB:
490 size = 256;
491 break;
492 case I965_PGETBL_SIZE_512KB:
493 size = 512;
494 break;
Zhenyu Wang4e8b6e22008-01-23 14:54:37 +1000495 case I965_PGETBL_SIZE_1MB:
496 size = 1024;
497 break;
498 case I965_PGETBL_SIZE_2MB:
499 size = 2048;
500 break;
501 case I965_PGETBL_SIZE_1_5MB:
502 size = 1024 + 512;
503 break;
Eric Anholtc41e0de2006-12-19 12:57:24 -0800504 default:
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700505 dev_info(&intel_private.pcidev->dev,
506 "unknown page table size, assuming 512KB\n");
Eric Anholtc41e0de2006-12-19 12:57:24 -0800507 size = 512;
508 }
509 size += 4; /* add in BIOS popup space */
Wang Zhenyu874808c62007-06-06 11:16:25 +0800510 } else if (IS_G33) {
511 /* G33's GTT size defined in gmch_ctrl */
512 switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
513 case G33_PGETBL_SIZE_1M:
514 size = 1024;
515 break;
516 case G33_PGETBL_SIZE_2M:
517 size = 2048;
518 break;
519 default:
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700520 dev_info(&agp_bridge->dev->dev,
521 "unknown page table size 0x%x, assuming 512KB\n",
Wang Zhenyu874808c62007-06-06 11:16:25 +0800522 (gmch_ctrl & G33_PGETBL_SIZE_MASK));
523 size = 512;
524 }
525 size += 4;
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000526 } else if (IS_G4X) {
527 /* On 4 series hardware, GTT stolen is separate from graphics
528 * stolen, ignore it in stolen gtt entries counting */
529 size = 0;
Eric Anholtc41e0de2006-12-19 12:57:24 -0800530 } else {
531 /* On previous hardware, the GTT size was just what was
532 * required to map the aperture.
533 */
534 size = agp_bridge->driver->fetch_size() + 4;
535 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
537 if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
538 agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
539 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
540 case I830_GMCH_GMS_STOLEN_512:
541 gtt_entries = KB(512) - KB(size);
542 break;
543 case I830_GMCH_GMS_STOLEN_1024:
544 gtt_entries = MB(1) - KB(size);
545 break;
546 case I830_GMCH_GMS_STOLEN_8192:
547 gtt_entries = MB(8) - KB(size);
548 break;
549 case I830_GMCH_GMS_LOCAL:
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800550 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
552 MB(ddt[I830_RDRAM_DDT(rdct)]);
553 local = 1;
554 break;
555 default:
556 gtt_entries = 0;
557 break;
558 }
559 } else {
Dave Airliee67aa272007-09-18 22:46:35 -0700560 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 case I855_GMCH_GMS_STOLEN_1M:
562 gtt_entries = MB(1) - KB(size);
563 break;
564 case I855_GMCH_GMS_STOLEN_4M:
565 gtt_entries = MB(4) - KB(size);
566 break;
567 case I855_GMCH_GMS_STOLEN_8M:
568 gtt_entries = MB(8) - KB(size);
569 break;
570 case I855_GMCH_GMS_STOLEN_16M:
571 gtt_entries = MB(16) - KB(size);
572 break;
573 case I855_GMCH_GMS_STOLEN_32M:
574 gtt_entries = MB(32) - KB(size);
575 break;
576 case I915_GMCH_GMS_STOLEN_48M:
577 /* Check it's really I915G */
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000578 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 gtt_entries = MB(48) - KB(size);
580 else
581 gtt_entries = 0;
582 break;
583 case I915_GMCH_GMS_STOLEN_64M:
584 /* Check it's really I915G */
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000585 if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586 gtt_entries = MB(64) - KB(size);
587 else
588 gtt_entries = 0;
Wang Zhenyu874808c62007-06-06 11:16:25 +0800589 break;
590 case G33_GMCH_GMS_STOLEN_128M:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000591 if (IS_G33 || IS_I965 || IS_G4X)
Wang Zhenyu874808c62007-06-06 11:16:25 +0800592 gtt_entries = MB(128) - KB(size);
593 else
594 gtt_entries = 0;
595 break;
596 case G33_GMCH_GMS_STOLEN_256M:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000597 if (IS_G33 || IS_I965 || IS_G4X)
Wang Zhenyu874808c62007-06-06 11:16:25 +0800598 gtt_entries = MB(256) - KB(size);
599 else
600 gtt_entries = 0;
601 break;
Zhenyu Wang25ce77a2008-06-19 14:17:58 +1000602 case INTEL_GMCH_GMS_STOLEN_96M:
603 if (IS_I965 || IS_G4X)
604 gtt_entries = MB(96) - KB(size);
605 else
606 gtt_entries = 0;
607 break;
608 case INTEL_GMCH_GMS_STOLEN_160M:
609 if (IS_I965 || IS_G4X)
610 gtt_entries = MB(160) - KB(size);
611 else
612 gtt_entries = 0;
613 break;
614 case INTEL_GMCH_GMS_STOLEN_224M:
615 if (IS_I965 || IS_G4X)
616 gtt_entries = MB(224) - KB(size);
617 else
618 gtt_entries = 0;
619 break;
620 case INTEL_GMCH_GMS_STOLEN_352M:
621 if (IS_I965 || IS_G4X)
622 gtt_entries = MB(352) - KB(size);
623 else
624 gtt_entries = 0;
625 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 default:
627 gtt_entries = 0;
628 break;
629 }
630 }
631 if (gtt_entries > 0)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700632 dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 gtt_entries / KB(1), local ? "local" : "stolen");
634 else
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700635 dev_info(&agp_bridge->dev->dev,
636 "no pre-allocated video memory detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 gtt_entries /= KB(4);
638
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800639 intel_private.gtt_entries = gtt_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640}
641
Dave Airlie2162e6a2007-11-21 16:36:31 +1000642static void intel_i830_fini_flush(void)
643{
644 kunmap(intel_private.i8xx_page);
645 intel_private.i8xx_flush_page = NULL;
646 unmap_page_from_agp(intel_private.i8xx_page);
Dave Airlie2162e6a2007-11-21 16:36:31 +1000647
648 __free_page(intel_private.i8xx_page);
Dave Airlie4d64dd92008-01-23 15:34:29 +1000649 intel_private.i8xx_page = NULL;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000650}
651
652static void intel_i830_setup_flush(void)
653{
Dave Airlie4d64dd92008-01-23 15:34:29 +1000654 /* return if we've already set the flush mechanism up */
655 if (intel_private.i8xx_page)
656 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000657
658 intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
Dave Airlief011ae72008-01-25 11:23:04 +1000659 if (!intel_private.i8xx_page)
Dave Airlie2162e6a2007-11-21 16:36:31 +1000660 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000661
662 /* make page uncached */
663 map_page_into_agp(intel_private.i8xx_page);
Dave Airlie2162e6a2007-11-21 16:36:31 +1000664
665 intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
666 if (!intel_private.i8xx_flush_page)
667 intel_i830_fini_flush();
668}
669
670static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
671{
672 unsigned int *pg = intel_private.i8xx_flush_page;
673 int i;
674
Dave Airlief011ae72008-01-25 11:23:04 +1000675 for (i = 0; i < 256; i += 2)
Dave Airlie2162e6a2007-11-21 16:36:31 +1000676 *(pg + i) = i;
Dave Airlief011ae72008-01-25 11:23:04 +1000677
Dave Airlie2162e6a2007-11-21 16:36:31 +1000678 wmb();
679}
680
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681/* The intel i830 automatically initializes the agp aperture during POST.
682 * Use the memory already set aside for in the GTT.
683 */
684static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
685{
686 int page_order;
687 struct aper_size_info_fixed *size;
688 int num_entries;
689 u32 temp;
690
691 size = agp_bridge->current_size;
692 page_order = size->page_order;
693 num_entries = size->num_entries;
694 agp_bridge->gatt_table_real = NULL;
695
Dave Airlief011ae72008-01-25 11:23:04 +1000696 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 temp &= 0xfff80000;
698
Dave Airlief011ae72008-01-25 11:23:04 +1000699 intel_private.registers = ioremap(temp, 128 * 4096);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800700 if (!intel_private.registers)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 return -ENOMEM;
702
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800703 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 global_cache_flush(); /* FIXME: ?? */
705
706 /* we have to call this as early as possible after the MMIO base address is known */
707 intel_i830_init_gtt_entries();
708
709 agp_bridge->gatt_table = NULL;
710
711 agp_bridge->gatt_bus_addr = temp;
712
713 return 0;
714}
715
716/* Return the gatt table to a sane state. Use the top of stolen
717 * memory for the GTT.
718 */
719static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
720{
721 return 0;
722}
723
724static int intel_i830_fetch_size(void)
725{
726 u16 gmch_ctrl;
727 struct aper_size_info_fixed *values;
728
729 values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
730
731 if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
732 agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
733 /* 855GM/852GM/865G has 128MB aperture size */
734 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
735 agp_bridge->aperture_size_idx = 0;
736 return values[0].size;
737 }
738
Dave Airlief011ae72008-01-25 11:23:04 +1000739 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
741 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
742 agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
743 agp_bridge->aperture_size_idx = 0;
744 return values[0].size;
745 } else {
746 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
747 agp_bridge->aperture_size_idx = 1;
748 return values[1].size;
749 }
750
751 return 0;
752}
753
754static int intel_i830_configure(void)
755{
756 struct aper_size_info_fixed *current_size;
757 u32 temp;
758 u16 gmch_ctrl;
759 int i;
760
761 current_size = A_SIZE_FIX(agp_bridge->current_size);
762
Dave Airlief011ae72008-01-25 11:23:04 +1000763 pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
765
Dave Airlief011ae72008-01-25 11:23:04 +1000766 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 gmch_ctrl |= I830_GMCH_ENABLED;
Dave Airlief011ae72008-01-25 11:23:04 +1000768 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800770 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
771 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
773 if (agp_bridge->driver->needs_scratch_page) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800774 for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
775 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
776 readl(intel_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 }
778 }
779
780 global_cache_flush();
Dave Airlie2162e6a2007-11-21 16:36:31 +1000781
782 intel_i830_setup_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 return 0;
784}
785
786static void intel_i830_cleanup(void)
787{
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800788 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789}
790
Dave Airlief011ae72008-01-25 11:23:04 +1000791static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
792 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793{
Dave Airlief011ae72008-01-25 11:23:04 +1000794 int i, j, num_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100796 int ret = -EINVAL;
797 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100799 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100800 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100801
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 temp = agp_bridge->current_size;
803 num_entries = A_SIZE_FIX(temp)->num_entries;
804
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800805 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700806 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
807 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
808 pg_start, intel_private.gtt_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700810 dev_info(&intel_private.pcidev->dev,
811 "trying to insert into local/stolen memory\n");
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100812 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 }
814
815 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100816 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817
818 /* The i830 can't check the GTT for entries since its read only,
819 * depend on the caller to make the correct offset decisions.
820 */
821
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100822 if (type != mem->type)
823 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100825 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
826
827 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
828 mask_type != INTEL_AGP_CACHED_MEMORY)
829 goto out_err;
830
831 if (!mem->is_flushed)
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100832 global_cache_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
834 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
835 writel(agp_bridge->driver->mask_memory(agp_bridge,
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100836 mem->memory[i], mask_type),
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800837 intel_private.registers+I810_PTE_BASE+(j*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800839 readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100841
842out:
843 ret = 0;
844out_err:
Dave Airlie9516b032008-06-19 10:42:17 +1000845 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100846 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847}
848
Dave Airlief011ae72008-01-25 11:23:04 +1000849static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
850 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851{
852 int i;
853
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +0100854 if (mem->page_count == 0)
855 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800857 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700858 dev_info(&intel_private.pcidev->dev,
859 "trying to disable local/stolen memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 return -EINVAL;
861 }
862
863 for (i = pg_start; i < (mem->page_count + pg_start); i++) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800864 writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 }
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800866 readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 agp_bridge->driver->tlb_flush(mem);
869 return 0;
870}
871
Dave Airlief011ae72008-01-25 11:23:04 +1000872static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873{
874 if (type == AGP_PHYS_MEMORY)
875 return alloc_agpphysmem_i8xx(pg_count, type);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 /* always return NULL for other allocation types for now */
877 return NULL;
878}
879
Dave Airlie6c00a612007-10-29 18:06:10 +1000880static int intel_alloc_chipset_flush_resource(void)
881{
882 int ret;
883 ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
884 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
885 pcibios_align_resource, agp_bridge->dev);
Dave Airlie6c00a612007-10-29 18:06:10 +1000886
Dave Airlie2162e6a2007-11-21 16:36:31 +1000887 return ret;
Dave Airlie6c00a612007-10-29 18:06:10 +1000888}
889
890static void intel_i915_setup_chipset_flush(void)
891{
892 int ret;
893 u32 temp;
894
895 pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
896 if (!(temp & 0x1)) {
897 intel_alloc_chipset_flush_resource();
Dave Airlie4d64dd92008-01-23 15:34:29 +1000898 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +1000899 pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
900 } else {
901 temp &= ~1;
902
Dave Airlie4d64dd92008-01-23 15:34:29 +1000903 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +1000904 intel_private.ifp_resource.start = temp;
905 intel_private.ifp_resource.end = temp + PAGE_SIZE;
906 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
Dave Airlie4d64dd92008-01-23 15:34:29 +1000907 /* some BIOSes reserve this area in a pnp some don't */
908 if (ret)
909 intel_private.resource_valid = 0;
Dave Airlie6c00a612007-10-29 18:06:10 +1000910 }
911}
912
913static void intel_i965_g33_setup_chipset_flush(void)
914{
915 u32 temp_hi, temp_lo;
916 int ret;
917
918 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
919 pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
920
921 if (!(temp_lo & 0x1)) {
922
923 intel_alloc_chipset_flush_resource();
924
Dave Airlie4d64dd92008-01-23 15:34:29 +1000925 intel_private.resource_valid = 1;
Andrew Morton1fa4db72007-11-29 10:00:48 +1000926 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
927 upper_32_bits(intel_private.ifp_resource.start));
Dave Airlie6c00a612007-10-29 18:06:10 +1000928 pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Dave Airlie6c00a612007-10-29 18:06:10 +1000929 } else {
930 u64 l64;
Dave Airlief011ae72008-01-25 11:23:04 +1000931
Dave Airlie6c00a612007-10-29 18:06:10 +1000932 temp_lo &= ~0x1;
933 l64 = ((u64)temp_hi << 32) | temp_lo;
934
Dave Airlie4d64dd92008-01-23 15:34:29 +1000935 intel_private.resource_valid = 1;
Dave Airlie6c00a612007-10-29 18:06:10 +1000936 intel_private.ifp_resource.start = l64;
937 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
938 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
Dave Airlie4d64dd92008-01-23 15:34:29 +1000939 /* some BIOSes reserve this area in a pnp some don't */
940 if (ret)
941 intel_private.resource_valid = 0;
Dave Airlie6c00a612007-10-29 18:06:10 +1000942 }
943}
944
Dave Airlie2162e6a2007-11-21 16:36:31 +1000945static void intel_i9xx_setup_flush(void)
946{
Dave Airlie4d64dd92008-01-23 15:34:29 +1000947 /* return if already configured */
948 if (intel_private.ifp_resource.start)
949 return;
Dave Airlie2162e6a2007-11-21 16:36:31 +1000950
Dave Airlie4d64dd92008-01-23 15:34:29 +1000951 /* setup a resource for this object */
Dave Airlie2162e6a2007-11-21 16:36:31 +1000952 intel_private.ifp_resource.name = "Intel Flush Page";
953 intel_private.ifp_resource.flags = IORESOURCE_MEM;
954
955 /* Setup chipset flush for 915 */
Zhenyu Wang7d15ddf2008-06-20 11:48:06 +1000956 if (IS_I965 || IS_G33 || IS_G4X) {
Dave Airlie2162e6a2007-11-21 16:36:31 +1000957 intel_i965_g33_setup_chipset_flush();
958 } else {
959 intel_i915_setup_chipset_flush();
960 }
961
962 if (intel_private.ifp_resource.start) {
963 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
964 if (!intel_private.i9xx_flush_page)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -0700965 dev_info(&intel_private.pcidev->dev, "can't ioremap flush page - no chipset flushing");
Dave Airlie2162e6a2007-11-21 16:36:31 +1000966 }
967}
968
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969static int intel_i915_configure(void)
970{
971 struct aper_size_info_fixed *current_size;
972 u32 temp;
973 u16 gmch_ctrl;
974 int i;
975
976 current_size = A_SIZE_FIX(agp_bridge->current_size);
977
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800978 pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979
980 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
981
Dave Airlief011ae72008-01-25 11:23:04 +1000982 pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 gmch_ctrl |= I830_GMCH_ENABLED;
Dave Airlief011ae72008-01-25 11:23:04 +1000984 pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800986 writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
987 readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988
989 if (agp_bridge->driver->needs_scratch_page) {
Wang Zhenyuc4ca8812007-05-30 09:40:46 +0800990 for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
991 writel(agp_bridge->scratch_page, intel_private.gtt+i);
992 readl(intel_private.gtt+i); /* PCI Posting. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 }
994 }
995
996 global_cache_flush();
Dave Airlie6c00a612007-10-29 18:06:10 +1000997
Dave Airlie2162e6a2007-11-21 16:36:31 +1000998 intel_i9xx_setup_flush();
Dave Airlief011ae72008-01-25 11:23:04 +1000999
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 return 0;
1001}
1002
1003static void intel_i915_cleanup(void)
1004{
Dave Airlie2162e6a2007-11-21 16:36:31 +10001005 if (intel_private.i9xx_flush_page)
1006 iounmap(intel_private.i9xx_flush_page);
Dave Airlie4d64dd92008-01-23 15:34:29 +10001007 if (intel_private.resource_valid)
1008 release_resource(&intel_private.ifp_resource);
1009 intel_private.ifp_resource.start = 0;
1010 intel_private.resource_valid = 0;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001011 iounmap(intel_private.gtt);
1012 iounmap(intel_private.registers);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013}
1014
Dave Airlie6c00a612007-10-29 18:06:10 +10001015static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
1016{
Dave Airlie2162e6a2007-11-21 16:36:31 +10001017 if (intel_private.i9xx_flush_page)
1018 writel(1, intel_private.i9xx_flush_page);
Dave Airlie6c00a612007-10-29 18:06:10 +10001019}
1020
Dave Airlief011ae72008-01-25 11:23:04 +10001021static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
1022 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023{
Dave Airlief011ae72008-01-25 11:23:04 +10001024 int i, j, num_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 void *temp;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001026 int ret = -EINVAL;
1027 int mask_type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001029 if (mem->page_count == 0)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001030 goto out;
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001031
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 temp = agp_bridge->current_size;
1033 num_entries = A_SIZE_FIX(temp)->num_entries;
1034
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001035 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001036 dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
1037 "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
1038 pg_start, intel_private.gtt_entries);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001040 dev_info(&intel_private.pcidev->dev,
1041 "trying to insert into local/stolen memory\n");
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001042 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 }
1044
1045 if ((pg_start + mem->page_count) > num_entries)
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001046 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001048 /* The i915 can't check the GTT for entries since its read only,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 * depend on the caller to make the correct offset decisions.
1050 */
1051
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001052 if (type != mem->type)
1053 goto out_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001055 mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
1056
1057 if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
1058 mask_type != INTEL_AGP_CACHED_MEMORY)
1059 goto out_err;
1060
1061 if (!mem->is_flushed)
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001062 global_cache_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063
1064 for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
1065 writel(agp_bridge->driver->mask_memory(agp_bridge,
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001066 mem->memory[i], mask_type), intel_private.gtt+j);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 }
1068
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001069 readl(intel_private.gtt+j-1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 agp_bridge->driver->tlb_flush(mem);
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001071
1072 out:
1073 ret = 0;
1074 out_err:
Dave Airlie9516b032008-06-19 10:42:17 +10001075 mem->is_flushed = true;
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001076 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077}
1078
Dave Airlief011ae72008-01-25 11:23:04 +10001079static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
1080 int type)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081{
1082 int i;
1083
Thomas Hellstrom5aa80c72006-12-20 16:33:41 +01001084 if (mem->page_count == 0)
1085 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001087 if (pg_start < intel_private.gtt_entries) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001088 dev_info(&intel_private.pcidev->dev,
1089 "trying to disable local/stolen memory\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090 return -EINVAL;
1091 }
1092
Dave Airlief011ae72008-01-25 11:23:04 +10001093 for (i = pg_start; i < (mem->page_count + pg_start); i++)
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001094 writel(agp_bridge->scratch_page, intel_private.gtt+i);
Dave Airlief011ae72008-01-25 11:23:04 +10001095
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001096 readl(intel_private.gtt+i-1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 agp_bridge->driver->tlb_flush(mem);
1099 return 0;
1100}
1101
Eric Anholtc41e0de2006-12-19 12:57:24 -08001102/* Return the aperture size by just checking the resource length. The effect
1103 * described in the spec of the MSAC registers is just changing of the
1104 * resource size.
1105 */
1106static int intel_i9xx_fetch_size(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107{
Ahmed S. Darwish1eaf1222007-02-06 18:08:28 +02001108 int num_sizes = ARRAY_SIZE(intel_i830_sizes);
Eric Anholtc41e0de2006-12-19 12:57:24 -08001109 int aper_size; /* size in megabytes */
1110 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001112 aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113
Eric Anholtc41e0de2006-12-19 12:57:24 -08001114 for (i = 0; i < num_sizes; i++) {
1115 if (aper_size == intel_i830_sizes[i].size) {
1116 agp_bridge->current_size = intel_i830_sizes + i;
1117 agp_bridge->previous_size = agp_bridge->current_size;
1118 return aper_size;
1119 }
1120 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121
Eric Anholtc41e0de2006-12-19 12:57:24 -08001122 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123}
1124
1125/* The intel i915 automatically initializes the agp aperture during POST.
1126 * Use the memory already set aside for in the GTT.
1127 */
1128static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
1129{
1130 int page_order;
1131 struct aper_size_info_fixed *size;
1132 int num_entries;
1133 u32 temp, temp2;
Zhenyu Wang47406222007-09-11 15:23:58 -07001134 int gtt_map_size = 256 * 1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135
1136 size = agp_bridge->current_size;
1137 page_order = size->page_order;
1138 num_entries = size->num_entries;
1139 agp_bridge->gatt_table_real = NULL;
1140
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001141 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
Dave Airlief011ae72008-01-25 11:23:04 +10001142 pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
Zhenyu Wang47406222007-09-11 15:23:58 -07001144 if (IS_G33)
1145 gtt_map_size = 1024 * 1024; /* 1M on G33 */
1146 intel_private.gtt = ioremap(temp2, gtt_map_size);
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001147 if (!intel_private.gtt)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 return -ENOMEM;
1149
1150 temp &= 0xfff80000;
1151
Dave Airlief011ae72008-01-25 11:23:04 +10001152 intel_private.registers = ioremap(temp, 128 * 4096);
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001153 if (!intel_private.registers) {
1154 iounmap(intel_private.gtt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 return -ENOMEM;
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001156 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08001158 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 global_cache_flush(); /* FIXME: ? */
1160
1161 /* we have to call this as early as possible after the MMIO base address is known */
1162 intel_i830_init_gtt_entries();
1163
1164 agp_bridge->gatt_table = NULL;
1165
1166 agp_bridge->gatt_bus_addr = temp;
1167
1168 return 0;
1169}
Linus Torvalds7d915a32006-11-22 09:37:54 -08001170
1171/*
1172 * The i965 supports 36-bit physical addresses, but to keep
1173 * the format of the GTT the same, the bits that don't fit
1174 * in a 32-bit word are shifted down to bits 4..7.
1175 *
1176 * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
1177 * is always zero on 32-bit architectures, so no need to make
1178 * this conditional.
1179 */
1180static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
1181 unsigned long addr, int type)
1182{
1183 /* Shift high bits down */
1184 addr |= (addr >> 28) & 0xf0;
1185
1186 /* Type checking must be done elsewhere */
1187 return addr | bridge->driver->masks[type].mask;
1188}
1189
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001190static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
1191{
1192 switch (agp_bridge->dev->device) {
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07001193 case PCI_DEVICE_ID_INTEL_GM45_HB:
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001194 case PCI_DEVICE_ID_INTEL_IGD_E_HB:
1195 case PCI_DEVICE_ID_INTEL_Q45_HB:
1196 case PCI_DEVICE_ID_INTEL_G45_HB:
1197 *gtt_offset = *gtt_size = MB(2);
1198 break;
1199 default:
1200 *gtt_offset = *gtt_size = KB(512);
1201 }
1202}
1203
Eric Anholt65c25aa2006-09-06 11:57:18 -04001204/* The intel i965 automatically initializes the agp aperture during POST.
Eric Anholtc41e0de2006-12-19 12:57:24 -08001205 * Use the memory already set aside for in the GTT.
1206 */
Eric Anholt65c25aa2006-09-06 11:57:18 -04001207static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
1208{
Dave Airlie62c96b92008-06-19 14:27:53 +10001209 int page_order;
1210 struct aper_size_info_fixed *size;
1211 int num_entries;
1212 u32 temp;
1213 int gtt_offset, gtt_size;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001214
Dave Airlie62c96b92008-06-19 14:27:53 +10001215 size = agp_bridge->current_size;
1216 page_order = size->page_order;
1217 num_entries = size->num_entries;
1218 agp_bridge->gatt_table_real = NULL;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001219
Dave Airlie62c96b92008-06-19 14:27:53 +10001220 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001221
Dave Airlie62c96b92008-06-19 14:27:53 +10001222 temp &= 0xfff00000;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001223
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10001224 intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001225
Dave Airlie62c96b92008-06-19 14:27:53 +10001226 intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
Eric Anholt65c25aa2006-09-06 11:57:18 -04001227
Dave Airlie62c96b92008-06-19 14:27:53 +10001228 if (!intel_private.gtt)
1229 return -ENOMEM;
Zhenyu Wang4e8b6e22008-01-23 14:54:37 +10001230
Dave Airlie62c96b92008-06-19 14:27:53 +10001231 intel_private.registers = ioremap(temp, 128 * 4096);
1232 if (!intel_private.registers) {
Scott Thompson5bdbc7d2007-08-25 18:14:00 +10001233 iounmap(intel_private.gtt);
1234 return -ENOMEM;
1235 }
Eric Anholt65c25aa2006-09-06 11:57:18 -04001236
Dave Airlie62c96b92008-06-19 14:27:53 +10001237 temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
1238 global_cache_flush(); /* FIXME: ? */
Eric Anholt65c25aa2006-09-06 11:57:18 -04001239
Dave Airlie62c96b92008-06-19 14:27:53 +10001240 /* we have to call this as early as possible after the MMIO base address is known */
1241 intel_i830_init_gtt_entries();
Eric Anholt65c25aa2006-09-06 11:57:18 -04001242
Dave Airlie62c96b92008-06-19 14:27:53 +10001243 agp_bridge->gatt_table = NULL;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001244
Dave Airlie62c96b92008-06-19 14:27:53 +10001245 agp_bridge->gatt_bus_addr = temp;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001246
Dave Airlie62c96b92008-06-19 14:27:53 +10001247 return 0;
Eric Anholt65c25aa2006-09-06 11:57:18 -04001248}
1249
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250
1251static int intel_fetch_size(void)
1252{
1253 int i;
1254 u16 temp;
1255 struct aper_size_info_16 *values;
1256
1257 pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
1258 values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
1259
1260 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1261 if (temp == values[i].size_value) {
1262 agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
1263 agp_bridge->aperture_size_idx = i;
1264 return values[i].size;
1265 }
1266 }
1267
1268 return 0;
1269}
1270
1271static int __intel_8xx_fetch_size(u8 temp)
1272{
1273 int i;
1274 struct aper_size_info_8 *values;
1275
1276 values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
1277
1278 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
1279 if (temp == values[i].size_value) {
1280 agp_bridge->previous_size =
1281 agp_bridge->current_size = (void *) (values + i);
1282 agp_bridge->aperture_size_idx = i;
1283 return values[i].size;
1284 }
1285 }
1286 return 0;
1287}
1288
1289static int intel_8xx_fetch_size(void)
1290{
1291 u8 temp;
1292
1293 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1294 return __intel_8xx_fetch_size(temp);
1295}
1296
1297static int intel_815_fetch_size(void)
1298{
1299 u8 temp;
1300
1301 /* Intel 815 chipsets have a _weird_ APSIZE register with only
1302 * one non-reserved bit, so mask the others out ... */
1303 pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
1304 temp &= (1 << 3);
1305
1306 return __intel_8xx_fetch_size(temp);
1307}
1308
1309static void intel_tlbflush(struct agp_memory *mem)
1310{
1311 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
1312 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1313}
1314
1315
1316static void intel_8xx_tlbflush(struct agp_memory *mem)
1317{
1318 u32 temp;
1319 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1320 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
1321 pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
1322 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
1323}
1324
1325
1326static void intel_cleanup(void)
1327{
1328 u16 temp;
1329 struct aper_size_info_16 *previous_size;
1330
1331 previous_size = A_SIZE_16(agp_bridge->previous_size);
1332 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1333 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1334 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1335}
1336
1337
1338static void intel_8xx_cleanup(void)
1339{
1340 u16 temp;
1341 struct aper_size_info_8 *previous_size;
1342
1343 previous_size = A_SIZE_8(agp_bridge->previous_size);
1344 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
1345 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
1346 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
1347}
1348
1349
1350static int intel_configure(void)
1351{
1352 u32 temp;
1353 u16 temp2;
1354 struct aper_size_info_16 *current_size;
1355
1356 current_size = A_SIZE_16(agp_bridge->current_size);
1357
1358 /* aperture size */
1359 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1360
1361 /* address to map to */
1362 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1363 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1364
1365 /* attbase - aperture base */
1366 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1367
1368 /* agpctrl */
1369 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
1370
1371 /* paccfg/nbxcfg */
1372 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1373 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
1374 (temp2 & ~(1 << 10)) | (1 << 9));
1375 /* clear any possible error conditions */
1376 pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
1377 return 0;
1378}
1379
1380static int intel_815_configure(void)
1381{
1382 u32 temp, addr;
1383 u8 temp2;
1384 struct aper_size_info_8 *current_size;
1385
1386 /* attbase - aperture base */
1387 /* the Intel 815 chipset spec. says that bits 29-31 in the
1388 * ATTBASE register are reserved -> try not to write them */
1389 if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07001390 dev_emerg(&agp_bridge->dev->dev, "gatt bus addr too high");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391 return -EINVAL;
1392 }
1393
1394 current_size = A_SIZE_8(agp_bridge->current_size);
1395
1396 /* aperture size */
1397 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1398 current_size->size_value);
1399
1400 /* address to map to */
1401 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1402 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1403
1404 pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
1405 addr &= INTEL_815_ATTBASE_MASK;
1406 addr |= agp_bridge->gatt_bus_addr;
1407 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
1408
1409 /* agpctrl */
1410 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1411
1412 /* apcont */
1413 pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
1414 pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
1415
1416 /* clear any possible error conditions */
1417 /* Oddness : this chipset seems to have no ERRSTS register ! */
1418 return 0;
1419}
1420
1421static void intel_820_tlbflush(struct agp_memory *mem)
1422{
1423 return;
1424}
1425
1426static void intel_820_cleanup(void)
1427{
1428 u8 temp;
1429 struct aper_size_info_8 *previous_size;
1430
1431 previous_size = A_SIZE_8(agp_bridge->previous_size);
1432 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
1433 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
1434 temp & ~(1 << 1));
1435 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
1436 previous_size->size_value);
1437}
1438
1439
1440static int intel_820_configure(void)
1441{
1442 u32 temp;
1443 u8 temp2;
1444 struct aper_size_info_8 *current_size;
1445
1446 current_size = A_SIZE_8(agp_bridge->current_size);
1447
1448 /* aperture size */
1449 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1450
1451 /* address to map to */
1452 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1453 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1454
1455 /* attbase - aperture base */
1456 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1457
1458 /* agpctrl */
1459 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1460
1461 /* global enable aperture access */
1462 /* This flag is not accessed through MCHCFG register as in */
1463 /* i850 chipset. */
1464 pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
1465 pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
1466 /* clear any possible AGP-related error conditions */
1467 pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
1468 return 0;
1469}
1470
1471static int intel_840_configure(void)
1472{
1473 u32 temp;
1474 u16 temp2;
1475 struct aper_size_info_8 *current_size;
1476
1477 current_size = A_SIZE_8(agp_bridge->current_size);
1478
1479 /* aperture size */
1480 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1481
1482 /* address to map to */
1483 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1484 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1485
1486 /* attbase - aperture base */
1487 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1488
1489 /* agpctrl */
1490 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1491
1492 /* mcgcfg */
1493 pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
1494 pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
1495 /* clear any possible error conditions */
1496 pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
1497 return 0;
1498}
1499
1500static int intel_845_configure(void)
1501{
1502 u32 temp;
1503 u8 temp2;
1504 struct aper_size_info_8 *current_size;
1505
1506 current_size = A_SIZE_8(agp_bridge->current_size);
1507
1508 /* aperture size */
1509 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1510
Matthew Garrettb0825482005-07-29 14:03:39 -07001511 if (agp_bridge->apbase_config != 0) {
1512 pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
1513 agp_bridge->apbase_config);
1514 } else {
1515 /* address to map to */
1516 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1517 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1518 agp_bridge->apbase_config = temp;
1519 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520
1521 /* attbase - aperture base */
1522 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1523
1524 /* agpctrl */
1525 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1526
1527 /* agpm */
1528 pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
1529 pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
1530 /* clear any possible error conditions */
1531 pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
Dave Airlie2162e6a2007-11-21 16:36:31 +10001532
1533 intel_i830_setup_flush();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534 return 0;
1535}
1536
1537static int intel_850_configure(void)
1538{
1539 u32 temp;
1540 u16 temp2;
1541 struct aper_size_info_8 *current_size;
1542
1543 current_size = A_SIZE_8(agp_bridge->current_size);
1544
1545 /* aperture size */
1546 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1547
1548 /* address to map to */
1549 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1550 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1551
1552 /* attbase - aperture base */
1553 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1554
1555 /* agpctrl */
1556 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1557
1558 /* mcgcfg */
1559 pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
1560 pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
1561 /* clear any possible AGP-related error conditions */
1562 pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
1563 return 0;
1564}
1565
1566static int intel_860_configure(void)
1567{
1568 u32 temp;
1569 u16 temp2;
1570 struct aper_size_info_8 *current_size;
1571
1572 current_size = A_SIZE_8(agp_bridge->current_size);
1573
1574 /* aperture size */
1575 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1576
1577 /* address to map to */
1578 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1579 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1580
1581 /* attbase - aperture base */
1582 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1583
1584 /* agpctrl */
1585 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1586
1587 /* mcgcfg */
1588 pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
1589 pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
1590 /* clear any possible AGP-related error conditions */
1591 pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
1592 return 0;
1593}
1594
1595static int intel_830mp_configure(void)
1596{
1597 u32 temp;
1598 u16 temp2;
1599 struct aper_size_info_8 *current_size;
1600
1601 current_size = A_SIZE_8(agp_bridge->current_size);
1602
1603 /* aperture size */
1604 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1605
1606 /* address to map to */
1607 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1608 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1609
1610 /* attbase - aperture base */
1611 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1612
1613 /* agpctrl */
1614 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1615
1616 /* gmch */
1617 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
1618 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
1619 /* clear any possible AGP-related error conditions */
1620 pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
1621 return 0;
1622}
1623
1624static int intel_7505_configure(void)
1625{
1626 u32 temp;
1627 u16 temp2;
1628 struct aper_size_info_8 *current_size;
1629
1630 current_size = A_SIZE_8(agp_bridge->current_size);
1631
1632 /* aperture size */
1633 pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
1634
1635 /* address to map to */
1636 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
1637 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
1638
1639 /* attbase - aperture base */
1640 pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
1641
1642 /* agpctrl */
1643 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
1644
1645 /* mchcfg */
1646 pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
1647 pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
1648
1649 return 0;
1650}
1651
1652/* Setup function */
Dave Jonese5524f32007-02-22 18:41:28 -05001653static const struct gatt_mask intel_generic_masks[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654{
1655 {.mask = 0x00000017, .type = 0}
1656};
1657
Dave Jonese5524f32007-02-22 18:41:28 -05001658static const struct aper_size_info_8 intel_815_sizes[2] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659{
1660 {64, 16384, 4, 0},
1661 {32, 8192, 3, 8},
1662};
1663
Dave Jonese5524f32007-02-22 18:41:28 -05001664static const struct aper_size_info_8 intel_8xx_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665{
1666 {256, 65536, 6, 0},
1667 {128, 32768, 5, 32},
1668 {64, 16384, 4, 48},
1669 {32, 8192, 3, 56},
1670 {16, 4096, 2, 60},
1671 {8, 2048, 1, 62},
1672 {4, 1024, 0, 63}
1673};
1674
Dave Jonese5524f32007-02-22 18:41:28 -05001675static const struct aper_size_info_16 intel_generic_sizes[7] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676{
1677 {256, 65536, 6, 0},
1678 {128, 32768, 5, 32},
1679 {64, 16384, 4, 48},
1680 {32, 8192, 3, 56},
1681 {16, 4096, 2, 60},
1682 {8, 2048, 1, 62},
1683 {4, 1024, 0, 63}
1684};
1685
Dave Jonese5524f32007-02-22 18:41:28 -05001686static const struct aper_size_info_8 intel_830mp_sizes[4] =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687{
1688 {256, 65536, 6, 0},
1689 {128, 32768, 5, 32},
1690 {64, 16384, 4, 48},
1691 {32, 8192, 3, 56}
1692};
1693
Dave Jonese5524f32007-02-22 18:41:28 -05001694static const struct agp_bridge_driver intel_generic_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 .owner = THIS_MODULE,
1696 .aperture_sizes = intel_generic_sizes,
1697 .size_type = U16_APER_SIZE,
1698 .num_aperture_sizes = 7,
1699 .configure = intel_configure,
1700 .fetch_size = intel_fetch_size,
1701 .cleanup = intel_cleanup,
1702 .tlb_flush = intel_tlbflush,
1703 .mask_memory = agp_generic_mask_memory,
1704 .masks = intel_generic_masks,
1705 .agp_enable = agp_generic_enable,
1706 .cache_flush = global_cache_flush,
1707 .create_gatt_table = agp_generic_create_gatt_table,
1708 .free_gatt_table = agp_generic_free_gatt_table,
1709 .insert_memory = agp_generic_insert_memory,
1710 .remove_memory = agp_generic_remove_memory,
1711 .alloc_by_type = agp_generic_alloc_by_type,
1712 .free_by_type = agp_generic_free_by_type,
1713 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001714 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001716 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001717 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718};
1719
Dave Jonese5524f32007-02-22 18:41:28 -05001720static const struct agp_bridge_driver intel_810_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 .owner = THIS_MODULE,
1722 .aperture_sizes = intel_i810_sizes,
1723 .size_type = FIXED_APER_SIZE,
1724 .num_aperture_sizes = 2,
Joe Perchesc7258012008-03-26 14:10:02 -07001725 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 .configure = intel_i810_configure,
1727 .fetch_size = intel_i810_fetch_size,
1728 .cleanup = intel_i810_cleanup,
1729 .tlb_flush = intel_i810_tlbflush,
1730 .mask_memory = intel_i810_mask_memory,
1731 .masks = intel_i810_masks,
1732 .agp_enable = intel_i810_agp_enable,
1733 .cache_flush = global_cache_flush,
1734 .create_gatt_table = agp_generic_create_gatt_table,
1735 .free_gatt_table = agp_generic_free_gatt_table,
1736 .insert_memory = intel_i810_insert_entries,
1737 .remove_memory = intel_i810_remove_entries,
1738 .alloc_by_type = intel_i810_alloc_by_type,
1739 .free_by_type = intel_i810_free_by_type,
1740 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001741 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001743 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001744 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745};
1746
Dave Jonese5524f32007-02-22 18:41:28 -05001747static const struct agp_bridge_driver intel_815_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748 .owner = THIS_MODULE,
1749 .aperture_sizes = intel_815_sizes,
1750 .size_type = U8_APER_SIZE,
1751 .num_aperture_sizes = 2,
1752 .configure = intel_815_configure,
1753 .fetch_size = intel_815_fetch_size,
1754 .cleanup = intel_8xx_cleanup,
1755 .tlb_flush = intel_8xx_tlbflush,
1756 .mask_memory = agp_generic_mask_memory,
1757 .masks = intel_generic_masks,
1758 .agp_enable = agp_generic_enable,
1759 .cache_flush = global_cache_flush,
1760 .create_gatt_table = agp_generic_create_gatt_table,
1761 .free_gatt_table = agp_generic_free_gatt_table,
1762 .insert_memory = agp_generic_insert_memory,
1763 .remove_memory = agp_generic_remove_memory,
1764 .alloc_by_type = agp_generic_alloc_by_type,
1765 .free_by_type = agp_generic_free_by_type,
1766 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001767 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001769 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10001770 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771};
1772
Dave Jonese5524f32007-02-22 18:41:28 -05001773static const struct agp_bridge_driver intel_830_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774 .owner = THIS_MODULE,
1775 .aperture_sizes = intel_i830_sizes,
1776 .size_type = FIXED_APER_SIZE,
Dave Jonesc14635e2006-09-06 11:59:35 -04001777 .num_aperture_sizes = 4,
Joe Perchesc7258012008-03-26 14:10:02 -07001778 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779 .configure = intel_i830_configure,
1780 .fetch_size = intel_i830_fetch_size,
1781 .cleanup = intel_i830_cleanup,
1782 .tlb_flush = intel_i810_tlbflush,
1783 .mask_memory = intel_i810_mask_memory,
1784 .masks = intel_i810_masks,
1785 .agp_enable = intel_i810_agp_enable,
1786 .cache_flush = global_cache_flush,
1787 .create_gatt_table = intel_i830_create_gatt_table,
1788 .free_gatt_table = intel_i830_free_gatt_table,
1789 .insert_memory = intel_i830_insert_entries,
1790 .remove_memory = intel_i830_remove_entries,
1791 .alloc_by_type = intel_i830_alloc_by_type,
1792 .free_by_type = intel_i810_free_by_type,
1793 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001794 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001796 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001797 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie2162e6a2007-11-21 16:36:31 +10001798 .chipset_flush = intel_i830_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799};
1800
Dave Jonese5524f32007-02-22 18:41:28 -05001801static const struct agp_bridge_driver intel_820_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802 .owner = THIS_MODULE,
1803 .aperture_sizes = intel_8xx_sizes,
1804 .size_type = U8_APER_SIZE,
1805 .num_aperture_sizes = 7,
1806 .configure = intel_820_configure,
1807 .fetch_size = intel_8xx_fetch_size,
1808 .cleanup = intel_820_cleanup,
1809 .tlb_flush = intel_820_tlbflush,
1810 .mask_memory = agp_generic_mask_memory,
1811 .masks = intel_generic_masks,
1812 .agp_enable = agp_generic_enable,
1813 .cache_flush = global_cache_flush,
1814 .create_gatt_table = agp_generic_create_gatt_table,
1815 .free_gatt_table = agp_generic_free_gatt_table,
1816 .insert_memory = agp_generic_insert_memory,
1817 .remove_memory = agp_generic_remove_memory,
1818 .alloc_by_type = agp_generic_alloc_by_type,
1819 .free_by_type = agp_generic_free_by_type,
1820 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001821 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001823 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001824 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825};
1826
Dave Jonese5524f32007-02-22 18:41:28 -05001827static const struct agp_bridge_driver intel_830mp_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001828 .owner = THIS_MODULE,
1829 .aperture_sizes = intel_830mp_sizes,
1830 .size_type = U8_APER_SIZE,
1831 .num_aperture_sizes = 4,
1832 .configure = intel_830mp_configure,
1833 .fetch_size = intel_8xx_fetch_size,
1834 .cleanup = intel_8xx_cleanup,
1835 .tlb_flush = intel_8xx_tlbflush,
1836 .mask_memory = agp_generic_mask_memory,
1837 .masks = intel_generic_masks,
1838 .agp_enable = agp_generic_enable,
1839 .cache_flush = global_cache_flush,
1840 .create_gatt_table = agp_generic_create_gatt_table,
1841 .free_gatt_table = agp_generic_free_gatt_table,
1842 .insert_memory = agp_generic_insert_memory,
1843 .remove_memory = agp_generic_remove_memory,
1844 .alloc_by_type = agp_generic_alloc_by_type,
1845 .free_by_type = agp_generic_free_by_type,
1846 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001847 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001849 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001850 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851};
1852
Dave Jonese5524f32007-02-22 18:41:28 -05001853static const struct agp_bridge_driver intel_840_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854 .owner = THIS_MODULE,
1855 .aperture_sizes = intel_8xx_sizes,
1856 .size_type = U8_APER_SIZE,
1857 .num_aperture_sizes = 7,
1858 .configure = intel_840_configure,
1859 .fetch_size = intel_8xx_fetch_size,
1860 .cleanup = intel_8xx_cleanup,
1861 .tlb_flush = intel_8xx_tlbflush,
1862 .mask_memory = agp_generic_mask_memory,
1863 .masks = intel_generic_masks,
1864 .agp_enable = agp_generic_enable,
1865 .cache_flush = global_cache_flush,
1866 .create_gatt_table = agp_generic_create_gatt_table,
1867 .free_gatt_table = agp_generic_free_gatt_table,
1868 .insert_memory = agp_generic_insert_memory,
1869 .remove_memory = agp_generic_remove_memory,
1870 .alloc_by_type = agp_generic_alloc_by_type,
1871 .free_by_type = agp_generic_free_by_type,
1872 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001873 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001875 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001876 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877};
1878
Dave Jonese5524f32007-02-22 18:41:28 -05001879static const struct agp_bridge_driver intel_845_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880 .owner = THIS_MODULE,
1881 .aperture_sizes = intel_8xx_sizes,
1882 .size_type = U8_APER_SIZE,
1883 .num_aperture_sizes = 7,
1884 .configure = intel_845_configure,
1885 .fetch_size = intel_8xx_fetch_size,
1886 .cleanup = intel_8xx_cleanup,
1887 .tlb_flush = intel_8xx_tlbflush,
1888 .mask_memory = agp_generic_mask_memory,
1889 .masks = intel_generic_masks,
1890 .agp_enable = agp_generic_enable,
1891 .cache_flush = global_cache_flush,
1892 .create_gatt_table = agp_generic_create_gatt_table,
1893 .free_gatt_table = agp_generic_free_gatt_table,
1894 .insert_memory = agp_generic_insert_memory,
1895 .remove_memory = agp_generic_remove_memory,
1896 .alloc_by_type = agp_generic_alloc_by_type,
1897 .free_by_type = agp_generic_free_by_type,
1898 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001899 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001901 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001902 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Dave Airlie2162e6a2007-11-21 16:36:31 +10001903 .chipset_flush = intel_i830_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904};
1905
Dave Jonese5524f32007-02-22 18:41:28 -05001906static const struct agp_bridge_driver intel_850_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907 .owner = THIS_MODULE,
1908 .aperture_sizes = intel_8xx_sizes,
1909 .size_type = U8_APER_SIZE,
1910 .num_aperture_sizes = 7,
1911 .configure = intel_850_configure,
1912 .fetch_size = intel_8xx_fetch_size,
1913 .cleanup = intel_8xx_cleanup,
1914 .tlb_flush = intel_8xx_tlbflush,
1915 .mask_memory = agp_generic_mask_memory,
1916 .masks = intel_generic_masks,
1917 .agp_enable = agp_generic_enable,
1918 .cache_flush = global_cache_flush,
1919 .create_gatt_table = agp_generic_create_gatt_table,
1920 .free_gatt_table = agp_generic_free_gatt_table,
1921 .insert_memory = agp_generic_insert_memory,
1922 .remove_memory = agp_generic_remove_memory,
1923 .alloc_by_type = agp_generic_alloc_by_type,
1924 .free_by_type = agp_generic_free_by_type,
1925 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001926 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001928 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001929 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930};
1931
Dave Jonese5524f32007-02-22 18:41:28 -05001932static const struct agp_bridge_driver intel_860_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933 .owner = THIS_MODULE,
1934 .aperture_sizes = intel_8xx_sizes,
1935 .size_type = U8_APER_SIZE,
1936 .num_aperture_sizes = 7,
1937 .configure = intel_860_configure,
1938 .fetch_size = intel_8xx_fetch_size,
1939 .cleanup = intel_8xx_cleanup,
1940 .tlb_flush = intel_8xx_tlbflush,
1941 .mask_memory = agp_generic_mask_memory,
1942 .masks = intel_generic_masks,
1943 .agp_enable = agp_generic_enable,
1944 .cache_flush = global_cache_flush,
1945 .create_gatt_table = agp_generic_create_gatt_table,
1946 .free_gatt_table = agp_generic_free_gatt_table,
1947 .insert_memory = agp_generic_insert_memory,
1948 .remove_memory = agp_generic_remove_memory,
1949 .alloc_by_type = agp_generic_alloc_by_type,
1950 .free_by_type = agp_generic_free_by_type,
1951 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001952 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001954 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001955 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956};
1957
Dave Jonese5524f32007-02-22 18:41:28 -05001958static const struct agp_bridge_driver intel_915_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 .owner = THIS_MODULE,
1960 .aperture_sizes = intel_i830_sizes,
1961 .size_type = FIXED_APER_SIZE,
Dave Jonesc14635e2006-09-06 11:59:35 -04001962 .num_aperture_sizes = 4,
Joe Perchesc7258012008-03-26 14:10:02 -07001963 .needs_scratch_page = true,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964 .configure = intel_i915_configure,
Eric Anholtc41e0de2006-12-19 12:57:24 -08001965 .fetch_size = intel_i9xx_fetch_size,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001966 .cleanup = intel_i915_cleanup,
1967 .tlb_flush = intel_i810_tlbflush,
1968 .mask_memory = intel_i810_mask_memory,
1969 .masks = intel_i810_masks,
1970 .agp_enable = intel_i810_agp_enable,
1971 .cache_flush = global_cache_flush,
1972 .create_gatt_table = intel_i915_create_gatt_table,
1973 .free_gatt_table = intel_i830_free_gatt_table,
1974 .insert_memory = intel_i915_insert_entries,
1975 .remove_memory = intel_i915_remove_entries,
1976 .alloc_by_type = intel_i830_alloc_by_type,
1977 .free_by_type = intel_i810_free_by_type,
1978 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08001979 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08001981 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01001982 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10001983 .chipset_flush = intel_i915_chipset_flush,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984};
1985
Dave Jonese5524f32007-02-22 18:41:28 -05001986static const struct agp_bridge_driver intel_i965_driver = {
Dave Airlie62c96b92008-06-19 14:27:53 +10001987 .owner = THIS_MODULE,
1988 .aperture_sizes = intel_i830_sizes,
1989 .size_type = FIXED_APER_SIZE,
1990 .num_aperture_sizes = 4,
1991 .needs_scratch_page = true,
Dave Airlie0e480e52008-06-19 14:57:31 +10001992 .configure = intel_i915_configure,
1993 .fetch_size = intel_i9xx_fetch_size,
Dave Airlie62c96b92008-06-19 14:27:53 +10001994 .cleanup = intel_i915_cleanup,
1995 .tlb_flush = intel_i810_tlbflush,
1996 .mask_memory = intel_i965_mask_memory,
1997 .masks = intel_i810_masks,
1998 .agp_enable = intel_i810_agp_enable,
1999 .cache_flush = global_cache_flush,
2000 .create_gatt_table = intel_i965_create_gatt_table,
2001 .free_gatt_table = intel_i830_free_gatt_table,
2002 .insert_memory = intel_i915_insert_entries,
2003 .remove_memory = intel_i915_remove_entries,
2004 .alloc_by_type = intel_i830_alloc_by_type,
2005 .free_by_type = intel_i810_free_by_type,
2006 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002007 .agp_alloc_pages = agp_generic_alloc_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002008 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002009 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002010 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002011 .chipset_flush = intel_i915_chipset_flush,
Eric Anholt65c25aa2006-09-06 11:57:18 -04002012};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013
Dave Jonese5524f32007-02-22 18:41:28 -05002014static const struct agp_bridge_driver intel_7505_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015 .owner = THIS_MODULE,
2016 .aperture_sizes = intel_8xx_sizes,
2017 .size_type = U8_APER_SIZE,
2018 .num_aperture_sizes = 7,
2019 .configure = intel_7505_configure,
2020 .fetch_size = intel_8xx_fetch_size,
2021 .cleanup = intel_8xx_cleanup,
2022 .tlb_flush = intel_8xx_tlbflush,
2023 .mask_memory = agp_generic_mask_memory,
2024 .masks = intel_generic_masks,
2025 .agp_enable = agp_generic_enable,
2026 .cache_flush = global_cache_flush,
2027 .create_gatt_table = agp_generic_create_gatt_table,
2028 .free_gatt_table = agp_generic_free_gatt_table,
2029 .insert_memory = agp_generic_insert_memory,
2030 .remove_memory = agp_generic_remove_memory,
2031 .alloc_by_type = agp_generic_alloc_by_type,
2032 .free_by_type = agp_generic_free_by_type,
2033 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002034 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002035 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002036 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +01002037 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038};
2039
Wang Zhenyu874808c62007-06-06 11:16:25 +08002040static const struct agp_bridge_driver intel_g33_driver = {
Dave Airlie62c96b92008-06-19 14:27:53 +10002041 .owner = THIS_MODULE,
2042 .aperture_sizes = intel_i830_sizes,
2043 .size_type = FIXED_APER_SIZE,
2044 .num_aperture_sizes = 4,
2045 .needs_scratch_page = true,
2046 .configure = intel_i915_configure,
2047 .fetch_size = intel_i9xx_fetch_size,
2048 .cleanup = intel_i915_cleanup,
2049 .tlb_flush = intel_i810_tlbflush,
2050 .mask_memory = intel_i965_mask_memory,
2051 .masks = intel_i810_masks,
2052 .agp_enable = intel_i810_agp_enable,
2053 .cache_flush = global_cache_flush,
2054 .create_gatt_table = intel_i915_create_gatt_table,
2055 .free_gatt_table = intel_i830_free_gatt_table,
2056 .insert_memory = intel_i915_insert_entries,
2057 .remove_memory = intel_i915_remove_entries,
2058 .alloc_by_type = intel_i830_alloc_by_type,
2059 .free_by_type = intel_i810_free_by_type,
2060 .agp_alloc_page = agp_generic_alloc_page,
Shaohua Li37acee12008-08-21 10:46:11 +08002061 .agp_alloc_pages = agp_generic_alloc_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002062 .agp_destroy_page = agp_generic_destroy_page,
Shaohua Libd079282008-08-21 10:46:17 +08002063 .agp_destroy_pages = agp_generic_destroy_pages,
Dave Airlie62c96b92008-06-19 14:27:53 +10002064 .agp_type_to_mask_type = intel_i830_type_to_mask_type,
Dave Airlie6c00a612007-10-29 18:06:10 +10002065 .chipset_flush = intel_i915_chipset_flush,
Wang Zhenyu874808c62007-06-06 11:16:25 +08002066};
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002067
2068static int find_gmch(u16 device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069{
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002070 struct pci_dev *gmch_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002072 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
2073 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
2074 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
Dave Airlief011ae72008-01-25 11:23:04 +10002075 device, gmch_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076 }
2077
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002078 if (!gmch_device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079 return 0;
2080
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002081 intel_private.pcidev = gmch_device;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 return 1;
2083}
2084
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002085/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
2086 * driver and gmch_driver must be non-null, and find_gmch will determine
2087 * which one should be used if a gmch_chip_id is present.
2088 */
2089static const struct intel_driver_description {
2090 unsigned int chip_id;
2091 unsigned int gmch_chip_id;
Wang Zhenyu88889852007-06-14 10:01:04 +08002092 unsigned int multi_gmch_chip; /* if we have more gfx chip type on this HB. */
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002093 char *name;
2094 const struct agp_bridge_driver *driver;
2095 const struct agp_bridge_driver *gmch_driver;
2096} intel_agp_chipsets[] = {
Wang Zhenyu88889852007-06-14 10:01:04 +08002097 { PCI_DEVICE_ID_INTEL_82443LX_0, 0, 0, "440LX", &intel_generic_driver, NULL },
2098 { PCI_DEVICE_ID_INTEL_82443BX_0, 0, 0, "440BX", &intel_generic_driver, NULL },
2099 { PCI_DEVICE_ID_INTEL_82443GX_0, 0, 0, "440GX", &intel_generic_driver, NULL },
2100 { PCI_DEVICE_ID_INTEL_82810_MC1, PCI_DEVICE_ID_INTEL_82810_IG1, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002101 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002102 { PCI_DEVICE_ID_INTEL_82810_MC3, PCI_DEVICE_ID_INTEL_82810_IG3, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002103 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002104 { PCI_DEVICE_ID_INTEL_82810E_MC, PCI_DEVICE_ID_INTEL_82810E_IG, 0, "i810",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002105 NULL, &intel_810_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002106 { PCI_DEVICE_ID_INTEL_82815_MC, PCI_DEVICE_ID_INTEL_82815_CGC, 0, "i815",
2107 &intel_815_driver, &intel_810_driver },
2108 { PCI_DEVICE_ID_INTEL_82820_HB, 0, 0, "i820", &intel_820_driver, NULL },
2109 { PCI_DEVICE_ID_INTEL_82820_UP_HB, 0, 0, "i820", &intel_820_driver, NULL },
2110 { PCI_DEVICE_ID_INTEL_82830_HB, PCI_DEVICE_ID_INTEL_82830_CGC, 0, "830M",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002111 &intel_830mp_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002112 { PCI_DEVICE_ID_INTEL_82840_HB, 0, 0, "i840", &intel_840_driver, NULL },
2113 { PCI_DEVICE_ID_INTEL_82845_HB, 0, 0, "845G", &intel_845_driver, NULL },
2114 { PCI_DEVICE_ID_INTEL_82845G_HB, PCI_DEVICE_ID_INTEL_82845G_IG, 0, "830M",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002115 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002116 { PCI_DEVICE_ID_INTEL_82850_HB, 0, 0, "i850", &intel_850_driver, NULL },
2117 { PCI_DEVICE_ID_INTEL_82855PM_HB, 0, 0, "855PM", &intel_845_driver, NULL },
2118 { PCI_DEVICE_ID_INTEL_82855GM_HB, PCI_DEVICE_ID_INTEL_82855GM_IG, 0, "855GM",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002119 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002120 { PCI_DEVICE_ID_INTEL_82860_HB, 0, 0, "i860", &intel_860_driver, NULL },
2121 { PCI_DEVICE_ID_INTEL_82865_HB, PCI_DEVICE_ID_INTEL_82865_IG, 0, "865",
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002122 &intel_845_driver, &intel_830_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002123 { PCI_DEVICE_ID_INTEL_82875_HB, 0, 0, "i875", &intel_845_driver, NULL },
Carlos Martíne914a362008-01-24 10:34:09 +10002124 { PCI_DEVICE_ID_INTEL_E7221_HB, PCI_DEVICE_ID_INTEL_E7221_IG, 0, "E7221 (i915)",
2125 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002126 { PCI_DEVICE_ID_INTEL_82915G_HB, PCI_DEVICE_ID_INTEL_82915G_IG, 0, "915G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002127 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002128 { PCI_DEVICE_ID_INTEL_82915GM_HB, PCI_DEVICE_ID_INTEL_82915GM_IG, 0, "915GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002129 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002130 { PCI_DEVICE_ID_INTEL_82945G_HB, PCI_DEVICE_ID_INTEL_82945G_IG, 0, "945G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002131 NULL, &intel_915_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002132 { PCI_DEVICE_ID_INTEL_82945GM_HB, PCI_DEVICE_ID_INTEL_82945GM_IG, 0, "945GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002133 NULL, &intel_915_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002134 { PCI_DEVICE_ID_INTEL_82945GME_HB, PCI_DEVICE_ID_INTEL_82945GME_IG, 0, "945GME",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002135 NULL, &intel_915_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002136 { PCI_DEVICE_ID_INTEL_82946GZ_HB, PCI_DEVICE_ID_INTEL_82946GZ_IG, 0, "946GZ",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002137 NULL, &intel_i965_driver },
Zhenyu Wang9119f852008-01-23 15:49:26 +10002138 { PCI_DEVICE_ID_INTEL_82G35_HB, PCI_DEVICE_ID_INTEL_82G35_IG, 0, "G35",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002139 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002140 { PCI_DEVICE_ID_INTEL_82965Q_HB, PCI_DEVICE_ID_INTEL_82965Q_IG, 0, "965Q",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002141 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002142 { PCI_DEVICE_ID_INTEL_82965G_HB, PCI_DEVICE_ID_INTEL_82965G_IG, 0, "965G",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002143 NULL, &intel_i965_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002144 { PCI_DEVICE_ID_INTEL_82965GM_HB, PCI_DEVICE_ID_INTEL_82965GM_IG, 0, "965GM",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002145 NULL, &intel_i965_driver },
Zhenyu Wangdde47872007-07-26 09:18:09 +08002146 { PCI_DEVICE_ID_INTEL_82965GME_HB, PCI_DEVICE_ID_INTEL_82965GME_IG, 0, "965GME/GLE",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002147 NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002148 { PCI_DEVICE_ID_INTEL_7505_0, 0, 0, "E7505", &intel_7505_driver, NULL },
2149 { PCI_DEVICE_ID_INTEL_7205_0, 0, 0, "E7205", &intel_7505_driver, NULL },
2150 { PCI_DEVICE_ID_INTEL_G33_HB, PCI_DEVICE_ID_INTEL_G33_IG, 0, "G33",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002151 NULL, &intel_g33_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002152 { PCI_DEVICE_ID_INTEL_Q35_HB, PCI_DEVICE_ID_INTEL_Q35_IG, 0, "Q35",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002153 NULL, &intel_g33_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002154 { PCI_DEVICE_ID_INTEL_Q33_HB, PCI_DEVICE_ID_INTEL_Q33_IG, 0, "Q33",
Wang Zhenyu47d46372007-06-21 13:43:18 +08002155 NULL, &intel_g33_driver },
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07002156 { PCI_DEVICE_ID_INTEL_GM45_HB, PCI_DEVICE_ID_INTEL_GM45_IG, 0,
2157 "Mobile Intel? GM45 Express", NULL, &intel_i965_driver },
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10002158 { PCI_DEVICE_ID_INTEL_IGD_E_HB, PCI_DEVICE_ID_INTEL_IGD_E_IG, 0,
2159 "Intel Integrated Graphics Device", NULL, &intel_i965_driver },
2160 { PCI_DEVICE_ID_INTEL_Q45_HB, PCI_DEVICE_ID_INTEL_Q45_IG, 0,
2161 "Q45/Q43", NULL, &intel_i965_driver },
2162 { PCI_DEVICE_ID_INTEL_G45_HB, PCI_DEVICE_ID_INTEL_G45_IG, 0,
2163 "G45/G43", NULL, &intel_i965_driver },
Wang Zhenyu88889852007-06-14 10:01:04 +08002164 { 0, 0, 0, NULL, NULL, NULL }
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002165};
2166
Linus Torvalds1da177e2005-04-16 15:20:36 -07002167static int __devinit agp_intel_probe(struct pci_dev *pdev,
2168 const struct pci_device_id *ent)
2169{
2170 struct agp_bridge_data *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002171 u8 cap_ptr = 0;
2172 struct resource *r;
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002173 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174
2175 cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
2176
2177 bridge = agp_alloc_bridge();
2178 if (!bridge)
2179 return -ENOMEM;
2180
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002181 for (i = 0; intel_agp_chipsets[i].name != NULL; i++) {
2182 /* In case that multiple models of gfx chip may
2183 stand on same host bridge type, this can be
2184 sure we detect the right IGD. */
Wang Zhenyu88889852007-06-14 10:01:04 +08002185 if (pdev->device == intel_agp_chipsets[i].chip_id) {
2186 if ((intel_agp_chipsets[i].gmch_chip_id != 0) &&
2187 find_gmch(intel_agp_chipsets[i].gmch_chip_id)) {
2188 bridge->driver =
2189 intel_agp_chipsets[i].gmch_driver;
2190 break;
2191 } else if (intel_agp_chipsets[i].multi_gmch_chip) {
2192 continue;
2193 } else {
2194 bridge->driver = intel_agp_chipsets[i].driver;
2195 break;
2196 }
2197 }
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002198 }
2199
2200 if (intel_agp_chipsets[i].name == NULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002201 if (cap_ptr)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002202 dev_warn(&pdev->dev, "unsupported Intel chipset [%04x/%04x]\n",
2203 pdev->vendor, pdev->device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204 agp_put_bridge(bridge);
2205 return -ENODEV;
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002206 }
2207
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002208 if (bridge->driver == NULL) {
Wang Zhenyu47d46372007-06-21 13:43:18 +08002209 /* bridge has no AGP and no IGD detected */
2210 if (cap_ptr)
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002211 dev_warn(&pdev->dev, "can't find bridge device (chip_id: %04x)\n",
2212 intel_agp_chipsets[i].gmch_chip_id);
Wang Zhenyu9614ece2007-05-30 09:45:58 +08002213 agp_put_bridge(bridge);
2214 return -ENODEV;
Dave Airlief011ae72008-01-25 11:23:04 +10002215 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216
2217 bridge->dev = pdev;
2218 bridge->capndx = cap_ptr;
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002219 bridge->dev_private_data = &intel_private;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002220
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002221 dev_info(&pdev->dev, "Intel %s Chipset\n", intel_agp_chipsets[i].name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222
2223 /*
2224 * The following fixes the case where the BIOS has "forgotten" to
2225 * provide an address range for the GART.
2226 * 20030610 - hamish@zot.org
2227 */
2228 r = &pdev->resource[0];
2229 if (!r->start && r->end) {
Dave Jones6a92a4e2006-02-28 00:54:25 -05002230 if (pci_assign_resource(pdev, 0)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002231 dev_err(&pdev->dev, "can't assign resource 0\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002232 agp_put_bridge(bridge);
2233 return -ENODEV;
2234 }
2235 }
2236
2237 /*
2238 * If the device has not been properly setup, the following will catch
2239 * the problem and should stop the system from crashing.
2240 * 20030610 - hamish@zot.org
2241 */
2242 if (pci_enable_device(pdev)) {
Bjorn Helgaase3cf6952008-07-30 12:26:51 -07002243 dev_err(&pdev->dev, "can't enable PCI device\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244 agp_put_bridge(bridge);
2245 return -ENODEV;
2246 }
2247
2248 /* Fill in the mode register */
2249 if (cap_ptr) {
2250 pci_read_config_dword(pdev,
2251 bridge->capndx+PCI_AGP_STATUS,
2252 &bridge->mode);
2253 }
2254
2255 pci_set_drvdata(pdev, bridge);
2256 return agp_add_bridge(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002257}
2258
2259static void __devexit agp_intel_remove(struct pci_dev *pdev)
2260{
2261 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
2262
2263 agp_remove_bridge(bridge);
2264
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002265 if (intel_private.pcidev)
2266 pci_dev_put(intel_private.pcidev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267
2268 agp_put_bridge(bridge);
2269}
2270
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002271#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272static int agp_intel_resume(struct pci_dev *pdev)
2273{
2274 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
Keith Packarda8c84df2008-07-31 15:48:07 +10002275 int ret_val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276
2277 pci_restore_state(pdev);
2278
Wang Zhenyu4b953202007-01-17 11:07:54 +08002279 /* We should restore our graphics device's config space,
2280 * as host bridge (00:00) resumes before graphics device (02:00),
2281 * then our access to its pci space can work right.
2282 */
Wang Zhenyuc4ca8812007-05-30 09:40:46 +08002283 if (intel_private.pcidev)
2284 pci_restore_state(intel_private.pcidev);
Wang Zhenyu4b953202007-01-17 11:07:54 +08002285
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286 if (bridge->driver == &intel_generic_driver)
2287 intel_configure();
2288 else if (bridge->driver == &intel_850_driver)
2289 intel_850_configure();
2290 else if (bridge->driver == &intel_845_driver)
2291 intel_845_configure();
2292 else if (bridge->driver == &intel_830mp_driver)
2293 intel_830mp_configure();
2294 else if (bridge->driver == &intel_915_driver)
2295 intel_i915_configure();
2296 else if (bridge->driver == &intel_830_driver)
2297 intel_i830_configure();
2298 else if (bridge->driver == &intel_810_driver)
2299 intel_i810_configure();
Dave Jones08da3f42006-09-10 21:09:26 -04002300 else if (bridge->driver == &intel_i965_driver)
2301 intel_i915_configure();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302
Keith Packarda8c84df2008-07-31 15:48:07 +10002303 ret_val = agp_rebind_memory();
2304 if (ret_val != 0)
2305 return ret_val;
2306
Linus Torvalds1da177e2005-04-16 15:20:36 -07002307 return 0;
2308}
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002309#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002310
2311static struct pci_device_id agp_intel_pci_table[] = {
2312#define ID(x) \
2313 { \
2314 .class = (PCI_CLASS_BRIDGE_HOST << 8), \
2315 .class_mask = ~0, \
2316 .vendor = PCI_VENDOR_ID_INTEL, \
2317 .device = x, \
2318 .subvendor = PCI_ANY_ID, \
2319 .subdevice = PCI_ANY_ID, \
2320 }
2321 ID(PCI_DEVICE_ID_INTEL_82443LX_0),
2322 ID(PCI_DEVICE_ID_INTEL_82443BX_0),
2323 ID(PCI_DEVICE_ID_INTEL_82443GX_0),
2324 ID(PCI_DEVICE_ID_INTEL_82810_MC1),
2325 ID(PCI_DEVICE_ID_INTEL_82810_MC3),
2326 ID(PCI_DEVICE_ID_INTEL_82810E_MC),
2327 ID(PCI_DEVICE_ID_INTEL_82815_MC),
2328 ID(PCI_DEVICE_ID_INTEL_82820_HB),
2329 ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
2330 ID(PCI_DEVICE_ID_INTEL_82830_HB),
2331 ID(PCI_DEVICE_ID_INTEL_82840_HB),
2332 ID(PCI_DEVICE_ID_INTEL_82845_HB),
2333 ID(PCI_DEVICE_ID_INTEL_82845G_HB),
2334 ID(PCI_DEVICE_ID_INTEL_82850_HB),
2335 ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
2336 ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
2337 ID(PCI_DEVICE_ID_INTEL_82860_HB),
2338 ID(PCI_DEVICE_ID_INTEL_82865_HB),
2339 ID(PCI_DEVICE_ID_INTEL_82875_HB),
2340 ID(PCI_DEVICE_ID_INTEL_7505_0),
2341 ID(PCI_DEVICE_ID_INTEL_7205_0),
Carlos Martíne914a362008-01-24 10:34:09 +10002342 ID(PCI_DEVICE_ID_INTEL_E7221_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343 ID(PCI_DEVICE_ID_INTEL_82915G_HB),
2344 ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
Alan Hourihaned0de98f2005-05-31 19:50:49 +01002345 ID(PCI_DEVICE_ID_INTEL_82945G_HB),
Alan Hourihane3b0e8ea2006-01-19 14:08:40 +00002346 ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
Zhenyu Wangdde47872007-07-26 09:18:09 +08002347 ID(PCI_DEVICE_ID_INTEL_82945GME_HB),
Eric Anholt65c25aa2006-09-06 11:57:18 -04002348 ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
Zhenyu Wang9119f852008-01-23 15:49:26 +10002349 ID(PCI_DEVICE_ID_INTEL_82G35_HB),
Eric Anholt65c25aa2006-09-06 11:57:18 -04002350 ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
2351 ID(PCI_DEVICE_ID_INTEL_82965G_HB),
Wang Zhenyu4598af32007-04-09 08:51:36 +08002352 ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
Zhenyu Wangdde47872007-07-26 09:18:09 +08002353 ID(PCI_DEVICE_ID_INTEL_82965GME_HB),
Wang Zhenyu874808c62007-06-06 11:16:25 +08002354 ID(PCI_DEVICE_ID_INTEL_G33_HB),
2355 ID(PCI_DEVICE_ID_INTEL_Q35_HB),
2356 ID(PCI_DEVICE_ID_INTEL_Q33_HB),
Zhenyu Wang99d32bd2008-07-30 12:26:50 -07002357 ID(PCI_DEVICE_ID_INTEL_GM45_HB),
Zhenyu Wang25ce77a2008-06-19 14:17:58 +10002358 ID(PCI_DEVICE_ID_INTEL_IGD_E_HB),
2359 ID(PCI_DEVICE_ID_INTEL_Q45_HB),
2360 ID(PCI_DEVICE_ID_INTEL_G45_HB),
Linus Torvalds1da177e2005-04-16 15:20:36 -07002361 { }
2362};
2363
2364MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
2365
2366static struct pci_driver agp_intel_pci_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367 .name = "agpgart-intel",
2368 .id_table = agp_intel_pci_table,
2369 .probe = agp_intel_probe,
2370 .remove = __devexit_p(agp_intel_remove),
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002371#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372 .resume = agp_intel_resume,
Alexey Dobriyan85be7d62006-08-12 02:02:02 +04002373#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002374};
2375
2376static int __init agp_intel_init(void)
2377{
2378 if (agp_off)
2379 return -EINVAL;
2380 return pci_register_driver(&agp_intel_pci_driver);
2381}
2382
2383static void __exit agp_intel_cleanup(void)
2384{
2385 pci_unregister_driver(&agp_intel_pci_driver);
2386}
2387
2388module_init(agp_intel_init);
2389module_exit(agp_intel_cleanup);
2390
2391MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
2392MODULE_LICENSE("GPL and additional rights");