blob: 7299a06af9db990ce44b7af9b973ef2ac7b64f18 [file] [log] [blame]
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Dong Nguyen43b86af2010-07-21 16:56:08 -070023#include <linux/pci.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070024#include <linux/irq.h>
Sarah Sharp8df75f42010-04-02 15:34:16 -070025#include <linux/log2.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070026#include <linux/module.h>
Sarah Sharpb0567b32009-08-07 14:04:36 -070027#include <linux/moduleparam.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -050029#include <linux/dmi.h>
Sarah Sharp66d4ead2009-04-27 19:52:28 -070030
31#include "xhci.h"
32
33#define DRIVER_AUTHOR "Sarah Sharp"
34#define DRIVER_DESC "'eXtensible' Host Controller (xHC) Driver"
35
Sarah Sharpb0567b32009-08-07 14:04:36 -070036/* Some 0.95 hardware can't handle the chain bit on a Link TRB being cleared */
37static int link_quirk;
38module_param(link_quirk, int, S_IRUGO | S_IWUSR);
39MODULE_PARM_DESC(link_quirk, "Don't clear the chain bit on a link TRB");
40
Sarah Sharp66d4ead2009-04-27 19:52:28 -070041/* TODO: copied from ehci-hcd.c - can this be refactored? */
42/*
43 * handshake - spin reading hc until handshake completes or fails
44 * @ptr: address of hc register to be read
45 * @mask: bits to look at in result of read
46 * @done: value of those bits when handshake succeeds
47 * @usec: timeout in microseconds
48 *
49 * Returns negative errno, or zero on success
50 *
51 * Success happens when the "mask" bits have the specified value (hardware
52 * handshake done). There are two failure modes: "usec" have passed (major
53 * hardware flakeout), or the register reads as all-ones (hardware removed).
54 */
Elric Fu28182472012-06-27 16:31:12 +080055int handshake(struct xhci_hcd *xhci, void __iomem *ptr,
Sarah Sharp66d4ead2009-04-27 19:52:28 -070056 u32 mask, u32 done, int usec)
57{
58 u32 result;
59
60 do {
61 result = xhci_readl(xhci, ptr);
62 if (result == ~(u32)0) /* card removed */
63 return -ENODEV;
64 result &= mask;
65 if (result == done)
66 return 0;
67 udelay(1);
68 usec--;
69 } while (usec > 0);
70 return -ETIMEDOUT;
71}
72
73/*
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -070074 * Disable interrupts and begin the xHCI halting process.
75 */
76void xhci_quiesce(struct xhci_hcd *xhci)
77{
78 u32 halted;
79 u32 cmd;
80 u32 mask;
81
82 mask = ~(XHCI_IRQS);
83 halted = xhci_readl(xhci, &xhci->op_regs->status) & STS_HALT;
84 if (!halted)
85 mask &= ~CMD_RUN;
86
87 cmd = xhci_readl(xhci, &xhci->op_regs->command);
88 cmd &= mask;
89 xhci_writel(xhci, cmd, &xhci->op_regs->command);
90}
91
92/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -070093 * Force HC into halt state.
94 *
95 * Disable any IRQs and clear the run/stop bit.
96 * HC will complete any current and actively pipelined transactions, and
Andiry Xubdfca502011-01-06 15:43:39 +080097 * should halt within 16 ms of the run/stop bit being cleared.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070098 * Read HC Halted bit in the status register to see when the HC is finished.
Sarah Sharp66d4ead2009-04-27 19:52:28 -070099 */
100int xhci_halt(struct xhci_hcd *xhci)
101{
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800102 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700103 xhci_dbg(xhci, "// Halt the HC\n");
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -0700104 xhci_quiesce(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700105
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800106 ret = handshake(xhci, &xhci->op_regs->status,
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700107 STS_HALT, STS_HALT, XHCI_MAX_HALT_USEC);
Elric Fu1976fff2012-06-27 16:30:57 +0800108 if (!ret) {
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800109 xhci->xhc_state |= XHCI_STATE_HALTED;
Elric Fu1976fff2012-06-27 16:30:57 +0800110 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
111 } else
Sarah Sharp5af98bb2012-03-16 12:58:20 -0700112 xhci_warn(xhci, "Host not halted after %u microseconds.\n",
113 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800114 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700115}
116
117/*
Sarah Sharped074532010-05-24 13:25:21 -0700118 * Set the run bit and wait for the host to be running.
119 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800120static int xhci_start(struct xhci_hcd *xhci)
Sarah Sharped074532010-05-24 13:25:21 -0700121{
122 u32 temp;
123 int ret;
124
125 temp = xhci_readl(xhci, &xhci->op_regs->command);
126 temp |= (CMD_RUN);
127 xhci_dbg(xhci, "// Turn on HC, cmd = 0x%x.\n",
128 temp);
129 xhci_writel(xhci, temp, &xhci->op_regs->command);
130
131 /*
132 * Wait for the HCHalted Status bit to be 0 to indicate the host is
133 * running.
134 */
135 ret = handshake(xhci, &xhci->op_regs->status,
136 STS_HALT, 0, XHCI_MAX_HALT_USEC);
137 if (ret == -ETIMEDOUT)
138 xhci_err(xhci, "Host took too long to start, "
139 "waited %u microseconds.\n",
140 XHCI_MAX_HALT_USEC);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -0800141 if (!ret)
142 xhci->xhc_state &= ~XHCI_STATE_HALTED;
Sarah Sharped074532010-05-24 13:25:21 -0700143 return ret;
144}
145
146/*
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800147 * Reset a halted HC.
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700148 *
149 * This resets pipelines, timers, counters, state machines, etc.
150 * Transactions will be terminated immediately, and operational registers
151 * will be set to their defaults.
152 */
153int xhci_reset(struct xhci_hcd *xhci)
154{
155 u32 command;
156 u32 state;
Andiry Xu296b8ce2012-04-14 02:54:30 +0800157 int ret, i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700158
159 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpd3512f62009-07-27 12:03:50 -0700160 if ((state & STS_HALT) == 0) {
161 xhci_warn(xhci, "Host controller not halted, aborting reset.\n");
162 return 0;
163 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700164
165 xhci_dbg(xhci, "// Reset the HC\n");
166 command = xhci_readl(xhci, &xhci->op_regs->command);
167 command |= CMD_RESET;
168 xhci_writel(xhci, command, &xhci->op_regs->command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700169
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700170 ret = handshake(xhci, &xhci->op_regs->command,
Sarah Sharpebd311e2012-07-23 16:06:08 -0700171 CMD_RESET, 0, 10 * 1000 * 1000);
Sarah Sharp2d62f3e2010-05-24 13:25:15 -0700172 if (ret)
173 return ret;
174
175 xhci_dbg(xhci, "Wait for controller to be ready for doorbell rings\n");
176 /*
177 * xHCI cannot write to any doorbells or operational registers other
178 * than status until the "Controller Not Ready" flag is cleared.
179 */
Sarah Sharpebd311e2012-07-23 16:06:08 -0700180 ret = handshake(xhci, &xhci->op_regs->status,
181 STS_CNR, 0, 10 * 1000 * 1000);
Andiry Xu296b8ce2012-04-14 02:54:30 +0800182
183 for (i = 0; i < 2; ++i) {
184 xhci->bus_state[i].port_c_suspend = 0;
185 xhci->bus_state[i].suspended_ports = 0;
186 xhci->bus_state[i].resuming_ports = 0;
187 }
188
189 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700190}
191
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700192#ifdef CONFIG_PCI
193static int xhci_free_msi(struct xhci_hcd *xhci)
Dong Nguyen43b86af2010-07-21 16:56:08 -0700194{
195 int i;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700196
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700197 if (!xhci->msix_entries)
198 return -EINVAL;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700199
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700200 for (i = 0; i < xhci->msix_count; i++)
201 if (xhci->msix_entries[i].vector)
202 free_irq(xhci->msix_entries[i].vector,
203 xhci_to_hcd(xhci));
204 return 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700205}
206
207/*
208 * Set up MSI
209 */
210static int xhci_setup_msi(struct xhci_hcd *xhci)
211{
212 int ret;
213 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
214
215 ret = pci_enable_msi(pdev);
216 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800217 xhci_dbg(xhci, "failed to allocate MSI entry\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700218 return ret;
219 }
220
221 ret = request_irq(pdev->irq, (irq_handler_t)xhci_msi_irq,
222 0, "xhci_hcd", xhci_to_hcd(xhci));
223 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800224 xhci_dbg(xhci, "disable MSI interrupt\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700225 pci_disable_msi(pdev);
226 }
227
228 return ret;
229}
230
231/*
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700232 * Free IRQs
233 * free all IRQs request
234 */
235static void xhci_free_irq(struct xhci_hcd *xhci)
236{
237 struct pci_dev *pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
238 int ret;
239
240 /* return if using legacy interrupt */
Felipe Balbicd704692012-02-29 16:46:23 +0200241 if (xhci_to_hcd(xhci)->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700242 return;
243
244 ret = xhci_free_msi(xhci);
245 if (!ret)
246 return;
Felipe Balbicd704692012-02-29 16:46:23 +0200247 if (pdev->irq > 0)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700248 free_irq(pdev->irq, xhci_to_hcd(xhci));
249
250 return;
251}
252
253/*
Dong Nguyen43b86af2010-07-21 16:56:08 -0700254 * Set up MSI-X
255 */
256static int xhci_setup_msix(struct xhci_hcd *xhci)
257{
258 int i, ret = 0;
Andiry Xu00292272010-12-27 17:39:02 +0800259 struct usb_hcd *hcd = xhci_to_hcd(xhci);
260 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700261
262 /*
263 * calculate number of msi-x vectors supported.
264 * - HCS_MAX_INTRS: the max number of interrupts the host can handle,
265 * with max number of interrupters based on the xhci HCSPARAMS1.
266 * - num_online_cpus: maximum msi-x vectors per CPUs core.
267 * Add additional 1 vector to ensure always available interrupt.
268 */
269 xhci->msix_count = min(num_online_cpus() + 1,
270 HCS_MAX_INTRS(xhci->hcs_params1));
271
272 xhci->msix_entries =
273 kmalloc((sizeof(struct msix_entry))*xhci->msix_count,
Greg Kroah-Hartman86871972010-11-11 09:41:02 -0800274 GFP_KERNEL);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700275 if (!xhci->msix_entries) {
276 xhci_err(xhci, "Failed to allocate MSI-X entries\n");
277 return -ENOMEM;
278 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700279
280 for (i = 0; i < xhci->msix_count; i++) {
281 xhci->msix_entries[i].entry = i;
282 xhci->msix_entries[i].vector = 0;
283 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700284
285 ret = pci_enable_msix(pdev, xhci->msix_entries, xhci->msix_count);
286 if (ret) {
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800287 xhci_dbg(xhci, "Failed to enable MSI-X\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700288 goto free_entries;
289 }
290
Dong Nguyen43b86af2010-07-21 16:56:08 -0700291 for (i = 0; i < xhci->msix_count; i++) {
292 ret = request_irq(xhci->msix_entries[i].vector,
293 (irq_handler_t)xhci_msi_irq,
294 0, "xhci_hcd", xhci_to_hcd(xhci));
295 if (ret)
296 goto disable_msix;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700297 }
Dong Nguyen43b86af2010-07-21 16:56:08 -0700298
Andiry Xu00292272010-12-27 17:39:02 +0800299 hcd->msix_enabled = 1;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700300 return ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700301
302disable_msix:
Sarah Sharp3b9783b2011-12-22 15:02:13 -0800303 xhci_dbg(xhci, "disable MSI-X interrupt\n");
Dong Nguyen43b86af2010-07-21 16:56:08 -0700304 xhci_free_irq(xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700305 pci_disable_msix(pdev);
306free_entries:
307 kfree(xhci->msix_entries);
308 xhci->msix_entries = NULL;
309 return ret;
310}
311
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700312/* Free any IRQs and disable MSI-X */
313static void xhci_cleanup_msix(struct xhci_hcd *xhci)
314{
Andiry Xu00292272010-12-27 17:39:02 +0800315 struct usb_hcd *hcd = xhci_to_hcd(xhci);
316 struct pci_dev *pdev = to_pci_dev(hcd->self.controller);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700317
Jack Pham23faa152013-11-15 14:53:14 -0800318 if (xhci->quirks & XHCI_PLAT)
319 return;
320
Dong Nguyen43b86af2010-07-21 16:56:08 -0700321 xhci_free_irq(xhci);
322
323 if (xhci->msix_entries) {
324 pci_disable_msix(pdev);
325 kfree(xhci->msix_entries);
326 xhci->msix_entries = NULL;
327 } else {
328 pci_disable_msi(pdev);
329 }
330
Andiry Xu00292272010-12-27 17:39:02 +0800331 hcd->msix_enabled = 0;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700332 return;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700333}
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700334
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700335static void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
336{
337 int i;
338
339 if (xhci->msix_entries) {
340 for (i = 0; i < xhci->msix_count; i++)
341 synchronize_irq(xhci->msix_entries[i].vector);
342 }
343}
344
345static int xhci_try_enable_msi(struct usb_hcd *hcd)
346{
347 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpdf5831d2013-08-08 10:08:34 -0700348 struct pci_dev *pdev;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700349 int ret;
350
Sarah Sharpdf5831d2013-08-08 10:08:34 -0700351 /* The xhci platform device has set up IRQs through usb_add_hcd. */
352 if (xhci->quirks & XHCI_PLAT)
353 return 0;
354
355 pdev = to_pci_dev(xhci_to_hcd(xhci)->self.controller);
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700356 /*
357 * Some Fresco Logic host controllers advertise MSI, but fail to
358 * generate interrupts. Don't even try to enable MSI.
359 */
360 if (xhci->quirks & XHCI_BROKEN_MSI)
Hannes Reinecked581bb32013-03-04 17:14:43 +0100361 goto legacy_irq;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700362
363 /* unregister the legacy interrupt */
364 if (hcd->irq)
365 free_irq(hcd->irq, hcd);
Felipe Balbicd704692012-02-29 16:46:23 +0200366 hcd->irq = 0;
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700367
368 ret = xhci_setup_msix(xhci);
369 if (ret)
370 /* fall back to msi*/
371 ret = xhci_setup_msi(xhci);
372
373 if (!ret)
Felipe Balbicd704692012-02-29 16:46:23 +0200374 /* hcd->irq is 0, we have MSI */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700375 return 0;
376
Sarah Sharp68d07f62012-02-13 16:25:57 -0800377 if (!pdev->irq) {
378 xhci_err(xhci, "No msi-x/msi found and no IRQ in BIOS\n");
379 return -EINVAL;
380 }
381
Hannes Reinecked581bb32013-03-04 17:14:43 +0100382 legacy_irq:
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700383 /* fall back to legacy interrupt*/
384 ret = request_irq(pdev->irq, &usb_hcd_irq, IRQF_SHARED,
385 hcd->irq_descr, hcd);
386 if (ret) {
387 xhci_err(xhci, "request interrupt %d failed\n",
388 pdev->irq);
389 return ret;
390 }
391 hcd->irq = pdev->irq;
392 return 0;
393}
394
395#else
396
David Cohenf97f28f2014-04-25 19:20:16 +0300397static inline int xhci_try_enable_msi(struct usb_hcd *hcd)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700398{
399 return 0;
400}
401
David Cohenf97f28f2014-04-25 19:20:16 +0300402static inline void xhci_cleanup_msix(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700403{
404}
405
David Cohenf97f28f2014-04-25 19:20:16 +0300406static inline void xhci_msix_sync_irqs(struct xhci_hcd *xhci)
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700407{
408}
409
410#endif
411
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500412static void compliance_mode_recovery(unsigned long arg)
413{
414 struct xhci_hcd *xhci;
415 struct usb_hcd *hcd;
416 u32 temp;
417 int i;
418
419 xhci = (struct xhci_hcd *)arg;
420
421 for (i = 0; i < xhci->num_usb3_ports; i++) {
422 temp = xhci_readl(xhci, xhci->usb3_ports[i]);
423 if ((temp & PORT_PLS_MASK) == USB_SS_PORT_LS_COMP_MOD) {
424 /*
425 * Compliance Mode Detected. Letting USB Core
426 * handle the Warm Reset
427 */
428 xhci_dbg(xhci, "Compliance Mode Detected->Port %d!\n",
429 i + 1);
430 xhci_dbg(xhci, "Attempting Recovery routine!\n");
431 hcd = xhci->shared_hcd;
432
433 if (hcd->state == HC_STATE_SUSPENDED)
434 usb_hcd_resume_root_hub(hcd);
435
436 usb_hcd_poll_rh_status(hcd);
437 }
438 }
439
440 if (xhci->port_status_u0 != ((1 << xhci->num_usb3_ports)-1))
441 mod_timer(&xhci->comp_mode_recovery_timer,
442 jiffies + msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
443}
444
445/*
446 * Quirk to work around issue generated by the SN65LVPE502CP USB3.0 re-driver
447 * that causes ports behind that hardware to enter compliance mode sometimes.
448 * The quirk creates a timer that polls every 2 seconds the link state of
449 * each host controller's port and recovers it by issuing a Warm reset
450 * if Compliance mode is detected, otherwise the port will become "dead" (no
451 * device connections or disconnections will be detected anymore). Becasue no
452 * status event is generated when entering compliance mode (per xhci spec),
453 * this quirk is needed on systems that have the failing hardware installed.
454 */
455static void compliance_mode_recovery_timer_init(struct xhci_hcd *xhci)
456{
457 xhci->port_status_u0 = 0;
458 init_timer(&xhci->comp_mode_recovery_timer);
459
460 xhci->comp_mode_recovery_timer.data = (unsigned long) xhci;
461 xhci->comp_mode_recovery_timer.function = compliance_mode_recovery;
462 xhci->comp_mode_recovery_timer.expires = jiffies +
463 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS);
464
465 set_timer_slack(&xhci->comp_mode_recovery_timer,
466 msecs_to_jiffies(COMP_MODE_RCVRY_MSECS));
467 add_timer(&xhci->comp_mode_recovery_timer);
468 xhci_dbg(xhci, "Compliance Mode Recovery Timer Initialized.\n");
469}
470
471/*
472 * This function identifies the systems that have installed the SN65LVPE502CP
473 * USB3.0 re-driver and that need the Compliance Mode Quirk.
474 * Systems:
475 * Vendor: Hewlett-Packard -> System Models: Z420, Z620 and Z820
476 */
477static bool compliance_mode_recovery_timer_quirk_check(void)
478{
479 const char *dmi_product_name, *dmi_sys_vendor;
480
481 dmi_product_name = dmi_get_system_info(DMI_PRODUCT_NAME);
482 dmi_sys_vendor = dmi_get_system_info(DMI_SYS_VENDOR);
Vivek Gautam1d645602012-09-22 18:11:19 +0530483 if (!dmi_product_name || !dmi_sys_vendor)
484 return false;
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500485
486 if (!(strstr(dmi_sys_vendor, "Hewlett-Packard")))
487 return false;
488
489 if (strstr(dmi_product_name, "Z420") ||
490 strstr(dmi_product_name, "Z620") ||
Alexis R. Cortes045b3612012-10-17 14:09:12 -0500491 strstr(dmi_product_name, "Z820") ||
Alexis R. Cortes4b2e6102012-11-08 16:59:27 -0600492 strstr(dmi_product_name, "Z1 Workstation"))
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500493 return true;
494
495 return false;
496}
497
498static int xhci_all_ports_seen_u0(struct xhci_hcd *xhci)
499{
500 return (xhci->port_status_u0 == ((1 << xhci->num_usb3_ports)-1));
501}
502
503
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700504/*
505 * Initialize memory for HCD and xHC (one-time init).
506 *
507 * Program the PAGESIZE register, initialize the device context array, create
508 * device contexts (?), set up a command ring segment (or two?), create event
509 * ring (one for now).
510 */
511int xhci_init(struct usb_hcd *hcd)
512{
513 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
514 int retval = 0;
515
516 xhci_dbg(xhci, "xhci_init\n");
517 spin_lock_init(&xhci->lock);
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -0700518 if (xhci->hci_version == 0x95 && link_quirk) {
Sarah Sharpb0567b32009-08-07 14:04:36 -0700519 xhci_dbg(xhci, "QUIRK: Not clearing Link TRB chain bits.\n");
520 xhci->quirks |= XHCI_LINK_TRB_QUIRK;
521 } else {
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700522 xhci_dbg(xhci, "xHCI doesn't need link TRB QUIRK\n");
Sarah Sharpb0567b32009-08-07 14:04:36 -0700523 }
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700524 retval = xhci_mem_init(xhci, GFP_KERNEL);
525 xhci_dbg(xhci, "Finished xhci_init\n");
526
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500527 /* Initializing Compliance Mode Recovery Data If Needed */
528 if (compliance_mode_recovery_timer_quirk_check()) {
529 xhci->quirks |= XHCI_COMP_MODE_QUIRK;
530 compliance_mode_recovery_timer_init(xhci);
531 }
532
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700533 return retval;
534}
535
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700536/*-------------------------------------------------------------------------*/
537
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700538
539#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
Dmitry Torokhov8212a492011-02-08 13:55:59 -0800540static void xhci_event_ring_work(unsigned long arg)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700541{
542 unsigned long flags;
543 int temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700544 u64 temp_64;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700545 struct xhci_hcd *xhci = (struct xhci_hcd *) arg;
546 int i, j;
547
548 xhci_dbg(xhci, "Poll event ring: %lu\n", jiffies);
549
550 spin_lock_irqsave(&xhci->lock, flags);
551 temp = xhci_readl(xhci, &xhci->op_regs->status);
552 xhci_dbg(xhci, "op reg status = 0x%x\n", temp);
Sarah Sharp7bd89b42011-07-01 13:35:40 -0700553 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
554 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpe4ab05d2009-09-16 16:42:30 -0700555 xhci_dbg(xhci, "HW died, polling stopped.\n");
556 spin_unlock_irqrestore(&xhci->lock, flags);
557 return;
558 }
559
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700560 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
561 xhci_dbg(xhci, "ir_set 0 pending = 0x%x\n", temp);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700562 xhci_dbg(xhci, "HC error bitmask = 0x%x\n", xhci->error_bitmask);
563 xhci->error_bitmask = 0;
564 xhci_dbg(xhci, "Event ring:\n");
565 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
566 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
Sarah Sharp8e595a52009-07-27 12:03:31 -0700567 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
568 temp_64 &= ~ERST_PTR_MASK;
569 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700570 xhci_dbg(xhci, "Command ring:\n");
571 xhci_debug_segment(xhci, xhci->cmd_ring->deq_seg);
572 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
573 xhci_dbg_cmd_ptrs(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700574 for (i = 0; i < MAX_HC_SLOTS; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700575 if (!xhci->devs[i])
576 continue;
577 for (j = 0; j < 31; ++j) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700578 xhci_dbg_ep_rings(xhci, i, j, &xhci->devs[i]->eps[j]);
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700579 }
580 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700581 spin_unlock_irqrestore(&xhci->lock, flags);
582
583 if (!xhci->zombie)
584 mod_timer(&xhci->event_ring_timer, jiffies + POLL_TIMEOUT * HZ);
585 else
586 xhci_dbg(xhci, "Quit polling the event ring.\n");
587}
588#endif
589
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800590static int xhci_run_finished(struct xhci_hcd *xhci)
591{
592 if (xhci_start(xhci)) {
593 xhci_halt(xhci);
594 return -ENODEV;
595 }
596 xhci->shared_hcd->state = HC_STATE_RUNNING;
Elric Fu1976fff2012-06-27 16:30:57 +0800597 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800598
599 if (xhci->quirks & XHCI_NEC_HOST)
600 xhci_ring_cmd_db(xhci);
601
602 xhci_dbg(xhci, "Finished xhci_run for USB3 roothub\n");
603 return 0;
604}
605
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700606/*
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700607 * Start the HC after it was halted.
608 *
609 * This function is called by the USB core when the HC driver is added.
610 * Its opposite is xhci_stop().
611 *
612 * xhci_init() must be called once before this function can be called.
613 * Reset the HC, enable device slot contexts, program DCBAAP, and
614 * set command ring pointer and event ring pointer.
615 *
616 * Setup MSI-X vectors and enable interrupts.
617 */
618int xhci_run(struct usb_hcd *hcd)
619{
620 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700621 u64 temp_64;
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700622 int ret;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700623 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700624
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800625 /* Start the xHCI host controller running only after the USB 2.0 roothub
626 * is setup.
627 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700628
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700629 hcd->uses_new_polling = 1;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800630 if (!usb_hcd_is_primary_hcd(hcd))
631 return xhci_run_finished(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700632
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700633 xhci_dbg(xhci, "xhci_run\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700634
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700635 ret = xhci_try_enable_msi(hcd);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700636 if (ret)
Sebastian Andrzej Siewior3fd1ec52011-09-23 14:19:57 -0700637 return ret;
Dong Nguyen43b86af2010-07-21 16:56:08 -0700638
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700639#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
640 init_timer(&xhci->event_ring_timer);
641 xhci->event_ring_timer.data = (unsigned long) xhci;
Sarah Sharp23e3be12009-04-29 19:05:20 -0700642 xhci->event_ring_timer.function = xhci_event_ring_work;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700643 /* Poll the event ring */
644 xhci->event_ring_timer.expires = jiffies + POLL_TIMEOUT * HZ;
645 xhci->zombie = 0;
646 xhci_dbg(xhci, "Setting event ring polling timer\n");
647 add_timer(&xhci->event_ring_timer);
648#endif
649
Sarah Sharp66e49d82009-07-27 12:03:46 -0700650 xhci_dbg(xhci, "Command ring memory map follows:\n");
651 xhci_debug_ring(xhci, xhci->cmd_ring);
652 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
653 xhci_dbg_cmd_ptrs(xhci);
654
655 xhci_dbg(xhci, "ERST memory map follows:\n");
656 xhci_dbg_erst(xhci, &xhci->erst);
657 xhci_dbg(xhci, "Event ring:\n");
658 xhci_debug_ring(xhci, xhci->event_ring);
659 xhci_dbg_ring_ptrs(xhci, xhci->event_ring);
660 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
661 temp_64 &= ~ERST_PTR_MASK;
662 xhci_dbg(xhci, "ERST deq = 64'h%0lx\n", (long unsigned int) temp_64);
663
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700664 xhci_dbg(xhci, "// Set the interrupt modulation register\n");
665 temp = xhci_readl(xhci, &xhci->ir_set->irq_control);
Sarah Sharpa4d88302009-05-14 11:44:26 -0700666 temp &= ~ER_IRQ_INTERVAL_MASK;
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700667 temp |= (u32) 160;
668 xhci_writel(xhci, temp, &xhci->ir_set->irq_control);
669
670 /* Set the HCD state before we enable the irqs */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700671 temp = xhci_readl(xhci, &xhci->op_regs->command);
672 temp |= (CMD_EIE);
673 xhci_dbg(xhci, "// Enable interrupts, cmd = 0x%x.\n",
674 temp);
675 xhci_writel(xhci, temp, &xhci->op_regs->command);
676
677 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700678 xhci_dbg(xhci, "// Enabling event ring interrupter %p by writing 0x%x to irq_pending\n",
679 xhci->ir_set, (unsigned int) ER_IRQ_ENABLE(temp));
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700680 xhci_writel(xhci, ER_IRQ_ENABLE(temp),
681 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800682 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700683
Sarah Sharp02386342010-05-24 13:25:28 -0700684 if (xhci->quirks & XHCI_NEC_HOST)
685 xhci_queue_vendor_command(xhci, 0, 0, 0,
686 TRB_TYPE(TRB_NEC_GET_FW));
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700687
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800688 xhci_dbg(xhci, "Finished xhci_run for USB2 roothub\n");
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700689 return 0;
690}
691
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800692static void xhci_only_stop_hcd(struct usb_hcd *hcd)
693{
694 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
695
696 spin_lock_irq(&xhci->lock);
697 xhci_halt(xhci);
698
699 /* The shared_hcd is going to be deallocated shortly (the USB core only
700 * calls this function when allocation fails in usb_add_hcd(), or
701 * usb_remove_hcd() is called). So we need to unset xHCI's pointer.
702 */
703 xhci->shared_hcd = NULL;
704 spin_unlock_irq(&xhci->lock);
705}
706
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700707/*
708 * Stop xHCI driver.
709 *
710 * This function is called by the USB core when the HC driver is removed.
711 * Its opposite is xhci_run().
712 *
713 * Disable device contexts, disable IRQs, and quiesce the HC.
714 * Reset the HC, finish any completed transactions, and cleanup memory.
715 */
716void xhci_stop(struct usb_hcd *hcd)
717{
718 u32 temp;
719 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
720
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800721 if (!usb_hcd_is_primary_hcd(hcd)) {
722 xhci_only_stop_hcd(xhci->shared_hcd);
723 return;
724 }
725
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700726 spin_lock_irq(&xhci->lock);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800727 /* Make sure the xHC is halted for a USB3 roothub
728 * (xhci_stop() could be called as part of failed init).
729 */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700730 xhci_halt(xhci);
731 xhci_reset(xhci);
732 spin_unlock_irq(&xhci->lock);
733
Zhang Rui40a9fb12010-12-17 13:17:04 -0800734 xhci_cleanup_msix(xhci);
735
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700736#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
737 /* Tell the event ring poll function not to reschedule */
738 xhci->zombie = 1;
739 del_timer_sync(&xhci->event_ring_timer);
740#endif
741
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500742 /* Deleting Compliance Mode Recovery Timer */
743 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
744 (!(xhci_all_ports_seen_u0(xhci))))
745 del_timer_sync(&xhci->comp_mode_recovery_timer);
746
Andiry Xuc41136b2011-03-22 17:08:14 +0800747 if (xhci->quirks & XHCI_AMD_PLL_FIX)
748 usb_amd_dev_put();
749
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700750 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
751 temp = xhci_readl(xhci, &xhci->op_regs->status);
752 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
753 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
754 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
755 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800756 xhci_print_ir_set(xhci, 0);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700757
758 xhci_dbg(xhci, "cleaning up memory\n");
759 xhci_mem_cleanup(xhci);
760 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
761 xhci_readl(xhci, &xhci->op_regs->status));
762}
763
764/*
765 * Shutdown HC (not bus-specific)
766 *
767 * This is called when the machine is rebooting or halting. We assume that the
768 * machine will be powered off, and the HC's internal state will be reset.
769 * Don't bother to free memory.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800770 *
771 * This will only ever be called with the main usb_hcd (the USB3 roothub).
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700772 */
773void xhci_shutdown(struct usb_hcd *hcd)
774{
775 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
776
Dan Carpenter3dd2f0b2012-08-13 19:57:03 +0300777 if (xhci->quirks & XHCI_SPURIOUS_REBOOT)
Sarah Sharp0adf7a02012-07-23 18:59:30 +0300778 usb_disable_xhci_ports(to_pci_dev(hcd->self.controller));
779
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700780 spin_lock_irq(&xhci->lock);
781 xhci_halt(xhci);
Takashi Iwai630b5e02013-09-12 08:11:06 +0200782 /* Workaround for spurious wakeups at shutdown with HSW */
783 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
784 xhci_reset(xhci);
Dong Nguyen43b86af2010-07-21 16:56:08 -0700785 spin_unlock_irq(&xhci->lock);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700786
Zhang Rui40a9fb12010-12-17 13:17:04 -0800787 xhci_cleanup_msix(xhci);
788
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700789 xhci_dbg(xhci, "xhci_shutdown completed - status = %x\n",
790 xhci_readl(xhci, &xhci->op_regs->status));
Takashi Iwai630b5e02013-09-12 08:11:06 +0200791
792 /* Yet another workaround for spurious wakeups at shutdown with HSW */
793 if (xhci->quirks & XHCI_SPURIOUS_WAKEUP)
794 pci_set_power_state(to_pci_dev(hcd->self.controller), PCI_D3hot);
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700795}
796
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -0700797#ifdef CONFIG_PM
Andiry Xu5535b1d2010-10-14 07:23:06 -0700798static void xhci_save_registers(struct xhci_hcd *xhci)
799{
800 xhci->s3.command = xhci_readl(xhci, &xhci->op_regs->command);
801 xhci->s3.dev_nt = xhci_readl(xhci, &xhci->op_regs->dev_notification);
802 xhci->s3.dcbaa_ptr = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
803 xhci->s3.config_reg = xhci_readl(xhci, &xhci->op_regs->config_reg);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700804 xhci->s3.erst_size = xhci_readl(xhci, &xhci->ir_set->erst_size);
805 xhci->s3.erst_base = xhci_read_64(xhci, &xhci->ir_set->erst_base);
806 xhci->s3.erst_dequeue = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc7713e72012-03-16 13:19:35 -0700807 xhci->s3.irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
808 xhci->s3.irq_control = xhci_readl(xhci, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700809}
810
811static void xhci_restore_registers(struct xhci_hcd *xhci)
812{
813 xhci_writel(xhci, xhci->s3.command, &xhci->op_regs->command);
814 xhci_writel(xhci, xhci->s3.dev_nt, &xhci->op_regs->dev_notification);
815 xhci_write_64(xhci, xhci->s3.dcbaa_ptr, &xhci->op_regs->dcbaa_ptr);
816 xhci_writel(xhci, xhci->s3.config_reg, &xhci->op_regs->config_reg);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700817 xhci_writel(xhci, xhci->s3.erst_size, &xhci->ir_set->erst_size);
818 xhci_write_64(xhci, xhci->s3.erst_base, &xhci->ir_set->erst_base);
Sarah Sharpfb3d85b2012-03-16 13:27:39 -0700819 xhci_write_64(xhci, xhci->s3.erst_dequeue, &xhci->ir_set->erst_dequeue);
Sarah Sharpc7713e72012-03-16 13:19:35 -0700820 xhci_writel(xhci, xhci->s3.irq_pending, &xhci->ir_set->irq_pending);
821 xhci_writel(xhci, xhci->s3.irq_control, &xhci->ir_set->irq_control);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700822}
823
Sarah Sharp89821322010-11-12 11:59:31 -0800824static void xhci_set_cmd_ring_deq(struct xhci_hcd *xhci)
825{
826 u64 val_64;
827
828 /* step 2: initialize command ring buffer */
829 val_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
830 val_64 = (val_64 & (u64) CMD_RING_RSVD_BITS) |
831 (xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
832 xhci->cmd_ring->dequeue) &
833 (u64) ~CMD_RING_RSVD_BITS) |
834 xhci->cmd_ring->cycle_state;
835 xhci_dbg(xhci, "// Setting command ring address to 0x%llx\n",
836 (long unsigned long) val_64);
837 xhci_write_64(xhci, val_64, &xhci->op_regs->cmd_ring);
838}
839
840/*
841 * The whole command ring must be cleared to zero when we suspend the host.
842 *
843 * The host doesn't save the command ring pointer in the suspend well, so we
844 * need to re-program it on resume. Unfortunately, the pointer must be 64-byte
845 * aligned, because of the reserved bits in the command ring dequeue pointer
846 * register. Therefore, we can't just set the dequeue pointer back in the
847 * middle of the ring (TRBs are 16-byte aligned).
848 */
849static void xhci_clear_command_ring(struct xhci_hcd *xhci)
850{
851 struct xhci_ring *ring;
852 struct xhci_segment *seg;
853
854 ring = xhci->cmd_ring;
855 seg = ring->deq_seg;
856 do {
Andiry Xu158886c2011-11-30 16:37:41 +0800857 memset(seg->trbs, 0,
858 sizeof(union xhci_trb) * (TRBS_PER_SEGMENT - 1));
859 seg->trbs[TRBS_PER_SEGMENT - 1].link.control &=
860 cpu_to_le32(~TRB_CYCLE);
Sarah Sharp89821322010-11-12 11:59:31 -0800861 seg = seg->next;
862 } while (seg != ring->deq_seg);
863
864 /* Reset the software enqueue and dequeue pointers */
865 ring->deq_seg = ring->first_seg;
866 ring->dequeue = ring->first_seg->trbs;
867 ring->enq_seg = ring->deq_seg;
868 ring->enqueue = ring->dequeue;
869
Andiry Xub008df62012-03-05 17:49:34 +0800870 ring->num_trbs_free = ring->num_segs * (TRBS_PER_SEGMENT - 1) - 1;
Sarah Sharp89821322010-11-12 11:59:31 -0800871 /*
872 * Ring is now zeroed, so the HW should look for change of ownership
873 * when the cycle bit is set to 1.
874 */
875 ring->cycle_state = 1;
876
877 /*
878 * Reset the hardware dequeue pointer.
879 * Yes, this will need to be re-written after resume, but we're paranoid
880 * and want to make sure the hardware doesn't access bogus memory
881 * because, say, the BIOS or an SMI started the host without changing
882 * the command ring pointers.
883 */
884 xhci_set_cmd_ring_deq(xhci);
885}
886
Andiry Xu5535b1d2010-10-14 07:23:06 -0700887/*
888 * Stop HC (not bus-specific)
889 *
890 * This is called when the machine transition into S3/S4 mode.
891 *
892 */
893int xhci_suspend(struct xhci_hcd *xhci)
894{
895 int rc = 0;
Oliver Neukume4330c72013-09-30 15:50:54 +0200896 unsigned int delay = XHCI_MAX_HALT_USEC;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700897 struct usb_hcd *hcd = xhci_to_hcd(xhci);
898 u32 command;
899
Sarah Sharp4ceac472012-11-27 12:30:23 -0800900 /* Don't poll the roothubs on bus suspend. */
901 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
902 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
903 del_timer_sync(&hcd->rh_timer);
904
Andiry Xu5535b1d2010-10-14 07:23:06 -0700905 spin_lock_irq(&xhci->lock);
906 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
Sarah Sharpb3209372011-03-07 11:24:07 -0800907 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700908 /* step 1: stop endpoint */
909 /* skipped assuming that port suspend has done */
910
911 /* step 2: clear Run/Stop bit */
912 command = xhci_readl(xhci, &xhci->op_regs->command);
913 command &= ~CMD_RUN;
914 xhci_writel(xhci, command, &xhci->op_regs->command);
Oliver Neukume4330c72013-09-30 15:50:54 +0200915
916 /* Some chips from Fresco Logic need an extraordinary delay */
917 delay *= (xhci->quirks & XHCI_SLOW_SUSPEND) ? 10 : 1;
918
Andiry Xu5535b1d2010-10-14 07:23:06 -0700919 if (handshake(xhci, &xhci->op_regs->status,
Oliver Neukume4330c72013-09-30 15:50:54 +0200920 STS_HALT, STS_HALT, delay)) {
Andiry Xu5535b1d2010-10-14 07:23:06 -0700921 xhci_warn(xhci, "WARN: xHC CMD_RUN timeout\n");
922 spin_unlock_irq(&xhci->lock);
923 return -ETIMEDOUT;
924 }
Sarah Sharp89821322010-11-12 11:59:31 -0800925 xhci_clear_command_ring(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700926
927 /* step 3: save registers */
928 xhci_save_registers(xhci);
929
930 /* step 4: set CSS flag */
931 command = xhci_readl(xhci, &xhci->op_regs->command);
932 command |= CMD_CSS;
933 xhci_writel(xhci, command, &xhci->op_regs->command);
Andiry Xu5dc6fed2012-06-13 10:51:57 +0800934 if (handshake(xhci, &xhci->op_regs->status, STS_SAVE, 0, 10 * 1000)) {
935 xhci_warn(xhci, "WARN: xHC save state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -0700936 spin_unlock_irq(&xhci->lock);
937 return -ETIMEDOUT;
938 }
Andiry Xu5535b1d2010-10-14 07:23:06 -0700939 spin_unlock_irq(&xhci->lock);
940
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -0500941 /*
942 * Deleting Compliance Mode Recovery Timer because the xHCI Host
943 * is about to be suspended.
944 */
945 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
946 (!(xhci_all_ports_seen_u0(xhci)))) {
947 del_timer_sync(&xhci->comp_mode_recovery_timer);
948 xhci_dbg(xhci, "Compliance Mode Recovery Timer Deleted!\n");
949 }
950
Andiry Xu00292272010-12-27 17:39:02 +0800951 /* step 5: remove core well power */
952 /* synchronize irq when using MSI-X */
Sebastian Andrzej Siewior421aa842011-09-23 14:19:58 -0700953 xhci_msix_sync_irqs(xhci);
Andiry Xu00292272010-12-27 17:39:02 +0800954
Andiry Xu5535b1d2010-10-14 07:23:06 -0700955 return rc;
956}
957
958/*
959 * start xHC (not bus-specific)
960 *
961 * This is called when the machine transition from S3/S4 mode.
962 *
963 */
964int xhci_resume(struct xhci_hcd *xhci, bool hibernated)
965{
966 u32 command, temp = 0;
967 struct usb_hcd *hcd = xhci_to_hcd(xhci);
Sarah Sharp65b22f92010-12-17 12:35:05 -0800968 struct usb_hcd *secondary_hcd;
Alan Sternf69e3122011-11-03 11:37:10 -0400969 int retval = 0;
Tony Camuso6eb953e2013-02-21 16:11:27 -0500970 bool comp_timer_running = false;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700971
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800972 /* Wait a bit if either of the roothubs need to settle from the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300973 * transition into bus suspend.
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800974 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800975 if (time_before(jiffies, xhci->bus_state[0].next_statechange) ||
976 time_before(jiffies,
977 xhci->bus_state[1].next_statechange))
Andiry Xu5535b1d2010-10-14 07:23:06 -0700978 msleep(100);
979
Alan Sternf69e3122011-11-03 11:37:10 -0400980 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
981 set_bit(HCD_FLAG_HW_ACCESSIBLE, &xhci->shared_hcd->flags);
982
Andiry Xu5535b1d2010-10-14 07:23:06 -0700983 spin_lock_irq(&xhci->lock);
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +0200984 if (xhci->quirks & XHCI_RESET_ON_RESUME)
985 hibernated = true;
Andiry Xu5535b1d2010-10-14 07:23:06 -0700986
987 if (!hibernated) {
988 /* step 1: restore register */
989 xhci_restore_registers(xhci);
990 /* step 2: initialize command ring buffer */
Sarah Sharp89821322010-11-12 11:59:31 -0800991 xhci_set_cmd_ring_deq(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -0700992 /* step 3: restore state and start state*/
993 /* step 3: set CRS flag */
994 command = xhci_readl(xhci, &xhci->op_regs->command);
995 command |= CMD_CRS;
996 xhci_writel(xhci, command, &xhci->op_regs->command);
997 if (handshake(xhci, &xhci->op_regs->status,
Andiry Xu5dc6fed2012-06-13 10:51:57 +0800998 STS_RESTORE, 0, 10 * 1000)) {
999 xhci_warn(xhci, "WARN: xHC restore state timeout\n");
Andiry Xu5535b1d2010-10-14 07:23:06 -07001000 spin_unlock_irq(&xhci->lock);
1001 return -ETIMEDOUT;
1002 }
1003 temp = xhci_readl(xhci, &xhci->op_regs->status);
1004 }
1005
1006 /* If restore operation fails, re-initialize the HC during resume */
1007 if ((temp & STS_SRE) || hibernated) {
Tony Camuso6eb953e2013-02-21 16:11:27 -05001008
1009 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
1010 !(xhci_all_ports_seen_u0(xhci))) {
1011 del_timer_sync(&xhci->comp_mode_recovery_timer);
1012 xhci_dbg(xhci, "Compliance Mode Recovery Timer deleted!\n");
1013 }
1014
Sarah Sharpfedd3832011-04-12 17:43:19 -07001015 /* Let the USB core know _both_ roothubs lost power. */
1016 usb_root_hub_lost_power(xhci->main_hcd->self.root_hub);
1017 usb_root_hub_lost_power(xhci->shared_hcd->self.root_hub);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001018
1019 xhci_dbg(xhci, "Stop HCD\n");
1020 xhci_halt(xhci);
1021 xhci_reset(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001022 spin_unlock_irq(&xhci->lock);
Andiry Xu00292272010-12-27 17:39:02 +08001023 xhci_cleanup_msix(xhci);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001024
1025#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
1026 /* Tell the event ring poll function not to reschedule */
1027 xhci->zombie = 1;
1028 del_timer_sync(&xhci->event_ring_timer);
1029#endif
1030
1031 xhci_dbg(xhci, "// Disabling event ring interrupts\n");
1032 temp = xhci_readl(xhci, &xhci->op_regs->status);
1033 xhci_writel(xhci, temp & ~STS_EINT, &xhci->op_regs->status);
1034 temp = xhci_readl(xhci, &xhci->ir_set->irq_pending);
1035 xhci_writel(xhci, ER_IRQ_DISABLE(temp),
1036 &xhci->ir_set->irq_pending);
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001037 xhci_print_ir_set(xhci, 0);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001038
1039 xhci_dbg(xhci, "cleaning up memory\n");
1040 xhci_mem_cleanup(xhci);
1041 xhci_dbg(xhci, "xhci_stop completed - status = %x\n",
1042 xhci_readl(xhci, &xhci->op_regs->status));
1043
Sarah Sharp65b22f92010-12-17 12:35:05 -08001044 /* USB core calls the PCI reinit and start functions twice:
1045 * first with the primary HCD, and then with the secondary HCD.
1046 * If we don't do the same, the host will never be started.
1047 */
1048 if (!usb_hcd_is_primary_hcd(hcd))
1049 secondary_hcd = hcd;
1050 else
1051 secondary_hcd = xhci->shared_hcd;
1052
1053 xhci_dbg(xhci, "Initialize the xhci_hcd\n");
1054 retval = xhci_init(hcd->primary_hcd);
Andiry Xu5535b1d2010-10-14 07:23:06 -07001055 if (retval)
1056 return retval;
Tony Camuso6eb953e2013-02-21 16:11:27 -05001057 comp_timer_running = true;
1058
Sarah Sharp65b22f92010-12-17 12:35:05 -08001059 xhci_dbg(xhci, "Start the primary HCD\n");
1060 retval = xhci_run(hcd->primary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001061 if (!retval) {
Alan Sternf69e3122011-11-03 11:37:10 -04001062 xhci_dbg(xhci, "Start the secondary HCD\n");
1063 retval = xhci_run(secondary_hcd);
Sarah Sharpb3209372011-03-07 11:24:07 -08001064 }
Andiry Xu5535b1d2010-10-14 07:23:06 -07001065 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharpb3209372011-03-07 11:24:07 -08001066 xhci->shared_hcd->state = HC_STATE_SUSPENDED;
Alan Sternf69e3122011-11-03 11:37:10 -04001067 goto done;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001068 }
1069
Andiry Xu5535b1d2010-10-14 07:23:06 -07001070 /* step 4: set Run/Stop bit */
1071 command = xhci_readl(xhci, &xhci->op_regs->command);
1072 command |= CMD_RUN;
1073 xhci_writel(xhci, command, &xhci->op_regs->command);
1074 handshake(xhci, &xhci->op_regs->status, STS_HALT,
1075 0, 250 * 1000);
1076
1077 /* step 5: walk topology and initialize portsc,
1078 * portpmsc and portli
1079 */
1080 /* this is done in bus_resume */
1081
1082 /* step 6: restart each of the previously
1083 * Running endpoints by ringing their doorbells
1084 */
1085
Andiry Xu5535b1d2010-10-14 07:23:06 -07001086 spin_unlock_irq(&xhci->lock);
Alan Sternf69e3122011-11-03 11:37:10 -04001087
1088 done:
1089 if (retval == 0) {
1090 usb_hcd_resume_root_hub(hcd);
1091 usb_hcd_resume_root_hub(xhci->shared_hcd);
1092 }
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -05001093
1094 /*
1095 * If system is subject to the Quirk, Compliance Mode Timer needs to
1096 * be re-initialized Always after a system resume. Ports are subject
1097 * to suffer the Compliance Mode issue again. It doesn't matter if
1098 * ports have entered previously to U0 before system's suspension.
1099 */
Tony Camuso6eb953e2013-02-21 16:11:27 -05001100 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) && !comp_timer_running)
Alexis R. Cortesdadc5da2012-08-03 14:00:27 -05001101 compliance_mode_recovery_timer_init(xhci);
1102
Sarah Sharp4ceac472012-11-27 12:30:23 -08001103 /* Re-enable port polling. */
1104 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1105 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
1106 usb_hcd_poll_rh_status(hcd);
1107
Alan Sternf69e3122011-11-03 11:37:10 -04001108 return retval;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001109}
Sarah Sharpb5b5c3a2010-10-15 11:24:14 -07001110#endif /* CONFIG_PM */
1111
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001112/*-------------------------------------------------------------------------*/
1113
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001114/**
1115 * xhci_get_endpoint_index - Used for passing endpoint bitmasks between the core and
1116 * HCDs. Find the index for an endpoint given its descriptor. Use the return
1117 * value to right shift 1 for the bitmask.
1118 *
1119 * Index = (epnum * 2) + direction - 1,
1120 * where direction = 0 for OUT, 1 for IN.
1121 * For control endpoints, the IN index is used (OUT index is unused), so
1122 * index = (epnum * 2) + direction - 1 = (epnum * 2) + 1 - 1 = (epnum * 2)
1123 */
1124unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc)
1125{
1126 unsigned int index;
1127 if (usb_endpoint_xfer_control(desc))
1128 index = (unsigned int) (usb_endpoint_num(desc)*2);
1129 else
1130 index = (unsigned int) (usb_endpoint_num(desc)*2) +
1131 (usb_endpoint_dir_in(desc) ? 1 : 0) - 1;
1132 return index;
1133}
1134
Sarah Sharpf94e01862009-04-27 19:58:38 -07001135/* Find the flag for this endpoint (for use in the control context). Use the
1136 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1137 * bit 1, etc.
1138 */
1139unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc)
1140{
1141 return 1 << (xhci_get_endpoint_index(desc) + 1);
1142}
1143
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001144/* Find the flag for this endpoint (for use in the control context). Use the
1145 * endpoint index to create a bitmask. The slot context is bit 0, endpoint 0 is
1146 * bit 1, etc.
1147 */
1148unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index)
1149{
1150 return 1 << (ep_index + 1);
1151}
1152
Sarah Sharpf94e01862009-04-27 19:58:38 -07001153/* Compute the last valid endpoint context index. Basically, this is the
1154 * endpoint index plus one. For slot contexts with more than valid endpoint,
1155 * we find the most significant bit set in the added contexts flags.
1156 * e.g. ep 1 IN (with epnum 0x81) => added_ctxs = 0b1000
1157 * fls(0b1000) = 4, but the endpoint context index is 3, so subtract one.
1158 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001159unsigned int xhci_last_valid_endpoint(u32 added_ctxs)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001160{
1161 return fls(added_ctxs) - 1;
1162}
1163
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001164/* Returns 1 if the arguments are OK;
1165 * returns 0 this is a root hub; returns -EINVAL for NULL pointers.
1166 */
Dmitry Torokhov8212a492011-02-08 13:55:59 -08001167static int xhci_check_args(struct usb_hcd *hcd, struct usb_device *udev,
Andiry Xu64927732010-10-14 07:22:45 -07001168 struct usb_host_endpoint *ep, int check_ep, bool check_virt_dev,
1169 const char *func) {
1170 struct xhci_hcd *xhci;
1171 struct xhci_virt_device *virt_dev;
1172
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001173 if (!hcd || (check_ep && !ep) || !udev) {
1174 printk(KERN_DEBUG "xHCI %s called with invalid args\n",
1175 func);
1176 return -EINVAL;
1177 }
1178 if (!udev->parent) {
1179 printk(KERN_DEBUG "xHCI %s called for root hub\n",
1180 func);
1181 return 0;
1182 }
Andiry Xu64927732010-10-14 07:22:45 -07001183
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001184 xhci = hcd_to_xhci(hcd);
Andiry Xu64927732010-10-14 07:22:45 -07001185 if (check_virt_dev) {
sifram.rajas@gmail.com73ddc242011-09-02 11:06:00 -07001186 if (!udev->slot_id || !xhci->devs[udev->slot_id]) {
Andiry Xu64927732010-10-14 07:22:45 -07001187 printk(KERN_DEBUG "xHCI %s called with unaddressed "
1188 "device\n", func);
1189 return -EINVAL;
1190 }
1191
1192 virt_dev = xhci->devs[udev->slot_id];
1193 if (virt_dev->udev != udev) {
1194 printk(KERN_DEBUG "xHCI %s called with udev and "
1195 "virt_dev does not match\n", func);
1196 return -EINVAL;
1197 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001198 }
Andiry Xu64927732010-10-14 07:22:45 -07001199
Sarah Sharp79bc1752013-07-24 10:27:13 -07001200 if (xhci->xhc_state & XHCI_STATE_HALTED)
1201 return -ENODEV;
1202
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001203 return 1;
1204}
1205
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001206static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001207 struct usb_device *udev, struct xhci_command *command,
1208 bool ctx_change, bool must_succeed);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001209
1210/*
1211 * Full speed devices may have a max packet size greater than 8 bytes, but the
1212 * USB core doesn't know that until it reads the first 8 bytes of the
1213 * descriptor. If the usb_device's max packet size changes after that point,
1214 * we need to issue an evaluate context command and wait on it.
1215 */
1216static int xhci_check_maxpacket(struct xhci_hcd *xhci, unsigned int slot_id,
1217 unsigned int ep_index, struct urb *urb)
1218{
1219 struct xhci_container_ctx *in_ctx;
1220 struct xhci_container_ctx *out_ctx;
1221 struct xhci_input_control_ctx *ctrl_ctx;
1222 struct xhci_ep_ctx *ep_ctx;
1223 int max_packet_size;
1224 int hw_max_packet_size;
1225 int ret = 0;
1226
1227 out_ctx = xhci->devs[slot_id]->out_ctx;
1228 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001229 hw_max_packet_size = MAX_PACKET_DECODED(le32_to_cpu(ep_ctx->ep_info2));
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07001230 max_packet_size = usb_endpoint_maxp(&urb->dev->ep0.desc);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001231 if (hw_max_packet_size != max_packet_size) {
1232 xhci_dbg(xhci, "Max Packet Size for ep 0 changed.\n");
1233 xhci_dbg(xhci, "Max packet size in usb_device = %d\n",
1234 max_packet_size);
1235 xhci_dbg(xhci, "Max packet size in xHCI HW = %d\n",
1236 hw_max_packet_size);
1237 xhci_dbg(xhci, "Issuing evaluate context command.\n");
1238
1239 /* Set up the modified control endpoint 0 */
Sarah Sharp913a8a32009-09-04 10:53:13 -07001240 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
1241 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001242 in_ctx = xhci->devs[slot_id]->in_ctx;
1243 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001244 ep_ctx->ep_info2 &= cpu_to_le32(~MAX_PACKET_MASK);
1245 ep_ctx->ep_info2 |= cpu_to_le32(MAX_PACKET(max_packet_size));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001246
1247 /* Set up the input context flags for the command */
1248 /* FIXME: This won't work if a non-default control endpoint
1249 * changes max packet sizes.
1250 */
1251 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001252 ctrl_ctx->add_flags = cpu_to_le32(EP0_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001253 ctrl_ctx->drop_flags = 0;
1254
1255 xhci_dbg(xhci, "Slot %d input context\n", slot_id);
1256 xhci_dbg_ctx(xhci, in_ctx, ep_index);
1257 xhci_dbg(xhci, "Slot %d output context\n", slot_id);
1258 xhci_dbg_ctx(xhci, out_ctx, ep_index);
1259
Sarah Sharp913a8a32009-09-04 10:53:13 -07001260 ret = xhci_configure_endpoint(xhci, urb->dev, NULL,
1261 true, false);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001262
1263 /* Clean up the input context for later use by bandwidth
1264 * functions.
1265 */
Matt Evans28ccd292011-03-29 13:40:46 +11001266 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001267 }
1268 return ret;
1269}
1270
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001271/*
1272 * non-error returns are a promise to giveback() the urb later
1273 * we drop ownership so next owner (or urb unlink) can get it
1274 */
1275int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags)
1276{
1277 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Andiry Xu2ffdea22011-09-02 11:05:57 -07001278 struct xhci_td *buffer;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001279 unsigned long flags;
1280 int ret = 0;
1281 unsigned int slot_id, ep_index;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001282 struct urb_priv *urb_priv;
1283 int size, i;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001284
Andiry Xu64927732010-10-14 07:22:45 -07001285 if (!urb || xhci_check_args(hcd, urb->dev, urb->ep,
1286 true, true, __func__) <= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001287 return -EINVAL;
1288
1289 slot_id = urb->dev->slot_id;
1290 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001291
Alan Stern541c7d42010-06-22 16:39:10 -04001292 if (!HCD_HW_ACCESSIBLE(hcd)) {
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001293 if (!in_interrupt())
1294 xhci_dbg(xhci, "urb submitted during PCI suspend\n");
1295 ret = -ESHUTDOWN;
1296 goto exit;
1297 }
Andiry Xu8e51adc2010-07-22 15:23:31 -07001298
1299 if (usb_endpoint_xfer_isoc(&urb->ep->desc))
1300 size = urb->number_of_packets;
1301 else
1302 size = 1;
1303
1304 urb_priv = kzalloc(sizeof(struct urb_priv) +
1305 size * sizeof(struct xhci_td *), mem_flags);
1306 if (!urb_priv)
1307 return -ENOMEM;
1308
Andiry Xu2ffdea22011-09-02 11:05:57 -07001309 buffer = kzalloc(size * sizeof(struct xhci_td), mem_flags);
1310 if (!buffer) {
1311 kfree(urb_priv);
1312 return -ENOMEM;
1313 }
1314
Andiry Xu8e51adc2010-07-22 15:23:31 -07001315 for (i = 0; i < size; i++) {
Andiry Xu2ffdea22011-09-02 11:05:57 -07001316 urb_priv->td[i] = buffer;
1317 buffer++;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001318 }
1319
1320 urb_priv->length = size;
1321 urb_priv->td_cnt = 0;
1322 urb->hcpriv = urb_priv;
1323
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001324 if (usb_endpoint_xfer_control(&urb->ep->desc)) {
1325 /* Check to see if the max packet size for the default control
1326 * endpoint changed during FS device enumeration
1327 */
1328 if (urb->dev->speed == USB_SPEED_FULL) {
1329 ret = xhci_check_maxpacket(xhci, slot_id,
1330 ep_index, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001331 if (ret < 0) {
1332 xhci_urb_free_priv(xhci, urb_priv);
1333 urb->hcpriv = NULL;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001334 return ret;
Sarah Sharpd13565c2011-07-22 14:34:34 -07001335 }
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001336 }
1337
Sarah Sharpb11069f2009-07-27 12:03:23 -07001338 /* We have a spinlock and interrupts disabled, so we must pass
1339 * atomic context to this function, which may allocate memory.
1340 */
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001341 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001342 if (xhci->xhc_state & XHCI_STATE_DYING)
1343 goto dying;
Sarah Sharpb11069f2009-07-27 12:03:23 -07001344 ret = xhci_queue_ctrl_tx(xhci, GFP_ATOMIC, urb,
Sarah Sharp23e3be12009-04-29 19:05:20 -07001345 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001346 if (ret)
1347 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001348 spin_unlock_irqrestore(&xhci->lock, flags);
1349 } else if (usb_endpoint_xfer_bulk(&urb->ep->desc)) {
1350 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001351 if (xhci->xhc_state & XHCI_STATE_DYING)
1352 goto dying;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001353 if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1354 EP_GETTING_STREAMS) {
1355 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1356 "is transitioning to using streams.\n");
1357 ret = -EINVAL;
1358 } else if (xhci->devs[slot_id]->eps[ep_index].ep_state &
1359 EP_GETTING_NO_STREAMS) {
1360 xhci_warn(xhci, "WARN: Can't enqueue URB while bulk ep "
1361 "is transitioning to "
1362 "not having streams.\n");
1363 ret = -EINVAL;
1364 } else {
1365 ret = xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb,
1366 slot_id, ep_index);
1367 }
Sarah Sharpd13565c2011-07-22 14:34:34 -07001368 if (ret)
1369 goto free_priv;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001370 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp624defa2009-09-02 12:14:28 -07001371 } else if (usb_endpoint_xfer_int(&urb->ep->desc)) {
1372 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001373 if (xhci->xhc_state & XHCI_STATE_DYING)
1374 goto dying;
Sarah Sharp624defa2009-09-02 12:14:28 -07001375 ret = xhci_queue_intr_tx(xhci, GFP_ATOMIC, urb,
1376 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001377 if (ret)
1378 goto free_priv;
Sarah Sharp624defa2009-09-02 12:14:28 -07001379 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001380 } else {
Andiry Xu787f4e52010-07-22 15:23:52 -07001381 spin_lock_irqsave(&xhci->lock, flags);
1382 if (xhci->xhc_state & XHCI_STATE_DYING)
1383 goto dying;
1384 ret = xhci_queue_isoc_tx_prepare(xhci, GFP_ATOMIC, urb,
1385 slot_id, ep_index);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001386 if (ret)
1387 goto free_priv;
Andiry Xu787f4e52010-07-22 15:23:52 -07001388 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001389 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001390exit:
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001391 return ret;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001392dying:
1393 xhci_dbg(xhci, "Ep 0x%x: URB %p submitted for "
1394 "non-responsive xHCI host.\n",
1395 urb->ep->desc.bEndpointAddress, urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001396 ret = -ESHUTDOWN;
1397free_priv:
1398 xhci_urb_free_priv(xhci, urb_priv);
1399 urb->hcpriv = NULL;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001400 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharpd13565c2011-07-22 14:34:34 -07001401 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001402}
1403
Sarah Sharp021bff92010-07-29 22:12:20 -07001404/* Get the right ring for the given URB.
1405 * If the endpoint supports streams, boundary check the URB's stream ID.
1406 * If the endpoint doesn't support streams, return the singular endpoint ring.
1407 */
1408static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
1409 struct urb *urb)
1410{
1411 unsigned int slot_id;
1412 unsigned int ep_index;
1413 unsigned int stream_id;
1414 struct xhci_virt_ep *ep;
1415
1416 slot_id = urb->dev->slot_id;
1417 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
1418 stream_id = urb->stream_id;
1419 ep = &xhci->devs[slot_id]->eps[ep_index];
1420 /* Common case: no streams */
1421 if (!(ep->ep_state & EP_HAS_STREAMS))
1422 return ep->ring;
1423
1424 if (stream_id == 0) {
1425 xhci_warn(xhci,
1426 "WARN: Slot ID %u, ep index %u has streams, "
1427 "but URB has no stream ID.\n",
1428 slot_id, ep_index);
1429 return NULL;
1430 }
1431
1432 if (stream_id < ep->stream_info->num_streams)
1433 return ep->stream_info->stream_rings[stream_id];
1434
1435 xhci_warn(xhci,
1436 "WARN: Slot ID %u, ep index %u has "
1437 "stream IDs 1 to %u allocated, "
1438 "but stream ID %u is requested.\n",
1439 slot_id, ep_index,
1440 ep->stream_info->num_streams - 1,
1441 stream_id);
1442 return NULL;
1443}
1444
Sarah Sharpae636742009-04-29 19:02:31 -07001445/*
1446 * Remove the URB's TD from the endpoint ring. This may cause the HC to stop
1447 * USB transfers, potentially stopping in the middle of a TRB buffer. The HC
1448 * should pick up where it left off in the TD, unless a Set Transfer Ring
1449 * Dequeue Pointer is issued.
1450 *
1451 * The TRBs that make up the buffers for the canceled URB will be "removed" from
1452 * the ring. Since the ring is a contiguous structure, they can't be physically
1453 * removed. Instead, there are two options:
1454 *
1455 * 1) If the HC is in the middle of processing the URB to be canceled, we
1456 * simply move the ring's dequeue pointer past those TRBs using the Set
1457 * Transfer Ring Dequeue Pointer command. This will be the common case,
1458 * when drivers timeout on the last submitted URB and attempt to cancel.
1459 *
1460 * 2) If the HC is in the middle of a different TD, we turn the TRBs into a
1461 * series of 1-TRB transfer no-op TDs. (No-ops shouldn't be chained.) The
1462 * HC will need to invalidate the any TRBs it has cached after the stop
1463 * endpoint command, as noted in the xHCI 0.95 errata.
1464 *
1465 * 3) The TD may have completed by the time the Stop Endpoint Command
1466 * completes, so software needs to handle that case too.
1467 *
1468 * This function should protect against the TD enqueueing code ringing the
1469 * doorbell while this code is waiting for a Stop Endpoint command to complete.
1470 * It also needs to account for multiple cancellations on happening at the same
1471 * time for the same endpoint.
1472 *
1473 * Note that this function can be called in any context, or so says
1474 * usb_hcd_unlink_urb()
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001475 */
1476int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1477{
Sarah Sharpae636742009-04-29 19:02:31 -07001478 unsigned long flags;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001479 int ret, i;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001480 u32 temp;
Sarah Sharpae636742009-04-29 19:02:31 -07001481 struct xhci_hcd *xhci;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001482 struct urb_priv *urb_priv;
Sarah Sharpae636742009-04-29 19:02:31 -07001483 struct xhci_td *td;
1484 unsigned int ep_index;
1485 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001486 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07001487
1488 xhci = hcd_to_xhci(hcd);
1489 spin_lock_irqsave(&xhci->lock, flags);
1490 /* Make sure the URB hasn't completed or been unlinked already */
1491 ret = usb_hcd_check_unlink_urb(hcd, urb, status);
1492 if (ret || !urb->hcpriv)
1493 goto done;
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001494 temp = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001495 if (temp == 0xffffffff || (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001496 xhci_dbg(xhci, "HW died, freeing TD.\n");
Andiry Xu8e51adc2010-07-22 15:23:31 -07001497 urb_priv = urb->hcpriv;
Sarah Sharp585df1d2011-08-02 15:43:40 -07001498 for (i = urb_priv->td_cnt; i < urb_priv->length; i++) {
1499 td = urb_priv->td[i];
1500 if (!list_empty(&td->td_list))
1501 list_del_init(&td->td_list);
1502 if (!list_empty(&td->cancelled_td_list))
1503 list_del_init(&td->cancelled_td_list);
1504 }
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001505
1506 usb_hcd_unlink_urb_from_ep(hcd, urb);
1507 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp214f76f2010-10-26 11:22:02 -07001508 usb_hcd_giveback_urb(hcd, urb, -ESHUTDOWN);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001509 xhci_urb_free_priv(xhci, urb_priv);
Sarah Sharpe34b2fb2009-09-28 17:21:37 -07001510 return ret;
1511 }
Sarah Sharp7bd89b42011-07-01 13:35:40 -07001512 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
1513 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001514 xhci_dbg(xhci, "Ep 0x%x: URB %p to be canceled on "
1515 "non-responsive xHCI host.\n",
1516 urb->ep->desc.bEndpointAddress, urb);
1517 /* Let the stop endpoint command watchdog timer (which set this
1518 * state) finish cleaning up the endpoint TD lists. We must
1519 * have caught it in the middle of dropping a lock and giving
1520 * back an URB.
1521 */
1522 goto done;
1523 }
Sarah Sharpae636742009-04-29 19:02:31 -07001524
Sarah Sharpae636742009-04-29 19:02:31 -07001525 ep_index = xhci_get_endpoint_index(&urb->ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001526 ep = &xhci->devs[urb->dev->slot_id]->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001527 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
1528 if (!ep_ring) {
1529 ret = -EINVAL;
1530 goto done;
1531 }
1532
Andiry Xu8e51adc2010-07-22 15:23:31 -07001533 urb_priv = urb->hcpriv;
Sarah Sharp79688ac2011-12-19 16:56:04 -08001534 i = urb_priv->td_cnt;
1535 if (i < urb_priv->length)
1536 xhci_dbg(xhci, "Cancel URB %p, dev %s, ep 0x%x, "
1537 "starting at offset 0x%llx\n",
1538 urb, urb->dev->devpath,
1539 urb->ep->desc.bEndpointAddress,
1540 (unsigned long long) xhci_trb_virt_to_dma(
1541 urb_priv->td[i]->start_seg,
1542 urb_priv->td[i]->first_trb));
Andiry Xu8e51adc2010-07-22 15:23:31 -07001543
Sarah Sharp79688ac2011-12-19 16:56:04 -08001544 for (; i < urb_priv->length; i++) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001545 td = urb_priv->td[i];
1546 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
1547 }
1548
Sarah Sharpae636742009-04-29 19:02:31 -07001549 /* Queue a stop endpoint command, but only if this is
1550 * the first cancellation to be handled.
1551 */
Sarah Sharp678539c2009-10-27 10:55:52 -07001552 if (!(ep->ep_state & EP_HALT_PENDING)) {
1553 ep->ep_state |= EP_HALT_PENDING;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001554 ep->stop_cmds_pending++;
1555 ep->stop_cmd_timer.expires = jiffies +
1556 XHCI_STOP_EP_CMD_TIMEOUT * HZ;
1557 add_timer(&ep->stop_cmd_timer);
Andiry Xube88fe42010-10-14 07:22:57 -07001558 xhci_queue_stop_endpoint(xhci, urb->dev->slot_id, ep_index, 0);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001559 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -07001560 }
1561done:
1562 spin_unlock_irqrestore(&xhci->lock, flags);
1563 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001564}
1565
Sarah Sharpf94e01862009-04-27 19:58:38 -07001566/* Drop an endpoint from a new bandwidth configuration for this device.
1567 * Only one call to this function is allowed per endpoint before
1568 * check_bandwidth() or reset_bandwidth() must be called.
1569 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1570 * add the endpoint to the schedule with possibly new parameters denoted by a
1571 * different endpoint descriptor in usb_host_endpoint.
1572 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1573 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001574 *
1575 * The USB core will not allow URBs to be queued to an endpoint that is being
1576 * disabled, so there's no need for mutual exclusion to protect
1577 * the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001578 */
1579int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1580 struct usb_host_endpoint *ep)
1581{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001582 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001583 struct xhci_container_ctx *in_ctx, *out_ctx;
1584 struct xhci_input_control_ctx *ctrl_ctx;
1585 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001586 unsigned int last_ctx;
1587 unsigned int ep_index;
1588 struct xhci_ep_ctx *ep_ctx;
1589 u32 drop_flag;
1590 u32 new_add_flags, new_drop_flags, new_slot_info;
1591 int ret;
1592
Andiry Xu64927732010-10-14 07:22:45 -07001593 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001594 if (ret <= 0)
1595 return ret;
1596 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001597 if (xhci->xhc_state & XHCI_STATE_DYING)
1598 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001599
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001600 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001601 drop_flag = xhci_get_endpoint_flag(&ep->desc);
1602 if (drop_flag == SLOT_FLAG || drop_flag == EP0_FLAG) {
1603 xhci_dbg(xhci, "xHCI %s - can't drop slot or ep 0 %#x\n",
1604 __func__, drop_flag);
1605 return 0;
1606 }
1607
Sarah Sharpf94e01862009-04-27 19:58:38 -07001608 in_ctx = xhci->devs[udev->slot_id]->in_ctx;
John Yound115b042009-07-27 12:05:15 -07001609 out_ctx = xhci->devs[udev->slot_id]->out_ctx;
1610 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001611 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001612 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001613 /* If the HC already knows the endpoint is disabled,
1614 * or the HCD has noted it is disabled, ignore this request
1615 */
Matt Evansf5960b62011-06-01 10:22:55 +10001616 if (((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1617 cpu_to_le32(EP_STATE_DISABLED)) ||
Matt Evans28ccd292011-03-29 13:40:46 +11001618 le32_to_cpu(ctrl_ctx->drop_flags) &
1619 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001620 xhci_warn(xhci, "xHCI %s called with disabled ep %p\n",
1621 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001622 return 0;
1623 }
1624
Matt Evans28ccd292011-03-29 13:40:46 +11001625 ctrl_ctx->drop_flags |= cpu_to_le32(drop_flag);
1626 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001627
Matt Evans28ccd292011-03-29 13:40:46 +11001628 ctrl_ctx->add_flags &= cpu_to_le32(~drop_flag);
1629 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001630
Matt Evans28ccd292011-03-29 13:40:46 +11001631 last_ctx = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags));
John Yound115b042009-07-27 12:05:15 -07001632 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001633 /* Update the last valid endpoint context, if we deleted the last one */
Matt Evans28ccd292011-03-29 13:40:46 +11001634 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) >
1635 LAST_CTX(last_ctx)) {
1636 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1637 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001638 }
Matt Evans28ccd292011-03-29 13:40:46 +11001639 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001640
1641 xhci_endpoint_zero(xhci, xhci->devs[udev->slot_id], ep);
1642
Sarah Sharpf94e01862009-04-27 19:58:38 -07001643 xhci_dbg(xhci, "drop ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1644 (unsigned int) ep->desc.bEndpointAddress,
1645 udev->slot_id,
1646 (unsigned int) new_drop_flags,
1647 (unsigned int) new_add_flags,
1648 (unsigned int) new_slot_info);
1649 return 0;
1650}
1651
1652/* Add an endpoint to a new possible bandwidth configuration for this device.
1653 * Only one call to this function is allowed per endpoint before
1654 * check_bandwidth() or reset_bandwidth() must be called.
1655 * A call to xhci_drop_endpoint() followed by a call to xhci_add_endpoint() will
1656 * add the endpoint to the schedule with possibly new parameters denoted by a
1657 * different endpoint descriptor in usb_host_endpoint.
1658 * A call to xhci_add_endpoint() followed by a call to xhci_drop_endpoint() is
1659 * not allowed.
Sarah Sharpf88ba782009-05-14 11:44:22 -07001660 *
1661 * The USB core will not allow URBs to be queued to an endpoint until the
1662 * configuration or alt setting is installed in the device, so there's no need
1663 * for mutual exclusion to protect the xhci->devs[slot_id] structure.
Sarah Sharpf94e01862009-04-27 19:58:38 -07001664 */
1665int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev,
1666 struct usb_host_endpoint *ep)
1667{
Sarah Sharpf94e01862009-04-27 19:58:38 -07001668 struct xhci_hcd *xhci;
John Yound115b042009-07-27 12:05:15 -07001669 struct xhci_container_ctx *in_ctx, *out_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001670 unsigned int ep_index;
1671 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001672 struct xhci_slot_ctx *slot_ctx;
1673 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001674 u32 added_ctxs;
1675 unsigned int last_ctx;
1676 u32 new_add_flags, new_drop_flags, new_slot_info;
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001677 struct xhci_virt_device *virt_dev;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001678 int ret = 0;
1679
Andiry Xu64927732010-10-14 07:22:45 -07001680 ret = xhci_check_args(hcd, udev, ep, 1, true, __func__);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001681 if (ret <= 0) {
1682 /* So we won't queue a reset ep command for a root hub */
1683 ep->hcpriv = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001684 return ret;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001685 }
Sarah Sharpf94e01862009-04-27 19:58:38 -07001686 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07001687 if (xhci->xhc_state & XHCI_STATE_DYING)
1688 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001689
1690 added_ctxs = xhci_get_endpoint_flag(&ep->desc);
1691 last_ctx = xhci_last_valid_endpoint(added_ctxs);
1692 if (added_ctxs == SLOT_FLAG || added_ctxs == EP0_FLAG) {
1693 /* FIXME when we have to issue an evaluate endpoint command to
1694 * deal with ep0 max packet size changing once we get the
1695 * descriptors
1696 */
1697 xhci_dbg(xhci, "xHCI %s - can't add slot or ep 0 %#x\n",
1698 __func__, added_ctxs);
1699 return 0;
1700 }
1701
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001702 virt_dev = xhci->devs[udev->slot_id];
1703 in_ctx = virt_dev->in_ctx;
1704 out_ctx = virt_dev->out_ctx;
John Yound115b042009-07-27 12:05:15 -07001705 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001706 ep_index = xhci_get_endpoint_index(&ep->desc);
John Yound115b042009-07-27 12:05:15 -07001707 ep_ctx = xhci_get_ep_ctx(xhci, out_ctx, ep_index);
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001708
1709 /* If this endpoint is already in use, and the upper layers are trying
1710 * to add it again without dropping it, reject the addition.
1711 */
1712 if (virt_dev->eps[ep_index].ring &&
1713 !(le32_to_cpu(ctrl_ctx->drop_flags) &
1714 xhci_get_endpoint_flag(&ep->desc))) {
1715 xhci_warn(xhci, "Trying to add endpoint 0x%x "
1716 "without dropping it.\n",
1717 (unsigned int) ep->desc.bEndpointAddress);
1718 return -EINVAL;
1719 }
1720
Sarah Sharpf94e01862009-04-27 19:58:38 -07001721 /* If the HCD has already noted the endpoint is enabled,
1722 * ignore this request.
1723 */
Matt Evans28ccd292011-03-29 13:40:46 +11001724 if (le32_to_cpu(ctrl_ctx->add_flags) &
1725 xhci_get_endpoint_flag(&ep->desc)) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07001726 xhci_warn(xhci, "xHCI %s called with enabled ep %p\n",
1727 __func__, ep);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001728 return 0;
1729 }
1730
Sarah Sharpf88ba782009-05-14 11:44:22 -07001731 /*
1732 * Configuration and alternate setting changes must be done in
1733 * process context, not interrupt context (or so documenation
1734 * for usb_set_interface() and usb_set_configuration() claim).
1735 */
Sarah Sharpfa75ac32011-06-05 23:10:04 -07001736 if (xhci_endpoint_init(xhci, virt_dev, udev, ep, GFP_NOIO) < 0) {
Sarah Sharpf94e01862009-04-27 19:58:38 -07001737 dev_dbg(&udev->dev, "%s - could not initialize ep %#x\n",
1738 __func__, ep->desc.bEndpointAddress);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001739 return -ENOMEM;
1740 }
1741
Matt Evans28ccd292011-03-29 13:40:46 +11001742 ctrl_ctx->add_flags |= cpu_to_le32(added_ctxs);
1743 new_add_flags = le32_to_cpu(ctrl_ctx->add_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001744
1745 /* If xhci_endpoint_disable() was called for this endpoint, but the
1746 * xHC hasn't been notified yet through the check_bandwidth() call,
1747 * this re-adds a new state for the endpoint from the new endpoint
1748 * descriptors. We must drop and re-add this endpoint, so we leave the
1749 * drop flags alone.
1750 */
Matt Evans28ccd292011-03-29 13:40:46 +11001751 new_drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001752
John Yound115b042009-07-27 12:05:15 -07001753 slot_ctx = xhci_get_slot_ctx(xhci, in_ctx);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001754 /* Update the last valid endpoint context, if we just added one past */
Matt Evans28ccd292011-03-29 13:40:46 +11001755 if ((le32_to_cpu(slot_ctx->dev_info) & LAST_CTX_MASK) <
1756 LAST_CTX(last_ctx)) {
1757 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
1758 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(last_ctx));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001759 }
Matt Evans28ccd292011-03-29 13:40:46 +11001760 new_slot_info = le32_to_cpu(slot_ctx->dev_info);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001761
Sarah Sharpa1587d92009-07-27 12:03:15 -07001762 /* Store the usb_device pointer for later use */
1763 ep->hcpriv = udev;
1764
Sarah Sharpf94e01862009-04-27 19:58:38 -07001765 xhci_dbg(xhci, "add ep 0x%x, slot id %d, new drop flags = %#x, new add flags = %#x, new slot info = %#x\n",
1766 (unsigned int) ep->desc.bEndpointAddress,
1767 udev->slot_id,
1768 (unsigned int) new_drop_flags,
1769 (unsigned int) new_add_flags,
1770 (unsigned int) new_slot_info);
1771 return 0;
1772}
1773
John Yound115b042009-07-27 12:05:15 -07001774static void xhci_zero_in_ctx(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev)
Sarah Sharpf94e01862009-04-27 19:58:38 -07001775{
John Yound115b042009-07-27 12:05:15 -07001776 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001777 struct xhci_ep_ctx *ep_ctx;
John Yound115b042009-07-27 12:05:15 -07001778 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001779 int i;
1780
1781 /* When a device's add flag and drop flag are zero, any subsequent
1782 * configure endpoint command will leave that endpoint's state
1783 * untouched. Make sure we don't leave any old state in the input
1784 * endpoint contexts.
1785 */
John Yound115b042009-07-27 12:05:15 -07001786 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1787 ctrl_ctx->drop_flags = 0;
1788 ctrl_ctx->add_flags = 0;
1789 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001790 slot_ctx->dev_info &= cpu_to_le32(~LAST_CTX_MASK);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001791 /* Endpoint 0 is always valid */
Matt Evans28ccd292011-03-29 13:40:46 +11001792 slot_ctx->dev_info |= cpu_to_le32(LAST_CTX(1));
Sarah Sharpf94e01862009-04-27 19:58:38 -07001793 for (i = 1; i < 31; ++i) {
John Yound115b042009-07-27 12:05:15 -07001794 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->in_ctx, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001795 ep_ctx->ep_info = 0;
1796 ep_ctx->ep_info2 = 0;
Sarah Sharp8e595a52009-07-27 12:03:31 -07001797 ep_ctx->deq = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001798 ep_ctx->tx_info = 0;
1799 }
1800}
1801
Sarah Sharpf2217e82009-08-07 14:04:43 -07001802static int xhci_configure_endpoint_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001803 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001804{
1805 int ret;
1806
Sarah Sharp913a8a32009-09-04 10:53:13 -07001807 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001808 case COMP_ENOMEM:
1809 dev_warn(&udev->dev, "Not enough host controller resources "
1810 "for new device state.\n");
1811 ret = -ENOMEM;
1812 /* FIXME: can we allocate more resources for the HC? */
1813 break;
1814 case COMP_BW_ERR:
Hans de Goede71d85722012-01-04 23:29:18 +01001815 case COMP_2ND_BW_ERR:
Sarah Sharpf2217e82009-08-07 14:04:43 -07001816 dev_warn(&udev->dev, "Not enough bandwidth "
1817 "for new device state.\n");
1818 ret = -ENOSPC;
1819 /* FIXME: can we go back to the old state? */
1820 break;
1821 case COMP_TRB_ERR:
1822 /* the HCD set up something wrong */
1823 dev_warn(&udev->dev, "ERROR: Endpoint drop flag = 0, "
1824 "add flag = 1, "
1825 "and endpoint is not disabled.\n");
1826 ret = -EINVAL;
1827 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001828 case COMP_DEV_ERR:
1829 dev_warn(&udev->dev, "ERROR: Incompatible device for endpoint "
1830 "configure command.\n");
1831 ret = -ENODEV;
1832 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001833 case COMP_SUCCESS:
1834 dev_dbg(&udev->dev, "Successful Endpoint Configure command\n");
1835 ret = 0;
1836 break;
1837 default:
1838 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001839 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001840 ret = -EINVAL;
1841 break;
1842 }
1843 return ret;
1844}
1845
1846static int xhci_evaluate_context_result(struct xhci_hcd *xhci,
Sarah Sharp00161f72011-04-28 12:23:23 -07001847 struct usb_device *udev, u32 *cmd_status)
Sarah Sharpf2217e82009-08-07 14:04:43 -07001848{
1849 int ret;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001850 struct xhci_virt_device *virt_dev = xhci->devs[udev->slot_id];
Sarah Sharpf2217e82009-08-07 14:04:43 -07001851
Sarah Sharp913a8a32009-09-04 10:53:13 -07001852 switch (*cmd_status) {
Sarah Sharpf2217e82009-08-07 14:04:43 -07001853 case COMP_EINVAL:
1854 dev_warn(&udev->dev, "WARN: xHCI driver setup invalid evaluate "
1855 "context command.\n");
1856 ret = -EINVAL;
1857 break;
1858 case COMP_EBADSLT:
1859 dev_warn(&udev->dev, "WARN: slot not enabled for"
1860 "evaluate context command.\n");
1861 case COMP_CTX_STATE:
1862 dev_warn(&udev->dev, "WARN: invalid context state for "
1863 "evaluate context command.\n");
1864 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 1);
1865 ret = -EINVAL;
1866 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001867 case COMP_DEV_ERR:
1868 dev_warn(&udev->dev, "ERROR: Incompatible device for evaluate "
1869 "context command.\n");
1870 ret = -ENODEV;
1871 break;
Alex He1bb73a82011-05-05 18:14:12 +08001872 case COMP_MEL_ERR:
1873 /* Max Exit Latency too large error */
1874 dev_warn(&udev->dev, "WARN: Max Exit Latency too large\n");
1875 ret = -EINVAL;
1876 break;
Sarah Sharpf2217e82009-08-07 14:04:43 -07001877 case COMP_SUCCESS:
1878 dev_dbg(&udev->dev, "Successful evaluate context command\n");
1879 ret = 0;
1880 break;
1881 default:
1882 xhci_err(xhci, "ERROR: unexpected command completion "
Sarah Sharp913a8a32009-09-04 10:53:13 -07001883 "code 0x%x.\n", *cmd_status);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001884 ret = -EINVAL;
1885 break;
1886 }
1887 return ret;
1888}
1889
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001890static u32 xhci_count_num_new_endpoints(struct xhci_hcd *xhci,
1891 struct xhci_container_ctx *in_ctx)
1892{
1893 struct xhci_input_control_ctx *ctrl_ctx;
1894 u32 valid_add_flags;
1895 u32 valid_drop_flags;
1896
1897 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1898 /* Ignore the slot flag (bit 0), and the default control endpoint flag
1899 * (bit 1). The default control endpoint is added during the Address
1900 * Device command and is never removed until the slot is disabled.
1901 */
1902 valid_add_flags = ctrl_ctx->add_flags >> 2;
1903 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1904
1905 /* Use hweight32 to count the number of ones in the add flags, or
1906 * number of endpoints added. Don't count endpoints that are changed
1907 * (both added and dropped).
1908 */
1909 return hweight32(valid_add_flags) -
1910 hweight32(valid_add_flags & valid_drop_flags);
1911}
1912
1913static unsigned int xhci_count_num_dropped_endpoints(struct xhci_hcd *xhci,
1914 struct xhci_container_ctx *in_ctx)
1915{
1916 struct xhci_input_control_ctx *ctrl_ctx;
1917 u32 valid_add_flags;
1918 u32 valid_drop_flags;
1919
1920 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
1921 valid_add_flags = ctrl_ctx->add_flags >> 2;
1922 valid_drop_flags = ctrl_ctx->drop_flags >> 2;
1923
1924 return hweight32(valid_drop_flags) -
1925 hweight32(valid_add_flags & valid_drop_flags);
1926}
1927
1928/*
1929 * We need to reserve the new number of endpoints before the configure endpoint
1930 * command completes. We can't subtract the dropped endpoints from the number
1931 * of active endpoints until the command completes because we can oversubscribe
1932 * the host in this case:
1933 *
1934 * - the first configure endpoint command drops more endpoints than it adds
1935 * - a second configure endpoint command that adds more endpoints is queued
1936 * - the first configure endpoint command fails, so the config is unchanged
1937 * - the second command may succeed, even though there isn't enough resources
1938 *
1939 * Must be called with xhci->lock held.
1940 */
1941static int xhci_reserve_host_resources(struct xhci_hcd *xhci,
1942 struct xhci_container_ctx *in_ctx)
1943{
1944 u32 added_eps;
1945
1946 added_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1947 if (xhci->num_active_eps + added_eps > xhci->limit_active_eps) {
1948 xhci_dbg(xhci, "Not enough ep ctxs: "
1949 "%u active, need to add %u, limit is %u.\n",
1950 xhci->num_active_eps, added_eps,
1951 xhci->limit_active_eps);
1952 return -ENOMEM;
1953 }
1954 xhci->num_active_eps += added_eps;
1955 xhci_dbg(xhci, "Adding %u ep ctxs, %u now active.\n", added_eps,
1956 xhci->num_active_eps);
1957 return 0;
1958}
1959
1960/*
1961 * The configure endpoint was failed by the xHC for some other reason, so we
1962 * need to revert the resources that failed configuration would have used.
1963 *
1964 * Must be called with xhci->lock held.
1965 */
1966static void xhci_free_host_resources(struct xhci_hcd *xhci,
1967 struct xhci_container_ctx *in_ctx)
1968{
1969 u32 num_failed_eps;
1970
1971 num_failed_eps = xhci_count_num_new_endpoints(xhci, in_ctx);
1972 xhci->num_active_eps -= num_failed_eps;
1973 xhci_dbg(xhci, "Removing %u failed ep ctxs, %u now active.\n",
1974 num_failed_eps,
1975 xhci->num_active_eps);
1976}
1977
1978/*
1979 * Now that the command has completed, clean up the active endpoint count by
1980 * subtracting out the endpoints that were dropped (but not changed).
1981 *
1982 * Must be called with xhci->lock held.
1983 */
1984static void xhci_finish_resource_reservation(struct xhci_hcd *xhci,
1985 struct xhci_container_ctx *in_ctx)
1986{
1987 u32 num_dropped_eps;
1988
1989 num_dropped_eps = xhci_count_num_dropped_endpoints(xhci, in_ctx);
1990 xhci->num_active_eps -= num_dropped_eps;
1991 if (num_dropped_eps)
1992 xhci_dbg(xhci, "Removing %u dropped ep ctxs, %u now active.\n",
1993 num_dropped_eps,
1994 xhci->num_active_eps);
1995}
1996
Sarah Sharpc29eea62011-09-02 11:05:52 -07001997unsigned int xhci_get_block_size(struct usb_device *udev)
1998{
1999 switch (udev->speed) {
2000 case USB_SPEED_LOW:
2001 case USB_SPEED_FULL:
2002 return FS_BLOCK;
2003 case USB_SPEED_HIGH:
2004 return HS_BLOCK;
2005 case USB_SPEED_SUPER:
2006 return SS_BLOCK;
2007 case USB_SPEED_UNKNOWN:
2008 case USB_SPEED_WIRELESS:
2009 default:
2010 /* Should never happen */
2011 return 1;
2012 }
2013}
2014
2015unsigned int xhci_get_largest_overhead(struct xhci_interval_bw *interval_bw)
2016{
2017 if (interval_bw->overhead[LS_OVERHEAD_TYPE])
2018 return LS_OVERHEAD;
2019 if (interval_bw->overhead[FS_OVERHEAD_TYPE])
2020 return FS_OVERHEAD;
2021 return HS_OVERHEAD;
2022}
2023
2024/* If we are changing a LS/FS device under a HS hub,
2025 * make sure (if we are activating a new TT) that the HS bus has enough
2026 * bandwidth for this new TT.
2027 */
2028static int xhci_check_tt_bw_table(struct xhci_hcd *xhci,
2029 struct xhci_virt_device *virt_dev,
2030 int old_active_eps)
2031{
2032 struct xhci_interval_bw_table *bw_table;
2033 struct xhci_tt_bw_info *tt_info;
2034
2035 /* Find the bandwidth table for the root port this TT is attached to. */
2036 bw_table = &xhci->rh_bw[virt_dev->real_port - 1].bw_table;
2037 tt_info = virt_dev->tt_info;
2038 /* If this TT already had active endpoints, the bandwidth for this TT
2039 * has already been added. Removing all periodic endpoints (and thus
2040 * making the TT enactive) will only decrease the bandwidth used.
2041 */
2042 if (old_active_eps)
2043 return 0;
2044 if (old_active_eps == 0 && tt_info->active_eps != 0) {
2045 if (bw_table->bw_used + TT_HS_OVERHEAD > HS_BW_LIMIT)
2046 return -ENOMEM;
2047 return 0;
2048 }
2049 /* Not sure why we would have no new active endpoints...
2050 *
2051 * Maybe because of an Evaluate Context change for a hub update or a
2052 * control endpoint 0 max packet size change?
2053 * FIXME: skip the bandwidth calculation in that case.
2054 */
2055 return 0;
2056}
2057
Sarah Sharp2b698992011-09-13 16:41:13 -07002058static int xhci_check_ss_bw(struct xhci_hcd *xhci,
2059 struct xhci_virt_device *virt_dev)
2060{
2061 unsigned int bw_reserved;
2062
2063 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_IN, 100);
2064 if (virt_dev->bw_table->ss_bw_in > (SS_BW_LIMIT_IN - bw_reserved))
2065 return -ENOMEM;
2066
2067 bw_reserved = DIV_ROUND_UP(SS_BW_RESERVED*SS_BW_LIMIT_OUT, 100);
2068 if (virt_dev->bw_table->ss_bw_out > (SS_BW_LIMIT_OUT - bw_reserved))
2069 return -ENOMEM;
2070
2071 return 0;
2072}
2073
Sarah Sharpc29eea62011-09-02 11:05:52 -07002074/*
2075 * This algorithm is a very conservative estimate of the worst-case scheduling
2076 * scenario for any one interval. The hardware dynamically schedules the
2077 * packets, so we can't tell which microframe could be the limiting factor in
2078 * the bandwidth scheduling. This only takes into account periodic endpoints.
2079 *
2080 * Obviously, we can't solve an NP complete problem to find the minimum worst
2081 * case scenario. Instead, we come up with an estimate that is no less than
2082 * the worst case bandwidth used for any one microframe, but may be an
2083 * over-estimate.
2084 *
2085 * We walk the requirements for each endpoint by interval, starting with the
2086 * smallest interval, and place packets in the schedule where there is only one
2087 * possible way to schedule packets for that interval. In order to simplify
2088 * this algorithm, we record the largest max packet size for each interval, and
2089 * assume all packets will be that size.
2090 *
2091 * For interval 0, we obviously must schedule all packets for each interval.
2092 * The bandwidth for interval 0 is just the amount of data to be transmitted
2093 * (the sum of all max ESIT payload sizes, plus any overhead per packet times
2094 * the number of packets).
2095 *
2096 * For interval 1, we have two possible microframes to schedule those packets
2097 * in. For this algorithm, if we can schedule the same number of packets for
2098 * each possible scheduling opportunity (each microframe), we will do so. The
2099 * remaining number of packets will be saved to be transmitted in the gaps in
2100 * the next interval's scheduling sequence.
2101 *
2102 * As we move those remaining packets to be scheduled with interval 2 packets,
2103 * we have to double the number of remaining packets to transmit. This is
2104 * because the intervals are actually powers of 2, and we would be transmitting
2105 * the previous interval's packets twice in this interval. We also have to be
2106 * sure that when we look at the largest max packet size for this interval, we
2107 * also look at the largest max packet size for the remaining packets and take
2108 * the greater of the two.
2109 *
2110 * The algorithm continues to evenly distribute packets in each scheduling
2111 * opportunity, and push the remaining packets out, until we get to the last
2112 * interval. Then those packets and their associated overhead are just added
2113 * to the bandwidth used.
Sarah Sharp2e279802011-09-02 11:05:50 -07002114 */
2115static int xhci_check_bw_table(struct xhci_hcd *xhci,
2116 struct xhci_virt_device *virt_dev,
2117 int old_active_eps)
2118{
Sarah Sharpc29eea62011-09-02 11:05:52 -07002119 unsigned int bw_reserved;
2120 unsigned int max_bandwidth;
2121 unsigned int bw_used;
2122 unsigned int block_size;
2123 struct xhci_interval_bw_table *bw_table;
2124 unsigned int packet_size = 0;
2125 unsigned int overhead = 0;
2126 unsigned int packets_transmitted = 0;
2127 unsigned int packets_remaining = 0;
2128 unsigned int i;
2129
Sarah Sharp2b698992011-09-13 16:41:13 -07002130 if (virt_dev->udev->speed == USB_SPEED_SUPER)
2131 return xhci_check_ss_bw(xhci, virt_dev);
2132
Sarah Sharpc29eea62011-09-02 11:05:52 -07002133 if (virt_dev->udev->speed == USB_SPEED_HIGH) {
2134 max_bandwidth = HS_BW_LIMIT;
2135 /* Convert percent of bus BW reserved to blocks reserved */
2136 bw_reserved = DIV_ROUND_UP(HS_BW_RESERVED * max_bandwidth, 100);
2137 } else {
2138 max_bandwidth = FS_BW_LIMIT;
2139 bw_reserved = DIV_ROUND_UP(FS_BW_RESERVED * max_bandwidth, 100);
2140 }
2141
2142 bw_table = virt_dev->bw_table;
2143 /* We need to translate the max packet size and max ESIT payloads into
2144 * the units the hardware uses.
2145 */
2146 block_size = xhci_get_block_size(virt_dev->udev);
2147
2148 /* If we are manipulating a LS/FS device under a HS hub, double check
2149 * that the HS bus has enough bandwidth if we are activing a new TT.
2150 */
2151 if (virt_dev->tt_info) {
2152 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2153 virt_dev->real_port);
2154 if (xhci_check_tt_bw_table(xhci, virt_dev, old_active_eps)) {
2155 xhci_warn(xhci, "Not enough bandwidth on HS bus for "
2156 "newly activated TT.\n");
2157 return -ENOMEM;
2158 }
2159 xhci_dbg(xhci, "Recalculating BW for TT slot %u port %u\n",
2160 virt_dev->tt_info->slot_id,
2161 virt_dev->tt_info->ttport);
2162 } else {
2163 xhci_dbg(xhci, "Recalculating BW for rootport %u\n",
2164 virt_dev->real_port);
2165 }
2166
2167 /* Add in how much bandwidth will be used for interval zero, or the
2168 * rounded max ESIT payload + number of packets * largest overhead.
2169 */
2170 bw_used = DIV_ROUND_UP(bw_table->interval0_esit_payload, block_size) +
2171 bw_table->interval_bw[0].num_packets *
2172 xhci_get_largest_overhead(&bw_table->interval_bw[0]);
2173
2174 for (i = 1; i < XHCI_MAX_INTERVAL; i++) {
2175 unsigned int bw_added;
2176 unsigned int largest_mps;
2177 unsigned int interval_overhead;
2178
2179 /*
2180 * How many packets could we transmit in this interval?
2181 * If packets didn't fit in the previous interval, we will need
2182 * to transmit that many packets twice within this interval.
2183 */
2184 packets_remaining = 2 * packets_remaining +
2185 bw_table->interval_bw[i].num_packets;
2186
2187 /* Find the largest max packet size of this or the previous
2188 * interval.
2189 */
2190 if (list_empty(&bw_table->interval_bw[i].endpoints))
2191 largest_mps = 0;
2192 else {
2193 struct xhci_virt_ep *virt_ep;
2194 struct list_head *ep_entry;
2195
2196 ep_entry = bw_table->interval_bw[i].endpoints.next;
2197 virt_ep = list_entry(ep_entry,
2198 struct xhci_virt_ep, bw_endpoint_list);
2199 /* Convert to blocks, rounding up */
2200 largest_mps = DIV_ROUND_UP(
2201 virt_ep->bw_info.max_packet_size,
2202 block_size);
2203 }
2204 if (largest_mps > packet_size)
2205 packet_size = largest_mps;
2206
2207 /* Use the larger overhead of this or the previous interval. */
2208 interval_overhead = xhci_get_largest_overhead(
2209 &bw_table->interval_bw[i]);
2210 if (interval_overhead > overhead)
2211 overhead = interval_overhead;
2212
2213 /* How many packets can we evenly distribute across
2214 * (1 << (i + 1)) possible scheduling opportunities?
2215 */
2216 packets_transmitted = packets_remaining >> (i + 1);
2217
2218 /* Add in the bandwidth used for those scheduled packets */
2219 bw_added = packets_transmitted * (overhead + packet_size);
2220
2221 /* How many packets do we have remaining to transmit? */
2222 packets_remaining = packets_remaining % (1 << (i + 1));
2223
2224 /* What largest max packet size should those packets have? */
2225 /* If we've transmitted all packets, don't carry over the
2226 * largest packet size.
2227 */
2228 if (packets_remaining == 0) {
2229 packet_size = 0;
2230 overhead = 0;
2231 } else if (packets_transmitted > 0) {
2232 /* Otherwise if we do have remaining packets, and we've
2233 * scheduled some packets in this interval, take the
2234 * largest max packet size from endpoints with this
2235 * interval.
2236 */
2237 packet_size = largest_mps;
2238 overhead = interval_overhead;
2239 }
2240 /* Otherwise carry over packet_size and overhead from the last
2241 * time we had a remainder.
2242 */
2243 bw_used += bw_added;
2244 if (bw_used > max_bandwidth) {
2245 xhci_warn(xhci, "Not enough bandwidth. "
2246 "Proposed: %u, Max: %u\n",
2247 bw_used, max_bandwidth);
2248 return -ENOMEM;
2249 }
2250 }
2251 /*
2252 * Ok, we know we have some packets left over after even-handedly
2253 * scheduling interval 15. We don't know which microframes they will
2254 * fit into, so we over-schedule and say they will be scheduled every
2255 * microframe.
2256 */
2257 if (packets_remaining > 0)
2258 bw_used += overhead + packet_size;
2259
2260 if (!virt_dev->tt_info && virt_dev->udev->speed == USB_SPEED_HIGH) {
2261 unsigned int port_index = virt_dev->real_port - 1;
2262
2263 /* OK, we're manipulating a HS device attached to a
2264 * root port bandwidth domain. Include the number of active TTs
2265 * in the bandwidth used.
2266 */
2267 bw_used += TT_HS_OVERHEAD *
2268 xhci->rh_bw[port_index].num_active_tts;
2269 }
2270
2271 xhci_dbg(xhci, "Final bandwidth: %u, Limit: %u, Reserved: %u, "
2272 "Available: %u " "percent\n",
2273 bw_used, max_bandwidth, bw_reserved,
2274 (max_bandwidth - bw_used - bw_reserved) * 100 /
2275 max_bandwidth);
2276
2277 bw_used += bw_reserved;
2278 if (bw_used > max_bandwidth) {
2279 xhci_warn(xhci, "Not enough bandwidth. Proposed: %u, Max: %u\n",
2280 bw_used, max_bandwidth);
2281 return -ENOMEM;
2282 }
2283
2284 bw_table->bw_used = bw_used;
Sarah Sharp2e279802011-09-02 11:05:50 -07002285 return 0;
2286}
2287
2288static bool xhci_is_async_ep(unsigned int ep_type)
2289{
2290 return (ep_type != ISOC_OUT_EP && ep_type != INT_OUT_EP &&
2291 ep_type != ISOC_IN_EP &&
2292 ep_type != INT_IN_EP);
2293}
2294
Sarah Sharp2b698992011-09-13 16:41:13 -07002295static bool xhci_is_sync_in_ep(unsigned int ep_type)
2296{
Sarah Sharp363cfe82012-10-25 13:44:12 -07002297 return (ep_type == ISOC_IN_EP || ep_type == INT_IN_EP);
Sarah Sharp2b698992011-09-13 16:41:13 -07002298}
2299
2300static unsigned int xhci_get_ss_bw_consumed(struct xhci_bw_info *ep_bw)
2301{
2302 unsigned int mps = DIV_ROUND_UP(ep_bw->max_packet_size, SS_BLOCK);
2303
2304 if (ep_bw->ep_interval == 0)
2305 return SS_OVERHEAD_BURST +
2306 (ep_bw->mult * ep_bw->num_packets *
2307 (SS_OVERHEAD + mps));
2308 return DIV_ROUND_UP(ep_bw->mult * ep_bw->num_packets *
2309 (SS_OVERHEAD + mps + SS_OVERHEAD_BURST),
2310 1 << ep_bw->ep_interval);
2311
2312}
2313
Sarah Sharp2e279802011-09-02 11:05:50 -07002314void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
2315 struct xhci_bw_info *ep_bw,
2316 struct xhci_interval_bw_table *bw_table,
2317 struct usb_device *udev,
2318 struct xhci_virt_ep *virt_ep,
2319 struct xhci_tt_bw_info *tt_info)
2320{
2321 struct xhci_interval_bw *interval_bw;
2322 int normalized_interval;
2323
Sarah Sharp2b698992011-09-13 16:41:13 -07002324 if (xhci_is_async_ep(ep_bw->type))
Sarah Sharp2e279802011-09-02 11:05:50 -07002325 return;
2326
Sarah Sharp2b698992011-09-13 16:41:13 -07002327 if (udev->speed == USB_SPEED_SUPER) {
2328 if (xhci_is_sync_in_ep(ep_bw->type))
2329 xhci->devs[udev->slot_id]->bw_table->ss_bw_in -=
2330 xhci_get_ss_bw_consumed(ep_bw);
2331 else
2332 xhci->devs[udev->slot_id]->bw_table->ss_bw_out -=
2333 xhci_get_ss_bw_consumed(ep_bw);
2334 return;
2335 }
2336
2337 /* SuperSpeed endpoints never get added to intervals in the table, so
2338 * this check is only valid for HS/FS/LS devices.
2339 */
2340 if (list_empty(&virt_ep->bw_endpoint_list))
2341 return;
Sarah Sharp2e279802011-09-02 11:05:50 -07002342 /* For LS/FS devices, we need to translate the interval expressed in
2343 * microframes to frames.
2344 */
2345 if (udev->speed == USB_SPEED_HIGH)
2346 normalized_interval = ep_bw->ep_interval;
2347 else
2348 normalized_interval = ep_bw->ep_interval - 3;
2349
2350 if (normalized_interval == 0)
2351 bw_table->interval0_esit_payload -= ep_bw->max_esit_payload;
2352 interval_bw = &bw_table->interval_bw[normalized_interval];
2353 interval_bw->num_packets -= ep_bw->num_packets;
2354 switch (udev->speed) {
2355 case USB_SPEED_LOW:
2356 interval_bw->overhead[LS_OVERHEAD_TYPE] -= 1;
2357 break;
2358 case USB_SPEED_FULL:
2359 interval_bw->overhead[FS_OVERHEAD_TYPE] -= 1;
2360 break;
2361 case USB_SPEED_HIGH:
2362 interval_bw->overhead[HS_OVERHEAD_TYPE] -= 1;
2363 break;
2364 case USB_SPEED_SUPER:
2365 case USB_SPEED_UNKNOWN:
2366 case USB_SPEED_WIRELESS:
2367 /* Should never happen because only LS/FS/HS endpoints will get
2368 * added to the endpoint list.
2369 */
2370 return;
2371 }
2372 if (tt_info)
2373 tt_info->active_eps -= 1;
2374 list_del_init(&virt_ep->bw_endpoint_list);
2375}
2376
2377static void xhci_add_ep_to_interval_table(struct xhci_hcd *xhci,
2378 struct xhci_bw_info *ep_bw,
2379 struct xhci_interval_bw_table *bw_table,
2380 struct usb_device *udev,
2381 struct xhci_virt_ep *virt_ep,
2382 struct xhci_tt_bw_info *tt_info)
2383{
2384 struct xhci_interval_bw *interval_bw;
2385 struct xhci_virt_ep *smaller_ep;
2386 int normalized_interval;
2387
2388 if (xhci_is_async_ep(ep_bw->type))
2389 return;
2390
Sarah Sharp2b698992011-09-13 16:41:13 -07002391 if (udev->speed == USB_SPEED_SUPER) {
2392 if (xhci_is_sync_in_ep(ep_bw->type))
2393 xhci->devs[udev->slot_id]->bw_table->ss_bw_in +=
2394 xhci_get_ss_bw_consumed(ep_bw);
2395 else
2396 xhci->devs[udev->slot_id]->bw_table->ss_bw_out +=
2397 xhci_get_ss_bw_consumed(ep_bw);
2398 return;
2399 }
2400
Sarah Sharp2e279802011-09-02 11:05:50 -07002401 /* For LS/FS devices, we need to translate the interval expressed in
2402 * microframes to frames.
2403 */
2404 if (udev->speed == USB_SPEED_HIGH)
2405 normalized_interval = ep_bw->ep_interval;
2406 else
2407 normalized_interval = ep_bw->ep_interval - 3;
2408
2409 if (normalized_interval == 0)
2410 bw_table->interval0_esit_payload += ep_bw->max_esit_payload;
2411 interval_bw = &bw_table->interval_bw[normalized_interval];
2412 interval_bw->num_packets += ep_bw->num_packets;
2413 switch (udev->speed) {
2414 case USB_SPEED_LOW:
2415 interval_bw->overhead[LS_OVERHEAD_TYPE] += 1;
2416 break;
2417 case USB_SPEED_FULL:
2418 interval_bw->overhead[FS_OVERHEAD_TYPE] += 1;
2419 break;
2420 case USB_SPEED_HIGH:
2421 interval_bw->overhead[HS_OVERHEAD_TYPE] += 1;
2422 break;
2423 case USB_SPEED_SUPER:
2424 case USB_SPEED_UNKNOWN:
2425 case USB_SPEED_WIRELESS:
2426 /* Should never happen because only LS/FS/HS endpoints will get
2427 * added to the endpoint list.
2428 */
2429 return;
2430 }
2431
2432 if (tt_info)
2433 tt_info->active_eps += 1;
2434 /* Insert the endpoint into the list, largest max packet size first. */
2435 list_for_each_entry(smaller_ep, &interval_bw->endpoints,
2436 bw_endpoint_list) {
2437 if (ep_bw->max_packet_size >=
2438 smaller_ep->bw_info.max_packet_size) {
2439 /* Add the new ep before the smaller endpoint */
2440 list_add_tail(&virt_ep->bw_endpoint_list,
2441 &smaller_ep->bw_endpoint_list);
2442 return;
2443 }
2444 }
2445 /* Add the new endpoint at the end of the list. */
2446 list_add_tail(&virt_ep->bw_endpoint_list,
2447 &interval_bw->endpoints);
2448}
2449
2450void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
2451 struct xhci_virt_device *virt_dev,
2452 int old_active_eps)
2453{
2454 struct xhci_root_port_bw_info *rh_bw_info;
2455 if (!virt_dev->tt_info)
2456 return;
2457
2458 rh_bw_info = &xhci->rh_bw[virt_dev->real_port - 1];
2459 if (old_active_eps == 0 &&
2460 virt_dev->tt_info->active_eps != 0) {
2461 rh_bw_info->num_active_tts += 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002462 rh_bw_info->bw_table.bw_used += TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002463 } else if (old_active_eps != 0 &&
2464 virt_dev->tt_info->active_eps == 0) {
2465 rh_bw_info->num_active_tts -= 1;
Sarah Sharpc29eea62011-09-02 11:05:52 -07002466 rh_bw_info->bw_table.bw_used -= TT_HS_OVERHEAD;
Sarah Sharp2e279802011-09-02 11:05:50 -07002467 }
2468}
2469
2470static int xhci_reserve_bandwidth(struct xhci_hcd *xhci,
2471 struct xhci_virt_device *virt_dev,
2472 struct xhci_container_ctx *in_ctx)
2473{
2474 struct xhci_bw_info ep_bw_info[31];
2475 int i;
2476 struct xhci_input_control_ctx *ctrl_ctx;
2477 int old_active_eps = 0;
2478
Sarah Sharp2e279802011-09-02 11:05:50 -07002479 if (virt_dev->tt_info)
2480 old_active_eps = virt_dev->tt_info->active_eps;
2481
2482 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
2483
2484 for (i = 0; i < 31; i++) {
2485 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2486 continue;
2487
2488 /* Make a copy of the BW info in case we need to revert this */
2489 memcpy(&ep_bw_info[i], &virt_dev->eps[i].bw_info,
2490 sizeof(ep_bw_info[i]));
2491 /* Drop the endpoint from the interval table if the endpoint is
2492 * being dropped or changed.
2493 */
2494 if (EP_IS_DROPPED(ctrl_ctx, i))
2495 xhci_drop_ep_from_interval_table(xhci,
2496 &virt_dev->eps[i].bw_info,
2497 virt_dev->bw_table,
2498 virt_dev->udev,
2499 &virt_dev->eps[i],
2500 virt_dev->tt_info);
2501 }
2502 /* Overwrite the information stored in the endpoints' bw_info */
2503 xhci_update_bw_info(xhci, virt_dev->in_ctx, ctrl_ctx, virt_dev);
2504 for (i = 0; i < 31; i++) {
2505 /* Add any changed or added endpoints to the interval table */
2506 if (EP_IS_ADDED(ctrl_ctx, i))
2507 xhci_add_ep_to_interval_table(xhci,
2508 &virt_dev->eps[i].bw_info,
2509 virt_dev->bw_table,
2510 virt_dev->udev,
2511 &virt_dev->eps[i],
2512 virt_dev->tt_info);
2513 }
2514
2515 if (!xhci_check_bw_table(xhci, virt_dev, old_active_eps)) {
2516 /* Ok, this fits in the bandwidth we have.
2517 * Update the number of active TTs.
2518 */
2519 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
2520 return 0;
2521 }
2522
2523 /* We don't have enough bandwidth for this, revert the stored info. */
2524 for (i = 0; i < 31; i++) {
2525 if (!EP_IS_ADDED(ctrl_ctx, i) && !EP_IS_DROPPED(ctrl_ctx, i))
2526 continue;
2527
2528 /* Drop the new copies of any added or changed endpoints from
2529 * the interval table.
2530 */
2531 if (EP_IS_ADDED(ctrl_ctx, i)) {
2532 xhci_drop_ep_from_interval_table(xhci,
2533 &virt_dev->eps[i].bw_info,
2534 virt_dev->bw_table,
2535 virt_dev->udev,
2536 &virt_dev->eps[i],
2537 virt_dev->tt_info);
2538 }
2539 /* Revert the endpoint back to its old information */
2540 memcpy(&virt_dev->eps[i].bw_info, &ep_bw_info[i],
2541 sizeof(ep_bw_info[i]));
2542 /* Add any changed or dropped endpoints back into the table */
2543 if (EP_IS_DROPPED(ctrl_ctx, i))
2544 xhci_add_ep_to_interval_table(xhci,
2545 &virt_dev->eps[i].bw_info,
2546 virt_dev->bw_table,
2547 virt_dev->udev,
2548 &virt_dev->eps[i],
2549 virt_dev->tt_info);
2550 }
2551 return -ENOMEM;
2552}
2553
2554
Sarah Sharpf2217e82009-08-07 14:04:43 -07002555/* Issue a configure endpoint command or evaluate context command
2556 * and wait for it to finish.
2557 */
2558static int xhci_configure_endpoint(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002559 struct usb_device *udev,
2560 struct xhci_command *command,
2561 bool ctx_change, bool must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07002562{
2563 int ret;
2564 int timeleft;
2565 unsigned long flags;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002566 struct xhci_container_ctx *in_ctx;
2567 struct completion *cmd_completion;
Matt Evans28ccd292011-03-29 13:40:46 +11002568 u32 *cmd_status;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002569 struct xhci_virt_device *virt_dev;
Elric Fu75382342012-06-27 16:31:52 +08002570 union xhci_trb *cmd_trb;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002571
2572 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002573 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002574
Sarah Sharp750645f2011-09-02 11:05:43 -07002575 if (command)
2576 in_ctx = command->in_ctx;
2577 else
2578 in_ctx = virt_dev->in_ctx;
2579
2580 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK) &&
2581 xhci_reserve_host_resources(xhci, in_ctx)) {
2582 spin_unlock_irqrestore(&xhci->lock, flags);
2583 xhci_warn(xhci, "Not enough host resources, "
2584 "active endpoint contexts = %u\n",
2585 xhci->num_active_eps);
2586 return -ENOMEM;
2587 }
Sarah Sharp2e279802011-09-02 11:05:50 -07002588 if ((xhci->quirks & XHCI_SW_BW_CHECKING) &&
2589 xhci_reserve_bandwidth(xhci, virt_dev, in_ctx)) {
2590 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2591 xhci_free_host_resources(xhci, in_ctx);
2592 spin_unlock_irqrestore(&xhci->lock, flags);
2593 xhci_warn(xhci, "Not enough bandwidth\n");
2594 return -ENOMEM;
2595 }
Sarah Sharp750645f2011-09-02 11:05:43 -07002596
2597 if (command) {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002598 cmd_completion = command->completion;
2599 cmd_status = &command->status;
Mathias Nymand134fa52013-08-30 18:25:49 +03002600 command->command_trb = xhci_find_next_enqueue(xhci->cmd_ring);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002601 list_add_tail(&command->cmd_list, &virt_dev->cmd_list);
2602 } else {
Sarah Sharp913a8a32009-09-04 10:53:13 -07002603 cmd_completion = &virt_dev->cmd_completion;
2604 cmd_status = &virt_dev->cmd_status;
2605 }
Andiry Xu1d680642010-03-12 17:10:04 +08002606 init_completion(cmd_completion);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002607
Mathias Nymand134fa52013-08-30 18:25:49 +03002608 cmd_trb = xhci_find_next_enqueue(xhci->cmd_ring);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002609 if (!ctx_change)
Sarah Sharp913a8a32009-09-04 10:53:13 -07002610 ret = xhci_queue_configure_endpoint(xhci, in_ctx->dma,
2611 udev->slot_id, must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002612 else
Sarah Sharp913a8a32009-09-04 10:53:13 -07002613 ret = xhci_queue_evaluate_context(xhci, in_ctx->dma,
Sarah Sharpf2217e82009-08-07 14:04:43 -07002614 udev->slot_id);
2615 if (ret < 0) {
Sarah Sharpc01591b2009-12-09 15:58:58 -08002616 if (command)
2617 list_del(&command->cmd_list);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002618 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK))
2619 xhci_free_host_resources(xhci, in_ctx);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002620 spin_unlock_irqrestore(&xhci->lock, flags);
2621 xhci_dbg(xhci, "FIXME allocate a new ring segment\n");
2622 return -ENOMEM;
2623 }
2624 xhci_ring_cmd_db(xhci);
2625 spin_unlock_irqrestore(&xhci->lock, flags);
2626
2627 /* Wait for the configure endpoint command to complete */
2628 timeleft = wait_for_completion_interruptible_timeout(
Sarah Sharp913a8a32009-09-04 10:53:13 -07002629 cmd_completion,
Elric Fu75382342012-06-27 16:31:52 +08002630 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharpf2217e82009-08-07 14:04:43 -07002631 if (timeleft <= 0) {
2632 xhci_warn(xhci, "%s while waiting for %s command\n",
2633 timeleft == 0 ? "Timeout" : "Signal",
2634 ctx_change == 0 ?
2635 "configure endpoint" :
2636 "evaluate context");
Elric Fu75382342012-06-27 16:31:52 +08002637 /* cancel the configure endpoint command */
2638 ret = xhci_cancel_cmd(xhci, command, cmd_trb);
2639 if (ret < 0)
2640 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002641 return -ETIME;
2642 }
2643
2644 if (!ctx_change)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07002645 ret = xhci_configure_endpoint_result(xhci, udev, cmd_status);
2646 else
2647 ret = xhci_evaluate_context_result(xhci, udev, cmd_status);
2648
2649 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
2650 spin_lock_irqsave(&xhci->lock, flags);
2651 /* If the command failed, remove the reserved resources.
2652 * Otherwise, clean up the estimate to include dropped eps.
2653 */
2654 if (ret)
2655 xhci_free_host_resources(xhci, in_ctx);
2656 else
2657 xhci_finish_resource_reservation(xhci, in_ctx);
2658 spin_unlock_irqrestore(&xhci->lock, flags);
2659 }
2660 return ret;
Sarah Sharpf2217e82009-08-07 14:04:43 -07002661}
2662
Sarah Sharpf88ba782009-05-14 11:44:22 -07002663/* Called after one or more calls to xhci_add_endpoint() or
2664 * xhci_drop_endpoint(). If this call fails, the USB core is expected
2665 * to call xhci_reset_bandwidth().
2666 *
2667 * Since we are in the middle of changing either configuration or
2668 * installing a new alt setting, the USB core won't allow URBs to be
2669 * enqueued for any endpoint on the old config or interface. Nothing
2670 * else should be touching the xhci->devs[slot_id] structure, so we
2671 * don't need to take the xhci->lock for manipulating that.
2672 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002673int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2674{
2675 int i;
2676 int ret = 0;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002677 struct xhci_hcd *xhci;
2678 struct xhci_virt_device *virt_dev;
John Yound115b042009-07-27 12:05:15 -07002679 struct xhci_input_control_ctx *ctrl_ctx;
2680 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002681
Andiry Xu64927732010-10-14 07:22:45 -07002682 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002683 if (ret <= 0)
2684 return ret;
2685 xhci = hcd_to_xhci(hcd);
Sarah Sharpfe6c6c12011-05-23 16:41:17 -07002686 if (xhci->xhc_state & XHCI_STATE_DYING)
2687 return -ENODEV;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002688
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002689 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002690 virt_dev = xhci->devs[udev->slot_id];
2691
2692 /* See section 4.6.6 - A0 = 1; A1 = D0 = D1 = 0 */
John Yound115b042009-07-27 12:05:15 -07002693 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002694 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
2695 ctrl_ctx->add_flags &= cpu_to_le32(~EP0_FLAG);
2696 ctrl_ctx->drop_flags &= cpu_to_le32(~(SLOT_FLAG | EP0_FLAG));
Sarah Sharp2dc37532011-09-02 11:05:40 -07002697
2698 /* Don't issue the command if there's no endpoints to update. */
2699 if (ctrl_ctx->add_flags == cpu_to_le32(SLOT_FLAG) &&
2700 ctrl_ctx->drop_flags == 0)
2701 return 0;
2702
Sarah Sharpf94e01862009-04-27 19:58:38 -07002703 xhci_dbg(xhci, "New Input Control Context:\n");
John Yound115b042009-07-27 12:05:15 -07002704 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
2705 xhci_dbg_ctx(xhci, virt_dev->in_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002706 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002707
Sarah Sharp913a8a32009-09-04 10:53:13 -07002708 ret = xhci_configure_endpoint(xhci, udev, NULL,
2709 false, false);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002710 if (ret) {
2711 /* Callee should call reset_bandwidth() */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002712 return ret;
2713 }
2714
2715 xhci_dbg(xhci, "Output context after successful config ep cmd:\n");
John Yound115b042009-07-27 12:05:15 -07002716 xhci_dbg_ctx(xhci, virt_dev->out_ctx,
Matt Evans28ccd292011-03-29 13:40:46 +11002717 LAST_CTX_TO_EP_NUM(le32_to_cpu(slot_ctx->dev_info)));
Sarah Sharpf94e01862009-04-27 19:58:38 -07002718
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002719 /* Free any rings that were dropped, but not changed. */
2720 for (i = 1; i < 31; ++i) {
Matt Evans4819fef2011-06-01 13:01:07 +10002721 if ((le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1))) &&
2722 !(le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1))))
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002723 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
2724 }
John Yound115b042009-07-27 12:05:15 -07002725 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharp834cb0f2011-05-12 18:06:37 -07002726 /*
2727 * Install any rings for completely new endpoints or changed endpoints,
2728 * and free or cache any old rings from changed endpoints.
2729 */
Sarah Sharpf94e01862009-04-27 19:58:38 -07002730 for (i = 1; i < 31; ++i) {
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002731 if (!virt_dev->eps[i].new_ring)
2732 continue;
2733 /* Only cache or free the old ring if it exists.
2734 * It may not if this is the first add of an endpoint.
2735 */
2736 if (virt_dev->eps[i].ring) {
Sarah Sharp412566b2009-12-09 15:59:01 -08002737 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002738 }
Sarah Sharp74f9fe22009-12-03 09:44:29 -08002739 virt_dev->eps[i].ring = virt_dev->eps[i].new_ring;
2740 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002741 }
2742
Sarah Sharpf94e01862009-04-27 19:58:38 -07002743 return ret;
2744}
2745
2746void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev)
2747{
Sarah Sharpf94e01862009-04-27 19:58:38 -07002748 struct xhci_hcd *xhci;
2749 struct xhci_virt_device *virt_dev;
2750 int i, ret;
2751
Andiry Xu64927732010-10-14 07:22:45 -07002752 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002753 if (ret <= 0)
2754 return;
2755 xhci = hcd_to_xhci(hcd);
2756
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002757 xhci_dbg(xhci, "%s called for udev %p\n", __func__, udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002758 virt_dev = xhci->devs[udev->slot_id];
2759 /* Free any rings allocated for added endpoints */
2760 for (i = 0; i < 31; ++i) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002761 if (virt_dev->eps[i].new_ring) {
2762 xhci_ring_free(xhci, virt_dev->eps[i].new_ring);
2763 virt_dev->eps[i].new_ring = NULL;
Sarah Sharpf94e01862009-04-27 19:58:38 -07002764 }
2765 }
John Yound115b042009-07-27 12:05:15 -07002766 xhci_zero_in_ctx(xhci, virt_dev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07002767}
2768
Sarah Sharp5270b952009-09-04 10:53:11 -07002769static void xhci_setup_input_ctx_for_config_ep(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07002770 struct xhci_container_ctx *in_ctx,
2771 struct xhci_container_ctx *out_ctx,
2772 u32 add_flags, u32 drop_flags)
Sarah Sharp5270b952009-09-04 10:53:11 -07002773{
2774 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07002775 ctrl_ctx = xhci_get_input_control_ctx(xhci, in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002776 ctrl_ctx->add_flags = cpu_to_le32(add_flags);
2777 ctrl_ctx->drop_flags = cpu_to_le32(drop_flags);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002778 xhci_slot_copy(xhci, in_ctx, out_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11002779 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharp5270b952009-09-04 10:53:11 -07002780
Sarah Sharp913a8a32009-09-04 10:53:13 -07002781 xhci_dbg(xhci, "Input Context:\n");
2782 xhci_dbg_ctx(xhci, in_ctx, xhci_last_valid_endpoint(add_flags));
Sarah Sharp5270b952009-09-04 10:53:11 -07002783}
2784
Dmitry Torokhov8212a492011-02-08 13:55:59 -08002785static void xhci_setup_input_ctx_for_quirk(struct xhci_hcd *xhci,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002786 unsigned int slot_id, unsigned int ep_index,
2787 struct xhci_dequeue_state *deq_state)
2788{
2789 struct xhci_container_ctx *in_ctx;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002790 struct xhci_ep_ctx *ep_ctx;
2791 u32 added_ctxs;
2792 dma_addr_t addr;
2793
Sarah Sharp913a8a32009-09-04 10:53:13 -07002794 xhci_endpoint_copy(xhci, xhci->devs[slot_id]->in_ctx,
2795 xhci->devs[slot_id]->out_ctx, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002796 in_ctx = xhci->devs[slot_id]->in_ctx;
2797 ep_ctx = xhci_get_ep_ctx(xhci, in_ctx, ep_index);
2798 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
2799 deq_state->new_deq_ptr);
2800 if (addr == 0) {
2801 xhci_warn(xhci, "WARN Cannot submit config ep after "
2802 "reset ep command\n");
2803 xhci_warn(xhci, "WARN deq seg = %p, deq ptr = %p\n",
2804 deq_state->new_deq_seg,
2805 deq_state->new_deq_ptr);
2806 return;
2807 }
Matt Evans28ccd292011-03-29 13:40:46 +11002808 ep_ctx->deq = cpu_to_le64(addr | deq_state->new_cycle_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002809
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002810 added_ctxs = xhci_get_endpoint_flag_from_index(ep_index);
Sarah Sharp913a8a32009-09-04 10:53:13 -07002811 xhci_setup_input_ctx_for_config_ep(xhci, xhci->devs[slot_id]->in_ctx,
2812 xhci->devs[slot_id]->out_ctx, added_ctxs, added_ctxs);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002813}
2814
Sarah Sharp82d10092009-08-07 14:04:52 -07002815void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002816 struct usb_device *udev, unsigned int ep_index)
Sarah Sharp82d10092009-08-07 14:04:52 -07002817{
2818 struct xhci_dequeue_state deq_state;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002819 struct xhci_virt_ep *ep;
Sarah Sharp82d10092009-08-07 14:04:52 -07002820
2821 xhci_dbg(xhci, "Cleaning up stalled endpoint ring\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002822 ep = &xhci->devs[udev->slot_id]->eps[ep_index];
Sarah Sharp82d10092009-08-07 14:04:52 -07002823 /* We need to move the HW's dequeue pointer past this TD,
2824 * or it will attempt to resend it on the next doorbell ring.
2825 */
2826 xhci_find_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002827 ep_index, ep->stopped_stream, ep->stopped_td,
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002828 &deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07002829
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002830 /* HW with the reset endpoint quirk will use the saved dequeue state to
2831 * issue a configure endpoint command later.
2832 */
2833 if (!(xhci->quirks & XHCI_RESET_EP_QUIRK)) {
2834 xhci_dbg(xhci, "Queueing new dequeue state\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002835 xhci_queue_new_dequeue_state(xhci, udev->slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002836 ep_index, ep->stopped_stream, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002837 } else {
2838 /* Better hope no one uses the input context between now and the
2839 * reset endpoint completion!
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002840 * XXX: No idea how this hardware will react when stream rings
2841 * are enabled.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07002842 */
2843 xhci_dbg(xhci, "Setting up input context for "
2844 "configure endpoint command\n");
2845 xhci_setup_input_ctx_for_quirk(xhci, udev->slot_id,
2846 ep_index, &deq_state);
2847 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002848}
2849
Sarah Sharpa1587d92009-07-27 12:03:15 -07002850/* Deal with stalled endpoints. The core should have sent the control message
2851 * to clear the halt condition. However, we need to make the xHCI hardware
2852 * reset its sequence number, since a device will expect a sequence number of
2853 * zero after the halt condition is cleared.
2854 * Context: in_interrupt
2855 */
2856void xhci_endpoint_reset(struct usb_hcd *hcd,
2857 struct usb_host_endpoint *ep)
2858{
2859 struct xhci_hcd *xhci;
2860 struct usb_device *udev;
2861 unsigned int ep_index;
2862 unsigned long flags;
2863 int ret;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002864 struct xhci_virt_ep *virt_ep;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002865
2866 xhci = hcd_to_xhci(hcd);
2867 udev = (struct usb_device *) ep->hcpriv;
2868 /* Called with a root hub endpoint (or an endpoint that wasn't added
2869 * with xhci_add_endpoint()
2870 */
2871 if (!ep->hcpriv)
2872 return;
2873 ep_index = xhci_get_endpoint_index(&ep->desc);
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002874 virt_ep = &xhci->devs[udev->slot_id]->eps[ep_index];
2875 if (!virt_ep->stopped_td) {
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002876 xhci_dbg(xhci, "Endpoint 0x%x not halted, refusing to reset.\n",
2877 ep->desc.bEndpointAddress);
2878 return;
2879 }
Sarah Sharp82d10092009-08-07 14:04:52 -07002880 if (usb_endpoint_xfer_control(&ep->desc)) {
2881 xhci_dbg(xhci, "Control endpoint stall already handled.\n");
2882 return;
2883 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07002884
2885 xhci_dbg(xhci, "Queueing reset endpoint command\n");
2886 spin_lock_irqsave(&xhci->lock, flags);
2887 ret = xhci_queue_reset_ep(xhci, udev->slot_id, ep_index);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002888 /*
2889 * Can't change the ring dequeue pointer until it's transitioned to the
2890 * stopped state, which is only upon a successful reset endpoint
2891 * command. Better hope that last command worked!
2892 */
Sarah Sharpa1587d92009-07-27 12:03:15 -07002893 if (!ret) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002894 xhci_cleanup_stalled_ring(xhci, udev, ep_index);
2895 kfree(virt_ep->stopped_td);
Sarah Sharpa1587d92009-07-27 12:03:15 -07002896 xhci_ring_cmd_db(xhci);
2897 }
Sarah Sharp1624ae12010-05-06 13:40:08 -07002898 virt_ep->stopped_td = NULL;
2899 virt_ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07002900 virt_ep->stopped_stream = 0;
Sarah Sharpa1587d92009-07-27 12:03:15 -07002901 spin_unlock_irqrestore(&xhci->lock, flags);
2902
2903 if (ret)
2904 xhci_warn(xhci, "FIXME allocate a new ring segment\n");
2905}
2906
Sarah Sharp8df75f42010-04-02 15:34:16 -07002907static int xhci_check_streams_endpoint(struct xhci_hcd *xhci,
2908 struct usb_device *udev, struct usb_host_endpoint *ep,
2909 unsigned int slot_id)
2910{
2911 int ret;
2912 unsigned int ep_index;
2913 unsigned int ep_state;
2914
2915 if (!ep)
2916 return -EINVAL;
Andiry Xu64927732010-10-14 07:22:45 -07002917 ret = xhci_check_args(xhci_to_hcd(xhci), udev, ep, 1, true, __func__);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002918 if (ret <= 0)
2919 return -EINVAL;
Alan Stern842f1692010-04-30 12:44:46 -04002920 if (ep->ss_ep_comp.bmAttributes == 0) {
Sarah Sharp8df75f42010-04-02 15:34:16 -07002921 xhci_warn(xhci, "WARN: SuperSpeed Endpoint Companion"
2922 " descriptor for ep 0x%x does not support streams\n",
2923 ep->desc.bEndpointAddress);
2924 return -EINVAL;
2925 }
2926
2927 ep_index = xhci_get_endpoint_index(&ep->desc);
2928 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
2929 if (ep_state & EP_HAS_STREAMS ||
2930 ep_state & EP_GETTING_STREAMS) {
2931 xhci_warn(xhci, "WARN: SuperSpeed bulk endpoint 0x%x "
2932 "already has streams set up.\n",
2933 ep->desc.bEndpointAddress);
2934 xhci_warn(xhci, "Send email to xHCI maintainer and ask for "
2935 "dynamic stream context array reallocation.\n");
2936 return -EINVAL;
2937 }
2938 if (!list_empty(&xhci->devs[slot_id]->eps[ep_index].ring->td_list)) {
2939 xhci_warn(xhci, "Cannot setup streams for SuperSpeed bulk "
2940 "endpoint 0x%x; URBs are pending.\n",
2941 ep->desc.bEndpointAddress);
2942 return -EINVAL;
2943 }
2944 return 0;
2945}
2946
2947static void xhci_calculate_streams_entries(struct xhci_hcd *xhci,
2948 unsigned int *num_streams, unsigned int *num_stream_ctxs)
2949{
2950 unsigned int max_streams;
2951
2952 /* The stream context array size must be a power of two */
2953 *num_stream_ctxs = roundup_pow_of_two(*num_streams);
2954 /*
2955 * Find out how many primary stream array entries the host controller
2956 * supports. Later we may use secondary stream arrays (similar to 2nd
2957 * level page entries), but that's an optional feature for xHCI host
2958 * controllers. xHCs must support at least 4 stream IDs.
2959 */
2960 max_streams = HCC_MAX_PSA(xhci->hcc_params);
2961 if (*num_stream_ctxs > max_streams) {
2962 xhci_dbg(xhci, "xHCI HW only supports %u stream ctx entries.\n",
2963 max_streams);
2964 *num_stream_ctxs = max_streams;
2965 *num_streams = max_streams;
2966 }
2967}
2968
2969/* Returns an error code if one of the endpoint already has streams.
2970 * This does not change any data structures, it only checks and gathers
2971 * information.
2972 */
2973static int xhci_calculate_streams_and_bitmask(struct xhci_hcd *xhci,
2974 struct usb_device *udev,
2975 struct usb_host_endpoint **eps, unsigned int num_eps,
2976 unsigned int *num_streams, u32 *changed_ep_bitmask)
2977{
Sarah Sharp8df75f42010-04-02 15:34:16 -07002978 unsigned int max_streams;
2979 unsigned int endpoint_flag;
2980 int i;
2981 int ret;
2982
2983 for (i = 0; i < num_eps; i++) {
2984 ret = xhci_check_streams_endpoint(xhci, udev,
2985 eps[i], udev->slot_id);
2986 if (ret < 0)
2987 return ret;
2988
Felipe Balbi18b7ede2012-01-02 13:35:41 +02002989 max_streams = usb_ss_max_streams(&eps[i]->ss_ep_comp);
Sarah Sharp8df75f42010-04-02 15:34:16 -07002990 if (max_streams < (*num_streams - 1)) {
2991 xhci_dbg(xhci, "Ep 0x%x only supports %u stream IDs.\n",
2992 eps[i]->desc.bEndpointAddress,
2993 max_streams);
2994 *num_streams = max_streams+1;
2995 }
2996
2997 endpoint_flag = xhci_get_endpoint_flag(&eps[i]->desc);
2998 if (*changed_ep_bitmask & endpoint_flag)
2999 return -EINVAL;
3000 *changed_ep_bitmask |= endpoint_flag;
3001 }
3002 return 0;
3003}
3004
3005static u32 xhci_calculate_no_streams_bitmask(struct xhci_hcd *xhci,
3006 struct usb_device *udev,
3007 struct usb_host_endpoint **eps, unsigned int num_eps)
3008{
3009 u32 changed_ep_bitmask = 0;
3010 unsigned int slot_id;
3011 unsigned int ep_index;
3012 unsigned int ep_state;
3013 int i;
3014
3015 slot_id = udev->slot_id;
3016 if (!xhci->devs[slot_id])
3017 return 0;
3018
3019 for (i = 0; i < num_eps; i++) {
3020 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3021 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
3022 /* Are streams already being freed for the endpoint? */
3023 if (ep_state & EP_GETTING_NO_STREAMS) {
3024 xhci_warn(xhci, "WARN Can't disable streams for "
3025 "endpoint 0x%x\n, "
3026 "streams are being disabled already.",
3027 eps[i]->desc.bEndpointAddress);
3028 return 0;
3029 }
3030 /* Are there actually any streams to free? */
3031 if (!(ep_state & EP_HAS_STREAMS) &&
3032 !(ep_state & EP_GETTING_STREAMS)) {
3033 xhci_warn(xhci, "WARN Can't disable streams for "
3034 "endpoint 0x%x\n, "
3035 "streams are already disabled!",
3036 eps[i]->desc.bEndpointAddress);
3037 xhci_warn(xhci, "WARN xhci_free_streams() called "
3038 "with non-streams endpoint\n");
3039 return 0;
3040 }
3041 changed_ep_bitmask |= xhci_get_endpoint_flag(&eps[i]->desc);
3042 }
3043 return changed_ep_bitmask;
3044}
3045
3046/*
3047 * The USB device drivers use this function (though the HCD interface in USB
3048 * core) to prepare a set of bulk endpoints to use streams. Streams are used to
3049 * coordinate mass storage command queueing across multiple endpoints (basically
3050 * a stream ID == a task ID).
3051 *
3052 * Setting up streams involves allocating the same size stream context array
3053 * for each endpoint and issuing a configure endpoint command for all endpoints.
3054 *
3055 * Don't allow the call to succeed if one endpoint only supports one stream
3056 * (which means it doesn't support streams at all).
3057 *
3058 * Drivers may get less stream IDs than they asked for, if the host controller
3059 * hardware or endpoints claim they can't support the number of requested
3060 * stream IDs.
3061 */
3062int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
3063 struct usb_host_endpoint **eps, unsigned int num_eps,
3064 unsigned int num_streams, gfp_t mem_flags)
3065{
3066 int i, ret;
3067 struct xhci_hcd *xhci;
3068 struct xhci_virt_device *vdev;
3069 struct xhci_command *config_cmd;
3070 unsigned int ep_index;
3071 unsigned int num_stream_ctxs;
3072 unsigned long flags;
3073 u32 changed_ep_bitmask = 0;
3074
3075 if (!eps)
3076 return -EINVAL;
3077
3078 /* Add one to the number of streams requested to account for
3079 * stream 0 that is reserved for xHCI usage.
3080 */
3081 num_streams += 1;
3082 xhci = hcd_to_xhci(hcd);
3083 xhci_dbg(xhci, "Driver wants %u stream IDs (including stream 0).\n",
3084 num_streams);
3085
3086 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
3087 if (!config_cmd) {
3088 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
3089 return -ENOMEM;
3090 }
3091
3092 /* Check to make sure all endpoints are not already configured for
3093 * streams. While we're at it, find the maximum number of streams that
3094 * all the endpoints will support and check for duplicate endpoints.
3095 */
3096 spin_lock_irqsave(&xhci->lock, flags);
3097 ret = xhci_calculate_streams_and_bitmask(xhci, udev, eps,
3098 num_eps, &num_streams, &changed_ep_bitmask);
3099 if (ret < 0) {
3100 xhci_free_command(xhci, config_cmd);
3101 spin_unlock_irqrestore(&xhci->lock, flags);
3102 return ret;
3103 }
3104 if (num_streams <= 1) {
3105 xhci_warn(xhci, "WARN: endpoints can't handle "
3106 "more than one stream.\n");
3107 xhci_free_command(xhci, config_cmd);
3108 spin_unlock_irqrestore(&xhci->lock, flags);
3109 return -EINVAL;
3110 }
3111 vdev = xhci->devs[udev->slot_id];
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003112 /* Mark each endpoint as being in transition, so
Sarah Sharp8df75f42010-04-02 15:34:16 -07003113 * xhci_urb_enqueue() will reject all URBs.
3114 */
3115 for (i = 0; i < num_eps; i++) {
3116 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3117 vdev->eps[ep_index].ep_state |= EP_GETTING_STREAMS;
3118 }
3119 spin_unlock_irqrestore(&xhci->lock, flags);
3120
3121 /* Setup internal data structures and allocate HW data structures for
3122 * streams (but don't install the HW structures in the input context
3123 * until we're sure all memory allocation succeeded).
3124 */
3125 xhci_calculate_streams_entries(xhci, &num_streams, &num_stream_ctxs);
3126 xhci_dbg(xhci, "Need %u stream ctx entries for %u stream IDs.\n",
3127 num_stream_ctxs, num_streams);
3128
3129 for (i = 0; i < num_eps; i++) {
3130 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3131 vdev->eps[ep_index].stream_info = xhci_alloc_stream_info(xhci,
3132 num_stream_ctxs,
3133 num_streams, mem_flags);
3134 if (!vdev->eps[ep_index].stream_info)
3135 goto cleanup;
3136 /* Set maxPstreams in endpoint context and update deq ptr to
3137 * point to stream context array. FIXME
3138 */
3139 }
3140
3141 /* Set up the input context for a configure endpoint command. */
3142 for (i = 0; i < num_eps; i++) {
3143 struct xhci_ep_ctx *ep_ctx;
3144
3145 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3146 ep_ctx = xhci_get_ep_ctx(xhci, config_cmd->in_ctx, ep_index);
3147
3148 xhci_endpoint_copy(xhci, config_cmd->in_ctx,
3149 vdev->out_ctx, ep_index);
3150 xhci_setup_streams_ep_input_ctx(xhci, ep_ctx,
3151 vdev->eps[ep_index].stream_info);
3152 }
3153 /* Tell the HW to drop its old copy of the endpoint context info
3154 * and add the updated copy from the input context.
3155 */
3156 xhci_setup_input_ctx_for_config_ep(xhci, config_cmd->in_ctx,
3157 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3158
3159 /* Issue and wait for the configure endpoint command */
3160 ret = xhci_configure_endpoint(xhci, udev, config_cmd,
3161 false, false);
3162
3163 /* xHC rejected the configure endpoint command for some reason, so we
3164 * leave the old ring intact and free our internal streams data
3165 * structure.
3166 */
3167 if (ret < 0)
3168 goto cleanup;
3169
3170 spin_lock_irqsave(&xhci->lock, flags);
3171 for (i = 0; i < num_eps; i++) {
3172 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3173 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3174 xhci_dbg(xhci, "Slot %u ep ctx %u now has streams.\n",
3175 udev->slot_id, ep_index);
3176 vdev->eps[ep_index].ep_state |= EP_HAS_STREAMS;
3177 }
3178 xhci_free_command(xhci, config_cmd);
3179 spin_unlock_irqrestore(&xhci->lock, flags);
3180
3181 /* Subtract 1 for stream 0, which drivers can't use */
3182 return num_streams - 1;
3183
3184cleanup:
3185 /* If it didn't work, free the streams! */
3186 for (i = 0; i < num_eps; i++) {
3187 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3188 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003189 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003190 /* FIXME Unset maxPstreams in endpoint context and
3191 * update deq ptr to point to normal string ring.
3192 */
3193 vdev->eps[ep_index].ep_state &= ~EP_GETTING_STREAMS;
3194 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3195 xhci_endpoint_zero(xhci, vdev, eps[i]);
3196 }
3197 xhci_free_command(xhci, config_cmd);
3198 return -ENOMEM;
3199}
3200
3201/* Transition the endpoint from using streams to being a "normal" endpoint
3202 * without streams.
3203 *
3204 * Modify the endpoint context state, submit a configure endpoint command,
3205 * and free all endpoint rings for streams if that completes successfully.
3206 */
3207int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
3208 struct usb_host_endpoint **eps, unsigned int num_eps,
3209 gfp_t mem_flags)
3210{
3211 int i, ret;
3212 struct xhci_hcd *xhci;
3213 struct xhci_virt_device *vdev;
3214 struct xhci_command *command;
3215 unsigned int ep_index;
3216 unsigned long flags;
3217 u32 changed_ep_bitmask;
3218
3219 xhci = hcd_to_xhci(hcd);
3220 vdev = xhci->devs[udev->slot_id];
3221
3222 /* Set up a configure endpoint command to remove the streams rings */
3223 spin_lock_irqsave(&xhci->lock, flags);
3224 changed_ep_bitmask = xhci_calculate_no_streams_bitmask(xhci,
3225 udev, eps, num_eps);
3226 if (changed_ep_bitmask == 0) {
3227 spin_unlock_irqrestore(&xhci->lock, flags);
3228 return -EINVAL;
3229 }
3230
3231 /* Use the xhci_command structure from the first endpoint. We may have
3232 * allocated too many, but the driver may call xhci_free_streams() for
3233 * each endpoint it grouped into one call to xhci_alloc_streams().
3234 */
3235 ep_index = xhci_get_endpoint_index(&eps[0]->desc);
3236 command = vdev->eps[ep_index].stream_info->free_streams_command;
3237 for (i = 0; i < num_eps; i++) {
3238 struct xhci_ep_ctx *ep_ctx;
3239
3240 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3241 ep_ctx = xhci_get_ep_ctx(xhci, command->in_ctx, ep_index);
3242 xhci->devs[udev->slot_id]->eps[ep_index].ep_state |=
3243 EP_GETTING_NO_STREAMS;
3244
3245 xhci_endpoint_copy(xhci, command->in_ctx,
3246 vdev->out_ctx, ep_index);
3247 xhci_setup_no_streams_ep_input_ctx(xhci, ep_ctx,
3248 &vdev->eps[ep_index]);
3249 }
3250 xhci_setup_input_ctx_for_config_ep(xhci, command->in_ctx,
3251 vdev->out_ctx, changed_ep_bitmask, changed_ep_bitmask);
3252 spin_unlock_irqrestore(&xhci->lock, flags);
3253
3254 /* Issue and wait for the configure endpoint command,
3255 * which must succeed.
3256 */
3257 ret = xhci_configure_endpoint(xhci, udev, command,
3258 false, true);
3259
3260 /* xHC rejected the configure endpoint command for some reason, so we
3261 * leave the streams rings intact.
3262 */
3263 if (ret < 0)
3264 return ret;
3265
3266 spin_lock_irqsave(&xhci->lock, flags);
3267 for (i = 0; i < num_eps; i++) {
3268 ep_index = xhci_get_endpoint_index(&eps[i]->desc);
3269 xhci_free_stream_info(xhci, vdev->eps[ep_index].stream_info);
Sarah Sharp8a007742010-04-30 15:37:56 -07003270 vdev->eps[ep_index].stream_info = NULL;
Sarah Sharp8df75f42010-04-02 15:34:16 -07003271 /* FIXME Unset maxPstreams in endpoint context and
3272 * update deq ptr to point to normal string ring.
3273 */
3274 vdev->eps[ep_index].ep_state &= ~EP_GETTING_NO_STREAMS;
3275 vdev->eps[ep_index].ep_state &= ~EP_HAS_STREAMS;
3276 }
3277 spin_unlock_irqrestore(&xhci->lock, flags);
3278
3279 return 0;
3280}
3281
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003282/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003283 * Deletes endpoint resources for endpoints that were active before a Reset
3284 * Device command, or a Disable Slot command. The Reset Device command leaves
3285 * the control endpoint intact, whereas the Disable Slot command deletes it.
3286 *
3287 * Must be called with xhci->lock held.
3288 */
3289void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
3290 struct xhci_virt_device *virt_dev, bool drop_control_ep)
3291{
3292 int i;
3293 unsigned int num_dropped_eps = 0;
3294 unsigned int drop_flags = 0;
3295
3296 for (i = (drop_control_ep ? 0 : 1); i < 31; i++) {
3297 if (virt_dev->eps[i].ring) {
3298 drop_flags |= 1 << i;
3299 num_dropped_eps++;
3300 }
3301 }
3302 xhci->num_active_eps -= num_dropped_eps;
3303 if (num_dropped_eps)
3304 xhci_dbg(xhci, "Dropped %u ep ctxs, flags = 0x%x, "
3305 "%u now active.\n",
3306 num_dropped_eps, drop_flags,
3307 xhci->num_active_eps);
3308}
3309
3310/*
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003311 * This submits a Reset Device Command, which will set the device state to 0,
3312 * set the device address to 0, and disable all the endpoints except the default
3313 * control endpoint. The USB core should come back and call
3314 * xhci_address_device(), and then re-set up the configuration. If this is
3315 * called because of a usb_reset_and_verify_device(), then the old alternate
3316 * settings will be re-installed through the normal bandwidth allocation
3317 * functions.
3318 *
3319 * Wait for the Reset Device command to finish. Remove all structures
3320 * associated with the endpoints that were disabled. Clear the input device
3321 * structure? Cache the rings? Reset the control endpoint 0 max packet size?
Andiry Xuf0615c42010-10-14 07:22:48 -07003322 *
3323 * If the virt_dev to be reset does not exist or does not match the udev,
3324 * it means the device is lost, possibly due to the xHC restore error and
3325 * re-initialization during S3/S4. In this case, call xhci_alloc_dev() to
3326 * re-allocate the device.
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003327 */
Andiry Xuf0615c42010-10-14 07:22:48 -07003328int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003329{
3330 int ret, i;
3331 unsigned long flags;
3332 struct xhci_hcd *xhci;
3333 unsigned int slot_id;
3334 struct xhci_virt_device *virt_dev;
3335 struct xhci_command *reset_device_cmd;
3336 int timeleft;
3337 int last_freed_endpoint;
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003338 struct xhci_slot_ctx *slot_ctx;
Sarah Sharp2e279802011-09-02 11:05:50 -07003339 int old_active_eps = 0;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003340
Andiry Xuf0615c42010-10-14 07:22:48 -07003341 ret = xhci_check_args(hcd, udev, NULL, 0, false, __func__);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003342 if (ret <= 0)
3343 return ret;
3344 xhci = hcd_to_xhci(hcd);
3345 slot_id = udev->slot_id;
3346 virt_dev = xhci->devs[slot_id];
Andiry Xuf0615c42010-10-14 07:22:48 -07003347 if (!virt_dev) {
3348 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3349 "not exist. Re-allocate the device\n", slot_id);
3350 ret = xhci_alloc_dev(hcd, udev);
3351 if (ret == 1)
3352 return 0;
3353 else
3354 return -EINVAL;
3355 }
3356
3357 if (virt_dev->udev != udev) {
3358 /* If the virt_dev and the udev does not match, this virt_dev
3359 * may belong to another udev.
3360 * Re-allocate the device.
3361 */
3362 xhci_dbg(xhci, "The device to be reset with slot ID %u does "
3363 "not match the udev. Re-allocate the device\n",
3364 slot_id);
3365 ret = xhci_alloc_dev(hcd, udev);
3366 if (ret == 1)
3367 return 0;
3368 else
3369 return -EINVAL;
3370 }
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003371
Maarten Lankhorst001fd382011-06-01 23:27:50 +02003372 /* If device is not setup, there is no point in resetting it */
3373 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
3374 if (GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state)) ==
3375 SLOT_STATE_DISABLED)
3376 return 0;
3377
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003378 xhci_dbg(xhci, "Resetting device with slot ID %u\n", slot_id);
3379 /* Allocate the command structure that holds the struct completion.
3380 * Assume we're in process context, since the normal device reset
3381 * process has to wait for the device anyway. Storage devices are
3382 * reset as part of error handling, so use GFP_NOIO instead of
3383 * GFP_KERNEL.
3384 */
3385 reset_device_cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
3386 if (!reset_device_cmd) {
3387 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
3388 return -ENOMEM;
3389 }
3390
3391 /* Attempt to submit the Reset Device command to the command ring */
3392 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymand134fa52013-08-30 18:25:49 +03003393 reset_device_cmd->command_trb = xhci_find_next_enqueue(xhci->cmd_ring);
Paul Zimmerman7a3783e2010-11-17 16:26:50 -08003394
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003395 list_add_tail(&reset_device_cmd->cmd_list, &virt_dev->cmd_list);
3396 ret = xhci_queue_reset_device(xhci, slot_id);
3397 if (ret) {
3398 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3399 list_del(&reset_device_cmd->cmd_list);
3400 spin_unlock_irqrestore(&xhci->lock, flags);
3401 goto command_cleanup;
3402 }
3403 xhci_ring_cmd_db(xhci);
3404 spin_unlock_irqrestore(&xhci->lock, flags);
3405
3406 /* Wait for the Reset Device command to finish */
3407 timeleft = wait_for_completion_interruptible_timeout(
3408 reset_device_cmd->completion,
3409 USB_CTRL_SET_TIMEOUT);
3410 if (timeleft <= 0) {
3411 xhci_warn(xhci, "%s while waiting for reset device command\n",
3412 timeleft == 0 ? "Timeout" : "Signal");
3413 spin_lock_irqsave(&xhci->lock, flags);
3414 /* The timeout might have raced with the event ring handler, so
3415 * only delete from the list if the item isn't poisoned.
3416 */
3417 if (reset_device_cmd->cmd_list.next != LIST_POISON1)
3418 list_del(&reset_device_cmd->cmd_list);
3419 spin_unlock_irqrestore(&xhci->lock, flags);
3420 ret = -ETIME;
3421 goto command_cleanup;
3422 }
3423
3424 /* The Reset Device command can't fail, according to the 0.95/0.96 spec,
3425 * unless we tried to reset a slot ID that wasn't enabled,
3426 * or the device wasn't in the addressed or configured state.
3427 */
3428 ret = reset_device_cmd->status;
3429 switch (ret) {
3430 case COMP_EBADSLT: /* 0.95 completion code for bad slot ID */
3431 case COMP_CTX_STATE: /* 0.96 completion code for same thing */
3432 xhci_info(xhci, "Can't reset device (slot ID %u) in %s state\n",
3433 slot_id,
3434 xhci_get_slot_state(xhci, virt_dev->out_ctx));
3435 xhci_info(xhci, "Not freeing device rings.\n");
3436 /* Don't treat this as an error. May change my mind later. */
3437 ret = 0;
3438 goto command_cleanup;
3439 case COMP_SUCCESS:
3440 xhci_dbg(xhci, "Successful reset device command.\n");
3441 break;
3442 default:
3443 if (xhci_is_vendor_info_code(xhci, ret))
3444 break;
3445 xhci_warn(xhci, "Unknown completion code %u for "
3446 "reset device command.\n", ret);
3447 ret = -EINVAL;
3448 goto command_cleanup;
3449 }
3450
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003451 /* Free up host controller endpoint resources */
3452 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3453 spin_lock_irqsave(&xhci->lock, flags);
3454 /* Don't delete the default control endpoint resources */
3455 xhci_free_device_endpoint_resources(xhci, virt_dev, false);
3456 spin_unlock_irqrestore(&xhci->lock, flags);
3457 }
3458
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003459 /* Everything but endpoint 0 is disabled, so free or cache the rings. */
3460 last_freed_endpoint = 1;
3461 for (i = 1; i < 31; ++i) {
Dmitry Torokhov2dea75d2011-04-12 23:06:28 -07003462 struct xhci_virt_ep *ep = &virt_dev->eps[i];
3463
3464 if (ep->ep_state & EP_HAS_STREAMS) {
3465 xhci_free_stream_info(xhci, ep->stream_info);
3466 ep->stream_info = NULL;
3467 ep->ep_state &= ~EP_HAS_STREAMS;
3468 }
3469
3470 if (ep->ring) {
3471 xhci_free_or_cache_endpoint_ring(xhci, virt_dev, i);
3472 last_freed_endpoint = i;
3473 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003474 if (!list_empty(&virt_dev->eps[i].bw_endpoint_list))
3475 xhci_drop_ep_from_interval_table(xhci,
3476 &virt_dev->eps[i].bw_info,
3477 virt_dev->bw_table,
3478 udev,
3479 &virt_dev->eps[i],
3480 virt_dev->tt_info);
Sarah Sharp9af5d712011-09-02 11:05:48 -07003481 xhci_clear_endpoint_bw_info(&virt_dev->eps[i].bw_info);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003482 }
Sarah Sharp2e279802011-09-02 11:05:50 -07003483 /* If necessary, update the number of active TTs on this root port */
3484 xhci_update_tt_active_eps(xhci, virt_dev, old_active_eps);
3485
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003486 xhci_dbg(xhci, "Output context after successful reset device cmd:\n");
3487 xhci_dbg_ctx(xhci, virt_dev->out_ctx, last_freed_endpoint);
3488 ret = 0;
3489
3490command_cleanup:
3491 xhci_free_command(xhci, reset_device_cmd);
3492 return ret;
3493}
3494
3495/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003496 * At this point, the struct usb_device is about to go away, the device has
3497 * disconnected, and all traffic has been stopped and the endpoints have been
3498 * disabled. Free any HC data structures associated with that device.
3499 */
3500void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev)
3501{
3502 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003503 struct xhci_virt_device *virt_dev;
Shawn Nematbakhsh8d1c1a32013-08-19 10:36:13 -07003504 struct device *dev = hcd->self.controller;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003505 unsigned long flags;
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003506 u32 state;
Andiry Xu64927732010-10-14 07:22:45 -07003507 int i, ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003508
Shawn Nematbakhsh8d1c1a32013-08-19 10:36:13 -07003509#ifndef CONFIG_USB_DEFAULT_PERSIST
3510 /*
3511 * We called pm_runtime_get_noresume when the device was attached.
3512 * Decrement the counter here to allow controller to runtime suspend
3513 * if no devices remain.
3514 */
3515 if (xhci->quirks & XHCI_RESET_ON_RESUME)
3516 pm_runtime_put_noidle(dev);
3517#endif
3518
Andiry Xu64927732010-10-14 07:22:45 -07003519 ret = xhci_check_args(hcd, udev, NULL, 0, true, __func__);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003520 /* If the host is halted due to driver unload, we still need to free the
3521 * device.
3522 */
3523 if (ret <= 0 && ret != -ENODEV)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003524 return;
Andiry Xu64927732010-10-14 07:22:45 -07003525
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003526 virt_dev = xhci->devs[udev->slot_id];
Sarah Sharp6f5165c2009-10-27 10:57:01 -07003527
3528 /* Stop any wayward timer functions (which may grab the lock) */
3529 for (i = 0; i < 31; ++i) {
3530 virt_dev->eps[i].ep_state &= ~EP_HALT_PENDING;
3531 del_timer_sync(&virt_dev->eps[i].stop_cmd_timer);
3532 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003533
Andiry Xu65580b432011-09-23 14:19:52 -07003534 if (udev->usb2_hw_lpm_enabled) {
3535 xhci_set_usb2_hardware_lpm(hcd, udev, 0);
3536 udev->usb2_hw_lpm_enabled = 0;
3537 }
3538
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003539 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003540 /* Don't disable the slot if the host controller is dead. */
3541 state = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharp7bd89b42011-07-01 13:35:40 -07003542 if (state == 0xffffffff || (xhci->xhc_state & XHCI_STATE_DYING) ||
3543 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Sarah Sharpc526d0d2009-09-16 16:42:39 -07003544 xhci_free_virt_device(xhci, udev->slot_id);
3545 spin_unlock_irqrestore(&xhci->lock, flags);
3546 return;
3547 }
3548
Sarah Sharp23e3be12009-04-29 19:05:20 -07003549 if (xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003550 spin_unlock_irqrestore(&xhci->lock, flags);
3551 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3552 return;
3553 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003554 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003555 spin_unlock_irqrestore(&xhci->lock, flags);
3556 /*
3557 * Event command completion handler will free any data structures
Sarah Sharpf88ba782009-05-14 11:44:22 -07003558 * associated with the slot. XXX Can free sleep?
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003559 */
3560}
3561
3562/*
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003563 * Checks if we have enough host controller resources for the default control
3564 * endpoint.
3565 *
3566 * Must be called with xhci->lock held.
3567 */
3568static int xhci_reserve_host_control_ep_resources(struct xhci_hcd *xhci)
3569{
3570 if (xhci->num_active_eps + 1 > xhci->limit_active_eps) {
3571 xhci_dbg(xhci, "Not enough ep ctxs: "
3572 "%u active, need to add 1, limit is %u.\n",
3573 xhci->num_active_eps, xhci->limit_active_eps);
3574 return -ENOMEM;
3575 }
3576 xhci->num_active_eps += 1;
3577 xhci_dbg(xhci, "Adding 1 ep ctx, %u now active.\n",
3578 xhci->num_active_eps);
3579 return 0;
3580}
3581
3582
3583/*
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003584 * Returns 0 if the xHC ran out of device slots, the Enable Slot command
3585 * timed out, or allocating memory failed. Returns 1 on success.
3586 */
3587int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev)
3588{
3589 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Shawn Nematbakhsh8d1c1a32013-08-19 10:36:13 -07003590 struct device *dev = hcd->self.controller;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003591 unsigned long flags;
3592 int timeleft;
3593 int ret;
Elric Fu75382342012-06-27 16:31:52 +08003594 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003595
3596 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymand134fa52013-08-30 18:25:49 +03003597 cmd_trb = xhci_find_next_enqueue(xhci->cmd_ring);
Sarah Sharp23e3be12009-04-29 19:05:20 -07003598 ret = xhci_queue_slot_control(xhci, TRB_ENABLE_SLOT, 0);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003599 if (ret) {
3600 spin_unlock_irqrestore(&xhci->lock, flags);
3601 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3602 return 0;
3603 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003604 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003605 spin_unlock_irqrestore(&xhci->lock, flags);
3606
3607 /* XXX: how much time for xHC slot assignment? */
3608 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu75382342012-06-27 16:31:52 +08003609 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003610 if (timeleft <= 0) {
3611 xhci_warn(xhci, "%s while waiting for a slot\n",
3612 timeleft == 0 ? "Timeout" : "Signal");
Elric Fu75382342012-06-27 16:31:52 +08003613 /* cancel the enable slot request */
3614 return xhci_cancel_cmd(xhci, NULL, cmd_trb);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003615 }
3616
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003617 if (!xhci->slot_id) {
3618 xhci_err(xhci, "Error while assigning device slot ID\n");
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003619 return 0;
3620 }
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003621
3622 if ((xhci->quirks & XHCI_EP_LIMIT_QUIRK)) {
3623 spin_lock_irqsave(&xhci->lock, flags);
3624 ret = xhci_reserve_host_control_ep_resources(xhci);
3625 if (ret) {
3626 spin_unlock_irqrestore(&xhci->lock, flags);
3627 xhci_warn(xhci, "Not enough host resources, "
3628 "active endpoint contexts = %u\n",
3629 xhci->num_active_eps);
3630 goto disable_slot;
3631 }
3632 spin_unlock_irqrestore(&xhci->lock, flags);
3633 }
3634 /* Use GFP_NOIO, since this function can be called from
Sarah Sharpa6d940d2010-12-28 13:08:42 -08003635 * xhci_discover_or_reset_device(), which may be called as part of
3636 * mass storage driver error handling.
3637 */
3638 if (!xhci_alloc_virt_device(xhci, xhci->slot_id, udev, GFP_NOIO)) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003639 xhci_warn(xhci, "Could not allocate xHCI USB device data structures\n");
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003640 goto disable_slot;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003641 }
3642 udev->slot_id = xhci->slot_id;
Shawn Nematbakhsh8d1c1a32013-08-19 10:36:13 -07003643
3644#ifndef CONFIG_USB_DEFAULT_PERSIST
3645 /*
3646 * If resetting upon resume, we can't put the controller into runtime
3647 * suspend if there is a device attached.
3648 */
3649 if (xhci->quirks & XHCI_RESET_ON_RESUME)
3650 pm_runtime_get_noresume(dev);
3651#endif
3652
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003653 /* Is this a LS or FS device under a HS hub? */
3654 /* Hub or peripherial? */
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003655 return 1;
Sarah Sharp2cf95c12011-05-11 16:14:58 -07003656
3657disable_slot:
3658 /* Disable slot, if we can do it without mem alloc */
3659 spin_lock_irqsave(&xhci->lock, flags);
3660 if (!xhci_queue_slot_control(xhci, TRB_DISABLE_SLOT, udev->slot_id))
3661 xhci_ring_cmd_db(xhci);
3662 spin_unlock_irqrestore(&xhci->lock, flags);
3663 return 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003664}
3665
3666/*
3667 * Issue an Address Device command (which will issue a SetAddress request to
3668 * the device).
3669 * We should be protected by the usb_address0_mutex in khubd's hub_port_init, so
3670 * we should only issue and wait on one address command at the same time.
3671 *
3672 * We add one to the device address issued by the hardware because the USB core
3673 * uses address 1 for the root hubs (even though they're not really devices).
3674 */
3675int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev)
3676{
3677 unsigned long flags;
3678 int timeleft;
3679 struct xhci_virt_device *virt_dev;
3680 int ret = 0;
3681 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
John Yound115b042009-07-27 12:05:15 -07003682 struct xhci_slot_ctx *slot_ctx;
3683 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003684 u64 temp_64;
Elric Fu75382342012-06-27 16:31:52 +08003685 union xhci_trb *cmd_trb;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003686
3687 if (!udev->slot_id) {
3688 xhci_dbg(xhci, "Bad Slot ID %d\n", udev->slot_id);
3689 return -EINVAL;
3690 }
3691
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003692 virt_dev = xhci->devs[udev->slot_id];
3693
Matt Evans7ed603e2011-03-29 13:40:56 +11003694 if (WARN_ON(!virt_dev)) {
3695 /*
3696 * In plug/unplug torture test with an NEC controller,
3697 * a zero-dereference was observed once due to virt_dev = 0.
3698 * Print useful debug rather than crash if it is observed again!
3699 */
3700 xhci_warn(xhci, "Virt dev invalid for slot_id 0x%x!\n",
3701 udev->slot_id);
3702 return -EINVAL;
3703 }
3704
Andiry Xuf0615c42010-10-14 07:22:48 -07003705 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->in_ctx);
3706 /*
3707 * If this is the first Set Address since device plug-in or
3708 * virt_device realloaction after a resume with an xHCI power loss,
3709 * then set up the slot context.
3710 */
3711 if (!slot_ctx->dev_info)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003712 xhci_setup_addressable_virt_dev(xhci, udev);
Andiry Xuf0615c42010-10-14 07:22:48 -07003713 /* Otherwise, update the control endpoint ring enqueue pointer. */
Sarah Sharp2d1ee592010-07-09 17:08:54 +02003714 else
3715 xhci_copy_ep0_dequeue_into_input_ctx(xhci, udev);
Sarah Sharpd31c2852011-11-03 13:06:08 -07003716 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
3717 ctrl_ctx->add_flags = cpu_to_le32(SLOT_FLAG | EP0_FLAG);
3718 ctrl_ctx->drop_flags = 0;
3719
Sarah Sharp66e49d82009-07-27 12:03:46 -07003720 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003721 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003722
Sarah Sharpf88ba782009-05-14 11:44:22 -07003723 spin_lock_irqsave(&xhci->lock, flags);
Mathias Nymand134fa52013-08-30 18:25:49 +03003724 cmd_trb = xhci_find_next_enqueue(xhci->cmd_ring);
John Yound115b042009-07-27 12:05:15 -07003725 ret = xhci_queue_address_device(xhci, virt_dev->in_ctx->dma,
3726 udev->slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003727 if (ret) {
3728 spin_unlock_irqrestore(&xhci->lock, flags);
3729 xhci_dbg(xhci, "FIXME: allocate a command ring segment\n");
3730 return ret;
3731 }
Sarah Sharp23e3be12009-04-29 19:05:20 -07003732 xhci_ring_cmd_db(xhci);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003733 spin_unlock_irqrestore(&xhci->lock, flags);
3734
3735 /* ctrl tx can take up to 5 sec; XXX: need more time for xHC? */
3736 timeleft = wait_for_completion_interruptible_timeout(&xhci->addr_dev,
Elric Fu75382342012-06-27 16:31:52 +08003737 XHCI_CMD_DEFAULT_TIMEOUT);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003738 /* FIXME: From section 4.3.4: "Software shall be responsible for timing
3739 * the SetAddress() "recovery interval" required by USB and aborting the
3740 * command on a timeout.
3741 */
3742 if (timeleft <= 0) {
Andiry Xucd681762011-09-23 14:19:55 -07003743 xhci_warn(xhci, "%s while waiting for address device command\n",
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003744 timeleft == 0 ? "Timeout" : "Signal");
Elric Fu75382342012-06-27 16:31:52 +08003745 /* cancel the address device command */
3746 ret = xhci_cancel_cmd(xhci, NULL, cmd_trb);
3747 if (ret < 0)
3748 return ret;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003749 return -ETIME;
3750 }
3751
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003752 switch (virt_dev->cmd_status) {
3753 case COMP_CTX_STATE:
3754 case COMP_EBADSLT:
3755 xhci_err(xhci, "Setup ERROR: address device command for slot %d.\n",
3756 udev->slot_id);
3757 ret = -EINVAL;
3758 break;
3759 case COMP_TX_ERR:
3760 dev_warn(&udev->dev, "Device not responding to set address.\n");
3761 ret = -EPROTO;
3762 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08003763 case COMP_DEV_ERR:
3764 dev_warn(&udev->dev, "ERROR: Incompatible device for address "
3765 "device command.\n");
3766 ret = -ENODEV;
3767 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003768 case COMP_SUCCESS:
3769 xhci_dbg(xhci, "Successful Address Device command\n");
3770 break;
3771 default:
3772 xhci_err(xhci, "ERROR: unexpected command completion "
3773 "code 0x%x.\n", virt_dev->cmd_status);
Sarah Sharp66e49d82009-07-27 12:03:46 -07003774 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003775 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003776 ret = -EINVAL;
3777 break;
3778 }
3779 if (ret) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003780 return ret;
3781 }
Sarah Sharp8e595a52009-07-27 12:03:31 -07003782 temp_64 = xhci_read_64(xhci, &xhci->op_regs->dcbaa_ptr);
3783 xhci_dbg(xhci, "Op regs DCBAA ptr = %#016llx\n", temp_64);
3784 xhci_dbg(xhci, "Slot ID %d dcbaa entry @%p = %#016llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +11003785 udev->slot_id,
3786 &xhci->dcbaa->dev_context_ptrs[udev->slot_id],
3787 (unsigned long long)
3788 le64_to_cpu(xhci->dcbaa->dev_context_ptrs[udev->slot_id]));
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003789 xhci_dbg(xhci, "Output Context DMA address = %#08llx\n",
John Yound115b042009-07-27 12:05:15 -07003790 (unsigned long long)virt_dev->out_ctx->dma);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003791 xhci_dbg(xhci, "Slot ID %d Input Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003792 xhci_dbg_ctx(xhci, virt_dev->in_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003793 xhci_dbg(xhci, "Slot ID %d Output Context:\n", udev->slot_id);
John Yound115b042009-07-27 12:05:15 -07003794 xhci_dbg_ctx(xhci, virt_dev->out_ctx, 2);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003795 /*
3796 * USB core uses address 1 for the roothubs, so we add one to the
3797 * address given back to us by the HC.
3798 */
John Yound115b042009-07-27 12:05:15 -07003799 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
Andiry Xuc8d4af82010-10-14 07:22:51 -07003800 /* Use kernel assigned address for devices; store xHC assigned
3801 * address locally. */
Matt Evans28ccd292011-03-29 13:40:46 +11003802 virt_dev->address = (le32_to_cpu(slot_ctx->dev_state) & DEV_ADDR_MASK)
3803 + 1;
Sarah Sharpf94e01862009-04-27 19:58:38 -07003804 /* Zero the input context control for later use */
John Yound115b042009-07-27 12:05:15 -07003805 ctrl_ctx->add_flags = 0;
3806 ctrl_ctx->drop_flags = 0;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003807
Andiry Xuc8d4af82010-10-14 07:22:51 -07003808 xhci_dbg(xhci, "Internal device address = %d\n", virt_dev->address);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003809
3810 return 0;
3811}
3812
Andiry Xu95743232011-09-23 14:19:51 -07003813#ifdef CONFIG_USB_SUSPEND
3814
3815/* BESL to HIRD Encoding array for USB2 LPM */
3816static int xhci_besl_encoding[16] = {125, 150, 200, 300, 400, 500, 1000, 2000,
3817 3000, 4000, 5000, 6000, 7000, 8000, 9000, 10000};
3818
3819/* Calculate HIRD/BESL for USB2 PORTPMSC*/
Andiry Xuf99298b2011-12-12 16:45:28 +08003820static int xhci_calculate_hird_besl(struct xhci_hcd *xhci,
3821 struct usb_device *udev)
Andiry Xu95743232011-09-23 14:19:51 -07003822{
Andiry Xuf99298b2011-12-12 16:45:28 +08003823 int u2del, besl, besl_host;
3824 int besl_device = 0;
3825 u32 field;
Andiry Xu95743232011-09-23 14:19:51 -07003826
Andiry Xuf99298b2011-12-12 16:45:28 +08003827 u2del = HCS_U2_LATENCY(xhci->hcs_params3);
3828 field = le32_to_cpu(udev->bos->ext_cap->bmAttributes);
3829
3830 if (field & USB_BESL_SUPPORT) {
3831 for (besl_host = 0; besl_host < 16; besl_host++) {
3832 if (xhci_besl_encoding[besl_host] >= u2del)
Andiry Xu95743232011-09-23 14:19:51 -07003833 break;
3834 }
Andiry Xuf99298b2011-12-12 16:45:28 +08003835 /* Use baseline BESL value as default */
3836 if (field & USB_BESL_BASELINE_VALID)
3837 besl_device = USB_GET_BESL_BASELINE(field);
3838 else if (field & USB_BESL_DEEP_VALID)
3839 besl_device = USB_GET_BESL_DEEP(field);
Andiry Xu95743232011-09-23 14:19:51 -07003840 } else {
3841 if (u2del <= 50)
Andiry Xuf99298b2011-12-12 16:45:28 +08003842 besl_host = 0;
Andiry Xu95743232011-09-23 14:19:51 -07003843 else
Andiry Xuf99298b2011-12-12 16:45:28 +08003844 besl_host = (u2del - 51) / 75 + 1;
Andiry Xu95743232011-09-23 14:19:51 -07003845 }
3846
Andiry Xuf99298b2011-12-12 16:45:28 +08003847 besl = besl_host + besl_device;
3848 if (besl > 15)
3849 besl = 15;
3850
3851 return besl;
Andiry Xu95743232011-09-23 14:19:51 -07003852}
3853
3854static int xhci_usb2_software_lpm_test(struct usb_hcd *hcd,
3855 struct usb_device *udev)
3856{
3857 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3858 struct dev_info *dev_info;
3859 __le32 __iomem **port_array;
3860 __le32 __iomem *addr, *pm_addr;
3861 u32 temp, dev_id;
3862 unsigned int port_num;
3863 unsigned long flags;
Andiry Xuf99298b2011-12-12 16:45:28 +08003864 int hird;
Andiry Xu95743232011-09-23 14:19:51 -07003865 int ret;
3866
3867 if (hcd->speed == HCD_USB3 || !xhci->sw_lpm_support ||
3868 !udev->lpm_capable)
3869 return -EINVAL;
3870
3871 /* we only support lpm for non-hub device connected to root hub yet */
3872 if (!udev->parent || udev->parent->parent ||
3873 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3874 return -EINVAL;
3875
3876 spin_lock_irqsave(&xhci->lock, flags);
3877
3878 /* Look for devices in lpm_failed_devs list */
3879 dev_id = le16_to_cpu(udev->descriptor.idVendor) << 16 |
3880 le16_to_cpu(udev->descriptor.idProduct);
3881 list_for_each_entry(dev_info, &xhci->lpm_failed_devs, list) {
3882 if (dev_info->dev_id == dev_id) {
3883 ret = -EINVAL;
3884 goto finish;
3885 }
3886 }
3887
3888 port_array = xhci->usb2_ports;
3889 port_num = udev->portnum - 1;
3890
3891 if (port_num > HCS_MAX_PORTS(xhci->hcs_params1)) {
3892 xhci_dbg(xhci, "invalid port number %d\n", udev->portnum);
3893 ret = -EINVAL;
3894 goto finish;
3895 }
3896
3897 /*
3898 * Test USB 2.0 software LPM.
3899 * FIXME: some xHCI 1.0 hosts may implement a new register to set up
3900 * hardware-controlled USB 2.0 LPM. See section 5.4.11 and 4.23.5.1.1.1
3901 * in the June 2011 errata release.
3902 */
3903 xhci_dbg(xhci, "test port %d software LPM\n", port_num);
3904 /*
3905 * Set L1 Device Slot and HIRD/BESL.
3906 * Check device's USB 2.0 extension descriptor to determine whether
3907 * HIRD or BESL shoule be used. See USB2.0 LPM errata.
3908 */
3909 pm_addr = port_array[port_num] + 1;
Andiry Xuf99298b2011-12-12 16:45:28 +08003910 hird = xhci_calculate_hird_besl(xhci, udev);
Andiry Xu95743232011-09-23 14:19:51 -07003911 temp = PORT_L1DS(udev->slot_id) | PORT_HIRD(hird);
3912 xhci_writel(xhci, temp, pm_addr);
3913
3914 /* Set port link state to U2(L1) */
3915 addr = port_array[port_num];
3916 xhci_set_link_state(xhci, port_array, port_num, XDEV_U2);
3917
3918 /* wait for ACK */
3919 spin_unlock_irqrestore(&xhci->lock, flags);
3920 msleep(10);
3921 spin_lock_irqsave(&xhci->lock, flags);
3922
3923 /* Check L1 Status */
3924 ret = handshake(xhci, pm_addr, PORT_L1S_MASK, PORT_L1S_SUCCESS, 125);
3925 if (ret != -ETIMEDOUT) {
3926 /* enter L1 successfully */
3927 temp = xhci_readl(xhci, addr);
3928 xhci_dbg(xhci, "port %d entered L1 state, port status 0x%x\n",
3929 port_num, temp);
3930 ret = 0;
3931 } else {
3932 temp = xhci_readl(xhci, pm_addr);
3933 xhci_dbg(xhci, "port %d software lpm failed, L1 status %d\n",
3934 port_num, temp & PORT_L1S_MASK);
3935 ret = -EINVAL;
3936 }
3937
3938 /* Resume the port */
3939 xhci_set_link_state(xhci, port_array, port_num, XDEV_U0);
3940
3941 spin_unlock_irqrestore(&xhci->lock, flags);
3942 msleep(10);
3943 spin_lock_irqsave(&xhci->lock, flags);
3944
3945 /* Clear PLC */
3946 xhci_test_and_clear_bit(xhci, port_array, port_num, PORT_PLC);
3947
3948 /* Check PORTSC to make sure the device is in the right state */
3949 if (!ret) {
3950 temp = xhci_readl(xhci, addr);
3951 xhci_dbg(xhci, "resumed port %d status 0x%x\n", port_num, temp);
3952 if (!(temp & PORT_CONNECT) || !(temp & PORT_PE) ||
3953 (temp & PORT_PLS_MASK) != XDEV_U0) {
3954 xhci_dbg(xhci, "port L1 resume fail\n");
3955 ret = -EINVAL;
3956 }
3957 }
3958
3959 if (ret) {
3960 /* Insert dev to lpm_failed_devs list */
3961 xhci_warn(xhci, "device LPM test failed, may disconnect and "
3962 "re-enumerate\n");
3963 dev_info = kzalloc(sizeof(struct dev_info), GFP_ATOMIC);
3964 if (!dev_info) {
3965 ret = -ENOMEM;
3966 goto finish;
3967 }
3968 dev_info->dev_id = dev_id;
3969 INIT_LIST_HEAD(&dev_info->list);
3970 list_add(&dev_info->list, &xhci->lpm_failed_devs);
3971 } else {
3972 xhci_ring_device(xhci, udev->slot_id);
3973 }
3974
3975finish:
3976 spin_unlock_irqrestore(&xhci->lock, flags);
3977 return ret;
3978}
3979
Andiry Xu65580b432011-09-23 14:19:52 -07003980int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
3981 struct usb_device *udev, int enable)
3982{
3983 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
3984 __le32 __iomem **port_array;
3985 __le32 __iomem *pm_addr;
3986 u32 temp;
3987 unsigned int port_num;
3988 unsigned long flags;
Andiry Xuf99298b2011-12-12 16:45:28 +08003989 int hird;
Andiry Xu65580b432011-09-23 14:19:52 -07003990
3991 if (hcd->speed == HCD_USB3 || !xhci->hw_lpm_support ||
3992 !udev->lpm_capable)
3993 return -EPERM;
3994
3995 if (!udev->parent || udev->parent->parent ||
3996 udev->descriptor.bDeviceClass == USB_CLASS_HUB)
3997 return -EPERM;
3998
3999 if (udev->usb2_hw_lpm_capable != 1)
4000 return -EPERM;
4001
4002 spin_lock_irqsave(&xhci->lock, flags);
4003
4004 port_array = xhci->usb2_ports;
4005 port_num = udev->portnum - 1;
4006 pm_addr = port_array[port_num] + 1;
4007 temp = xhci_readl(xhci, pm_addr);
4008
4009 xhci_dbg(xhci, "%s port %d USB2 hardware LPM\n",
4010 enable ? "enable" : "disable", port_num);
4011
Andiry Xuf99298b2011-12-12 16:45:28 +08004012 hird = xhci_calculate_hird_besl(xhci, udev);
Andiry Xu65580b432011-09-23 14:19:52 -07004013
4014 if (enable) {
4015 temp &= ~PORT_HIRD_MASK;
4016 temp |= PORT_HIRD(hird) | PORT_RWE;
4017 xhci_writel(xhci, temp, pm_addr);
4018 temp = xhci_readl(xhci, pm_addr);
4019 temp |= PORT_HLE;
4020 xhci_writel(xhci, temp, pm_addr);
4021 } else {
4022 temp &= ~(PORT_HLE | PORT_RWE | PORT_HIRD_MASK);
4023 xhci_writel(xhci, temp, pm_addr);
4024 }
4025
4026 spin_unlock_irqrestore(&xhci->lock, flags);
4027 return 0;
4028}
4029
Andiry Xu95743232011-09-23 14:19:51 -07004030int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4031{
4032 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4033 int ret;
4034
4035 ret = xhci_usb2_software_lpm_test(hcd, udev);
Andiry Xu65580b432011-09-23 14:19:52 -07004036 if (!ret) {
Andiry Xu95743232011-09-23 14:19:51 -07004037 xhci_dbg(xhci, "software LPM test succeed\n");
Andiry Xu65580b432011-09-23 14:19:52 -07004038 if (xhci->hw_lpm_support == 1) {
4039 udev->usb2_hw_lpm_capable = 1;
4040 ret = xhci_set_usb2_hardware_lpm(hcd, udev, 1);
4041 if (!ret)
4042 udev->usb2_hw_lpm_enabled = 1;
4043 }
4044 }
Andiry Xu95743232011-09-23 14:19:51 -07004045
4046 return 0;
4047}
4048
4049#else
4050
Andiry Xu65580b432011-09-23 14:19:52 -07004051int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
4052 struct usb_device *udev, int enable)
4053{
4054 return 0;
4055}
4056
Andiry Xu95743232011-09-23 14:19:51 -07004057int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev)
4058{
4059 return 0;
4060}
4061
4062#endif /* CONFIG_USB_SUSPEND */
4063
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004064/* Once a hub descriptor is fetched for a device, we need to update the xHC's
4065 * internal data structures for the device.
4066 */
4067int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
4068 struct usb_tt *tt, gfp_t mem_flags)
4069{
4070 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4071 struct xhci_virt_device *vdev;
4072 struct xhci_command *config_cmd;
4073 struct xhci_input_control_ctx *ctrl_ctx;
4074 struct xhci_slot_ctx *slot_ctx;
4075 unsigned long flags;
4076 unsigned think_time;
4077 int ret;
4078
4079 /* Ignore root hubs */
4080 if (!hdev->parent)
4081 return 0;
4082
4083 vdev = xhci->devs[hdev->slot_id];
4084 if (!vdev) {
4085 xhci_warn(xhci, "Cannot update hub desc for unknown device.\n");
4086 return -EINVAL;
4087 }
Sarah Sharpa1d78c12009-12-09 15:59:03 -08004088 config_cmd = xhci_alloc_command(xhci, true, true, mem_flags);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004089 if (!config_cmd) {
4090 xhci_dbg(xhci, "Could not allocate xHCI command structure.\n");
4091 return -ENOMEM;
4092 }
4093
4094 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp839c8172011-09-02 11:05:47 -07004095 if (hdev->speed == USB_SPEED_HIGH &&
4096 xhci_alloc_tt_info(xhci, vdev, hdev, tt, GFP_ATOMIC)) {
4097 xhci_dbg(xhci, "Could not allocate xHCI TT structure.\n");
4098 xhci_free_command(xhci, config_cmd);
4099 spin_unlock_irqrestore(&xhci->lock, flags);
4100 return -ENOMEM;
4101 }
4102
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004103 xhci_slot_copy(xhci, config_cmd->in_ctx, vdev->out_ctx);
4104 ctrl_ctx = xhci_get_input_control_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004105 ctrl_ctx->add_flags |= cpu_to_le32(SLOT_FLAG);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004106 slot_ctx = xhci_get_slot_ctx(xhci, config_cmd->in_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11004107 slot_ctx->dev_info |= cpu_to_le32(DEV_HUB);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004108 if (tt->multi)
Matt Evans28ccd292011-03-29 13:40:46 +11004109 slot_ctx->dev_info |= cpu_to_le32(DEV_MTT);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004110 if (xhci->hci_version > 0x95) {
4111 xhci_dbg(xhci, "xHCI version %x needs hub "
4112 "TT think time and number of ports\n",
4113 (unsigned int) xhci->hci_version);
Matt Evans28ccd292011-03-29 13:40:46 +11004114 slot_ctx->dev_info2 |= cpu_to_le32(XHCI_MAX_PORTS(hdev->maxchild));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004115 /* Set TT think time - convert from ns to FS bit times.
4116 * 0 = 8 FS bit times, 1 = 16 FS bit times,
4117 * 2 = 24 FS bit times, 3 = 32 FS bit times.
Andiry Xu700b4172011-05-05 18:14:05 +08004118 *
4119 * xHCI 1.0: this field shall be 0 if the device is not a
4120 * High-spped hub.
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004121 */
4122 think_time = tt->think_time;
4123 if (think_time != 0)
4124 think_time = (think_time / 666) - 1;
Andiry Xu700b4172011-05-05 18:14:05 +08004125 if (xhci->hci_version < 0x100 || hdev->speed == USB_SPEED_HIGH)
4126 slot_ctx->tt_info |=
4127 cpu_to_le32(TT_THINK_TIME(think_time));
Sarah Sharpac1c1b72009-09-04 10:53:20 -07004128 } else {
4129 xhci_dbg(xhci, "xHCI version %x doesn't need hub "
4130 "TT think time or number of ports\n",
4131 (unsigned int) xhci->hci_version);
4132 }
4133 slot_ctx->dev_state = 0;
4134 spin_unlock_irqrestore(&xhci->lock, flags);
4135
4136 xhci_dbg(xhci, "Set up %s for hub device.\n",
4137 (xhci->hci_version > 0x95) ?
4138 "configure endpoint" : "evaluate context");
4139 xhci_dbg(xhci, "Slot %u Input Context:\n", hdev->slot_id);
4140 xhci_dbg_ctx(xhci, config_cmd->in_ctx, 0);
4141
4142 /* Issue and wait for the configure endpoint or
4143 * evaluate context command.
4144 */
4145 if (xhci->hci_version > 0x95)
4146 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4147 false, false);
4148 else
4149 ret = xhci_configure_endpoint(xhci, hdev, config_cmd,
4150 true, false);
4151
4152 xhci_dbg(xhci, "Slot %u Output Context:\n", hdev->slot_id);
4153 xhci_dbg_ctx(xhci, vdev->out_ctx, 0);
4154
4155 xhci_free_command(xhci, config_cmd);
4156 return ret;
4157}
4158
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004159int xhci_get_frame(struct usb_hcd *hcd)
4160{
4161 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
4162 /* EHCI mods by the periodic size. Why? */
4163 return xhci_readl(xhci, &xhci->run_regs->microframe_index) >> 3;
4164}
4165
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004166int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks)
4167{
4168 struct xhci_hcd *xhci;
4169 struct device *dev = hcd->self.controller;
4170 int retval;
4171 u32 temp;
4172
Andiry Xufdaf8b32012-03-05 17:49:38 +08004173 /* Accept arbitrarily long scatter-gather lists */
4174 hcd->self.sg_tablesize = ~0;
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004175
4176 if (usb_hcd_is_primary_hcd(hcd)) {
4177 xhci = kzalloc(sizeof(struct xhci_hcd), GFP_KERNEL);
4178 if (!xhci)
4179 return -ENOMEM;
4180 *((struct xhci_hcd **) hcd->hcd_priv) = xhci;
4181 xhci->main_hcd = hcd;
4182 /* Mark the first roothub as being USB 2.0.
4183 * The xHCI driver will register the USB 3.0 roothub.
4184 */
4185 hcd->speed = HCD_USB2;
4186 hcd->self.root_hub->speed = USB_SPEED_HIGH;
4187 /*
4188 * USB 2.0 roothub under xHCI has an integrated TT,
4189 * (rate matching hub) as opposed to having an OHCI/UHCI
4190 * companion controller.
4191 */
4192 hcd->has_tt = 1;
4193 } else {
4194 /* xHCI private pointer was set in xhci_pci_probe for the second
4195 * registered roothub.
4196 */
4197 xhci = hcd_to_xhci(hcd);
4198 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4199 if (HCC_64BIT_ADDR(temp)) {
4200 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4201 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4202 } else {
4203 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4204 }
4205 return 0;
4206 }
4207
4208 xhci->cap_regs = hcd->regs;
4209 xhci->op_regs = hcd->regs +
4210 HC_LENGTH(xhci_readl(xhci, &xhci->cap_regs->hc_capbase));
4211 xhci->run_regs = hcd->regs +
4212 (xhci_readl(xhci, &xhci->cap_regs->run_regs_off) & RTSOFF_MASK);
4213 /* Cache read-only capability registers */
4214 xhci->hcs_params1 = xhci_readl(xhci, &xhci->cap_regs->hcs_params1);
4215 xhci->hcs_params2 = xhci_readl(xhci, &xhci->cap_regs->hcs_params2);
4216 xhci->hcs_params3 = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
4217 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hc_capbase);
4218 xhci->hci_version = HC_VERSION(xhci->hcc_params);
4219 xhci->hcc_params = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4220 xhci_print_registers(xhci);
4221
4222 get_quirks(dev, xhci);
4223
George Cherian2d75d5d2013-07-01 10:59:12 +05304224 /* In xhci controllers which follow xhci 1.0 spec gives a spurious
4225 * success event after a short transfer. This quirk will ignore such
4226 * spurious event.
4227 */
4228 if (xhci->hci_version > 0x96)
4229 xhci->quirks |= XHCI_SPURIOUS_SUCCESS;
4230
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07004231 /* Make sure the HC is halted. */
4232 retval = xhci_halt(xhci);
4233 if (retval)
4234 goto error;
4235
4236 xhci_dbg(xhci, "Resetting HCD\n");
4237 /* Reset the internal HC memory state and registers. */
4238 retval = xhci_reset(xhci);
4239 if (retval)
4240 goto error;
4241 xhci_dbg(xhci, "Reset complete\n");
4242
4243 temp = xhci_readl(xhci, &xhci->cap_regs->hcc_params);
4244 if (HCC_64BIT_ADDR(temp)) {
4245 xhci_dbg(xhci, "Enabling 64-bit DMA addresses.\n");
4246 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64));
4247 } else {
4248 dma_set_mask(hcd->self.controller, DMA_BIT_MASK(32));
4249 }
4250
4251 xhci_dbg(xhci, "Calling HCD init\n");
4252 /* Initialize HCD and host controller data structures. */
4253 retval = xhci_init(hcd);
4254 if (retval)
4255 goto error;
4256 xhci_dbg(xhci, "Called HCD init\n");
4257 return 0;
4258error:
4259 kfree(xhci);
4260 return retval;
4261}
4262
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004263MODULE_DESCRIPTION(DRIVER_DESC);
4264MODULE_AUTHOR(DRIVER_AUTHOR);
4265MODULE_LICENSE("GPL");
4266
4267static int __init xhci_hcd_init(void)
4268{
Sebastian Andrzej Siewior0cc47d52011-09-23 14:20:02 -07004269 int retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004270
4271 retval = xhci_register_pci();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004272 if (retval < 0) {
4273 printk(KERN_DEBUG "Problem registering PCI driver.");
4274 return retval;
4275 }
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004276 retval = xhci_register_plat();
4277 if (retval < 0) {
4278 printk(KERN_DEBUG "Problem registering platform driver.");
4279 goto unreg_pci;
4280 }
Sarah Sharp98441972009-05-14 11:44:18 -07004281 /*
4282 * Check the compiler generated sizes of structures that must be laid
4283 * out in specific ways for hardware access.
4284 */
4285 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
4286 BUILD_BUG_ON(sizeof(struct xhci_slot_ctx) != 8*32/8);
4287 BUILD_BUG_ON(sizeof(struct xhci_ep_ctx) != 8*32/8);
4288 /* xhci_device_control has eight fields, and also
4289 * embeds one xhci_slot_ctx and 31 xhci_ep_ctx
4290 */
Sarah Sharp98441972009-05-14 11:44:18 -07004291 BUILD_BUG_ON(sizeof(struct xhci_stream_ctx) != 4*32/8);
4292 BUILD_BUG_ON(sizeof(union xhci_trb) != 4*32/8);
4293 BUILD_BUG_ON(sizeof(struct xhci_erst_entry) != 4*32/8);
4294 BUILD_BUG_ON(sizeof(struct xhci_cap_regs) != 7*32/8);
4295 BUILD_BUG_ON(sizeof(struct xhci_intr_reg) != 8*32/8);
4296 /* xhci_run_regs has eight fields and embeds 128 xhci_intr_regs */
4297 BUILD_BUG_ON(sizeof(struct xhci_run_regs) != (8+8*128)*32/8);
4298 BUILD_BUG_ON(sizeof(struct xhci_doorbell_array) != 256*32/8);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004299 return 0;
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004300unreg_pci:
4301 xhci_unregister_pci();
4302 return retval;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004303}
4304module_init(xhci_hcd_init);
4305
4306static void __exit xhci_hcd_cleanup(void)
4307{
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004308 xhci_unregister_pci();
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02004309 xhci_unregister_plat();
Sarah Sharp66d4ead2009-04-27 19:52:28 -07004310}
4311module_exit(xhci_hcd_cleanup);