blob: 15f13338f74c8a9210bb779082de0da4cae785c2 [file] [log] [blame]
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001/* linux/arch/arm/mach-exynos4/clock.c
Changhwan Younc8bef142010-07-27 17:52:39 +09002 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Younc8bef142010-07-27 17:52:39 +09005 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09006 * EXYNOS4 - Clock support
Changhwan Younc8bef142010-07-27 17:52:39 +09007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
16
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
23
24#include <mach/map.h>
25#include <mach/regs-clock.h>
26
27static struct clk clk_sclk_hdmi27m = {
28 .name = "sclk_hdmi27m",
29 .id = -1,
30 .rate = 27000000,
31};
32
Jongpill Leeb99380e2010-08-18 22:16:45 +090033static struct clk clk_sclk_hdmiphy = {
34 .name = "sclk_hdmiphy",
35 .id = -1,
36};
37
38static struct clk clk_sclk_usbphy0 = {
39 .name = "sclk_usbphy0",
40 .id = -1,
41 .rate = 27000000,
42};
43
44static struct clk clk_sclk_usbphy1 = {
45 .name = "sclk_usbphy1",
46 .id = -1,
47};
48
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090049static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
Jongpill Lee37e01722010-08-18 22:33:43 +090050{
51 return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
52}
53
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090054static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090055{
56 return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
57}
58
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090059static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090060{
61 return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
62}
63
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090064static int exynos4_clksrc_mask_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090065{
66 return s5p_gatectrl(S5P_CLKSRC_MASK_LCD1, clk, enable);
67}
68
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090069static int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +090070{
71 return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
72}
73
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090074static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
Jongpill Lee3297c2e2010-08-27 17:53:26 +090075{
76 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
77}
78
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090079static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090080{
81 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
82}
83
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090084static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +090085{
86 return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
87}
88
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090089static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +090090{
91 return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
92}
93
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090094static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +090095{
96 return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
97}
98
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090099static int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900100{
101 return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
102}
103
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900104static int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900105{
106 return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
107}
108
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900109static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
Jongpill Lee5a847b42010-08-27 16:50:47 +0900110{
111 return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
112}
113
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900114static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900115{
116 return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
117}
118
Changhwan Younc8bef142010-07-27 17:52:39 +0900119/* Core list of CMU_CPU side */
120
121static struct clksrc_clk clk_mout_apll = {
122 .clk = {
123 .name = "mout_apll",
124 .id = -1,
125 },
126 .sources = &clk_src_apll,
127 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +0900128};
129
130static struct clksrc_clk clk_sclk_apll = {
131 .clk = {
132 .name = "sclk_apll",
133 .id = -1,
134 .parent = &clk_mout_apll.clk,
135 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900136 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
137};
138
139static struct clksrc_clk clk_mout_epll = {
140 .clk = {
141 .name = "mout_epll",
142 .id = -1,
143 },
144 .sources = &clk_src_epll,
145 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
146};
147
148static struct clksrc_clk clk_mout_mpll = {
149 .clk = {
150 .name = "mout_mpll",
151 .id = -1,
152 },
153 .sources = &clk_src_mpll,
154 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 8, .size = 1 },
155};
156
157static struct clk *clkset_moutcore_list[] = {
Jaecheol Lee8f3b9cf2010-09-18 10:50:46 +0900158 [0] = &clk_mout_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900159 [1] = &clk_mout_mpll.clk,
160};
161
162static struct clksrc_sources clkset_moutcore = {
163 .sources = clkset_moutcore_list,
164 .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
165};
166
167static struct clksrc_clk clk_moutcore = {
168 .clk = {
169 .name = "moutcore",
170 .id = -1,
171 },
172 .sources = &clkset_moutcore,
173 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
174};
175
176static struct clksrc_clk clk_coreclk = {
177 .clk = {
178 .name = "core_clk",
179 .id = -1,
180 .parent = &clk_moutcore.clk,
181 },
182 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
183};
184
185static struct clksrc_clk clk_armclk = {
186 .clk = {
187 .name = "armclk",
188 .id = -1,
189 .parent = &clk_coreclk.clk,
190 },
191};
192
193static struct clksrc_clk clk_aclk_corem0 = {
194 .clk = {
195 .name = "aclk_corem0",
196 .id = -1,
197 .parent = &clk_coreclk.clk,
198 },
199 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
200};
201
202static struct clksrc_clk clk_aclk_cores = {
203 .clk = {
204 .name = "aclk_cores",
205 .id = -1,
206 .parent = &clk_coreclk.clk,
207 },
208 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
209};
210
211static struct clksrc_clk clk_aclk_corem1 = {
212 .clk = {
213 .name = "aclk_corem1",
214 .id = -1,
215 .parent = &clk_coreclk.clk,
216 },
217 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
218};
219
220static struct clksrc_clk clk_periphclk = {
221 .clk = {
222 .name = "periphclk",
223 .id = -1,
224 .parent = &clk_coreclk.clk,
225 },
226 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
227};
228
Changhwan Younc8bef142010-07-27 17:52:39 +0900229/* Core list of CMU_CORE side */
230
231static struct clk *clkset_corebus_list[] = {
232 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900233 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900234};
235
236static struct clksrc_sources clkset_mout_corebus = {
237 .sources = clkset_corebus_list,
238 .nr_sources = ARRAY_SIZE(clkset_corebus_list),
239};
240
241static struct clksrc_clk clk_mout_corebus = {
242 .clk = {
243 .name = "mout_corebus",
244 .id = -1,
245 },
246 .sources = &clkset_mout_corebus,
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900247 .reg_src = { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900248};
249
250static struct clksrc_clk clk_sclk_dmc = {
251 .clk = {
252 .name = "sclk_dmc",
253 .id = -1,
254 .parent = &clk_mout_corebus.clk,
255 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900256 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900257};
258
259static struct clksrc_clk clk_aclk_cored = {
260 .clk = {
261 .name = "aclk_cored",
262 .id = -1,
263 .parent = &clk_sclk_dmc.clk,
264 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900265 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900266};
267
268static struct clksrc_clk clk_aclk_corep = {
269 .clk = {
270 .name = "aclk_corep",
271 .id = -1,
272 .parent = &clk_aclk_cored.clk,
273 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900274 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900275};
276
277static struct clksrc_clk clk_aclk_acp = {
278 .clk = {
279 .name = "aclk_acp",
280 .id = -1,
281 .parent = &clk_mout_corebus.clk,
282 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900283 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900284};
285
286static struct clksrc_clk clk_pclk_acp = {
287 .clk = {
288 .name = "pclk_acp",
289 .id = -1,
290 .parent = &clk_aclk_acp.clk,
291 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900292 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900293};
294
295/* Core list of CMU_TOP side */
296
297static struct clk *clkset_aclk_top_list[] = {
298 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900299 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900300};
301
Kukjin Kim9e235522010-08-18 22:06:02 +0900302static struct clksrc_sources clkset_aclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900303 .sources = clkset_aclk_top_list,
304 .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
305};
306
307static struct clksrc_clk clk_aclk_200 = {
308 .clk = {
309 .name = "aclk_200",
310 .id = -1,
311 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900312 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900313 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
314 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
315};
316
Changhwan Younc8bef142010-07-27 17:52:39 +0900317static struct clksrc_clk clk_aclk_100 = {
318 .clk = {
319 .name = "aclk_100",
320 .id = -1,
321 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900322 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900323 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
324 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
325};
326
Changhwan Younc8bef142010-07-27 17:52:39 +0900327static struct clksrc_clk clk_aclk_160 = {
328 .clk = {
329 .name = "aclk_160",
330 .id = -1,
331 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900332 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900333 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
334 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
335};
336
Changhwan Younc8bef142010-07-27 17:52:39 +0900337static struct clksrc_clk clk_aclk_133 = {
338 .clk = {
339 .name = "aclk_133",
340 .id = -1,
341 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900342 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900343 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
344 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
345};
346
347static struct clk *clkset_vpllsrc_list[] = {
348 [0] = &clk_fin_vpll,
349 [1] = &clk_sclk_hdmi27m,
350};
351
352static struct clksrc_sources clkset_vpllsrc = {
353 .sources = clkset_vpllsrc_list,
354 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
355};
356
357static struct clksrc_clk clk_vpllsrc = {
358 .clk = {
359 .name = "vpll_src",
360 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900361 .enable = exynos4_clksrc_mask_top_ctrl,
Jongpill Lee37e01722010-08-18 22:33:43 +0900362 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900363 },
364 .sources = &clkset_vpllsrc,
365 .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
366};
367
368static struct clk *clkset_sclk_vpll_list[] = {
369 [0] = &clk_vpllsrc.clk,
370 [1] = &clk_fout_vpll,
371};
372
373static struct clksrc_sources clkset_sclk_vpll = {
374 .sources = clkset_sclk_vpll_list,
375 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
376};
377
378static struct clksrc_clk clk_sclk_vpll = {
379 .clk = {
380 .name = "sclk_vpll",
381 .id = -1,
382 },
383 .sources = &clkset_sclk_vpll,
384 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
385};
386
Kukjin Kim957c4612011-01-04 17:58:22 +0900387static struct clk init_clocks_off[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900388 {
389 .name = "timers",
390 .id = -1,
391 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900392 .enable = exynos4_clk_ip_peril_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900393 .ctrlbit = (1<<24),
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900394 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900395 .name = "csis",
396 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900397 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900398 .ctrlbit = (1 << 4),
399 }, {
400 .name = "csis",
401 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900402 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900403 .ctrlbit = (1 << 5),
404 }, {
405 .name = "fimc",
406 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900407 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900408 .ctrlbit = (1 << 0),
409 }, {
410 .name = "fimc",
411 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900412 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900413 .ctrlbit = (1 << 1),
414 }, {
415 .name = "fimc",
416 .id = 2,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900417 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900418 .ctrlbit = (1 << 2),
419 }, {
420 .name = "fimc",
421 .id = 3,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900422 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900423 .ctrlbit = (1 << 3),
424 }, {
425 .name = "fimd",
426 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900427 .enable = exynos4_clk_ip_lcd0_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900428 .ctrlbit = (1 << 0),
429 }, {
430 .name = "fimd",
431 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900432 .enable = exynos4_clk_ip_lcd1_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900433 .ctrlbit = (1 << 0),
434 }, {
Abhilash Kesavan40360212011-03-15 18:35:24 +0900435 .name = "sataphy",
436 .id = -1,
437 .parent = &clk_aclk_133.clk,
438 .enable = exynos4_clk_ip_fsys_ctrl,
439 .ctrlbit = (1 << 3),
440 }, {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900441 .name = "hsmmc",
442 .id = 0,
443 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900444 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900445 .ctrlbit = (1 << 5),
446 }, {
447 .name = "hsmmc",
448 .id = 1,
449 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900450 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900451 .ctrlbit = (1 << 6),
452 }, {
453 .name = "hsmmc",
454 .id = 2,
455 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900456 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900457 .ctrlbit = (1 << 7),
458 }, {
459 .name = "hsmmc",
460 .id = 3,
461 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900462 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900463 .ctrlbit = (1 << 8),
464 }, {
465 .name = "hsmmc",
466 .id = 4,
467 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900468 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900469 .ctrlbit = (1 << 9),
Jongpill Lee82260bf2010-08-18 22:49:24 +0900470 }, {
471 .name = "sata",
472 .id = -1,
Abhilash Kesavan40360212011-03-15 18:35:24 +0900473 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900474 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900475 .ctrlbit = (1 << 10),
476 }, {
Jassi Brar3055c6d2010-12-21 09:54:35 +0900477 .name = "pdma",
478 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900479 .enable = exynos4_clk_ip_fsys_ctrl,
Jassi Brar3055c6d2010-12-21 09:54:35 +0900480 .ctrlbit = (1 << 0),
481 }, {
482 .name = "pdma",
483 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900484 .enable = exynos4_clk_ip_fsys_ctrl,
Jassi Brar3055c6d2010-12-21 09:54:35 +0900485 .ctrlbit = (1 << 1),
486 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900487 .name = "adc",
488 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900489 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900490 .ctrlbit = (1 << 15),
491 }, {
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900492 .name = "keypad",
493 .id = -1,
494 .enable = exynos4_clk_ip_perir_ctrl,
495 .ctrlbit = (1 << 16),
496 }, {
Changhwan Youncdff6e62010-09-20 15:25:51 +0900497 .name = "rtc",
498 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900499 .enable = exynos4_clk_ip_perir_ctrl,
Changhwan Youncdff6e62010-09-20 15:25:51 +0900500 .ctrlbit = (1 << 15),
501 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900502 .name = "watchdog",
503 .id = -1,
Inderpal Singhf5fb4a22011-03-08 07:13:45 +0900504 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900505 .enable = exynos4_clk_ip_perir_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900506 .ctrlbit = (1 << 14),
507 }, {
508 .name = "usbhost",
509 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900510 .enable = exynos4_clk_ip_fsys_ctrl ,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900511 .ctrlbit = (1 << 12),
512 }, {
513 .name = "otg",
514 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900515 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900516 .ctrlbit = (1 << 13),
517 }, {
518 .name = "spi",
519 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900520 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900521 .ctrlbit = (1 << 16),
522 }, {
523 .name = "spi",
524 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900525 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900526 .ctrlbit = (1 << 17),
527 }, {
528 .name = "spi",
529 .id = 2,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900530 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900531 .ctrlbit = (1 << 18),
532 }, {
Jassi Brar2d270432010-12-21 09:57:03 +0900533 .name = "iis",
534 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900535 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900536 .ctrlbit = (1 << 19),
537 }, {
538 .name = "iis",
539 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900540 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900541 .ctrlbit = (1 << 20),
542 }, {
543 .name = "iis",
544 .id = 2,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900545 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900546 .ctrlbit = (1 << 21),
547 }, {
Jassi Braraa227552010-12-21 09:54:57 +0900548 .name = "ac97",
549 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900550 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Braraa227552010-12-21 09:54:57 +0900551 .ctrlbit = (1 << 27),
552 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900553 .name = "fimg2d",
554 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900555 .enable = exynos4_clk_ip_image_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900556 .ctrlbit = (1 << 0),
557 }, {
558 .name = "i2c",
559 .id = 0,
560 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900561 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900562 .ctrlbit = (1 << 6),
563 }, {
564 .name = "i2c",
565 .id = 1,
566 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900567 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900568 .ctrlbit = (1 << 7),
569 }, {
570 .name = "i2c",
571 .id = 2,
572 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900573 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900574 .ctrlbit = (1 << 8),
575 }, {
576 .name = "i2c",
577 .id = 3,
578 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900579 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900580 .ctrlbit = (1 << 9),
581 }, {
582 .name = "i2c",
583 .id = 4,
584 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900585 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900586 .ctrlbit = (1 << 10),
587 }, {
588 .name = "i2c",
589 .id = 5,
590 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900591 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900592 .ctrlbit = (1 << 11),
593 }, {
594 .name = "i2c",
595 .id = 6,
596 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900597 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900598 .ctrlbit = (1 << 12),
599 }, {
600 .name = "i2c",
601 .id = 7,
602 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900603 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900604 .ctrlbit = (1 << 13),
605 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900606};
607
608static struct clk init_clocks[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900609 {
610 .name = "uart",
611 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900612 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900613 .ctrlbit = (1 << 0),
614 }, {
615 .name = "uart",
616 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900617 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900618 .ctrlbit = (1 << 1),
619 }, {
620 .name = "uart",
621 .id = 2,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900622 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900623 .ctrlbit = (1 << 2),
624 }, {
625 .name = "uart",
626 .id = 3,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900627 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900628 .ctrlbit = (1 << 3),
629 }, {
630 .name = "uart",
631 .id = 4,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900632 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900633 .ctrlbit = (1 << 4),
634 }, {
635 .name = "uart",
636 .id = 5,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900637 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900638 .ctrlbit = (1 << 5),
639 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900640};
641
642static struct clk *clkset_group_list[] = {
643 [0] = &clk_ext_xtal_mux,
644 [1] = &clk_xusbxti,
645 [2] = &clk_sclk_hdmi27m,
Jongpill Leeb99380e2010-08-18 22:16:45 +0900646 [3] = &clk_sclk_usbphy0,
647 [4] = &clk_sclk_usbphy1,
648 [5] = &clk_sclk_hdmiphy,
Changhwan Younc8bef142010-07-27 17:52:39 +0900649 [6] = &clk_mout_mpll.clk,
650 [7] = &clk_mout_epll.clk,
651 [8] = &clk_sclk_vpll.clk,
652};
653
654static struct clksrc_sources clkset_group = {
655 .sources = clkset_group_list,
656 .nr_sources = ARRAY_SIZE(clkset_group_list),
657};
658
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900659static struct clk *clkset_mout_g2d0_list[] = {
660 [0] = &clk_mout_mpll.clk,
661 [1] = &clk_sclk_apll.clk,
662};
663
664static struct clksrc_sources clkset_mout_g2d0 = {
665 .sources = clkset_mout_g2d0_list,
666 .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
667};
668
669static struct clksrc_clk clk_mout_g2d0 = {
670 .clk = {
671 .name = "mout_g2d0",
672 .id = -1,
673 },
674 .sources = &clkset_mout_g2d0,
675 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
676};
677
678static struct clk *clkset_mout_g2d1_list[] = {
679 [0] = &clk_mout_epll.clk,
680 [1] = &clk_sclk_vpll.clk,
681};
682
683static struct clksrc_sources clkset_mout_g2d1 = {
684 .sources = clkset_mout_g2d1_list,
685 .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
686};
687
688static struct clksrc_clk clk_mout_g2d1 = {
689 .clk = {
690 .name = "mout_g2d1",
691 .id = -1,
692 },
693 .sources = &clkset_mout_g2d1,
694 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
695};
696
697static struct clk *clkset_mout_g2d_list[] = {
698 [0] = &clk_mout_g2d0.clk,
699 [1] = &clk_mout_g2d1.clk,
700};
701
702static struct clksrc_sources clkset_mout_g2d = {
703 .sources = clkset_mout_g2d_list,
704 .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
705};
706
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900707static struct clksrc_clk clk_dout_mmc0 = {
708 .clk = {
709 .name = "dout_mmc0",
710 .id = -1,
711 },
712 .sources = &clkset_group,
713 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
714 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
715};
716
717static struct clksrc_clk clk_dout_mmc1 = {
718 .clk = {
719 .name = "dout_mmc1",
720 .id = -1,
721 },
722 .sources = &clkset_group,
723 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
724 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
725};
726
727static struct clksrc_clk clk_dout_mmc2 = {
728 .clk = {
729 .name = "dout_mmc2",
730 .id = -1,
731 },
732 .sources = &clkset_group,
733 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
734 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
735};
736
737static struct clksrc_clk clk_dout_mmc3 = {
738 .clk = {
739 .name = "dout_mmc3",
740 .id = -1,
741 },
742 .sources = &clkset_group,
743 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
744 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
745};
746
747static struct clksrc_clk clk_dout_mmc4 = {
748 .clk = {
749 .name = "dout_mmc4",
750 .id = -1,
751 },
752 .sources = &clkset_group,
753 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
754 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
755};
756
Changhwan Younc8bef142010-07-27 17:52:39 +0900757static struct clksrc_clk clksrcs[] = {
758 {
759 .clk = {
760 .name = "uclk1",
761 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900762 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900763 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900764 },
765 .sources = &clkset_group,
766 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
767 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
768 }, {
769 .clk = {
770 .name = "uclk1",
771 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900772 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900773 .ctrlbit = (1 << 4),
Changhwan Younc8bef142010-07-27 17:52:39 +0900774 },
775 .sources = &clkset_group,
776 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
777 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
778 }, {
779 .clk = {
780 .name = "uclk1",
781 .id = 2,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900782 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900783 .ctrlbit = (1 << 8),
Changhwan Younc8bef142010-07-27 17:52:39 +0900784 },
785 .sources = &clkset_group,
786 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
787 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
788 }, {
789 .clk = {
790 .name = "uclk1",
791 .id = 3,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900792 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900793 .ctrlbit = (1 << 12),
Changhwan Younc8bef142010-07-27 17:52:39 +0900794 },
795 .sources = &clkset_group,
796 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
797 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
798 }, {
799 .clk = {
800 .name = "sclk_pwm",
801 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900802 .enable = exynos4_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900803 .ctrlbit = (1 << 24),
804 },
805 .sources = &clkset_group,
806 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
807 .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900808 }, {
809 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +0900810 .name = "sclk_csis",
811 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900812 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900813 .ctrlbit = (1 << 24),
814 },
815 .sources = &clkset_group,
816 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
817 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
818 }, {
819 .clk = {
820 .name = "sclk_csis",
821 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900822 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900823 .ctrlbit = (1 << 28),
824 },
825 .sources = &clkset_group,
826 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
827 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
828 }, {
829 .clk = {
830 .name = "sclk_cam",
831 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900832 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900833 .ctrlbit = (1 << 16),
834 },
835 .sources = &clkset_group,
836 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
837 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
838 }, {
839 .clk = {
840 .name = "sclk_cam",
841 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900842 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900843 .ctrlbit = (1 << 20),
844 },
845 .sources = &clkset_group,
846 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
847 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
848 }, {
849 .clk = {
850 .name = "sclk_fimc",
851 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900852 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900853 .ctrlbit = (1 << 0),
854 },
855 .sources = &clkset_group,
856 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
857 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
858 }, {
859 .clk = {
860 .name = "sclk_fimc",
861 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900862 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900863 .ctrlbit = (1 << 4),
864 },
865 .sources = &clkset_group,
866 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
867 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
868 }, {
869 .clk = {
870 .name = "sclk_fimc",
871 .id = 2,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900872 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900873 .ctrlbit = (1 << 8),
874 },
875 .sources = &clkset_group,
876 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
877 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
878 }, {
879 .clk = {
880 .name = "sclk_fimc",
881 .id = 3,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900882 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900883 .ctrlbit = (1 << 12),
884 },
885 .sources = &clkset_group,
886 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
887 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
888 }, {
889 .clk = {
890 .name = "sclk_fimd",
891 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900892 .enable = exynos4_clksrc_mask_lcd0_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900893 .ctrlbit = (1 << 0),
894 },
895 .sources = &clkset_group,
896 .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
897 .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
898 }, {
899 .clk = {
900 .name = "sclk_fimd",
901 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900902 .enable = exynos4_clksrc_mask_lcd1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900903 .ctrlbit = (1 << 0),
904 },
905 .sources = &clkset_group,
906 .reg_src = { .reg = S5P_CLKSRC_LCD1, .shift = 0, .size = 4 },
907 .reg_div = { .reg = S5P_CLKDIV_LCD1, .shift = 0, .size = 4 },
908 }, {
909 .clk = {
910 .name = "sclk_sata",
911 .id = -1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900912 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900913 .ctrlbit = (1 << 24),
914 },
915 .sources = &clkset_mout_corebus,
916 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 24, .size = 1 },
917 .reg_div = { .reg = S5P_CLKDIV_FSYS0, .shift = 20, .size = 4 },
918 }, {
919 .clk = {
920 .name = "sclk_spi",
921 .id = 0,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900922 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900923 .ctrlbit = (1 << 16),
924 },
925 .sources = &clkset_group,
926 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
927 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
928 }, {
929 .clk = {
930 .name = "sclk_spi",
931 .id = 1,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900932 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900933 .ctrlbit = (1 << 20),
934 },
935 .sources = &clkset_group,
936 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
937 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
938 }, {
939 .clk = {
940 .name = "sclk_spi",
941 .id = 2,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900942 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900943 .ctrlbit = (1 << 24),
944 },
945 .sources = &clkset_group,
946 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
947 .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
948 }, {
949 .clk = {
950 .name = "sclk_fimg2d",
951 .id = -1,
952 },
953 .sources = &clkset_mout_g2d,
954 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
955 .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
956 }, {
957 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900958 .name = "sclk_mmc",
959 .id = 0,
960 .parent = &clk_dout_mmc0.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900961 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900962 .ctrlbit = (1 << 0),
963 },
964 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
965 }, {
966 .clk = {
967 .name = "sclk_mmc",
968 .id = 1,
969 .parent = &clk_dout_mmc1.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900970 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900971 .ctrlbit = (1 << 4),
972 },
973 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
974 }, {
975 .clk = {
976 .name = "sclk_mmc",
977 .id = 2,
978 .parent = &clk_dout_mmc2.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900979 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900980 .ctrlbit = (1 << 8),
981 },
982 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
983 }, {
984 .clk = {
985 .name = "sclk_mmc",
986 .id = 3,
987 .parent = &clk_dout_mmc3.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900988 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900989 .ctrlbit = (1 << 12),
990 },
991 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
992 }, {
993 .clk = {
994 .name = "sclk_mmc",
995 .id = 4,
996 .parent = &clk_dout_mmc4.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900997 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900998 .ctrlbit = (1 << 16),
999 },
1000 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
1001 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001002};
1003
1004/* Clock initialization code */
1005static struct clksrc_clk *sysclks[] = {
1006 &clk_mout_apll,
Jongpill Lee3ff31022010-08-18 22:20:31 +09001007 &clk_sclk_apll,
Changhwan Younc8bef142010-07-27 17:52:39 +09001008 &clk_mout_epll,
1009 &clk_mout_mpll,
1010 &clk_moutcore,
1011 &clk_coreclk,
1012 &clk_armclk,
1013 &clk_aclk_corem0,
1014 &clk_aclk_cores,
1015 &clk_aclk_corem1,
1016 &clk_periphclk,
Changhwan Younc8bef142010-07-27 17:52:39 +09001017 &clk_mout_corebus,
1018 &clk_sclk_dmc,
1019 &clk_aclk_cored,
1020 &clk_aclk_corep,
1021 &clk_aclk_acp,
1022 &clk_pclk_acp,
1023 &clk_vpllsrc,
1024 &clk_sclk_vpll,
1025 &clk_aclk_200,
1026 &clk_aclk_100,
1027 &clk_aclk_160,
1028 &clk_aclk_133,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001029 &clk_dout_mmc0,
1030 &clk_dout_mmc1,
1031 &clk_dout_mmc2,
1032 &clk_dout_mmc3,
1033 &clk_dout_mmc4,
Changhwan Younc8bef142010-07-27 17:52:39 +09001034};
1035
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001036static int xtal_rate;
1037
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001038static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001039{
1040 return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0), pll_4508);
1041}
1042
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001043static struct clk_ops exynos4_fout_apll_ops = {
1044 .get_rate = exynos4_fout_apll_get_rate,
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001045};
1046
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001047void __init_or_cpufreq exynos4_setup_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001048{
1049 struct clk *xtal_clk;
1050 unsigned long apll;
1051 unsigned long mpll;
1052 unsigned long epll;
1053 unsigned long vpll;
1054 unsigned long vpllsrc;
1055 unsigned long xtal;
1056 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +09001057 unsigned long sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001058 unsigned long aclk_200;
1059 unsigned long aclk_100;
1060 unsigned long aclk_160;
1061 unsigned long aclk_133;
Changhwan Younc8bef142010-07-27 17:52:39 +09001062 unsigned int ptr;
1063
1064 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1065
1066 xtal_clk = clk_get(NULL, "xtal");
1067 BUG_ON(IS_ERR(xtal_clk));
1068
1069 xtal = clk_get_rate(xtal_clk);
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001070
1071 xtal_rate = xtal;
1072
Changhwan Younc8bef142010-07-27 17:52:39 +09001073 clk_put(xtal_clk);
1074
1075 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1076
1077 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0), pll_4508);
1078 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0), pll_4508);
1079 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
Jongpill Lee4d235f72010-08-18 22:13:49 +09001080 __raw_readl(S5P_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +09001081
1082 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1083 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
Jongpill Lee4d235f72010-08-18 22:13:49 +09001084 __raw_readl(S5P_VPLL_CON1), pll_4650);
Changhwan Younc8bef142010-07-27 17:52:39 +09001085
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001086 clk_fout_apll.ops = &exynos4_fout_apll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001087 clk_fout_mpll.rate = mpll;
1088 clk_fout_epll.rate = epll;
1089 clk_fout_vpll.rate = vpll;
1090
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001091 printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
Changhwan Younc8bef142010-07-27 17:52:39 +09001092 apll, mpll, epll, vpll);
1093
1094 armclk = clk_get_rate(&clk_armclk.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001095 sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001096
Jongpill Lee228ef982010-08-18 22:24:53 +09001097 aclk_200 = clk_get_rate(&clk_aclk_200.clk);
1098 aclk_100 = clk_get_rate(&clk_aclk_100.clk);
1099 aclk_160 = clk_get_rate(&clk_aclk_160.clk);
1100 aclk_133 = clk_get_rate(&clk_aclk_133.clk);
1101
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001102 printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
Jongpill Lee228ef982010-08-18 22:24:53 +09001103 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
1104 armclk, sclk_dmc, aclk_200,
1105 aclk_100, aclk_160, aclk_133);
Changhwan Younc8bef142010-07-27 17:52:39 +09001106
1107 clk_f.rate = armclk;
1108 clk_h.rate = sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001109 clk_p.rate = aclk_100;
Changhwan Younc8bef142010-07-27 17:52:39 +09001110
1111 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
1112 s3c_set_clksrc(&clksrcs[ptr], true);
1113}
1114
1115static struct clk *clks[] __initdata = {
1116 /* Nothing here yet */
1117};
1118
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001119void __init exynos4_register_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001120{
Changhwan Younc8bef142010-07-27 17:52:39 +09001121 int ptr;
1122
Kukjin Kim957c4612011-01-04 17:58:22 +09001123 s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
Changhwan Younc8bef142010-07-27 17:52:39 +09001124
1125 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
1126 s3c_register_clksrc(sysclks[ptr], 1);
1127
1128 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
1129 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
1130
Kukjin Kim957c4612011-01-04 17:58:22 +09001131 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
1132 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
Changhwan Younc8bef142010-07-27 17:52:39 +09001133
1134 s3c_pwmclk_init();
1135}