blob: 39496463ccf3f39a54653e9e5b2bbe71724baedb [file] [log] [blame]
Michael Krufky59067f72008-01-02 01:58:26 -03001/*
2 tda18271-common.c - driver for the Philips / NXP TDA18271 silicon tuner
3
4 Copyright (C) 2007, 2008 Michael Krufky <mkrufky@linuxtv.org>
5
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 2 of the License, or
9 (at your option) any later version.
10
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with this program; if not, write to the Free Software
18 Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19*/
20
21#include "tda18271-priv.h"
22
23static int tda18271_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
24{
25 struct tda18271_priv *priv = fe->tuner_priv;
26 enum tda18271_i2c_gate gate;
27 int ret = 0;
28
29 switch (priv->gate) {
30 case TDA18271_GATE_DIGITAL:
31 case TDA18271_GATE_ANALOG:
32 gate = priv->gate;
33 break;
34 case TDA18271_GATE_AUTO:
35 default:
36 switch (priv->mode) {
37 case TDA18271_DIGITAL:
38 gate = TDA18271_GATE_DIGITAL;
39 break;
40 case TDA18271_ANALOG:
41 default:
42 gate = TDA18271_GATE_ANALOG;
43 break;
44 }
45 }
46
47 switch (gate) {
48 case TDA18271_GATE_ANALOG:
49 if (fe->ops.analog_ops.i2c_gate_ctrl)
50 ret = fe->ops.analog_ops.i2c_gate_ctrl(fe, enable);
51 break;
52 case TDA18271_GATE_DIGITAL:
53 if (fe->ops.i2c_gate_ctrl)
54 ret = fe->ops.i2c_gate_ctrl(fe, enable);
55 break;
56 default:
57 ret = -EINVAL;
58 break;
59 }
60
61 return ret;
62};
63
64/*---------------------------------------------------------------------*/
65
66static void tda18271_dump_regs(struct dvb_frontend *fe, int extended)
67{
68 struct tda18271_priv *priv = fe->tuner_priv;
69 unsigned char *regs = priv->tda18271_regs;
70
71 tda_reg("=== TDA18271 REG DUMP ===\n");
72 tda_reg("ID_BYTE = 0x%02x\n", 0xff & regs[R_ID]);
73 tda_reg("THERMO_BYTE = 0x%02x\n", 0xff & regs[R_TM]);
74 tda_reg("POWER_LEVEL_BYTE = 0x%02x\n", 0xff & regs[R_PL]);
75 tda_reg("EASY_PROG_BYTE_1 = 0x%02x\n", 0xff & regs[R_EP1]);
76 tda_reg("EASY_PROG_BYTE_2 = 0x%02x\n", 0xff & regs[R_EP2]);
77 tda_reg("EASY_PROG_BYTE_3 = 0x%02x\n", 0xff & regs[R_EP3]);
78 tda_reg("EASY_PROG_BYTE_4 = 0x%02x\n", 0xff & regs[R_EP4]);
79 tda_reg("EASY_PROG_BYTE_5 = 0x%02x\n", 0xff & regs[R_EP5]);
80 tda_reg("CAL_POST_DIV_BYTE = 0x%02x\n", 0xff & regs[R_CPD]);
81 tda_reg("CAL_DIV_BYTE_1 = 0x%02x\n", 0xff & regs[R_CD1]);
82 tda_reg("CAL_DIV_BYTE_2 = 0x%02x\n", 0xff & regs[R_CD2]);
83 tda_reg("CAL_DIV_BYTE_3 = 0x%02x\n", 0xff & regs[R_CD3]);
84 tda_reg("MAIN_POST_DIV_BYTE = 0x%02x\n", 0xff & regs[R_MPD]);
85 tda_reg("MAIN_DIV_BYTE_1 = 0x%02x\n", 0xff & regs[R_MD1]);
86 tda_reg("MAIN_DIV_BYTE_2 = 0x%02x\n", 0xff & regs[R_MD2]);
87 tda_reg("MAIN_DIV_BYTE_3 = 0x%02x\n", 0xff & regs[R_MD3]);
88
89 /* only dump extended regs if DBG_ADV is set */
90 if (!(tda18271_debug & DBG_ADV))
91 return;
92
93 /* W indicates write-only registers.
94 * Register dump for write-only registers shows last value written. */
95
96 tda_reg("EXTENDED_BYTE_1 = 0x%02x\n", 0xff & regs[R_EB1]);
97 tda_reg("EXTENDED_BYTE_2 = 0x%02x\n", 0xff & regs[R_EB2]);
98 tda_reg("EXTENDED_BYTE_3 = 0x%02x\n", 0xff & regs[R_EB3]);
99 tda_reg("EXTENDED_BYTE_4 = 0x%02x\n", 0xff & regs[R_EB4]);
100 tda_reg("EXTENDED_BYTE_5 = 0x%02x\n", 0xff & regs[R_EB5]);
101 tda_reg("EXTENDED_BYTE_6 = 0x%02x\n", 0xff & regs[R_EB6]);
102 tda_reg("EXTENDED_BYTE_7 = 0x%02x\n", 0xff & regs[R_EB7]);
103 tda_reg("EXTENDED_BYTE_8 = 0x%02x\n", 0xff & regs[R_EB8]);
104 tda_reg("EXTENDED_BYTE_9 W = 0x%02x\n", 0xff & regs[R_EB9]);
105 tda_reg("EXTENDED_BYTE_10 = 0x%02x\n", 0xff & regs[R_EB10]);
106 tda_reg("EXTENDED_BYTE_11 = 0x%02x\n", 0xff & regs[R_EB11]);
107 tda_reg("EXTENDED_BYTE_12 = 0x%02x\n", 0xff & regs[R_EB12]);
108 tda_reg("EXTENDED_BYTE_13 = 0x%02x\n", 0xff & regs[R_EB13]);
109 tda_reg("EXTENDED_BYTE_14 = 0x%02x\n", 0xff & regs[R_EB14]);
110 tda_reg("EXTENDED_BYTE_15 = 0x%02x\n", 0xff & regs[R_EB15]);
111 tda_reg("EXTENDED_BYTE_16 W = 0x%02x\n", 0xff & regs[R_EB16]);
112 tda_reg("EXTENDED_BYTE_17 W = 0x%02x\n", 0xff & regs[R_EB17]);
113 tda_reg("EXTENDED_BYTE_18 = 0x%02x\n", 0xff & regs[R_EB18]);
114 tda_reg("EXTENDED_BYTE_19 W = 0x%02x\n", 0xff & regs[R_EB19]);
115 tda_reg("EXTENDED_BYTE_20 W = 0x%02x\n", 0xff & regs[R_EB20]);
116 tda_reg("EXTENDED_BYTE_21 = 0x%02x\n", 0xff & regs[R_EB21]);
117 tda_reg("EXTENDED_BYTE_22 = 0x%02x\n", 0xff & regs[R_EB22]);
118 tda_reg("EXTENDED_BYTE_23 = 0x%02x\n", 0xff & regs[R_EB23]);
119}
120
121int tda18271_read_regs(struct dvb_frontend *fe)
122{
123 struct tda18271_priv *priv = fe->tuner_priv;
124 unsigned char *regs = priv->tda18271_regs;
125 unsigned char buf = 0x00;
126 int ret;
127 struct i2c_msg msg[] = {
Michael Krufkyf9e315a2008-04-22 14:41:54 -0300128 { .addr = priv->i2c_props.addr, .flags = 0,
Michael Krufky59067f72008-01-02 01:58:26 -0300129 .buf = &buf, .len = 1 },
Michael Krufkyf9e315a2008-04-22 14:41:54 -0300130 { .addr = priv->i2c_props.addr, .flags = I2C_M_RD,
Michael Krufky59067f72008-01-02 01:58:26 -0300131 .buf = regs, .len = 16 }
132 };
133
134 tda18271_i2c_gate_ctrl(fe, 1);
135
136 /* read all registers */
Michael Krufkyf9e315a2008-04-22 14:41:54 -0300137 ret = i2c_transfer(priv->i2c_props.adap, msg, 2);
Michael Krufky59067f72008-01-02 01:58:26 -0300138
139 tda18271_i2c_gate_ctrl(fe, 0);
140
141 if (ret != 2)
142 tda_err("ERROR: i2c_transfer returned: %d\n", ret);
143
144 if (tda18271_debug & DBG_REG)
145 tda18271_dump_regs(fe, 0);
146
147 return (ret == 2 ? 0 : ret);
148}
149
150int tda18271_read_extended(struct dvb_frontend *fe)
151{
152 struct tda18271_priv *priv = fe->tuner_priv;
153 unsigned char *regs = priv->tda18271_regs;
154 unsigned char regdump[TDA18271_NUM_REGS];
155 unsigned char buf = 0x00;
156 int ret, i;
157 struct i2c_msg msg[] = {
Michael Krufkyf9e315a2008-04-22 14:41:54 -0300158 { .addr = priv->i2c_props.addr, .flags = 0,
Michael Krufky59067f72008-01-02 01:58:26 -0300159 .buf = &buf, .len = 1 },
Michael Krufkyf9e315a2008-04-22 14:41:54 -0300160 { .addr = priv->i2c_props.addr, .flags = I2C_M_RD,
Michael Krufky59067f72008-01-02 01:58:26 -0300161 .buf = regdump, .len = TDA18271_NUM_REGS }
162 };
163
164 tda18271_i2c_gate_ctrl(fe, 1);
165
166 /* read all registers */
Michael Krufkyf9e315a2008-04-22 14:41:54 -0300167 ret = i2c_transfer(priv->i2c_props.adap, msg, 2);
Michael Krufky59067f72008-01-02 01:58:26 -0300168
169 tda18271_i2c_gate_ctrl(fe, 0);
170
171 if (ret != 2)
172 tda_err("ERROR: i2c_transfer returned: %d\n", ret);
173
Adrian Bunk805d92d2008-01-28 22:12:41 -0300174 for (i = 0; i < TDA18271_NUM_REGS; i++) {
Michael Krufky59067f72008-01-02 01:58:26 -0300175 /* don't update write-only registers */
176 if ((i != R_EB9) &&
177 (i != R_EB16) &&
178 (i != R_EB17) &&
179 (i != R_EB19) &&
180 (i != R_EB20))
181 regs[i] = regdump[i];
182 }
183
184 if (tda18271_debug & DBG_REG)
185 tda18271_dump_regs(fe, 1);
186
187 return (ret == 2 ? 0 : ret);
188}
189
190int tda18271_write_regs(struct dvb_frontend *fe, int idx, int len)
191{
192 struct tda18271_priv *priv = fe->tuner_priv;
193 unsigned char *regs = priv->tda18271_regs;
194 unsigned char buf[TDA18271_NUM_REGS + 1];
Michael Krufkyf9e315a2008-04-22 14:41:54 -0300195 struct i2c_msg msg = { .addr = priv->i2c_props.addr, .flags = 0,
Michael Krufky59067f72008-01-02 01:58:26 -0300196 .buf = buf, .len = len + 1 };
197 int i, ret;
198
199 BUG_ON((len == 0) || (idx + len > sizeof(buf)));
200
201 buf[0] = idx;
202 for (i = 1; i <= len; i++)
203 buf[i] = regs[idx - 1 + i];
204
205 tda18271_i2c_gate_ctrl(fe, 1);
206
207 /* write registers */
Michael Krufkyf9e315a2008-04-22 14:41:54 -0300208 ret = i2c_transfer(priv->i2c_props.adap, &msg, 1);
Michael Krufky59067f72008-01-02 01:58:26 -0300209
210 tda18271_i2c_gate_ctrl(fe, 0);
211
212 if (ret != 1)
213 tda_err("ERROR: i2c_transfer returned: %d\n", ret);
214
215 return (ret == 1 ? 0 : ret);
216}
217
218/*---------------------------------------------------------------------*/
219
220int tda18271_init_regs(struct dvb_frontend *fe)
221{
222 struct tda18271_priv *priv = fe->tuner_priv;
223 unsigned char *regs = priv->tda18271_regs;
224
225 tda_dbg("initializing registers for device @ %d-%04x\n",
Michael Krufkyf9e315a2008-04-22 14:41:54 -0300226 i2c_adapter_id(priv->i2c_props.adap),
227 priv->i2c_props.addr);
Michael Krufky59067f72008-01-02 01:58:26 -0300228
229 /* initialize registers */
230 switch (priv->id) {
231 case TDA18271HDC1:
232 regs[R_ID] = 0x83;
233 break;
234 case TDA18271HDC2:
235 regs[R_ID] = 0x84;
236 break;
237 };
238
239 regs[R_TM] = 0x08;
240 regs[R_PL] = 0x80;
241 regs[R_EP1] = 0xc6;
242 regs[R_EP2] = 0xdf;
243 regs[R_EP3] = 0x16;
244 regs[R_EP4] = 0x60;
245 regs[R_EP5] = 0x80;
246 regs[R_CPD] = 0x80;
247 regs[R_CD1] = 0x00;
248 regs[R_CD2] = 0x00;
249 regs[R_CD3] = 0x00;
250 regs[R_MPD] = 0x00;
251 regs[R_MD1] = 0x00;
252 regs[R_MD2] = 0x00;
253 regs[R_MD3] = 0x00;
254
255 switch (priv->id) {
256 case TDA18271HDC1:
257 regs[R_EB1] = 0xff;
258 break;
259 case TDA18271HDC2:
260 regs[R_EB1] = 0xfc;
261 break;
262 };
263
264 regs[R_EB2] = 0x01;
265 regs[R_EB3] = 0x84;
266 regs[R_EB4] = 0x41;
267 regs[R_EB5] = 0x01;
268 regs[R_EB6] = 0x84;
269 regs[R_EB7] = 0x40;
270 regs[R_EB8] = 0x07;
271 regs[R_EB9] = 0x00;
272 regs[R_EB10] = 0x00;
273 regs[R_EB11] = 0x96;
274
275 switch (priv->id) {
276 case TDA18271HDC1:
277 regs[R_EB12] = 0x0f;
278 break;
279 case TDA18271HDC2:
280 regs[R_EB12] = 0x33;
281 break;
282 };
283
284 regs[R_EB13] = 0xc1;
285 regs[R_EB14] = 0x00;
286 regs[R_EB15] = 0x8f;
287 regs[R_EB16] = 0x00;
288 regs[R_EB17] = 0x00;
289
290 switch (priv->id) {
291 case TDA18271HDC1:
292 regs[R_EB18] = 0x00;
293 break;
294 case TDA18271HDC2:
295 regs[R_EB18] = 0x8c;
296 break;
297 };
298
299 regs[R_EB19] = 0x00;
300 regs[R_EB20] = 0x20;
301
302 switch (priv->id) {
303 case TDA18271HDC1:
304 regs[R_EB21] = 0x33;
305 break;
306 case TDA18271HDC2:
307 regs[R_EB21] = 0xb3;
308 break;
309 };
310
311 regs[R_EB22] = 0x48;
312 regs[R_EB23] = 0xb0;
313
314 tda18271_write_regs(fe, 0x00, TDA18271_NUM_REGS);
315
316 /* setup agc1 gain */
317 regs[R_EB17] = 0x00;
318 tda18271_write_regs(fe, R_EB17, 1);
319 regs[R_EB17] = 0x03;
320 tda18271_write_regs(fe, R_EB17, 1);
321 regs[R_EB17] = 0x43;
322 tda18271_write_regs(fe, R_EB17, 1);
323 regs[R_EB17] = 0x4c;
324 tda18271_write_regs(fe, R_EB17, 1);
325
326 /* setup agc2 gain */
327 if ((priv->id) == TDA18271HDC1) {
328 regs[R_EB20] = 0xa0;
329 tda18271_write_regs(fe, R_EB20, 1);
330 regs[R_EB20] = 0xa7;
331 tda18271_write_regs(fe, R_EB20, 1);
332 regs[R_EB20] = 0xe7;
333 tda18271_write_regs(fe, R_EB20, 1);
334 regs[R_EB20] = 0xec;
335 tda18271_write_regs(fe, R_EB20, 1);
336 }
337
338 /* image rejection calibration */
339
340 /* low-band */
341 regs[R_EP3] = 0x1f;
342 regs[R_EP4] = 0x66;
343 regs[R_EP5] = 0x81;
344 regs[R_CPD] = 0xcc;
345 regs[R_CD1] = 0x6c;
346 regs[R_CD2] = 0x00;
347 regs[R_CD3] = 0x00;
348 regs[R_MPD] = 0xcd;
349 regs[R_MD1] = 0x77;
350 regs[R_MD2] = 0x08;
351 regs[R_MD3] = 0x00;
352
353 switch (priv->id) {
354 case TDA18271HDC1:
355 tda18271_write_regs(fe, R_EP3, 11);
356 break;
357 case TDA18271HDC2:
358 tda18271_write_regs(fe, R_EP3, 12);
359 break;
360 };
361
362 if ((priv->id) == TDA18271HDC2) {
363 /* main pll cp source on */
364 regs[R_EB4] = 0x61;
365 tda18271_write_regs(fe, R_EB4, 1);
366 msleep(1);
367
368 /* main pll cp source off */
369 regs[R_EB4] = 0x41;
370 tda18271_write_regs(fe, R_EB4, 1);
371 }
372
373 msleep(5); /* pll locking */
374
375 /* launch detector */
376 tda18271_write_regs(fe, R_EP1, 1);
377 msleep(5); /* wanted low measurement */
378
379 regs[R_EP5] = 0x85;
380 regs[R_CPD] = 0xcb;
381 regs[R_CD1] = 0x66;
382 regs[R_CD2] = 0x70;
383
384 tda18271_write_regs(fe, R_EP3, 7);
385 msleep(5); /* pll locking */
386
387 /* launch optimization algorithm */
388 tda18271_write_regs(fe, R_EP2, 1);
389 msleep(30); /* image low optimization completion */
390
391 /* mid-band */
392 regs[R_EP5] = 0x82;
393 regs[R_CPD] = 0xa8;
394 regs[R_CD2] = 0x00;
395 regs[R_MPD] = 0xa9;
396 regs[R_MD1] = 0x73;
397 regs[R_MD2] = 0x1a;
398
399 tda18271_write_regs(fe, R_EP3, 11);
400 msleep(5); /* pll locking */
401
402 tda18271_write_regs(fe, R_EP1, 1);
403 msleep(5); /* wanted mid measurement */
404
405 regs[R_EP5] = 0x86;
406 regs[R_CPD] = 0xa8;
407 regs[R_CD1] = 0x66;
408 regs[R_CD2] = 0xa0;
409
410 tda18271_write_regs(fe, R_EP3, 7);
411 msleep(5); /* pll locking */
412
413 /* launch optimization algorithm */
414 tda18271_write_regs(fe, R_EP2, 1);
415 msleep(30); /* image mid optimization completion */
416
417 /* high-band */
418 regs[R_EP5] = 0x83;
419 regs[R_CPD] = 0x98;
420 regs[R_CD1] = 0x65;
421 regs[R_CD2] = 0x00;
422 regs[R_MPD] = 0x99;
423 regs[R_MD1] = 0x71;
424 regs[R_MD2] = 0xcd;
425
426 tda18271_write_regs(fe, R_EP3, 11);
427 msleep(5); /* pll locking */
428
429 /* launch detector */
430 tda18271_write_regs(fe, R_EP1, 1);
431 msleep(5); /* wanted high measurement */
432
433 regs[R_EP5] = 0x87;
434 regs[R_CD1] = 0x65;
435 regs[R_CD2] = 0x50;
436
437 tda18271_write_regs(fe, R_EP3, 7);
438 msleep(5); /* pll locking */
439
440 /* launch optimization algorithm */
441 tda18271_write_regs(fe, R_EP2, 1);
442 msleep(30); /* image high optimization completion */
443
444 /* return to normal mode */
445 regs[R_EP4] = 0x64;
446 tda18271_write_regs(fe, R_EP4, 1);
447
448 /* synchronize */
449 tda18271_write_regs(fe, R_EP1, 1);
450
451 return 0;
452}
453
454/*---------------------------------------------------------------------*/
455
Michael Krufky518d8732008-01-13 17:01:01 -0300456/*
457 * Standby modes, EP3 [7:5]
458 *
459 * | SM || SM_LT || SM_XT || mode description
460 * |=====\\=======\\=======\\===================================
461 * | 0 || 0 || 0 || normal mode
462 * |-----||-------||-------||-----------------------------------
463 * | || || || standby mode w/ slave tuner output
464 * | 1 || 0 || 0 || & loop thru & xtal oscillator on
465 * |-----||-------||-------||-----------------------------------
466 * | 1 || 1 || 0 || standby mode w/ xtal oscillator on
467 * |-----||-------||-------||-----------------------------------
468 * | 1 || 1 || 1 || power off
469 *
470 */
471
472int tda18271_set_standby_mode(struct dvb_frontend *fe,
473 int sm, int sm_lt, int sm_xt)
474{
475 struct tda18271_priv *priv = fe->tuner_priv;
476 unsigned char *regs = priv->tda18271_regs;
477
478 tda_dbg("sm = %d, sm_lt = %d, sm_xt = %d\n", sm, sm_lt, sm_xt);
479
480 regs[R_EP3] &= ~0xe0; /* clear sm, sm_lt, sm_xt */
481 regs[R_EP3] |= sm ? (1 << 7) : 0 |
482 sm_lt ? (1 << 6) : 0 |
483 sm_xt ? (1 << 5) : 0;
484
485 tda18271_write_regs(fe, R_EP3, 1);
486
487 return 0;
488}
489
490/*---------------------------------------------------------------------*/
491
Michael Krufky59067f72008-01-02 01:58:26 -0300492int tda18271_calc_main_pll(struct dvb_frontend *fe, u32 freq)
493{
494 /* sets main post divider & divider bytes, but does not write them */
495 struct tda18271_priv *priv = fe->tuner_priv;
496 unsigned char *regs = priv->tda18271_regs;
497 u8 d, pd;
498 u32 div;
499
500 int ret = tda18271_lookup_pll_map(fe, MAIN_PLL, &freq, &pd, &d);
501 if (ret < 0)
502 goto fail;
503
504 regs[R_MPD] = (0x77 & pd);
505
506 switch (priv->mode) {
507 case TDA18271_ANALOG:
508 regs[R_MPD] &= ~0x08;
509 break;
510 case TDA18271_DIGITAL:
511 regs[R_MPD] |= 0x08;
512 break;
513 }
514
515 div = ((d * (freq / 1000)) << 7) / 125;
516
517 regs[R_MD1] = 0x7f & (div >> 16);
518 regs[R_MD2] = 0xff & (div >> 8);
519 regs[R_MD3] = 0xff & div;
520fail:
521 return ret;
522}
523
524int tda18271_calc_cal_pll(struct dvb_frontend *fe, u32 freq)
525{
526 /* sets cal post divider & divider bytes, but does not write them */
527 struct tda18271_priv *priv = fe->tuner_priv;
528 unsigned char *regs = priv->tda18271_regs;
529 u8 d, pd;
530 u32 div;
531
532 int ret = tda18271_lookup_pll_map(fe, CAL_PLL, &freq, &pd, &d);
533 if (ret < 0)
534 goto fail;
535
536 regs[R_CPD] = pd;
537
538 div = ((d * (freq / 1000)) << 7) / 125;
539
540 regs[R_CD1] = 0x7f & (div >> 16);
541 regs[R_CD2] = 0xff & (div >> 8);
542 regs[R_CD3] = 0xff & div;
543fail:
544 return ret;
545}
546
547/*---------------------------------------------------------------------*/
548
549int tda18271_calc_bp_filter(struct dvb_frontend *fe, u32 *freq)
550{
551 /* sets bp filter bits, but does not write them */
552 struct tda18271_priv *priv = fe->tuner_priv;
553 unsigned char *regs = priv->tda18271_regs;
554 u8 val;
555
556 int ret = tda18271_lookup_map(fe, BP_FILTER, freq, &val);
557 if (ret < 0)
558 goto fail;
559
560 regs[R_EP1] &= ~0x07; /* clear bp filter bits */
561 regs[R_EP1] |= (0x07 & val);
562fail:
563 return ret;
564}
565
566int tda18271_calc_km(struct dvb_frontend *fe, u32 *freq)
567{
568 /* sets K & M bits, but does not write them */
569 struct tda18271_priv *priv = fe->tuner_priv;
570 unsigned char *regs = priv->tda18271_regs;
571 u8 val;
572
573 int ret = tda18271_lookup_map(fe, RF_CAL_KMCO, freq, &val);
574 if (ret < 0)
575 goto fail;
576
577 regs[R_EB13] &= ~0x7c; /* clear k & m bits */
578 regs[R_EB13] |= (0x7c & val);
579fail:
580 return ret;
581}
582
583int tda18271_calc_rf_band(struct dvb_frontend *fe, u32 *freq)
584{
585 /* sets rf band bits, but does not write them */
586 struct tda18271_priv *priv = fe->tuner_priv;
587 unsigned char *regs = priv->tda18271_regs;
588 u8 val;
589
590 int ret = tda18271_lookup_map(fe, RF_BAND, freq, &val);
591 if (ret < 0)
592 goto fail;
593
594 regs[R_EP2] &= ~0xe0; /* clear rf band bits */
595 regs[R_EP2] |= (0xe0 & (val << 5));
596fail:
597 return ret;
598}
599
600int tda18271_calc_gain_taper(struct dvb_frontend *fe, u32 *freq)
601{
602 /* sets gain taper bits, but does not write them */
603 struct tda18271_priv *priv = fe->tuner_priv;
604 unsigned char *regs = priv->tda18271_regs;
605 u8 val;
606
607 int ret = tda18271_lookup_map(fe, GAIN_TAPER, freq, &val);
608 if (ret < 0)
609 goto fail;
610
611 regs[R_EP2] &= ~0x1f; /* clear gain taper bits */
612 regs[R_EP2] |= (0x1f & val);
613fail:
614 return ret;
615}
616
617int tda18271_calc_ir_measure(struct dvb_frontend *fe, u32 *freq)
618{
619 /* sets IR Meas bits, but does not write them */
620 struct tda18271_priv *priv = fe->tuner_priv;
621 unsigned char *regs = priv->tda18271_regs;
622 u8 val;
623
624 int ret = tda18271_lookup_map(fe, IR_MEASURE, freq, &val);
625 if (ret < 0)
626 goto fail;
627
628 regs[R_EP5] &= ~0x07;
629 regs[R_EP5] |= (0x07 & val);
630fail:
631 return ret;
632}
633
634int tda18271_calc_rf_cal(struct dvb_frontend *fe, u32 *freq)
635{
636 /* sets rf cal byte (RFC_Cprog), but does not write it */
637 struct tda18271_priv *priv = fe->tuner_priv;
638 unsigned char *regs = priv->tda18271_regs;
639 u8 val;
640
Michael Krufkyd2c932a2008-01-05 15:42:54 -0300641 tda18271_lookup_map(fe, RF_CAL, freq, &val);
Michael Krufky59067f72008-01-02 01:58:26 -0300642
643 regs[R_EB14] = val;
Michael Krufkyd2c932a2008-01-05 15:42:54 -0300644
645 return 0;
Michael Krufky59067f72008-01-02 01:58:26 -0300646}
647
648/*
649 * Overrides for Emacs so that we follow Linus's tabbing style.
650 * ---------------------------------------------------------------------------
651 * Local variables:
652 * c-basic-offset: 8
653 * End:
654 */