blob: 5708d60f1833b1dc1e5e727999458294d84e461d [file] [log] [blame]
Duy Truonge833aca2013-02-12 13:35:08 -08001/* Copyright (c) 2012, The Linux Foundation. All rights reserved.
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070022
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070023#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070024#include <mach/socinfo.h>
Vikram Mulukutla77140da2012-08-13 21:37:18 -070025#include <mach/rpm-smd.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070026
27#include "clock-local2.h"
28#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070029#include "clock-rpm.h"
30#include "clock-voter.h"
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -070031#include "clock-mdss-8974.h"
Matt Wagantalld55b90f2012-02-23 23:27:44 -080032#include "clock.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070033
34enum {
35 GCC_BASE,
36 MMSS_BASE,
37 LPASS_BASE,
38 MSS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070039 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070040 N_BASES,
41};
42
43static void __iomem *virt_bases[N_BASES];
44
45#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
46#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
47#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
48#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070049#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070050
51#define GPLL0_MODE_REG 0x0000
52#define GPLL0_L_REG 0x0004
53#define GPLL0_M_REG 0x0008
54#define GPLL0_N_REG 0x000C
55#define GPLL0_USER_CTL_REG 0x0010
56#define GPLL0_CONFIG_CTL_REG 0x0014
57#define GPLL0_TEST_CTL_REG 0x0018
58#define GPLL0_STATUS_REG 0x001C
59
60#define GPLL1_MODE_REG 0x0040
61#define GPLL1_L_REG 0x0044
62#define GPLL1_M_REG 0x0048
63#define GPLL1_N_REG 0x004C
64#define GPLL1_USER_CTL_REG 0x0050
65#define GPLL1_CONFIG_CTL_REG 0x0054
66#define GPLL1_TEST_CTL_REG 0x0058
67#define GPLL1_STATUS_REG 0x005C
68
69#define MMPLL0_MODE_REG 0x0000
70#define MMPLL0_L_REG 0x0004
71#define MMPLL0_M_REG 0x0008
72#define MMPLL0_N_REG 0x000C
73#define MMPLL0_USER_CTL_REG 0x0010
74#define MMPLL0_CONFIG_CTL_REG 0x0014
75#define MMPLL0_TEST_CTL_REG 0x0018
76#define MMPLL0_STATUS_REG 0x001C
77
78#define MMPLL1_MODE_REG 0x0040
79#define MMPLL1_L_REG 0x0044
80#define MMPLL1_M_REG 0x0048
81#define MMPLL1_N_REG 0x004C
82#define MMPLL1_USER_CTL_REG 0x0050
83#define MMPLL1_CONFIG_CTL_REG 0x0054
84#define MMPLL1_TEST_CTL_REG 0x0058
85#define MMPLL1_STATUS_REG 0x005C
86
87#define MMPLL3_MODE_REG 0x0080
88#define MMPLL3_L_REG 0x0084
89#define MMPLL3_M_REG 0x0088
90#define MMPLL3_N_REG 0x008C
91#define MMPLL3_USER_CTL_REG 0x0090
92#define MMPLL3_CONFIG_CTL_REG 0x0094
93#define MMPLL3_TEST_CTL_REG 0x0098
94#define MMPLL3_STATUS_REG 0x009C
95
96#define LPAPLL_MODE_REG 0x0000
97#define LPAPLL_L_REG 0x0004
98#define LPAPLL_M_REG 0x0008
99#define LPAPLL_N_REG 0x000C
100#define LPAPLL_USER_CTL_REG 0x0010
101#define LPAPLL_CONFIG_CTL_REG 0x0014
102#define LPAPLL_TEST_CTL_REG 0x0018
103#define LPAPLL_STATUS_REG 0x001C
104
105#define GCC_DEBUG_CLK_CTL_REG 0x1880
106#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
107#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
108#define GCC_XO_DIV4_CBCR_REG 0x10C8
Matt Wagantall9a9b6f02012-08-07 23:12:26 -0700109#define GCC_PLLTEST_PAD_CFG_REG 0x188C
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700110#define APCS_GPLL_ENA_VOTE_REG 0x1480
111#define MMSS_PLL_VOTE_APCS_REG 0x0100
112#define MMSS_DEBUG_CLK_CTL_REG 0x0900
113#define LPASS_DEBUG_CLK_CTL_REG 0x29000
114#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700115#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700116
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700117#define GLB_CLK_DIAG_REG 0x001C
118
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700119#define USB30_MASTER_CMD_RCGR 0x03D4
120#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
121#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
122#define USB_HSIC_CMD_RCGR 0x0440
123#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
124#define USB_HS_SYSTEM_CMD_RCGR 0x0490
125#define SDCC1_APPS_CMD_RCGR 0x04D0
126#define SDCC2_APPS_CMD_RCGR 0x0510
127#define SDCC3_APPS_CMD_RCGR 0x0550
128#define SDCC4_APPS_CMD_RCGR 0x0590
129#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
130#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
131#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
132#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
133#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
134#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
135#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
136#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
137#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
138#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
139#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
140#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
141#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
142#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
143#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
144#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
145#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
146#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
147#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
148#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
149#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
150#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
151#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
152#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
153#define PDM2_CMD_RCGR 0x0CD0
154#define TSIF_REF_CMD_RCGR 0x0D90
155#define CE1_CMD_RCGR 0x1050
156#define CE2_CMD_RCGR 0x1090
157#define GP1_CMD_RCGR 0x1904
158#define GP2_CMD_RCGR 0x1944
159#define GP3_CMD_RCGR 0x1984
160#define LPAIF_SPKR_CMD_RCGR 0xA000
161#define LPAIF_PRI_CMD_RCGR 0xB000
162#define LPAIF_SEC_CMD_RCGR 0xC000
163#define LPAIF_TER_CMD_RCGR 0xD000
164#define LPAIF_QUAD_CMD_RCGR 0xE000
165#define LPAIF_PCM0_CMD_RCGR 0xF000
166#define LPAIF_PCM1_CMD_RCGR 0x10000
167#define RESAMPLER_CMD_RCGR 0x11000
168#define SLIMBUS_CMD_RCGR 0x12000
169#define LPAIF_PCMOE_CMD_RCGR 0x13000
170#define AHBFABRIC_CMD_RCGR 0x18000
171#define VCODEC0_CMD_RCGR 0x1000
172#define PCLK0_CMD_RCGR 0x2000
173#define PCLK1_CMD_RCGR 0x2020
174#define MDP_CMD_RCGR 0x2040
175#define EXTPCLK_CMD_RCGR 0x2060
176#define VSYNC_CMD_RCGR 0x2080
177#define EDPPIXEL_CMD_RCGR 0x20A0
178#define EDPLINK_CMD_RCGR 0x20C0
179#define EDPAUX_CMD_RCGR 0x20E0
180#define HDMI_CMD_RCGR 0x2100
181#define BYTE0_CMD_RCGR 0x2120
182#define BYTE1_CMD_RCGR 0x2140
183#define ESC0_CMD_RCGR 0x2160
184#define ESC1_CMD_RCGR 0x2180
185#define CSI0PHYTIMER_CMD_RCGR 0x3000
186#define CSI1PHYTIMER_CMD_RCGR 0x3030
187#define CSI2PHYTIMER_CMD_RCGR 0x3060
188#define CSI0_CMD_RCGR 0x3090
189#define CSI1_CMD_RCGR 0x3100
190#define CSI2_CMD_RCGR 0x3160
191#define CSI3_CMD_RCGR 0x31C0
192#define CCI_CMD_RCGR 0x3300
193#define MCLK0_CMD_RCGR 0x3360
194#define MCLK1_CMD_RCGR 0x3390
195#define MCLK2_CMD_RCGR 0x33C0
196#define MCLK3_CMD_RCGR 0x33F0
197#define MMSS_GP0_CMD_RCGR 0x3420
198#define MMSS_GP1_CMD_RCGR 0x3450
199#define JPEG0_CMD_RCGR 0x3500
200#define JPEG1_CMD_RCGR 0x3520
201#define JPEG2_CMD_RCGR 0x3540
202#define VFE0_CMD_RCGR 0x3600
203#define VFE1_CMD_RCGR 0x3620
204#define CPP_CMD_RCGR 0x3640
205#define GFX3D_CMD_RCGR 0x4000
206#define RBCPR_CMD_RCGR 0x4060
207#define AHB_CMD_RCGR 0x5000
208#define AXI_CMD_RCGR 0x5040
209#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700210#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700211
212#define MMSS_BCR 0x0240
213#define USB_30_BCR 0x03C0
214#define USB3_PHY_BCR 0x03FC
215#define USB_HS_HSIC_BCR 0x0400
216#define USB_HS_BCR 0x0480
217#define SDCC1_BCR 0x04C0
218#define SDCC2_BCR 0x0500
219#define SDCC3_BCR 0x0540
220#define SDCC4_BCR 0x0580
221#define BLSP1_BCR 0x05C0
222#define BLSP1_QUP1_BCR 0x0640
223#define BLSP1_UART1_BCR 0x0680
224#define BLSP1_QUP2_BCR 0x06C0
225#define BLSP1_UART2_BCR 0x0700
226#define BLSP1_QUP3_BCR 0x0740
227#define BLSP1_UART3_BCR 0x0780
228#define BLSP1_QUP4_BCR 0x07C0
229#define BLSP1_UART4_BCR 0x0800
230#define BLSP1_QUP5_BCR 0x0840
231#define BLSP1_UART5_BCR 0x0880
232#define BLSP1_QUP6_BCR 0x08C0
233#define BLSP1_UART6_BCR 0x0900
234#define BLSP2_BCR 0x0940
235#define BLSP2_QUP1_BCR 0x0980
236#define BLSP2_UART1_BCR 0x09C0
237#define BLSP2_QUP2_BCR 0x0A00
238#define BLSP2_UART2_BCR 0x0A40
239#define BLSP2_QUP3_BCR 0x0A80
240#define BLSP2_UART3_BCR 0x0AC0
241#define BLSP2_QUP4_BCR 0x0B00
242#define BLSP2_UART4_BCR 0x0B40
243#define BLSP2_QUP5_BCR 0x0B80
244#define BLSP2_UART5_BCR 0x0BC0
245#define BLSP2_QUP6_BCR 0x0C00
246#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700247#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700248#define PDM_BCR 0x0CC0
249#define PRNG_BCR 0x0D00
250#define BAM_DMA_BCR 0x0D40
251#define TSIF_BCR 0x0D80
252#define CE1_BCR 0x1040
253#define CE2_BCR 0x1080
254#define AUDIO_CORE_BCR 0x4000
255#define VENUS0_BCR 0x1020
256#define MDSS_BCR 0x2300
257#define CAMSS_PHY0_BCR 0x3020
258#define CAMSS_PHY1_BCR 0x3050
259#define CAMSS_PHY2_BCR 0x3080
260#define CAMSS_CSI0_BCR 0x30B0
261#define CAMSS_CSI0PHY_BCR 0x30C0
262#define CAMSS_CSI0RDI_BCR 0x30D0
263#define CAMSS_CSI0PIX_BCR 0x30E0
264#define CAMSS_CSI1_BCR 0x3120
265#define CAMSS_CSI1PHY_BCR 0x3130
266#define CAMSS_CSI1RDI_BCR 0x3140
267#define CAMSS_CSI1PIX_BCR 0x3150
268#define CAMSS_CSI2_BCR 0x3180
269#define CAMSS_CSI2PHY_BCR 0x3190
270#define CAMSS_CSI2RDI_BCR 0x31A0
271#define CAMSS_CSI2PIX_BCR 0x31B0
272#define CAMSS_CSI3_BCR 0x31E0
273#define CAMSS_CSI3PHY_BCR 0x31F0
274#define CAMSS_CSI3RDI_BCR 0x3200
275#define CAMSS_CSI3PIX_BCR 0x3210
276#define CAMSS_ISPIF_BCR 0x3220
277#define CAMSS_CCI_BCR 0x3340
278#define CAMSS_MCLK0_BCR 0x3380
279#define CAMSS_MCLK1_BCR 0x33B0
280#define CAMSS_MCLK2_BCR 0x33E0
281#define CAMSS_MCLK3_BCR 0x3410
282#define CAMSS_GP0_BCR 0x3440
283#define CAMSS_GP1_BCR 0x3470
284#define CAMSS_TOP_BCR 0x3480
285#define CAMSS_MICRO_BCR 0x3490
286#define CAMSS_JPEG_BCR 0x35A0
287#define CAMSS_VFE_BCR 0x36A0
288#define CAMSS_CSI_VFE0_BCR 0x3700
289#define CAMSS_CSI_VFE1_BCR 0x3710
290#define OCMEMNOC_BCR 0x50B0
291#define MMSSNOCAHB_BCR 0x5020
292#define MMSSNOCAXI_BCR 0x5060
293#define OXILI_GFX3D_CBCR 0x4028
294#define OXILICX_AHB_CBCR 0x403C
295#define OXILICX_AXI_CBCR 0x4038
296#define OXILI_BCR 0x4020
297#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700298#define LPASS_Q6SS_BCR 0x6000
299#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700300
301#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
302#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
303#define MMSS_NOC_CFG_AHB_CBCR 0x024C
304
305#define USB30_MASTER_CBCR 0x03C8
306#define USB30_MOCK_UTMI_CBCR 0x03D0
307#define USB_HSIC_AHB_CBCR 0x0408
308#define USB_HSIC_SYSTEM_CBCR 0x040C
309#define USB_HSIC_CBCR 0x0410
310#define USB_HSIC_IO_CAL_CBCR 0x0414
311#define USB_HS_SYSTEM_CBCR 0x0484
312#define USB_HS_AHB_CBCR 0x0488
313#define SDCC1_APPS_CBCR 0x04C4
314#define SDCC1_AHB_CBCR 0x04C8
315#define SDCC2_APPS_CBCR 0x0504
316#define SDCC2_AHB_CBCR 0x0508
317#define SDCC3_APPS_CBCR 0x0544
318#define SDCC3_AHB_CBCR 0x0548
319#define SDCC4_APPS_CBCR 0x0584
320#define SDCC4_AHB_CBCR 0x0588
321#define BLSP1_AHB_CBCR 0x05C4
322#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
323#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
324#define BLSP1_UART1_APPS_CBCR 0x0684
325#define BLSP1_UART1_SIM_CBCR 0x0688
326#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
327#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
328#define BLSP1_UART2_APPS_CBCR 0x0704
329#define BLSP1_UART2_SIM_CBCR 0x0708
330#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
331#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
332#define BLSP1_UART3_APPS_CBCR 0x0784
333#define BLSP1_UART3_SIM_CBCR 0x0788
334#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
335#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
336#define BLSP1_UART4_APPS_CBCR 0x0804
337#define BLSP1_UART4_SIM_CBCR 0x0808
338#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
339#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
340#define BLSP1_UART5_APPS_CBCR 0x0884
341#define BLSP1_UART5_SIM_CBCR 0x0888
342#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
343#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
344#define BLSP1_UART6_APPS_CBCR 0x0904
345#define BLSP1_UART6_SIM_CBCR 0x0908
346#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700347#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700348#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
349#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
350#define BLSP2_UART1_APPS_CBCR 0x09C4
351#define BLSP2_UART1_SIM_CBCR 0x09C8
352#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
353#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
354#define BLSP2_UART2_APPS_CBCR 0x0A44
355#define BLSP2_UART2_SIM_CBCR 0x0A48
356#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
357#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
358#define BLSP2_UART3_APPS_CBCR 0x0AC4
359#define BLSP2_UART3_SIM_CBCR 0x0AC8
360#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
361#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
362#define BLSP2_UART4_APPS_CBCR 0x0B44
363#define BLSP2_UART4_SIM_CBCR 0x0B48
364#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
365#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
366#define BLSP2_UART5_APPS_CBCR 0x0BC4
367#define BLSP2_UART5_SIM_CBCR 0x0BC8
368#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
369#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
370#define BLSP2_UART6_APPS_CBCR 0x0C44
371#define BLSP2_UART6_SIM_CBCR 0x0C48
372#define PDM_AHB_CBCR 0x0CC4
373#define PDM_XO4_CBCR 0x0CC8
374#define PDM2_CBCR 0x0CCC
375#define PRNG_AHB_CBCR 0x0D04
376#define BAM_DMA_AHB_CBCR 0x0D44
377#define TSIF_AHB_CBCR 0x0D84
378#define TSIF_REF_CBCR 0x0D88
379#define MSG_RAM_AHB_CBCR 0x0E44
380#define CE1_CBCR 0x1044
381#define CE1_AXI_CBCR 0x1048
382#define CE1_AHB_CBCR 0x104C
383#define CE2_CBCR 0x1084
384#define CE2_AXI_CBCR 0x1088
385#define CE2_AHB_CBCR 0x108C
386#define GCC_AHB_CBCR 0x10C0
387#define GP1_CBCR 0x1900
388#define GP2_CBCR 0x1940
389#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700390#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -0700391#define AUDIO_CORE_IXFABRIC_CBCR 0x1B000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700392#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
393#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
394#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
395#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
396#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
397#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
398#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
399#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
400#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
401#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
402#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
403#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
404#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
405#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
406#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
407#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
408#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
409#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
410#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
411#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
412#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
413#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
414#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
415#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
416#define VENUS0_VCODEC0_CBCR 0x1028
417#define VENUS0_AHB_CBCR 0x1030
418#define VENUS0_AXI_CBCR 0x1034
419#define VENUS0_OCMEMNOC_CBCR 0x1038
420#define MDSS_AHB_CBCR 0x2308
421#define MDSS_HDMI_AHB_CBCR 0x230C
422#define MDSS_AXI_CBCR 0x2310
423#define MDSS_PCLK0_CBCR 0x2314
424#define MDSS_PCLK1_CBCR 0x2318
425#define MDSS_MDP_CBCR 0x231C
426#define MDSS_MDP_LUT_CBCR 0x2320
427#define MDSS_EXTPCLK_CBCR 0x2324
428#define MDSS_VSYNC_CBCR 0x2328
429#define MDSS_EDPPIXEL_CBCR 0x232C
430#define MDSS_EDPLINK_CBCR 0x2330
431#define MDSS_EDPAUX_CBCR 0x2334
432#define MDSS_HDMI_CBCR 0x2338
433#define MDSS_BYTE0_CBCR 0x233C
434#define MDSS_BYTE1_CBCR 0x2340
435#define MDSS_ESC0_CBCR 0x2344
436#define MDSS_ESC1_CBCR 0x2348
437#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
438#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
439#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
440#define CAMSS_CSI0_CBCR 0x30B4
441#define CAMSS_CSI0_AHB_CBCR 0x30BC
442#define CAMSS_CSI0PHY_CBCR 0x30C4
443#define CAMSS_CSI0RDI_CBCR 0x30D4
444#define CAMSS_CSI0PIX_CBCR 0x30E4
445#define CAMSS_CSI1_CBCR 0x3124
446#define CAMSS_CSI1_AHB_CBCR 0x3128
447#define CAMSS_CSI1PHY_CBCR 0x3134
448#define CAMSS_CSI1RDI_CBCR 0x3144
449#define CAMSS_CSI1PIX_CBCR 0x3154
450#define CAMSS_CSI2_CBCR 0x3184
451#define CAMSS_CSI2_AHB_CBCR 0x3188
452#define CAMSS_CSI2PHY_CBCR 0x3194
453#define CAMSS_CSI2RDI_CBCR 0x31A4
454#define CAMSS_CSI2PIX_CBCR 0x31B4
455#define CAMSS_CSI3_CBCR 0x31E4
456#define CAMSS_CSI3_AHB_CBCR 0x31E8
457#define CAMSS_CSI3PHY_CBCR 0x31F4
458#define CAMSS_CSI3RDI_CBCR 0x3204
459#define CAMSS_CSI3PIX_CBCR 0x3214
460#define CAMSS_ISPIF_AHB_CBCR 0x3224
461#define CAMSS_CCI_CCI_CBCR 0x3344
462#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
463#define CAMSS_MCLK0_CBCR 0x3384
464#define CAMSS_MCLK1_CBCR 0x33B4
465#define CAMSS_MCLK2_CBCR 0x33E4
466#define CAMSS_MCLK3_CBCR 0x3414
467#define CAMSS_GP0_CBCR 0x3444
468#define CAMSS_GP1_CBCR 0x3474
469#define CAMSS_TOP_AHB_CBCR 0x3484
470#define CAMSS_MICRO_AHB_CBCR 0x3494
471#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
472#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
473#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
474#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
475#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
476#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
477#define CAMSS_VFE_VFE0_CBCR 0x36A8
478#define CAMSS_VFE_VFE1_CBCR 0x36AC
479#define CAMSS_VFE_CPP_CBCR 0x36B0
480#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
481#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
482#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
483#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
484#define CAMSS_CSI_VFE0_CBCR 0x3704
485#define CAMSS_CSI_VFE1_CBCR 0x3714
486#define MMSS_MMSSNOC_AXI_CBCR 0x506C
487#define MMSS_MMSSNOC_AHB_CBCR 0x5024
488#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
489#define MMSS_MISC_AHB_CBCR 0x502C
490#define MMSS_S0_AXI_CBCR 0x5064
491#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700492#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
493#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -0700494#define LPASS_Q6_AXI_CBCR 0x11C0
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700495#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700496#define MSS_XO_Q6_CBCR 0x108C
497#define MSS_BUS_Q6_CBCR 0x10A4
498#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutla31926eb2012-08-12 19:58:08 -0700499#define MSS_Q6_BIMC_AXI_CBCR 0x0284
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700500
501#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
502#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
503
504/* Mux source select values */
505#define cxo_source_val 0
506#define gpll0_source_val 1
507#define gpll1_source_val 2
508#define gnd_source_val 5
509#define mmpll0_mm_source_val 1
510#define mmpll1_mm_source_val 2
511#define mmpll3_mm_source_val 3
512#define gpll0_mm_source_val 5
513#define cxo_mm_source_val 0
514#define mm_gnd_source_val 6
515#define gpll1_hsic_source_val 4
516#define cxo_lpass_source_val 0
517#define lpapll0_lpass_source_val 1
518#define gpll0_lpass_source_val 5
519#define edppll_270_mm_source_val 4
520#define edppll_350_mm_source_val 4
521#define dsipll_750_mm_source_val 1
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -0700522#define dsipll0_byte_mm_source_val 1
523#define dsipll0_pixel_mm_source_val 1
Vikram Mulukutla83c5b552012-08-15 16:22:09 -0700524#define hdmipll_mm_source_val 3
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700525
526#define F(f, s, div, m, n) \
527 { \
528 .freq_hz = (f), \
529 .src_clk = &s##_clk_src.c, \
530 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700531 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700532 .d_val = ~(n),\
533 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
534 | BVAL(10, 8, s##_source_val), \
535 }
536
537#define F_MM(f, s, div, m, n) \
538 { \
539 .freq_hz = (f), \
540 .src_clk = &s##_clk_src.c, \
541 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700542 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700543 .d_val = ~(n),\
544 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
545 | BVAL(10, 8, s##_mm_source_val), \
546 }
547
Vikram Mulukutla83c5b552012-08-15 16:22:09 -0700548#define F_HDMI(f, s, div, m, n) \
549 { \
550 .freq_hz = (f), \
551 .src_clk = &s##_clk_src, \
552 .m_val = (m), \
553 .n_val = ~((n)-(m)) * !!(n), \
554 .d_val = ~(n),\
555 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
556 | BVAL(10, 8, s##_mm_source_val), \
557 }
558
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700559#define F_MDSS(f, s, div, m, n) \
560 { \
561 .freq_hz = (f), \
562 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700563 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700564 .d_val = ~(n),\
565 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
566 | BVAL(10, 8, s##_mm_source_val), \
567 }
568
569#define F_HSIC(f, s, div, m, n) \
570 { \
571 .freq_hz = (f), \
572 .src_clk = &s##_clk_src.c, \
573 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700574 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700575 .d_val = ~(n),\
576 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
577 | BVAL(10, 8, s##_hsic_source_val), \
578 }
579
580#define F_LPASS(f, s, div, m, n) \
581 { \
582 .freq_hz = (f), \
583 .src_clk = &s##_clk_src.c, \
584 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700585 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700586 .d_val = ~(n),\
587 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
588 | BVAL(10, 8, s##_lpass_source_val), \
589 }
590
591#define VDD_DIG_FMAX_MAP1(l1, f1) \
Saravana Kannan909e78e2012-10-15 22:16:04 -0700592 .vdd_class = &vdd_dig, \
593 .fmax = (unsigned long[VDD_DIG_NUM]) { \
594 [VDD_DIG_##l1] = (f1), \
595 }, \
596 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700597#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
Saravana Kannan909e78e2012-10-15 22:16:04 -0700598 .vdd_class = &vdd_dig, \
599 .fmax = (unsigned long[VDD_DIG_NUM]) { \
600 [VDD_DIG_##l1] = (f1), \
601 [VDD_DIG_##l2] = (f2), \
602 }, \
603 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700604#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
Saravana Kannan909e78e2012-10-15 22:16:04 -0700605 .vdd_class = &vdd_dig, \
606 .fmax = (unsigned long[VDD_DIG_NUM]) { \
607 [VDD_DIG_##l1] = (f1), \
608 [VDD_DIG_##l2] = (f2), \
609 [VDD_DIG_##l3] = (f3), \
610 }, \
611 .num_fmax = VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700612
613enum vdd_dig_levels {
614 VDD_DIG_NONE,
615 VDD_DIG_LOW,
616 VDD_DIG_NOMINAL,
Saravana Kannan909e78e2012-10-15 22:16:04 -0700617 VDD_DIG_HIGH,
618 VDD_DIG_NUM
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700619};
620
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700621static const int vdd_corner[] = {
622 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
623 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
624 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
625 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
626};
627
628static struct rpm_regulator *vdd_dig_reg;
629
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700630static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
631{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700632 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
633 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700634}
635
Saravana Kannan909e78e2012-10-15 22:16:04 -0700636static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig, VDD_DIG_NUM);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700637
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700638#define RPM_MISC_CLK_TYPE 0x306b6c63
639#define RPM_BUS_CLK_TYPE 0x316b6c63
640#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700641
Vikram Mulukutla77140da2012-08-13 21:37:18 -0700642#define RPM_SMD_KEY_ENABLE 0x62616E45
643
644#define CXO_ID 0x0
645#define QDSS_ID 0x1
646#define RPM_SCALING_ENABLE_ID 0x2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700647
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700648#define PNOC_ID 0x0
649#define SNOC_ID 0x1
650#define CNOC_ID 0x2
Vikram Mulukutlac77922f2012-08-13 21:44:45 -0700651#define MMSSNOC_AHB_ID 0x3
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700652
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700653#define BIMC_ID 0x0
654#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700655
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700656enum {
657 D0_ID = 1,
658 D1_ID,
659 A0_ID,
660 A1_ID,
661 A2_ID,
662};
663
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700664DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
665DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
666DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700667DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
668 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700669
670DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
671DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
672 NULL);
673
674DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
675 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700676DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700677
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700678DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
679DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
680DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
681DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
682DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
683
684DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
685DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
686DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
687DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
688DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
689
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700690static struct pll_vote_clk gpll0_clk_src = {
691 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700692 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
693 .status_mask = BIT(17),
694 .parent = &cxo_clk_src.c,
695 .base = &virt_bases[GCC_BASE],
696 .c = {
697 .rate = 600000000,
698 .dbg_name = "gpll0_clk_src",
699 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700700 CLK_INIT(gpll0_clk_src.c),
701 },
702};
703
704static struct pll_vote_clk gpll1_clk_src = {
705 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
706 .en_mask = BIT(1),
707 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
708 .status_mask = BIT(17),
709 .parent = &cxo_clk_src.c,
710 .base = &virt_bases[GCC_BASE],
711 .c = {
712 .rate = 480000000,
713 .dbg_name = "gpll1_clk_src",
714 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700715 CLK_INIT(gpll1_clk_src.c),
716 },
717};
718
719static struct pll_vote_clk lpapll0_clk_src = {
720 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
721 .en_mask = BIT(0),
722 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
723 .status_mask = BIT(17),
724 .parent = &cxo_clk_src.c,
725 .base = &virt_bases[LPASS_BASE],
726 .c = {
727 .rate = 491520000,
728 .dbg_name = "lpapll0_clk_src",
729 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700730 CLK_INIT(lpapll0_clk_src.c),
731 },
732};
733
734static struct pll_vote_clk mmpll0_clk_src = {
735 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
736 .en_mask = BIT(0),
737 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
738 .status_mask = BIT(17),
739 .parent = &cxo_clk_src.c,
740 .base = &virt_bases[MMSS_BASE],
741 .c = {
742 .dbg_name = "mmpll0_clk_src",
743 .rate = 800000000,
744 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700745 CLK_INIT(mmpll0_clk_src.c),
746 },
747};
748
749static struct pll_vote_clk mmpll1_clk_src = {
750 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
751 .en_mask = BIT(1),
752 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
753 .status_mask = BIT(17),
754 .parent = &cxo_clk_src.c,
755 .base = &virt_bases[MMSS_BASE],
756 .c = {
757 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700758 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700759 .ops = &clk_ops_pll_vote,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700760 CLK_INIT(mmpll1_clk_src.c),
761 },
762};
763
764static struct pll_clk mmpll3_clk_src = {
765 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
766 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
767 .parent = &cxo_clk_src.c,
768 .base = &virt_bases[MMSS_BASE],
769 .c = {
770 .dbg_name = "mmpll3_clk_src",
771 .rate = 1000000000,
772 .ops = &clk_ops_local_pll,
773 CLK_INIT(mmpll3_clk_src.c),
774 },
775};
776
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700777static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
778static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
779static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
780static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
781static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
782static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
783
784static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
785static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
786static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
Vikram Mulukutla73081142012-08-03 15:57:47 -0700787static DEFINE_CLK_VOTER(ocmemgx_gfx3d_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700788static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
789static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
Naveen Ramaraj65396b92012-08-15 17:05:07 -0700790static DEFINE_CLK_VOTER(ocmemgx_core_clk, &ocmemgx_clk.c, LONG_MAX);
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700791
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530792static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
793static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
794static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
795static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
796
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700797static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700798
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700799static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
800 F(125000000, gpll0, 1, 5, 24),
801 F_END
802};
803
804static struct rcg_clk usb30_master_clk_src = {
805 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
806 .set_rate = set_rate_mnd,
807 .freq_tbl = ftbl_gcc_usb30_master_clk,
808 .current_freq = &rcg_dummy_freq,
809 .base = &virt_bases[GCC_BASE],
810 .c = {
811 .dbg_name = "usb30_master_clk_src",
812 .ops = &clk_ops_rcg_mnd,
813 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
814 CLK_INIT(usb30_master_clk_src.c),
815 },
816};
817
818static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
819 F( 960000, cxo, 10, 1, 2),
820 F( 4800000, cxo, 4, 0, 0),
821 F( 9600000, cxo, 2, 0, 0),
822 F(15000000, gpll0, 10, 1, 4),
823 F(19200000, cxo, 1, 0, 0),
824 F(25000000, gpll0, 12, 1, 2),
825 F(50000000, gpll0, 12, 0, 0),
826 F_END
827};
828
829static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
830 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
831 .set_rate = set_rate_mnd,
832 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
833 .current_freq = &rcg_dummy_freq,
834 .base = &virt_bases[GCC_BASE],
835 .c = {
836 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
837 .ops = &clk_ops_rcg_mnd,
838 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
839 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
840 },
841};
842
843static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
844 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
845 .set_rate = set_rate_mnd,
846 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
847 .current_freq = &rcg_dummy_freq,
848 .base = &virt_bases[GCC_BASE],
849 .c = {
850 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
851 .ops = &clk_ops_rcg_mnd,
852 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
853 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
854 },
855};
856
857static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
858 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
859 .set_rate = set_rate_mnd,
860 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
861 .current_freq = &rcg_dummy_freq,
862 .base = &virt_bases[GCC_BASE],
863 .c = {
864 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
865 .ops = &clk_ops_rcg_mnd,
866 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
867 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
868 },
869};
870
871static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
872 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
873 .set_rate = set_rate_mnd,
874 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
875 .current_freq = &rcg_dummy_freq,
876 .base = &virt_bases[GCC_BASE],
877 .c = {
878 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
879 .ops = &clk_ops_rcg_mnd,
880 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
881 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
882 },
883};
884
885static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
886 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
887 .set_rate = set_rate_mnd,
888 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
889 .current_freq = &rcg_dummy_freq,
890 .base = &virt_bases[GCC_BASE],
891 .c = {
892 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
893 .ops = &clk_ops_rcg_mnd,
894 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
895 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
896 },
897};
898
899static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
900 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
901 .set_rate = set_rate_mnd,
902 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
903 .current_freq = &rcg_dummy_freq,
904 .base = &virt_bases[GCC_BASE],
905 .c = {
906 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
907 .ops = &clk_ops_rcg_mnd,
908 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
909 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
910 },
911};
912
913static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
914 F( 3686400, gpll0, 1, 96, 15625),
915 F( 7372800, gpll0, 1, 192, 15625),
916 F(14745600, gpll0, 1, 384, 15625),
917 F(16000000, gpll0, 5, 2, 15),
918 F(19200000, cxo, 1, 0, 0),
919 F(24000000, gpll0, 5, 1, 5),
920 F(32000000, gpll0, 1, 4, 75),
921 F(40000000, gpll0, 15, 0, 0),
922 F(46400000, gpll0, 1, 29, 375),
923 F(48000000, gpll0, 12.5, 0, 0),
924 F(51200000, gpll0, 1, 32, 375),
925 F(56000000, gpll0, 1, 7, 75),
926 F(58982400, gpll0, 1, 1536, 15625),
927 F(60000000, gpll0, 10, 0, 0),
928 F_END
929};
930
931static struct rcg_clk blsp1_uart1_apps_clk_src = {
932 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
933 .set_rate = set_rate_mnd,
934 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
935 .current_freq = &rcg_dummy_freq,
936 .base = &virt_bases[GCC_BASE],
937 .c = {
938 .dbg_name = "blsp1_uart1_apps_clk_src",
939 .ops = &clk_ops_rcg_mnd,
940 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
941 CLK_INIT(blsp1_uart1_apps_clk_src.c),
942 },
943};
944
945static struct rcg_clk blsp1_uart2_apps_clk_src = {
946 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
947 .set_rate = set_rate_mnd,
948 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
949 .current_freq = &rcg_dummy_freq,
950 .base = &virt_bases[GCC_BASE],
951 .c = {
952 .dbg_name = "blsp1_uart2_apps_clk_src",
953 .ops = &clk_ops_rcg_mnd,
954 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
955 CLK_INIT(blsp1_uart2_apps_clk_src.c),
956 },
957};
958
959static struct rcg_clk blsp1_uart3_apps_clk_src = {
960 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
961 .set_rate = set_rate_mnd,
962 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
963 .current_freq = &rcg_dummy_freq,
964 .base = &virt_bases[GCC_BASE],
965 .c = {
966 .dbg_name = "blsp1_uart3_apps_clk_src",
967 .ops = &clk_ops_rcg_mnd,
968 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
969 CLK_INIT(blsp1_uart3_apps_clk_src.c),
970 },
971};
972
973static struct rcg_clk blsp1_uart4_apps_clk_src = {
974 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
975 .set_rate = set_rate_mnd,
976 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
977 .current_freq = &rcg_dummy_freq,
978 .base = &virt_bases[GCC_BASE],
979 .c = {
980 .dbg_name = "blsp1_uart4_apps_clk_src",
981 .ops = &clk_ops_rcg_mnd,
982 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
983 CLK_INIT(blsp1_uart4_apps_clk_src.c),
984 },
985};
986
987static struct rcg_clk blsp1_uart5_apps_clk_src = {
988 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
989 .set_rate = set_rate_mnd,
990 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
991 .current_freq = &rcg_dummy_freq,
992 .base = &virt_bases[GCC_BASE],
993 .c = {
994 .dbg_name = "blsp1_uart5_apps_clk_src",
995 .ops = &clk_ops_rcg_mnd,
996 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
997 CLK_INIT(blsp1_uart5_apps_clk_src.c),
998 },
999};
1000
1001static struct rcg_clk blsp1_uart6_apps_clk_src = {
1002 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
1003 .set_rate = set_rate_mnd,
1004 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1005 .current_freq = &rcg_dummy_freq,
1006 .base = &virt_bases[GCC_BASE],
1007 .c = {
1008 .dbg_name = "blsp1_uart6_apps_clk_src",
1009 .ops = &clk_ops_rcg_mnd,
1010 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1011 CLK_INIT(blsp1_uart6_apps_clk_src.c),
1012 },
1013};
1014
1015static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
1016 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
1017 .set_rate = set_rate_mnd,
1018 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1019 .current_freq = &rcg_dummy_freq,
1020 .base = &virt_bases[GCC_BASE],
1021 .c = {
1022 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
1023 .ops = &clk_ops_rcg_mnd,
1024 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1025 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1026 },
1027};
1028
1029static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1030 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1031 .set_rate = set_rate_mnd,
1032 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1033 .current_freq = &rcg_dummy_freq,
1034 .base = &virt_bases[GCC_BASE],
1035 .c = {
1036 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1037 .ops = &clk_ops_rcg_mnd,
1038 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1039 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1040 },
1041};
1042
1043static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1044 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1045 .set_rate = set_rate_mnd,
1046 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1047 .current_freq = &rcg_dummy_freq,
1048 .base = &virt_bases[GCC_BASE],
1049 .c = {
1050 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1051 .ops = &clk_ops_rcg_mnd,
1052 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1053 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1054 },
1055};
1056
1057static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1058 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1059 .set_rate = set_rate_mnd,
1060 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1061 .current_freq = &rcg_dummy_freq,
1062 .base = &virt_bases[GCC_BASE],
1063 .c = {
1064 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1065 .ops = &clk_ops_rcg_mnd,
1066 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1067 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1068 },
1069};
1070
1071static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1072 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1073 .set_rate = set_rate_mnd,
1074 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1075 .current_freq = &rcg_dummy_freq,
1076 .base = &virt_bases[GCC_BASE],
1077 .c = {
1078 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1079 .ops = &clk_ops_rcg_mnd,
1080 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1081 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1082 },
1083};
1084
1085static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1086 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1087 .set_rate = set_rate_mnd,
1088 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1089 .current_freq = &rcg_dummy_freq,
1090 .base = &virt_bases[GCC_BASE],
1091 .c = {
1092 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1093 .ops = &clk_ops_rcg_mnd,
1094 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1095 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1096 },
1097};
1098
1099static struct rcg_clk blsp2_uart1_apps_clk_src = {
1100 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1101 .set_rate = set_rate_mnd,
1102 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1103 .current_freq = &rcg_dummy_freq,
1104 .base = &virt_bases[GCC_BASE],
1105 .c = {
1106 .dbg_name = "blsp2_uart1_apps_clk_src",
1107 .ops = &clk_ops_rcg_mnd,
1108 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1109 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1110 },
1111};
1112
1113static struct rcg_clk blsp2_uart2_apps_clk_src = {
1114 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1115 .set_rate = set_rate_mnd,
1116 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1117 .current_freq = &rcg_dummy_freq,
1118 .base = &virt_bases[GCC_BASE],
1119 .c = {
1120 .dbg_name = "blsp2_uart2_apps_clk_src",
1121 .ops = &clk_ops_rcg_mnd,
1122 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1123 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1124 },
1125};
1126
1127static struct rcg_clk blsp2_uart3_apps_clk_src = {
1128 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1129 .set_rate = set_rate_mnd,
1130 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1131 .current_freq = &rcg_dummy_freq,
1132 .base = &virt_bases[GCC_BASE],
1133 .c = {
1134 .dbg_name = "blsp2_uart3_apps_clk_src",
1135 .ops = &clk_ops_rcg_mnd,
1136 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1137 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1138 },
1139};
1140
1141static struct rcg_clk blsp2_uart4_apps_clk_src = {
1142 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1143 .set_rate = set_rate_mnd,
1144 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1145 .current_freq = &rcg_dummy_freq,
1146 .base = &virt_bases[GCC_BASE],
1147 .c = {
1148 .dbg_name = "blsp2_uart4_apps_clk_src",
1149 .ops = &clk_ops_rcg_mnd,
1150 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1151 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1152 },
1153};
1154
1155static struct rcg_clk blsp2_uart5_apps_clk_src = {
1156 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1157 .set_rate = set_rate_mnd,
1158 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1159 .current_freq = &rcg_dummy_freq,
1160 .base = &virt_bases[GCC_BASE],
1161 .c = {
1162 .dbg_name = "blsp2_uart5_apps_clk_src",
1163 .ops = &clk_ops_rcg_mnd,
1164 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1165 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1166 },
1167};
1168
1169static struct rcg_clk blsp2_uart6_apps_clk_src = {
1170 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1171 .set_rate = set_rate_mnd,
1172 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1173 .current_freq = &rcg_dummy_freq,
1174 .base = &virt_bases[GCC_BASE],
1175 .c = {
1176 .dbg_name = "blsp2_uart6_apps_clk_src",
1177 .ops = &clk_ops_rcg_mnd,
1178 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1179 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1180 },
1181};
1182
1183static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1184 F( 50000000, gpll0, 12, 0, 0),
1185 F(100000000, gpll0, 6, 0, 0),
1186 F_END
1187};
1188
1189static struct rcg_clk ce1_clk_src = {
1190 .cmd_rcgr_reg = CE1_CMD_RCGR,
1191 .set_rate = set_rate_hid,
1192 .freq_tbl = ftbl_gcc_ce1_clk,
1193 .current_freq = &rcg_dummy_freq,
1194 .base = &virt_bases[GCC_BASE],
1195 .c = {
1196 .dbg_name = "ce1_clk_src",
1197 .ops = &clk_ops_rcg,
1198 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1199 CLK_INIT(ce1_clk_src.c),
1200 },
1201};
1202
1203static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1204 F( 50000000, gpll0, 12, 0, 0),
1205 F(100000000, gpll0, 6, 0, 0),
1206 F_END
1207};
1208
1209static struct rcg_clk ce2_clk_src = {
1210 .cmd_rcgr_reg = CE2_CMD_RCGR,
1211 .set_rate = set_rate_hid,
1212 .freq_tbl = ftbl_gcc_ce2_clk,
1213 .current_freq = &rcg_dummy_freq,
1214 .base = &virt_bases[GCC_BASE],
1215 .c = {
1216 .dbg_name = "ce2_clk_src",
1217 .ops = &clk_ops_rcg,
1218 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1219 CLK_INIT(ce2_clk_src.c),
1220 },
1221};
1222
1223static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1224 F(19200000, cxo, 1, 0, 0),
1225 F_END
1226};
1227
1228static struct rcg_clk gp1_clk_src = {
1229 .cmd_rcgr_reg = GP1_CMD_RCGR,
1230 .set_rate = set_rate_mnd,
1231 .freq_tbl = ftbl_gcc_gp_clk,
1232 .current_freq = &rcg_dummy_freq,
1233 .base = &virt_bases[GCC_BASE],
1234 .c = {
1235 .dbg_name = "gp1_clk_src",
1236 .ops = &clk_ops_rcg_mnd,
1237 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1238 CLK_INIT(gp1_clk_src.c),
1239 },
1240};
1241
1242static struct rcg_clk gp2_clk_src = {
1243 .cmd_rcgr_reg = GP2_CMD_RCGR,
1244 .set_rate = set_rate_mnd,
1245 .freq_tbl = ftbl_gcc_gp_clk,
1246 .current_freq = &rcg_dummy_freq,
1247 .base = &virt_bases[GCC_BASE],
1248 .c = {
1249 .dbg_name = "gp2_clk_src",
1250 .ops = &clk_ops_rcg_mnd,
1251 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1252 CLK_INIT(gp2_clk_src.c),
1253 },
1254};
1255
1256static struct rcg_clk gp3_clk_src = {
1257 .cmd_rcgr_reg = GP3_CMD_RCGR,
1258 .set_rate = set_rate_mnd,
1259 .freq_tbl = ftbl_gcc_gp_clk,
1260 .current_freq = &rcg_dummy_freq,
1261 .base = &virt_bases[GCC_BASE],
1262 .c = {
1263 .dbg_name = "gp3_clk_src",
1264 .ops = &clk_ops_rcg_mnd,
1265 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1266 CLK_INIT(gp3_clk_src.c),
1267 },
1268};
1269
1270static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1271 F(60000000, gpll0, 10, 0, 0),
1272 F_END
1273};
1274
1275static struct rcg_clk pdm2_clk_src = {
1276 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1277 .set_rate = set_rate_hid,
1278 .freq_tbl = ftbl_gcc_pdm2_clk,
1279 .current_freq = &rcg_dummy_freq,
1280 .base = &virt_bases[GCC_BASE],
1281 .c = {
1282 .dbg_name = "pdm2_clk_src",
1283 .ops = &clk_ops_rcg,
1284 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1285 CLK_INIT(pdm2_clk_src.c),
1286 },
1287};
1288
1289static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1290 F( 144000, cxo, 16, 3, 25),
1291 F( 400000, cxo, 12, 1, 4),
1292 F( 20000000, gpll0, 15, 1, 2),
1293 F( 25000000, gpll0, 12, 1, 2),
1294 F( 50000000, gpll0, 12, 0, 0),
1295 F(100000000, gpll0, 6, 0, 0),
1296 F(200000000, gpll0, 3, 0, 0),
1297 F_END
1298};
1299
1300static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1301 F( 144000, cxo, 16, 3, 25),
1302 F( 400000, cxo, 12, 1, 4),
1303 F( 20000000, gpll0, 15, 1, 2),
1304 F( 25000000, gpll0, 12, 1, 2),
1305 F( 50000000, gpll0, 12, 0, 0),
1306 F(100000000, gpll0, 6, 0, 0),
1307 F_END
1308};
1309
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001310static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1311 F( 400000, cxo, 12, 1, 4),
1312 F( 19200000, cxo, 1, 0, 0),
1313 F_END
1314};
1315
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001316static struct rcg_clk sdcc1_apps_clk_src = {
1317 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1318 .set_rate = set_rate_mnd,
1319 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1320 .current_freq = &rcg_dummy_freq,
1321 .base = &virt_bases[GCC_BASE],
1322 .c = {
1323 .dbg_name = "sdcc1_apps_clk_src",
1324 .ops = &clk_ops_rcg_mnd,
1325 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1326 CLK_INIT(sdcc1_apps_clk_src.c),
1327 },
1328};
1329
1330static struct rcg_clk sdcc2_apps_clk_src = {
1331 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1332 .set_rate = set_rate_mnd,
1333 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1334 .current_freq = &rcg_dummy_freq,
1335 .base = &virt_bases[GCC_BASE],
1336 .c = {
1337 .dbg_name = "sdcc2_apps_clk_src",
1338 .ops = &clk_ops_rcg_mnd,
1339 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1340 CLK_INIT(sdcc2_apps_clk_src.c),
1341 },
1342};
1343
1344static struct rcg_clk sdcc3_apps_clk_src = {
1345 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1346 .set_rate = set_rate_mnd,
1347 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1348 .current_freq = &rcg_dummy_freq,
1349 .base = &virt_bases[GCC_BASE],
1350 .c = {
1351 .dbg_name = "sdcc3_apps_clk_src",
1352 .ops = &clk_ops_rcg_mnd,
1353 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1354 CLK_INIT(sdcc3_apps_clk_src.c),
1355 },
1356};
1357
1358static struct rcg_clk sdcc4_apps_clk_src = {
1359 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1360 .set_rate = set_rate_mnd,
1361 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1362 .current_freq = &rcg_dummy_freq,
1363 .base = &virt_bases[GCC_BASE],
1364 .c = {
1365 .dbg_name = "sdcc4_apps_clk_src",
1366 .ops = &clk_ops_rcg_mnd,
1367 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1368 CLK_INIT(sdcc4_apps_clk_src.c),
1369 },
1370};
1371
1372static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1373 F(105000, cxo, 2, 1, 91),
1374 F_END
1375};
1376
1377static struct rcg_clk tsif_ref_clk_src = {
1378 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1379 .set_rate = set_rate_mnd,
1380 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1381 .current_freq = &rcg_dummy_freq,
1382 .base = &virt_bases[GCC_BASE],
1383 .c = {
1384 .dbg_name = "tsif_ref_clk_src",
1385 .ops = &clk_ops_rcg_mnd,
1386 VDD_DIG_FMAX_MAP1(LOW, 105500),
1387 CLK_INIT(tsif_ref_clk_src.c),
1388 },
1389};
1390
1391static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1392 F(60000000, gpll0, 10, 0, 0),
1393 F_END
1394};
1395
1396static struct rcg_clk usb30_mock_utmi_clk_src = {
1397 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1398 .set_rate = set_rate_hid,
1399 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1400 .current_freq = &rcg_dummy_freq,
1401 .base = &virt_bases[GCC_BASE],
1402 .c = {
1403 .dbg_name = "usb30_mock_utmi_clk_src",
1404 .ops = &clk_ops_rcg,
1405 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1406 CLK_INIT(usb30_mock_utmi_clk_src.c),
1407 },
1408};
1409
1410static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1411 F(75000000, gpll0, 8, 0, 0),
1412 F_END
1413};
1414
1415static struct rcg_clk usb_hs_system_clk_src = {
1416 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1417 .set_rate = set_rate_hid,
1418 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1419 .current_freq = &rcg_dummy_freq,
1420 .base = &virt_bases[GCC_BASE],
1421 .c = {
1422 .dbg_name = "usb_hs_system_clk_src",
1423 .ops = &clk_ops_rcg,
1424 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1425 CLK_INIT(usb_hs_system_clk_src.c),
1426 },
1427};
1428
1429static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1430 F_HSIC(480000000, gpll1, 1, 0, 0),
1431 F_END
1432};
1433
1434static struct rcg_clk usb_hsic_clk_src = {
1435 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1436 .set_rate = set_rate_hid,
1437 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1438 .current_freq = &rcg_dummy_freq,
1439 .base = &virt_bases[GCC_BASE],
1440 .c = {
1441 .dbg_name = "usb_hsic_clk_src",
1442 .ops = &clk_ops_rcg,
1443 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1444 CLK_INIT(usb_hsic_clk_src.c),
1445 },
1446};
1447
1448static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1449 F(9600000, cxo, 2, 0, 0),
1450 F_END
1451};
1452
1453static struct rcg_clk usb_hsic_io_cal_clk_src = {
1454 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1455 .set_rate = set_rate_hid,
1456 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1457 .current_freq = &rcg_dummy_freq,
1458 .base = &virt_bases[GCC_BASE],
1459 .c = {
1460 .dbg_name = "usb_hsic_io_cal_clk_src",
1461 .ops = &clk_ops_rcg,
1462 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1463 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1464 },
1465};
1466
1467static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1468 F(75000000, gpll0, 8, 0, 0),
1469 F_END
1470};
1471
1472static struct rcg_clk usb_hsic_system_clk_src = {
1473 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1474 .set_rate = set_rate_hid,
1475 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1476 .current_freq = &rcg_dummy_freq,
1477 .base = &virt_bases[GCC_BASE],
1478 .c = {
1479 .dbg_name = "usb_hsic_system_clk_src",
1480 .ops = &clk_ops_rcg,
1481 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1482 CLK_INIT(usb_hsic_system_clk_src.c),
1483 },
1484};
1485
1486static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1487 .cbcr_reg = BAM_DMA_AHB_CBCR,
1488 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1489 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001490 .base = &virt_bases[GCC_BASE],
1491 .c = {
1492 .dbg_name = "gcc_bam_dma_ahb_clk",
1493 .ops = &clk_ops_vote,
1494 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1495 },
1496};
1497
1498static struct local_vote_clk gcc_blsp1_ahb_clk = {
1499 .cbcr_reg = BLSP1_AHB_CBCR,
1500 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1501 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001502 .base = &virt_bases[GCC_BASE],
1503 .c = {
1504 .dbg_name = "gcc_blsp1_ahb_clk",
1505 .ops = &clk_ops_vote,
1506 CLK_INIT(gcc_blsp1_ahb_clk.c),
1507 },
1508};
1509
1510static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1511 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1512 .parent = &cxo_clk_src.c,
1513 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001514 .base = &virt_bases[GCC_BASE],
1515 .c = {
1516 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1517 .ops = &clk_ops_branch,
1518 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1519 },
1520};
1521
1522static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1523 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1524 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001525 .base = &virt_bases[GCC_BASE],
1526 .c = {
1527 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1528 .ops = &clk_ops_branch,
1529 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1530 },
1531};
1532
1533static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1534 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1535 .parent = &cxo_clk_src.c,
1536 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001537 .base = &virt_bases[GCC_BASE],
1538 .c = {
1539 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1540 .ops = &clk_ops_branch,
1541 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1542 },
1543};
1544
1545static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1546 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1547 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001548 .base = &virt_bases[GCC_BASE],
1549 .c = {
1550 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1551 .ops = &clk_ops_branch,
1552 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1553 },
1554};
1555
1556static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1557 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1558 .parent = &cxo_clk_src.c,
1559 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001560 .base = &virt_bases[GCC_BASE],
1561 .c = {
1562 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1563 .ops = &clk_ops_branch,
1564 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1565 },
1566};
1567
1568static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1569 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1570 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001571 .base = &virt_bases[GCC_BASE],
1572 .c = {
1573 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1574 .ops = &clk_ops_branch,
1575 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1576 },
1577};
1578
1579static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1580 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1581 .parent = &cxo_clk_src.c,
1582 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001583 .base = &virt_bases[GCC_BASE],
1584 .c = {
1585 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1586 .ops = &clk_ops_branch,
1587 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1588 },
1589};
1590
1591static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1592 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1593 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001594 .base = &virt_bases[GCC_BASE],
1595 .c = {
1596 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1597 .ops = &clk_ops_branch,
1598 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1599 },
1600};
1601
1602static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1603 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1604 .parent = &cxo_clk_src.c,
1605 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001606 .base = &virt_bases[GCC_BASE],
1607 .c = {
1608 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1609 .ops = &clk_ops_branch,
1610 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1611 },
1612};
1613
1614static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1615 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1616 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001617 .base = &virt_bases[GCC_BASE],
1618 .c = {
1619 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1620 .ops = &clk_ops_branch,
1621 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1622 },
1623};
1624
1625static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1626 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1627 .parent = &cxo_clk_src.c,
1628 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001629 .base = &virt_bases[GCC_BASE],
1630 .c = {
1631 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1632 .ops = &clk_ops_branch,
1633 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1634 },
1635};
1636
1637static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1638 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1639 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001640 .base = &virt_bases[GCC_BASE],
1641 .c = {
1642 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1643 .ops = &clk_ops_branch,
1644 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1645 },
1646};
1647
1648static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1649 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1650 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001651 .base = &virt_bases[GCC_BASE],
1652 .c = {
1653 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1654 .ops = &clk_ops_branch,
1655 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1656 },
1657};
1658
1659static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1660 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1661 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001662 .base = &virt_bases[GCC_BASE],
1663 .c = {
1664 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1665 .ops = &clk_ops_branch,
1666 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1667 },
1668};
1669
1670static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1671 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1672 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001673 .base = &virt_bases[GCC_BASE],
1674 .c = {
1675 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1676 .ops = &clk_ops_branch,
1677 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1678 },
1679};
1680
1681static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1682 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1683 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001684 .base = &virt_bases[GCC_BASE],
1685 .c = {
1686 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1687 .ops = &clk_ops_branch,
1688 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1689 },
1690};
1691
1692static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1693 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1694 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001695 .base = &virt_bases[GCC_BASE],
1696 .c = {
1697 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1698 .ops = &clk_ops_branch,
1699 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1700 },
1701};
1702
1703static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1704 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1705 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001706 .base = &virt_bases[GCC_BASE],
1707 .c = {
1708 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1709 .ops = &clk_ops_branch,
1710 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1711 },
1712};
1713
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001714static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1715 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1716 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1717 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001718 .base = &virt_bases[GCC_BASE],
1719 .c = {
1720 .dbg_name = "gcc_boot_rom_ahb_clk",
1721 .ops = &clk_ops_vote,
1722 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1723 },
1724};
1725
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001726static struct local_vote_clk gcc_blsp2_ahb_clk = {
1727 .cbcr_reg = BLSP2_AHB_CBCR,
1728 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1729 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001730 .base = &virt_bases[GCC_BASE],
1731 .c = {
1732 .dbg_name = "gcc_blsp2_ahb_clk",
1733 .ops = &clk_ops_vote,
1734 CLK_INIT(gcc_blsp2_ahb_clk.c),
1735 },
1736};
1737
1738static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1739 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1740 .parent = &cxo_clk_src.c,
1741 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001742 .base = &virt_bases[GCC_BASE],
1743 .c = {
1744 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1745 .ops = &clk_ops_branch,
1746 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1747 },
1748};
1749
1750static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1751 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1752 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001753 .base = &virt_bases[GCC_BASE],
1754 .c = {
1755 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1756 .ops = &clk_ops_branch,
1757 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1758 },
1759};
1760
1761static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1762 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1763 .parent = &cxo_clk_src.c,
1764 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001765 .base = &virt_bases[GCC_BASE],
1766 .c = {
1767 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1768 .ops = &clk_ops_branch,
1769 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1770 },
1771};
1772
1773static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1774 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1775 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001776 .base = &virt_bases[GCC_BASE],
1777 .c = {
1778 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1779 .ops = &clk_ops_branch,
1780 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1781 },
1782};
1783
1784static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1785 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1786 .parent = &cxo_clk_src.c,
1787 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001788 .base = &virt_bases[GCC_BASE],
1789 .c = {
1790 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1791 .ops = &clk_ops_branch,
1792 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1793 },
1794};
1795
1796static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1797 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1798 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001799 .base = &virt_bases[GCC_BASE],
1800 .c = {
1801 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1802 .ops = &clk_ops_branch,
1803 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1804 },
1805};
1806
1807static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1808 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1809 .parent = &cxo_clk_src.c,
1810 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001811 .base = &virt_bases[GCC_BASE],
1812 .c = {
1813 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1814 .ops = &clk_ops_branch,
1815 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1816 },
1817};
1818
1819static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1820 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1821 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001822 .base = &virt_bases[GCC_BASE],
1823 .c = {
1824 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1825 .ops = &clk_ops_branch,
1826 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1827 },
1828};
1829
1830static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1831 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1832 .parent = &cxo_clk_src.c,
1833 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001834 .base = &virt_bases[GCC_BASE],
1835 .c = {
1836 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1837 .ops = &clk_ops_branch,
1838 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1839 },
1840};
1841
1842static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1843 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1844 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001845 .base = &virt_bases[GCC_BASE],
1846 .c = {
1847 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1848 .ops = &clk_ops_branch,
1849 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1850 },
1851};
1852
1853static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1854 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1855 .parent = &cxo_clk_src.c,
1856 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001857 .base = &virt_bases[GCC_BASE],
1858 .c = {
1859 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1860 .ops = &clk_ops_branch,
1861 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1862 },
1863};
1864
1865static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1866 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1867 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001868 .base = &virt_bases[GCC_BASE],
1869 .c = {
1870 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1871 .ops = &clk_ops_branch,
1872 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1873 },
1874};
1875
1876static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1877 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1878 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001879 .base = &virt_bases[GCC_BASE],
1880 .c = {
1881 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1882 .ops = &clk_ops_branch,
1883 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1884 },
1885};
1886
1887static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1888 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1889 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001890 .base = &virt_bases[GCC_BASE],
1891 .c = {
1892 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1893 .ops = &clk_ops_branch,
1894 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1895 },
1896};
1897
1898static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1899 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1900 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001901 .base = &virt_bases[GCC_BASE],
1902 .c = {
1903 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1904 .ops = &clk_ops_branch,
1905 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1906 },
1907};
1908
1909static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1910 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1911 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001912 .base = &virt_bases[GCC_BASE],
1913 .c = {
1914 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1915 .ops = &clk_ops_branch,
1916 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1917 },
1918};
1919
1920static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1921 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1922 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001923 .base = &virt_bases[GCC_BASE],
1924 .c = {
1925 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1926 .ops = &clk_ops_branch,
1927 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1928 },
1929};
1930
1931static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1932 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1933 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001934 .base = &virt_bases[GCC_BASE],
1935 .c = {
1936 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1937 .ops = &clk_ops_branch,
1938 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1939 },
1940};
1941
1942static struct local_vote_clk gcc_ce1_clk = {
1943 .cbcr_reg = CE1_CBCR,
1944 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1945 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001946 .base = &virt_bases[GCC_BASE],
1947 .c = {
1948 .dbg_name = "gcc_ce1_clk",
1949 .ops = &clk_ops_vote,
1950 CLK_INIT(gcc_ce1_clk.c),
1951 },
1952};
1953
1954static struct local_vote_clk gcc_ce1_ahb_clk = {
1955 .cbcr_reg = CE1_AHB_CBCR,
1956 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1957 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001958 .base = &virt_bases[GCC_BASE],
1959 .c = {
1960 .dbg_name = "gcc_ce1_ahb_clk",
1961 .ops = &clk_ops_vote,
1962 CLK_INIT(gcc_ce1_ahb_clk.c),
1963 },
1964};
1965
1966static struct local_vote_clk gcc_ce1_axi_clk = {
1967 .cbcr_reg = CE1_AXI_CBCR,
1968 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1969 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001970 .base = &virt_bases[GCC_BASE],
1971 .c = {
1972 .dbg_name = "gcc_ce1_axi_clk",
1973 .ops = &clk_ops_vote,
1974 CLK_INIT(gcc_ce1_axi_clk.c),
1975 },
1976};
1977
1978static struct local_vote_clk gcc_ce2_clk = {
1979 .cbcr_reg = CE2_CBCR,
1980 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1981 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001982 .base = &virt_bases[GCC_BASE],
1983 .c = {
1984 .dbg_name = "gcc_ce2_clk",
1985 .ops = &clk_ops_vote,
1986 CLK_INIT(gcc_ce2_clk.c),
1987 },
1988};
1989
1990static struct local_vote_clk gcc_ce2_ahb_clk = {
1991 .cbcr_reg = CE2_AHB_CBCR,
1992 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1993 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001994 .base = &virt_bases[GCC_BASE],
1995 .c = {
1996 .dbg_name = "gcc_ce1_ahb_clk",
1997 .ops = &clk_ops_vote,
1998 CLK_INIT(gcc_ce1_ahb_clk.c),
1999 },
2000};
2001
2002static struct local_vote_clk gcc_ce2_axi_clk = {
2003 .cbcr_reg = CE2_AXI_CBCR,
2004 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2005 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002006 .base = &virt_bases[GCC_BASE],
2007 .c = {
2008 .dbg_name = "gcc_ce1_axi_clk",
2009 .ops = &clk_ops_vote,
2010 CLK_INIT(gcc_ce2_axi_clk.c),
2011 },
2012};
2013
2014static struct branch_clk gcc_gp1_clk = {
2015 .cbcr_reg = GP1_CBCR,
2016 .parent = &gp1_clk_src.c,
2017 .base = &virt_bases[GCC_BASE],
2018 .c = {
2019 .dbg_name = "gcc_gp1_clk",
2020 .ops = &clk_ops_branch,
2021 CLK_INIT(gcc_gp1_clk.c),
2022 },
2023};
2024
2025static struct branch_clk gcc_gp2_clk = {
2026 .cbcr_reg = GP2_CBCR,
2027 .parent = &gp2_clk_src.c,
2028 .base = &virt_bases[GCC_BASE],
2029 .c = {
2030 .dbg_name = "gcc_gp2_clk",
2031 .ops = &clk_ops_branch,
2032 CLK_INIT(gcc_gp2_clk.c),
2033 },
2034};
2035
2036static struct branch_clk gcc_gp3_clk = {
2037 .cbcr_reg = GP3_CBCR,
2038 .parent = &gp3_clk_src.c,
2039 .base = &virt_bases[GCC_BASE],
2040 .c = {
2041 .dbg_name = "gcc_gp3_clk",
2042 .ops = &clk_ops_branch,
2043 CLK_INIT(gcc_gp3_clk.c),
2044 },
2045};
2046
2047static struct branch_clk gcc_pdm2_clk = {
2048 .cbcr_reg = PDM2_CBCR,
2049 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002050 .base = &virt_bases[GCC_BASE],
2051 .c = {
2052 .dbg_name = "gcc_pdm2_clk",
2053 .ops = &clk_ops_branch,
2054 CLK_INIT(gcc_pdm2_clk.c),
2055 },
2056};
2057
2058static struct branch_clk gcc_pdm_ahb_clk = {
2059 .cbcr_reg = PDM_AHB_CBCR,
2060 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002061 .base = &virt_bases[GCC_BASE],
2062 .c = {
2063 .dbg_name = "gcc_pdm_ahb_clk",
2064 .ops = &clk_ops_branch,
2065 CLK_INIT(gcc_pdm_ahb_clk.c),
2066 },
2067};
2068
2069static struct local_vote_clk gcc_prng_ahb_clk = {
2070 .cbcr_reg = PRNG_AHB_CBCR,
2071 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2072 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002073 .base = &virt_bases[GCC_BASE],
2074 .c = {
2075 .dbg_name = "gcc_prng_ahb_clk",
2076 .ops = &clk_ops_vote,
2077 CLK_INIT(gcc_prng_ahb_clk.c),
2078 },
2079};
2080
2081static struct branch_clk gcc_sdcc1_ahb_clk = {
2082 .cbcr_reg = SDCC1_AHB_CBCR,
2083 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002084 .base = &virt_bases[GCC_BASE],
2085 .c = {
2086 .dbg_name = "gcc_sdcc1_ahb_clk",
2087 .ops = &clk_ops_branch,
2088 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2089 },
2090};
2091
2092static struct branch_clk gcc_sdcc1_apps_clk = {
2093 .cbcr_reg = SDCC1_APPS_CBCR,
2094 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002095 .base = &virt_bases[GCC_BASE],
2096 .c = {
2097 .dbg_name = "gcc_sdcc1_apps_clk",
2098 .ops = &clk_ops_branch,
2099 CLK_INIT(gcc_sdcc1_apps_clk.c),
2100 },
2101};
2102
2103static struct branch_clk gcc_sdcc2_ahb_clk = {
2104 .cbcr_reg = SDCC2_AHB_CBCR,
2105 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002106 .base = &virt_bases[GCC_BASE],
2107 .c = {
2108 .dbg_name = "gcc_sdcc2_ahb_clk",
2109 .ops = &clk_ops_branch,
2110 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2111 },
2112};
2113
2114static struct branch_clk gcc_sdcc2_apps_clk = {
2115 .cbcr_reg = SDCC2_APPS_CBCR,
2116 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002117 .base = &virt_bases[GCC_BASE],
2118 .c = {
2119 .dbg_name = "gcc_sdcc2_apps_clk",
2120 .ops = &clk_ops_branch,
2121 CLK_INIT(gcc_sdcc2_apps_clk.c),
2122 },
2123};
2124
2125static struct branch_clk gcc_sdcc3_ahb_clk = {
2126 .cbcr_reg = SDCC3_AHB_CBCR,
2127 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002128 .base = &virt_bases[GCC_BASE],
2129 .c = {
2130 .dbg_name = "gcc_sdcc3_ahb_clk",
2131 .ops = &clk_ops_branch,
2132 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2133 },
2134};
2135
2136static struct branch_clk gcc_sdcc3_apps_clk = {
2137 .cbcr_reg = SDCC3_APPS_CBCR,
2138 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002139 .base = &virt_bases[GCC_BASE],
2140 .c = {
2141 .dbg_name = "gcc_sdcc3_apps_clk",
2142 .ops = &clk_ops_branch,
2143 CLK_INIT(gcc_sdcc3_apps_clk.c),
2144 },
2145};
2146
2147static struct branch_clk gcc_sdcc4_ahb_clk = {
2148 .cbcr_reg = SDCC4_AHB_CBCR,
2149 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002150 .base = &virt_bases[GCC_BASE],
2151 .c = {
2152 .dbg_name = "gcc_sdcc4_ahb_clk",
2153 .ops = &clk_ops_branch,
2154 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2155 },
2156};
2157
2158static struct branch_clk gcc_sdcc4_apps_clk = {
2159 .cbcr_reg = SDCC4_APPS_CBCR,
2160 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002161 .base = &virt_bases[GCC_BASE],
2162 .c = {
2163 .dbg_name = "gcc_sdcc4_apps_clk",
2164 .ops = &clk_ops_branch,
2165 CLK_INIT(gcc_sdcc4_apps_clk.c),
2166 },
2167};
2168
2169static struct branch_clk gcc_tsif_ahb_clk = {
2170 .cbcr_reg = TSIF_AHB_CBCR,
2171 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002172 .base = &virt_bases[GCC_BASE],
2173 .c = {
2174 .dbg_name = "gcc_tsif_ahb_clk",
2175 .ops = &clk_ops_branch,
2176 CLK_INIT(gcc_tsif_ahb_clk.c),
2177 },
2178};
2179
2180static struct branch_clk gcc_tsif_ref_clk = {
2181 .cbcr_reg = TSIF_REF_CBCR,
2182 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002183 .base = &virt_bases[GCC_BASE],
2184 .c = {
2185 .dbg_name = "gcc_tsif_ref_clk",
2186 .ops = &clk_ops_branch,
2187 CLK_INIT(gcc_tsif_ref_clk.c),
2188 },
2189};
2190
2191static struct branch_clk gcc_usb30_master_clk = {
2192 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002193 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002194 .parent = &usb30_master_clk_src.c,
2195 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002196 .base = &virt_bases[GCC_BASE],
2197 .c = {
2198 .dbg_name = "gcc_usb30_master_clk",
2199 .ops = &clk_ops_branch,
2200 CLK_INIT(gcc_usb30_master_clk.c),
2201 },
2202};
2203
2204static struct branch_clk gcc_usb30_mock_utmi_clk = {
2205 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2206 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002207 .base = &virt_bases[GCC_BASE],
2208 .c = {
2209 .dbg_name = "gcc_usb30_mock_utmi_clk",
2210 .ops = &clk_ops_branch,
2211 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2212 },
2213};
2214
2215static struct branch_clk gcc_usb_hs_ahb_clk = {
2216 .cbcr_reg = USB_HS_AHB_CBCR,
2217 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002218 .base = &virt_bases[GCC_BASE],
2219 .c = {
2220 .dbg_name = "gcc_usb_hs_ahb_clk",
2221 .ops = &clk_ops_branch,
2222 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2223 },
2224};
2225
2226static struct branch_clk gcc_usb_hs_system_clk = {
2227 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002228 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002229 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002230 .base = &virt_bases[GCC_BASE],
2231 .c = {
2232 .dbg_name = "gcc_usb_hs_system_clk",
2233 .ops = &clk_ops_branch,
2234 CLK_INIT(gcc_usb_hs_system_clk.c),
2235 },
2236};
2237
2238static struct branch_clk gcc_usb_hsic_ahb_clk = {
2239 .cbcr_reg = USB_HSIC_AHB_CBCR,
2240 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002241 .base = &virt_bases[GCC_BASE],
2242 .c = {
2243 .dbg_name = "gcc_usb_hsic_ahb_clk",
2244 .ops = &clk_ops_branch,
2245 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2246 },
2247};
2248
2249static struct branch_clk gcc_usb_hsic_clk = {
2250 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002251 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002252 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002253 .base = &virt_bases[GCC_BASE],
2254 .c = {
2255 .dbg_name = "gcc_usb_hsic_clk",
2256 .ops = &clk_ops_branch,
2257 CLK_INIT(gcc_usb_hsic_clk.c),
2258 },
2259};
2260
2261static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2262 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2263 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002264 .base = &virt_bases[GCC_BASE],
2265 .c = {
2266 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2267 .ops = &clk_ops_branch,
2268 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2269 },
2270};
2271
2272static struct branch_clk gcc_usb_hsic_system_clk = {
2273 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2274 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002275 .base = &virt_bases[GCC_BASE],
2276 .c = {
2277 .dbg_name = "gcc_usb_hsic_system_clk",
2278 .ops = &clk_ops_branch,
2279 CLK_INIT(gcc_usb_hsic_system_clk.c),
2280 },
2281};
2282
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002283struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2284 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2285 .has_sibling = 1,
2286 .base = &virt_bases[GCC_BASE],
2287 .c = {
2288 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2289 .ops = &clk_ops_branch,
2290 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2291 },
2292};
2293
2294struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2295 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2296 .has_sibling = 1,
2297 .base = &virt_bases[GCC_BASE],
2298 .c = {
2299 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2300 .ops = &clk_ops_branch,
2301 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2302 },
2303};
2304
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002305static struct branch_clk gcc_mss_cfg_ahb_clk = {
2306 .cbcr_reg = MSS_CFG_AHB_CBCR,
2307 .has_sibling = 1,
2308 .base = &virt_bases[GCC_BASE],
2309 .c = {
2310 .dbg_name = "gcc_mss_cfg_ahb_clk",
2311 .ops = &clk_ops_branch,
2312 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2313 },
2314};
2315
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07002316static struct branch_clk gcc_mss_q6_bimc_axi_clk = {
2317 .cbcr_reg = MSS_Q6_BIMC_AXI_CBCR,
2318 .has_sibling = 1,
2319 .base = &virt_bases[GCC_BASE],
2320 .c = {
2321 .dbg_name = "gcc_mss_q6_bimc_axi_clk",
2322 .ops = &clk_ops_branch,
2323 CLK_INIT(gcc_mss_q6_bimc_axi_clk.c),
2324 },
2325};
2326
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002327static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002328 F_MM( 19200000, cxo, 1, 0, 0),
2329 F_MM(150000000, gpll0, 4, 0, 0),
2330 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutla20078652012-07-31 11:22:40 -07002331 F_MM(320000000, mmpll0, 2.5, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002332 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002333 F_END
2334};
2335
2336static struct rcg_clk axi_clk_src = {
2337 .cmd_rcgr_reg = 0x5040,
2338 .set_rate = set_rate_hid,
2339 .freq_tbl = ftbl_mmss_axi_clk,
2340 .current_freq = &rcg_dummy_freq,
2341 .base = &virt_bases[MMSS_BASE],
2342 .c = {
2343 .dbg_name = "axi_clk_src",
2344 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002345 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
2346 HIGH, 320000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002347 CLK_INIT(axi_clk_src.c),
2348 },
2349};
2350
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002351static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2352 F_MM( 19200000, cxo, 1, 0, 0),
2353 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002354 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002355 F_MM(400000000, mmpll0, 2, 0, 0),
2356 F_END
2357};
2358
2359struct rcg_clk ocmemnoc_clk_src = {
2360 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2361 .set_rate = set_rate_hid,
2362 .freq_tbl = ftbl_ocmemnoc_clk,
2363 .current_freq = &rcg_dummy_freq,
2364 .base = &virt_bases[MMSS_BASE],
2365 .c = {
2366 .dbg_name = "ocmemnoc_clk_src",
2367 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002368 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002369 HIGH, 400000000),
2370 CLK_INIT(ocmemnoc_clk_src.c),
2371 },
2372};
2373
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002374static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2375 F_MM(100000000, gpll0, 6, 0, 0),
2376 F_MM(200000000, mmpll0, 4, 0, 0),
2377 F_END
2378};
2379
2380static struct rcg_clk csi0_clk_src = {
2381 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2382 .set_rate = set_rate_hid,
2383 .freq_tbl = ftbl_camss_csi0_3_clk,
2384 .current_freq = &rcg_dummy_freq,
2385 .base = &virt_bases[MMSS_BASE],
2386 .c = {
2387 .dbg_name = "csi0_clk_src",
2388 .ops = &clk_ops_rcg,
2389 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2390 CLK_INIT(csi0_clk_src.c),
2391 },
2392};
2393
2394static struct rcg_clk csi1_clk_src = {
2395 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2396 .set_rate = set_rate_hid,
2397 .freq_tbl = ftbl_camss_csi0_3_clk,
2398 .current_freq = &rcg_dummy_freq,
2399 .base = &virt_bases[MMSS_BASE],
2400 .c = {
2401 .dbg_name = "csi1_clk_src",
2402 .ops = &clk_ops_rcg,
2403 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2404 CLK_INIT(csi1_clk_src.c),
2405 },
2406};
2407
2408static struct rcg_clk csi2_clk_src = {
2409 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2410 .set_rate = set_rate_hid,
2411 .freq_tbl = ftbl_camss_csi0_3_clk,
2412 .current_freq = &rcg_dummy_freq,
2413 .base = &virt_bases[MMSS_BASE],
2414 .c = {
2415 .dbg_name = "csi2_clk_src",
2416 .ops = &clk_ops_rcg,
2417 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2418 CLK_INIT(csi2_clk_src.c),
2419 },
2420};
2421
2422static struct rcg_clk csi3_clk_src = {
2423 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2424 .set_rate = set_rate_hid,
2425 .freq_tbl = ftbl_camss_csi0_3_clk,
2426 .current_freq = &rcg_dummy_freq,
2427 .base = &virt_bases[MMSS_BASE],
2428 .c = {
2429 .dbg_name = "csi3_clk_src",
2430 .ops = &clk_ops_rcg,
2431 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2432 CLK_INIT(csi3_clk_src.c),
2433 },
2434};
2435
2436static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2437 F_MM( 37500000, gpll0, 16, 0, 0),
2438 F_MM( 50000000, gpll0, 12, 0, 0),
2439 F_MM( 60000000, gpll0, 10, 0, 0),
2440 F_MM( 80000000, gpll0, 7.5, 0, 0),
2441 F_MM(100000000, gpll0, 6, 0, 0),
2442 F_MM(109090000, gpll0, 5.5, 0, 0),
2443 F_MM(150000000, gpll0, 4, 0, 0),
2444 F_MM(200000000, gpll0, 3, 0, 0),
2445 F_MM(228570000, mmpll0, 3.5, 0, 0),
2446 F_MM(266670000, mmpll0, 3, 0, 0),
2447 F_MM(320000000, mmpll0, 2.5, 0, 0),
2448 F_END
2449};
2450
2451static struct rcg_clk vfe0_clk_src = {
2452 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2453 .set_rate = set_rate_hid,
2454 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2455 .current_freq = &rcg_dummy_freq,
2456 .base = &virt_bases[MMSS_BASE],
2457 .c = {
2458 .dbg_name = "vfe0_clk_src",
2459 .ops = &clk_ops_rcg,
2460 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2461 HIGH, 320000000),
2462 CLK_INIT(vfe0_clk_src.c),
2463 },
2464};
2465
2466static struct rcg_clk vfe1_clk_src = {
2467 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2468 .set_rate = set_rate_hid,
2469 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2470 .current_freq = &rcg_dummy_freq,
2471 .base = &virt_bases[MMSS_BASE],
2472 .c = {
2473 .dbg_name = "vfe1_clk_src",
2474 .ops = &clk_ops_rcg,
2475 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2476 HIGH, 320000000),
2477 CLK_INIT(vfe1_clk_src.c),
2478 },
2479};
2480
2481static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2482 F_MM( 37500000, gpll0, 16, 0, 0),
2483 F_MM( 60000000, gpll0, 10, 0, 0),
2484 F_MM( 75000000, gpll0, 8, 0, 0),
2485 F_MM( 85710000, gpll0, 7, 0, 0),
2486 F_MM(100000000, gpll0, 6, 0, 0),
2487 F_MM(133330000, mmpll0, 6, 0, 0),
2488 F_MM(160000000, mmpll0, 5, 0, 0),
2489 F_MM(200000000, mmpll0, 4, 0, 0),
2490 F_MM(266670000, mmpll0, 3, 0, 0),
2491 F_MM(320000000, mmpll0, 2.5, 0, 0),
2492 F_END
2493};
2494
2495static struct rcg_clk mdp_clk_src = {
2496 .cmd_rcgr_reg = MDP_CMD_RCGR,
2497 .set_rate = set_rate_hid,
2498 .freq_tbl = ftbl_mdss_mdp_clk,
2499 .current_freq = &rcg_dummy_freq,
2500 .base = &virt_bases[MMSS_BASE],
2501 .c = {
2502 .dbg_name = "mdp_clk_src",
2503 .ops = &clk_ops_rcg,
2504 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2505 HIGH, 320000000),
2506 CLK_INIT(mdp_clk_src.c),
2507 },
2508};
2509
2510static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2511 F_MM(19200000, cxo, 1, 0, 0),
2512 F_END
2513};
2514
2515static struct rcg_clk cci_clk_src = {
2516 .cmd_rcgr_reg = CCI_CMD_RCGR,
2517 .set_rate = set_rate_hid,
2518 .freq_tbl = ftbl_camss_cci_cci_clk,
2519 .current_freq = &rcg_dummy_freq,
2520 .base = &virt_bases[MMSS_BASE],
2521 .c = {
2522 .dbg_name = "cci_clk_src",
2523 .ops = &clk_ops_rcg,
2524 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2525 CLK_INIT(cci_clk_src.c),
2526 },
2527};
2528
2529static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2530 F_MM( 10000, cxo, 16, 1, 120),
2531 F_MM( 20000, cxo, 16, 1, 50),
2532 F_MM( 6000000, gpll0, 10, 1, 10),
2533 F_MM(12000000, gpll0, 10, 1, 5),
2534 F_MM(13000000, gpll0, 10, 13, 60),
2535 F_MM(24000000, gpll0, 5, 1, 5),
2536 F_END
2537};
2538
2539static struct rcg_clk mmss_gp0_clk_src = {
2540 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2541 .set_rate = set_rate_mnd,
2542 .freq_tbl = ftbl_camss_gp0_1_clk,
2543 .current_freq = &rcg_dummy_freq,
2544 .base = &virt_bases[MMSS_BASE],
2545 .c = {
2546 .dbg_name = "mmss_gp0_clk_src",
2547 .ops = &clk_ops_rcg_mnd,
2548 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2549 CLK_INIT(mmss_gp0_clk_src.c),
2550 },
2551};
2552
2553static struct rcg_clk mmss_gp1_clk_src = {
2554 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2555 .set_rate = set_rate_mnd,
2556 .freq_tbl = ftbl_camss_gp0_1_clk,
2557 .current_freq = &rcg_dummy_freq,
2558 .base = &virt_bases[MMSS_BASE],
2559 .c = {
2560 .dbg_name = "mmss_gp1_clk_src",
2561 .ops = &clk_ops_rcg_mnd,
2562 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2563 CLK_INIT(mmss_gp1_clk_src.c),
2564 },
2565};
2566
2567static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2568 F_MM( 75000000, gpll0, 8, 0, 0),
2569 F_MM(150000000, gpll0, 4, 0, 0),
2570 F_MM(200000000, gpll0, 3, 0, 0),
2571 F_MM(228570000, mmpll0, 3.5, 0, 0),
2572 F_MM(266670000, mmpll0, 3, 0, 0),
2573 F_MM(320000000, mmpll0, 2.5, 0, 0),
2574 F_END
2575};
2576
2577static struct rcg_clk jpeg0_clk_src = {
2578 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2579 .set_rate = set_rate_hid,
2580 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2581 .current_freq = &rcg_dummy_freq,
2582 .base = &virt_bases[MMSS_BASE],
2583 .c = {
2584 .dbg_name = "jpeg0_clk_src",
2585 .ops = &clk_ops_rcg,
2586 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2587 HIGH, 320000000),
2588 CLK_INIT(jpeg0_clk_src.c),
2589 },
2590};
2591
2592static struct rcg_clk jpeg1_clk_src = {
2593 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2594 .set_rate = set_rate_hid,
2595 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2596 .current_freq = &rcg_dummy_freq,
2597 .base = &virt_bases[MMSS_BASE],
2598 .c = {
2599 .dbg_name = "jpeg1_clk_src",
2600 .ops = &clk_ops_rcg,
2601 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2602 HIGH, 320000000),
2603 CLK_INIT(jpeg1_clk_src.c),
2604 },
2605};
2606
2607static struct rcg_clk jpeg2_clk_src = {
2608 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2609 .set_rate = set_rate_hid,
2610 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2611 .current_freq = &rcg_dummy_freq,
2612 .base = &virt_bases[MMSS_BASE],
2613 .c = {
2614 .dbg_name = "jpeg2_clk_src",
2615 .ops = &clk_ops_rcg,
2616 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2617 HIGH, 320000000),
2618 CLK_INIT(jpeg2_clk_src.c),
2619 },
2620};
2621
2622static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2623 F_MM(66670000, gpll0, 9, 0, 0),
2624 F_END
2625};
2626
2627static struct rcg_clk mclk0_clk_src = {
2628 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2629 .set_rate = set_rate_hid,
2630 .freq_tbl = ftbl_camss_mclk0_3_clk,
2631 .current_freq = &rcg_dummy_freq,
2632 .base = &virt_bases[MMSS_BASE],
2633 .c = {
2634 .dbg_name = "mclk0_clk_src",
2635 .ops = &clk_ops_rcg,
2636 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2637 CLK_INIT(mclk0_clk_src.c),
2638 },
2639};
2640
2641static struct rcg_clk mclk1_clk_src = {
2642 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2643 .set_rate = set_rate_hid,
2644 .freq_tbl = ftbl_camss_mclk0_3_clk,
2645 .current_freq = &rcg_dummy_freq,
2646 .base = &virt_bases[MMSS_BASE],
2647 .c = {
2648 .dbg_name = "mclk1_clk_src",
2649 .ops = &clk_ops_rcg,
2650 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2651 CLK_INIT(mclk1_clk_src.c),
2652 },
2653};
2654
2655static struct rcg_clk mclk2_clk_src = {
2656 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2657 .set_rate = set_rate_hid,
2658 .freq_tbl = ftbl_camss_mclk0_3_clk,
2659 .current_freq = &rcg_dummy_freq,
2660 .base = &virt_bases[MMSS_BASE],
2661 .c = {
2662 .dbg_name = "mclk2_clk_src",
2663 .ops = &clk_ops_rcg,
2664 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2665 CLK_INIT(mclk2_clk_src.c),
2666 },
2667};
2668
2669static struct rcg_clk mclk3_clk_src = {
2670 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2671 .set_rate = set_rate_hid,
2672 .freq_tbl = ftbl_camss_mclk0_3_clk,
2673 .current_freq = &rcg_dummy_freq,
2674 .base = &virt_bases[MMSS_BASE],
2675 .c = {
2676 .dbg_name = "mclk3_clk_src",
2677 .ops = &clk_ops_rcg,
2678 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2679 CLK_INIT(mclk3_clk_src.c),
2680 },
2681};
2682
2683static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2684 F_MM(100000000, gpll0, 6, 0, 0),
2685 F_MM(200000000, mmpll0, 4, 0, 0),
2686 F_END
2687};
2688
2689static struct rcg_clk csi0phytimer_clk_src = {
2690 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2691 .set_rate = set_rate_hid,
2692 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2693 .current_freq = &rcg_dummy_freq,
2694 .base = &virt_bases[MMSS_BASE],
2695 .c = {
2696 .dbg_name = "csi0phytimer_clk_src",
2697 .ops = &clk_ops_rcg,
2698 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2699 CLK_INIT(csi0phytimer_clk_src.c),
2700 },
2701};
2702
2703static struct rcg_clk csi1phytimer_clk_src = {
2704 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2705 .set_rate = set_rate_hid,
2706 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2707 .current_freq = &rcg_dummy_freq,
2708 .base = &virt_bases[MMSS_BASE],
2709 .c = {
2710 .dbg_name = "csi1phytimer_clk_src",
2711 .ops = &clk_ops_rcg,
2712 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2713 CLK_INIT(csi1phytimer_clk_src.c),
2714 },
2715};
2716
2717static struct rcg_clk csi2phytimer_clk_src = {
2718 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2719 .set_rate = set_rate_hid,
2720 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2721 .current_freq = &rcg_dummy_freq,
2722 .base = &virt_bases[MMSS_BASE],
2723 .c = {
2724 .dbg_name = "csi2phytimer_clk_src",
2725 .ops = &clk_ops_rcg,
2726 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2727 CLK_INIT(csi2phytimer_clk_src.c),
2728 },
2729};
2730
2731static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2732 F_MM(150000000, gpll0, 4, 0, 0),
2733 F_MM(266670000, mmpll0, 3, 0, 0),
2734 F_MM(320000000, mmpll0, 2.5, 0, 0),
2735 F_END
2736};
2737
2738static struct rcg_clk cpp_clk_src = {
2739 .cmd_rcgr_reg = CPP_CMD_RCGR,
2740 .set_rate = set_rate_hid,
2741 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2742 .current_freq = &rcg_dummy_freq,
2743 .base = &virt_bases[MMSS_BASE],
2744 .c = {
2745 .dbg_name = "cpp_clk_src",
2746 .ops = &clk_ops_rcg,
2747 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2748 HIGH, 320000000),
2749 CLK_INIT(cpp_clk_src.c),
2750 },
2751};
2752
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002753static struct clk *dsi_pll_clk_get_parent(struct clk *c)
2754{
2755 return &cxo_clk_src.c;
2756}
2757
2758static struct clk dsipll0_byte_clk_src = {
2759 .dbg_name = "dsipll0_byte_clk_src",
2760 .ops = &clk_ops_dsi_byte_pll,
2761 CLK_INIT(dsipll0_byte_clk_src),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002762};
2763
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002764static struct clk dsipll0_pixel_clk_src = {
2765 .dbg_name = "dsipll0_pixel_clk_src",
2766 .ops = &clk_ops_dsi_pixel_pll,
2767 CLK_INIT(dsipll0_pixel_clk_src),
2768};
2769
2770static struct clk_freq_tbl byte_freq = {
2771 .src_clk = &dsipll0_byte_clk_src,
2772 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
2773};
2774static struct clk_freq_tbl pixel_freq = {
2775 .src_clk = &dsipll0_byte_clk_src,
2776 .div_src_val = BVAL(10, 8, dsipll0_byte_mm_source_val),
2777};
2778static struct clk_ops clk_ops_byte;
2779static struct clk_ops clk_ops_pixel;
2780
2781#define CFG_RCGR_DIV_MASK BM(4, 0)
2782
2783static int set_rate_byte(struct clk *clk, unsigned long rate)
2784{
2785 struct rcg_clk *rcg = to_rcg_clk(clk);
2786 struct clk *pll = &dsipll0_byte_clk_src;
2787 unsigned long source_rate, div;
2788 int rc;
2789
2790 if (rate == 0)
2791 return -EINVAL;
2792
2793 rc = clk_set_rate(pll, rate);
2794 if (rc)
2795 return rc;
2796
2797 source_rate = clk_round_rate(pll, rate);
2798 if ((2 * source_rate) % rate)
2799 return -EINVAL;
2800
2801 div = ((2 * source_rate)/rate) - 1;
2802 if (div > CFG_RCGR_DIV_MASK)
2803 return -EINVAL;
2804
2805 byte_freq.div_src_val &= ~CFG_RCGR_DIV_MASK;
2806 byte_freq.div_src_val |= BVAL(4, 0, div);
2807 set_rate_mnd(rcg, &byte_freq);
2808
2809 return 0;
2810}
2811
2812static int set_rate_pixel(struct clk *clk, unsigned long rate)
2813{
2814 struct rcg_clk *rcg = to_rcg_clk(clk);
2815 struct clk *pll = &dsipll0_pixel_clk_src;
2816 unsigned long source_rate, div;
2817 int rc;
2818
2819 if (rate == 0)
2820 return -EINVAL;
2821
2822 rc = clk_set_rate(pll, rate);
2823 if (rc)
2824 return rc;
2825
2826 source_rate = clk_round_rate(pll, rate);
2827 if ((2 * source_rate) % rate)
2828 return -EINVAL;
2829
2830 div = ((2 * source_rate)/rate) - 1;
2831 if (div > CFG_RCGR_DIV_MASK)
2832 return -EINVAL;
2833
2834 pixel_freq.div_src_val &= ~CFG_RCGR_DIV_MASK;
2835 pixel_freq.div_src_val |= BVAL(4, 0, div);
2836 set_rate_hid(rcg, &pixel_freq);
2837
2838 return 0;
2839}
2840
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002841static struct rcg_clk byte0_clk_src = {
2842 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002843 .current_freq = &byte_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002844 .base = &virt_bases[MMSS_BASE],
2845 .c = {
2846 .dbg_name = "byte0_clk_src",
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002847 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002848 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2849 HIGH, 188000000),
2850 CLK_INIT(byte0_clk_src.c),
2851 },
2852};
2853
2854static struct rcg_clk byte1_clk_src = {
2855 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002856 .current_freq = &byte_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002857 .base = &virt_bases[MMSS_BASE],
2858 .c = {
2859 .dbg_name = "byte1_clk_src",
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07002860 .ops = &clk_ops_byte,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002861 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2862 HIGH, 188000000),
2863 CLK_INIT(byte1_clk_src.c),
2864 },
2865};
2866
2867static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2868 F_MM(19200000, cxo, 1, 0, 0),
2869 F_END
2870};
2871
2872static struct rcg_clk edpaux_clk_src = {
2873 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2874 .set_rate = set_rate_hid,
2875 .freq_tbl = ftbl_mdss_edpaux_clk,
2876 .current_freq = &rcg_dummy_freq,
2877 .base = &virt_bases[MMSS_BASE],
2878 .c = {
2879 .dbg_name = "edpaux_clk_src",
2880 .ops = &clk_ops_rcg,
2881 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2882 CLK_INIT(edpaux_clk_src.c),
2883 },
2884};
2885
2886static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2887 F_MDSS(135000000, edppll_270, 2, 0, 0),
2888 F_MDSS(270000000, edppll_270, 11, 0, 0),
2889 F_END
2890};
2891
2892static struct rcg_clk edplink_clk_src = {
2893 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2894 .set_rate = set_rate_hid,
2895 .freq_tbl = ftbl_mdss_edplink_clk,
2896 .current_freq = &rcg_dummy_freq,
2897 .base = &virt_bases[MMSS_BASE],
2898 .c = {
2899 .dbg_name = "edplink_clk_src",
2900 .ops = &clk_ops_rcg,
2901 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2902 CLK_INIT(edplink_clk_src.c),
2903 },
2904};
2905
2906static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2907 F_MDSS(175000000, edppll_350, 2, 0, 0),
2908 F_MDSS(350000000, edppll_350, 11, 0, 0),
2909 F_END
2910};
2911
2912static struct rcg_clk edppixel_clk_src = {
2913 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2914 .set_rate = set_rate_mnd,
2915 .freq_tbl = ftbl_mdss_edppixel_clk,
2916 .current_freq = &rcg_dummy_freq,
2917 .base = &virt_bases[MMSS_BASE],
2918 .c = {
2919 .dbg_name = "edppixel_clk_src",
2920 .ops = &clk_ops_rcg_mnd,
2921 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2922 CLK_INIT(edppixel_clk_src.c),
2923 },
2924};
2925
2926static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2927 F_MM(19200000, cxo, 1, 0, 0),
2928 F_END
2929};
2930
2931static struct rcg_clk esc0_clk_src = {
2932 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2933 .set_rate = set_rate_hid,
2934 .freq_tbl = ftbl_mdss_esc0_1_clk,
2935 .current_freq = &rcg_dummy_freq,
2936 .base = &virt_bases[MMSS_BASE],
2937 .c = {
2938 .dbg_name = "esc0_clk_src",
2939 .ops = &clk_ops_rcg,
2940 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2941 CLK_INIT(esc0_clk_src.c),
2942 },
2943};
2944
2945static struct rcg_clk esc1_clk_src = {
2946 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2947 .set_rate = set_rate_hid,
2948 .freq_tbl = ftbl_mdss_esc0_1_clk,
2949 .current_freq = &rcg_dummy_freq,
2950 .base = &virt_bases[MMSS_BASE],
2951 .c = {
2952 .dbg_name = "esc1_clk_src",
2953 .ops = &clk_ops_rcg,
2954 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2955 CLK_INIT(esc1_clk_src.c),
2956 },
2957};
2958
Vikram Mulukutla83c5b552012-08-15 16:22:09 -07002959static int hdmi_pll_clk_enable(struct clk *c)
2960{
2961 int ret;
2962 unsigned long flags;
2963
2964 spin_lock_irqsave(&local_clock_reg_lock, flags);
2965 ret = hdmi_pll_enable();
2966 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2967 return ret;
2968}
2969
2970static void hdmi_pll_clk_disable(struct clk *c)
2971{
2972 unsigned long flags;
2973
2974 spin_lock_irqsave(&local_clock_reg_lock, flags);
2975 hdmi_pll_disable();
2976 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2977}
2978
2979static int hdmi_pll_clk_set_rate(struct clk *c, unsigned long rate)
2980{
2981 unsigned long flags;
2982 int rc;
2983
2984 spin_lock_irqsave(&local_clock_reg_lock, flags);
2985 rc = hdmi_pll_set_rate(rate);
2986 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2987
2988 return rc;
2989}
2990
2991static struct clk *hdmi_pll_clk_get_parent(struct clk *c)
2992{
2993 return &cxo_clk_src.c;
2994}
2995
2996static struct clk_ops clk_ops_hdmi_pll = {
2997 .enable = hdmi_pll_clk_enable,
2998 .disable = hdmi_pll_clk_disable,
2999 .set_rate = hdmi_pll_clk_set_rate,
3000 .get_parent = hdmi_pll_clk_get_parent,
3001};
3002
3003static struct clk hdmipll_clk_src = {
3004 .dbg_name = "hdmipll_clk_src",
3005 .ops = &clk_ops_hdmi_pll,
3006 CLK_INIT(hdmipll_clk_src),
Vikram Mulukutla83c5b552012-08-15 16:22:09 -07003007};
3008
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003009static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
Vikram Mulukutla83c5b552012-08-15 16:22:09 -07003010 /*
3011 * The zero rate is required since suspend/resume wipes out the HDMI PHY
3012 * registers. This entry allows the HDMI driver to switch the cached
3013 * rate to zero before suspend and back to the real rate after resume.
3014 */
3015 F_HDMI( 0, hdmipll, 1, 0, 0),
3016 F_HDMI( 25200000, hdmipll, 1, 0, 0),
3017 F_HDMI( 27030000, hdmipll, 1, 0, 0),
3018 F_HDMI( 74250000, hdmipll, 1, 0, 0),
3019 F_HDMI(148500000, hdmipll, 1, 0, 0),
3020 F_HDMI(297000000, hdmipll, 1, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003021 F_END
3022};
3023
Vikram Mulukutla83c5b552012-08-15 16:22:09 -07003024/*
3025 * Unlike other clocks, the HDMI rate is adjusted through PLL
3026 * re-programming. It is also routed through an HID divider.
3027 */
3028static void set_rate_hdmi(struct rcg_clk *rcg, struct clk_freq_tbl *nf)
3029{
3030 clk_set_rate(nf->src_clk, nf->freq_hz);
3031 set_rate_hid(rcg, nf);
3032}
3033
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003034static struct rcg_clk extpclk_clk_src = {
3035 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
Vikram Mulukutla83c5b552012-08-15 16:22:09 -07003036 .set_rate = set_rate_hdmi,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003037 .freq_tbl = ftbl_mdss_extpclk_clk,
3038 .current_freq = &rcg_dummy_freq,
3039 .base = &virt_bases[MMSS_BASE],
3040 .c = {
3041 .dbg_name = "extpclk_clk_src",
3042 .ops = &clk_ops_rcg,
3043 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
3044 CLK_INIT(extpclk_clk_src.c),
3045 },
3046};
3047
3048static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
3049 F_MDSS(19200000, cxo, 1, 0, 0),
3050 F_END
3051};
3052
3053static struct rcg_clk hdmi_clk_src = {
3054 .cmd_rcgr_reg = HDMI_CMD_RCGR,
3055 .set_rate = set_rate_hid,
3056 .freq_tbl = ftbl_mdss_hdmi_clk,
3057 .current_freq = &rcg_dummy_freq,
3058 .base = &virt_bases[MMSS_BASE],
3059 .c = {
3060 .dbg_name = "hdmi_clk_src",
3061 .ops = &clk_ops_rcg,
3062 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3063 CLK_INIT(hdmi_clk_src.c),
3064 },
3065};
3066
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003067
3068static struct rcg_clk pclk0_clk_src = {
3069 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07003070 .current_freq = &pixel_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003071 .base = &virt_bases[MMSS_BASE],
3072 .c = {
3073 .dbg_name = "pclk0_clk_src",
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07003074 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003075 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3076 CLK_INIT(pclk0_clk_src.c),
3077 },
3078};
3079
3080static struct rcg_clk pclk1_clk_src = {
3081 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07003082 .current_freq = &pixel_freq,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003083 .base = &virt_bases[MMSS_BASE],
3084 .c = {
3085 .dbg_name = "pclk1_clk_src",
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07003086 .ops = &clk_ops_pixel,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003087 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
3088 CLK_INIT(pclk1_clk_src.c),
3089 },
3090};
3091
3092static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
3093 F_MDSS(19200000, cxo, 1, 0, 0),
3094 F_END
3095};
3096
3097static struct rcg_clk vsync_clk_src = {
3098 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
3099 .set_rate = set_rate_hid,
3100 .freq_tbl = ftbl_mdss_vsync_clk,
3101 .current_freq = &rcg_dummy_freq,
3102 .base = &virt_bases[MMSS_BASE],
3103 .c = {
3104 .dbg_name = "vsync_clk_src",
3105 .ops = &clk_ops_rcg,
3106 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
3107 CLK_INIT(vsync_clk_src.c),
3108 },
3109};
3110
3111static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
3112 F_MM( 50000000, gpll0, 12, 0, 0),
3113 F_MM(100000000, gpll0, 6, 0, 0),
3114 F_MM(133330000, mmpll0, 6, 0, 0),
3115 F_MM(200000000, mmpll0, 4, 0, 0),
3116 F_MM(266670000, mmpll0, 3, 0, 0),
3117 F_MM(410000000, mmpll3, 2, 0, 0),
3118 F_END
3119};
3120
3121static struct rcg_clk vcodec0_clk_src = {
3122 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
3123 .set_rate = set_rate_mnd,
3124 .freq_tbl = ftbl_venus0_vcodec0_clk,
3125 .current_freq = &rcg_dummy_freq,
3126 .base = &virt_bases[MMSS_BASE],
3127 .c = {
3128 .dbg_name = "vcodec0_clk_src",
3129 .ops = &clk_ops_rcg_mnd,
3130 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
3131 HIGH, 410000000),
3132 CLK_INIT(vcodec0_clk_src.c),
3133 },
3134};
3135
3136static struct branch_clk camss_cci_cci_ahb_clk = {
3137 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003138 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003139 .base = &virt_bases[MMSS_BASE],
3140 .c = {
3141 .dbg_name = "camss_cci_cci_ahb_clk",
3142 .ops = &clk_ops_branch,
3143 CLK_INIT(camss_cci_cci_ahb_clk.c),
3144 },
3145};
3146
3147static struct branch_clk camss_cci_cci_clk = {
3148 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
3149 .parent = &cci_clk_src.c,
3150 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003151 .base = &virt_bases[MMSS_BASE],
3152 .c = {
3153 .dbg_name = "camss_cci_cci_clk",
3154 .ops = &clk_ops_branch,
3155 CLK_INIT(camss_cci_cci_clk.c),
3156 },
3157};
3158
3159static struct branch_clk camss_csi0_ahb_clk = {
3160 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003161 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003162 .base = &virt_bases[MMSS_BASE],
3163 .c = {
3164 .dbg_name = "camss_csi0_ahb_clk",
3165 .ops = &clk_ops_branch,
3166 CLK_INIT(camss_csi0_ahb_clk.c),
3167 },
3168};
3169
3170static struct branch_clk camss_csi0_clk = {
3171 .cbcr_reg = CAMSS_CSI0_CBCR,
3172 .parent = &csi0_clk_src.c,
3173 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003174 .base = &virt_bases[MMSS_BASE],
3175 .c = {
3176 .dbg_name = "camss_csi0_clk",
3177 .ops = &clk_ops_branch,
3178 CLK_INIT(camss_csi0_clk.c),
3179 },
3180};
3181
3182static struct branch_clk camss_csi0phy_clk = {
3183 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
3184 .parent = &csi0_clk_src.c,
3185 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003186 .base = &virt_bases[MMSS_BASE],
3187 .c = {
3188 .dbg_name = "camss_csi0phy_clk",
3189 .ops = &clk_ops_branch,
3190 CLK_INIT(camss_csi0phy_clk.c),
3191 },
3192};
3193
3194static struct branch_clk camss_csi0pix_clk = {
3195 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
3196 .parent = &csi0_clk_src.c,
3197 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003198 .base = &virt_bases[MMSS_BASE],
3199 .c = {
3200 .dbg_name = "camss_csi0pix_clk",
3201 .ops = &clk_ops_branch,
3202 CLK_INIT(camss_csi0pix_clk.c),
3203 },
3204};
3205
3206static struct branch_clk camss_csi0rdi_clk = {
3207 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
3208 .parent = &csi0_clk_src.c,
3209 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003210 .base = &virt_bases[MMSS_BASE],
3211 .c = {
3212 .dbg_name = "camss_csi0rdi_clk",
3213 .ops = &clk_ops_branch,
3214 CLK_INIT(camss_csi0rdi_clk.c),
3215 },
3216};
3217
3218static struct branch_clk camss_csi1_ahb_clk = {
3219 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003220 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003221 .base = &virt_bases[MMSS_BASE],
3222 .c = {
3223 .dbg_name = "camss_csi1_ahb_clk",
3224 .ops = &clk_ops_branch,
3225 CLK_INIT(camss_csi1_ahb_clk.c),
3226 },
3227};
3228
3229static struct branch_clk camss_csi1_clk = {
3230 .cbcr_reg = CAMSS_CSI1_CBCR,
3231 .parent = &csi1_clk_src.c,
3232 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003233 .base = &virt_bases[MMSS_BASE],
3234 .c = {
3235 .dbg_name = "camss_csi1_clk",
3236 .ops = &clk_ops_branch,
3237 CLK_INIT(camss_csi1_clk.c),
3238 },
3239};
3240
3241static struct branch_clk camss_csi1phy_clk = {
3242 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3243 .parent = &csi1_clk_src.c,
3244 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003245 .base = &virt_bases[MMSS_BASE],
3246 .c = {
3247 .dbg_name = "camss_csi1phy_clk",
3248 .ops = &clk_ops_branch,
3249 CLK_INIT(camss_csi1phy_clk.c),
3250 },
3251};
3252
3253static struct branch_clk camss_csi1pix_clk = {
3254 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3255 .parent = &csi1_clk_src.c,
3256 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003257 .base = &virt_bases[MMSS_BASE],
3258 .c = {
3259 .dbg_name = "camss_csi1pix_clk",
3260 .ops = &clk_ops_branch,
3261 CLK_INIT(camss_csi1pix_clk.c),
3262 },
3263};
3264
3265static struct branch_clk camss_csi1rdi_clk = {
3266 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3267 .parent = &csi1_clk_src.c,
3268 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003269 .base = &virt_bases[MMSS_BASE],
3270 .c = {
3271 .dbg_name = "camss_csi1rdi_clk",
3272 .ops = &clk_ops_branch,
3273 CLK_INIT(camss_csi1rdi_clk.c),
3274 },
3275};
3276
3277static struct branch_clk camss_csi2_ahb_clk = {
3278 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003279 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003280 .base = &virt_bases[MMSS_BASE],
3281 .c = {
3282 .dbg_name = "camss_csi2_ahb_clk",
3283 .ops = &clk_ops_branch,
3284 CLK_INIT(camss_csi2_ahb_clk.c),
3285 },
3286};
3287
3288static struct branch_clk camss_csi2_clk = {
3289 .cbcr_reg = CAMSS_CSI2_CBCR,
3290 .parent = &csi2_clk_src.c,
3291 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003292 .base = &virt_bases[MMSS_BASE],
3293 .c = {
3294 .dbg_name = "camss_csi2_clk",
3295 .ops = &clk_ops_branch,
3296 CLK_INIT(camss_csi2_clk.c),
3297 },
3298};
3299
3300static struct branch_clk camss_csi2phy_clk = {
3301 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3302 .parent = &csi2_clk_src.c,
3303 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003304 .base = &virt_bases[MMSS_BASE],
3305 .c = {
3306 .dbg_name = "camss_csi2phy_clk",
3307 .ops = &clk_ops_branch,
3308 CLK_INIT(camss_csi2phy_clk.c),
3309 },
3310};
3311
3312static struct branch_clk camss_csi2pix_clk = {
3313 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3314 .parent = &csi2_clk_src.c,
3315 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003316 .base = &virt_bases[MMSS_BASE],
3317 .c = {
3318 .dbg_name = "camss_csi2pix_clk",
3319 .ops = &clk_ops_branch,
3320 CLK_INIT(camss_csi2pix_clk.c),
3321 },
3322};
3323
3324static struct branch_clk camss_csi2rdi_clk = {
3325 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3326 .parent = &csi2_clk_src.c,
3327 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003328 .base = &virt_bases[MMSS_BASE],
3329 .c = {
3330 .dbg_name = "camss_csi2rdi_clk",
3331 .ops = &clk_ops_branch,
3332 CLK_INIT(camss_csi2rdi_clk.c),
3333 },
3334};
3335
3336static struct branch_clk camss_csi3_ahb_clk = {
3337 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003338 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003339 .base = &virt_bases[MMSS_BASE],
3340 .c = {
3341 .dbg_name = "camss_csi3_ahb_clk",
3342 .ops = &clk_ops_branch,
3343 CLK_INIT(camss_csi3_ahb_clk.c),
3344 },
3345};
3346
3347static struct branch_clk camss_csi3_clk = {
3348 .cbcr_reg = CAMSS_CSI3_CBCR,
3349 .parent = &csi3_clk_src.c,
3350 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003351 .base = &virt_bases[MMSS_BASE],
3352 .c = {
3353 .dbg_name = "camss_csi3_clk",
3354 .ops = &clk_ops_branch,
3355 CLK_INIT(camss_csi3_clk.c),
3356 },
3357};
3358
3359static struct branch_clk camss_csi3phy_clk = {
3360 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3361 .parent = &csi3_clk_src.c,
3362 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003363 .base = &virt_bases[MMSS_BASE],
3364 .c = {
3365 .dbg_name = "camss_csi3phy_clk",
3366 .ops = &clk_ops_branch,
3367 CLK_INIT(camss_csi3phy_clk.c),
3368 },
3369};
3370
3371static struct branch_clk camss_csi3pix_clk = {
3372 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3373 .parent = &csi3_clk_src.c,
3374 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003375 .base = &virt_bases[MMSS_BASE],
3376 .c = {
3377 .dbg_name = "camss_csi3pix_clk",
3378 .ops = &clk_ops_branch,
3379 CLK_INIT(camss_csi3pix_clk.c),
3380 },
3381};
3382
3383static struct branch_clk camss_csi3rdi_clk = {
3384 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3385 .parent = &csi3_clk_src.c,
3386 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003387 .base = &virt_bases[MMSS_BASE],
3388 .c = {
3389 .dbg_name = "camss_csi3rdi_clk",
3390 .ops = &clk_ops_branch,
3391 CLK_INIT(camss_csi3rdi_clk.c),
3392 },
3393};
3394
3395static struct branch_clk camss_csi_vfe0_clk = {
3396 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3397 .parent = &vfe0_clk_src.c,
3398 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003399 .base = &virt_bases[MMSS_BASE],
3400 .c = {
3401 .dbg_name = "camss_csi_vfe0_clk",
3402 .ops = &clk_ops_branch,
3403 CLK_INIT(camss_csi_vfe0_clk.c),
3404 },
3405};
3406
3407static struct branch_clk camss_csi_vfe1_clk = {
3408 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3409 .parent = &vfe1_clk_src.c,
3410 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003411 .base = &virt_bases[MMSS_BASE],
3412 .c = {
3413 .dbg_name = "camss_csi_vfe1_clk",
3414 .ops = &clk_ops_branch,
3415 CLK_INIT(camss_csi_vfe1_clk.c),
3416 },
3417};
3418
3419static struct branch_clk camss_gp0_clk = {
3420 .cbcr_reg = CAMSS_GP0_CBCR,
3421 .parent = &mmss_gp0_clk_src.c,
3422 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003423 .base = &virt_bases[MMSS_BASE],
3424 .c = {
3425 .dbg_name = "camss_gp0_clk",
3426 .ops = &clk_ops_branch,
3427 CLK_INIT(camss_gp0_clk.c),
3428 },
3429};
3430
3431static struct branch_clk camss_gp1_clk = {
3432 .cbcr_reg = CAMSS_GP1_CBCR,
3433 .parent = &mmss_gp1_clk_src.c,
3434 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003435 .base = &virt_bases[MMSS_BASE],
3436 .c = {
3437 .dbg_name = "camss_gp1_clk",
3438 .ops = &clk_ops_branch,
3439 CLK_INIT(camss_gp1_clk.c),
3440 },
3441};
3442
3443static struct branch_clk camss_ispif_ahb_clk = {
3444 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003445 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003446 .base = &virt_bases[MMSS_BASE],
3447 .c = {
3448 .dbg_name = "camss_ispif_ahb_clk",
3449 .ops = &clk_ops_branch,
3450 CLK_INIT(camss_ispif_ahb_clk.c),
3451 },
3452};
3453
3454static struct branch_clk camss_jpeg_jpeg0_clk = {
3455 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3456 .parent = &jpeg0_clk_src.c,
3457 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003458 .base = &virt_bases[MMSS_BASE],
3459 .c = {
3460 .dbg_name = "camss_jpeg_jpeg0_clk",
3461 .ops = &clk_ops_branch,
3462 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3463 },
3464};
3465
3466static struct branch_clk camss_jpeg_jpeg1_clk = {
3467 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3468 .parent = &jpeg1_clk_src.c,
3469 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003470 .base = &virt_bases[MMSS_BASE],
3471 .c = {
3472 .dbg_name = "camss_jpeg_jpeg1_clk",
3473 .ops = &clk_ops_branch,
3474 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3475 },
3476};
3477
3478static struct branch_clk camss_jpeg_jpeg2_clk = {
3479 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3480 .parent = &jpeg2_clk_src.c,
3481 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003482 .base = &virt_bases[MMSS_BASE],
3483 .c = {
3484 .dbg_name = "camss_jpeg_jpeg2_clk",
3485 .ops = &clk_ops_branch,
3486 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3487 },
3488};
3489
3490static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3491 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003492 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003493 .base = &virt_bases[MMSS_BASE],
3494 .c = {
3495 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3496 .ops = &clk_ops_branch,
3497 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3498 },
3499};
3500
3501static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3502 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3503 .parent = &axi_clk_src.c,
3504 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003505 .base = &virt_bases[MMSS_BASE],
3506 .c = {
3507 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3508 .ops = &clk_ops_branch,
3509 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3510 },
3511};
3512
3513static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3514 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003515 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003516 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003517 .base = &virt_bases[MMSS_BASE],
3518 .c = {
3519 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3520 .ops = &clk_ops_branch,
3521 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3522 },
3523};
3524
3525static struct branch_clk camss_mclk0_clk = {
3526 .cbcr_reg = CAMSS_MCLK0_CBCR,
3527 .parent = &mclk0_clk_src.c,
3528 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003529 .base = &virt_bases[MMSS_BASE],
3530 .c = {
3531 .dbg_name = "camss_mclk0_clk",
3532 .ops = &clk_ops_branch,
3533 CLK_INIT(camss_mclk0_clk.c),
3534 },
3535};
3536
3537static struct branch_clk camss_mclk1_clk = {
3538 .cbcr_reg = CAMSS_MCLK1_CBCR,
3539 .parent = &mclk1_clk_src.c,
3540 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003541 .base = &virt_bases[MMSS_BASE],
3542 .c = {
3543 .dbg_name = "camss_mclk1_clk",
3544 .ops = &clk_ops_branch,
3545 CLK_INIT(camss_mclk1_clk.c),
3546 },
3547};
3548
3549static struct branch_clk camss_mclk2_clk = {
3550 .cbcr_reg = CAMSS_MCLK2_CBCR,
3551 .parent = &mclk2_clk_src.c,
3552 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003553 .base = &virt_bases[MMSS_BASE],
3554 .c = {
3555 .dbg_name = "camss_mclk2_clk",
3556 .ops = &clk_ops_branch,
3557 CLK_INIT(camss_mclk2_clk.c),
3558 },
3559};
3560
3561static struct branch_clk camss_mclk3_clk = {
3562 .cbcr_reg = CAMSS_MCLK3_CBCR,
3563 .parent = &mclk3_clk_src.c,
3564 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003565 .base = &virt_bases[MMSS_BASE],
3566 .c = {
3567 .dbg_name = "camss_mclk3_clk",
3568 .ops = &clk_ops_branch,
3569 CLK_INIT(camss_mclk3_clk.c),
3570 },
3571};
3572
3573static struct branch_clk camss_micro_ahb_clk = {
3574 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003575 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003576 .base = &virt_bases[MMSS_BASE],
3577 .c = {
3578 .dbg_name = "camss_micro_ahb_clk",
3579 .ops = &clk_ops_branch,
3580 CLK_INIT(camss_micro_ahb_clk.c),
3581 },
3582};
3583
3584static struct branch_clk camss_phy0_csi0phytimer_clk = {
3585 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3586 .parent = &csi0phytimer_clk_src.c,
3587 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003588 .base = &virt_bases[MMSS_BASE],
3589 .c = {
3590 .dbg_name = "camss_phy0_csi0phytimer_clk",
3591 .ops = &clk_ops_branch,
3592 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3593 },
3594};
3595
3596static struct branch_clk camss_phy1_csi1phytimer_clk = {
3597 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3598 .parent = &csi1phytimer_clk_src.c,
3599 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003600 .base = &virt_bases[MMSS_BASE],
3601 .c = {
3602 .dbg_name = "camss_phy1_csi1phytimer_clk",
3603 .ops = &clk_ops_branch,
3604 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3605 },
3606};
3607
3608static struct branch_clk camss_phy2_csi2phytimer_clk = {
3609 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3610 .parent = &csi2phytimer_clk_src.c,
3611 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003612 .base = &virt_bases[MMSS_BASE],
3613 .c = {
3614 .dbg_name = "camss_phy2_csi2phytimer_clk",
3615 .ops = &clk_ops_branch,
3616 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3617 },
3618};
3619
3620static struct branch_clk camss_top_ahb_clk = {
3621 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003622 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003623 .base = &virt_bases[MMSS_BASE],
3624 .c = {
3625 .dbg_name = "camss_top_ahb_clk",
3626 .ops = &clk_ops_branch,
3627 CLK_INIT(camss_top_ahb_clk.c),
3628 },
3629};
3630
3631static struct branch_clk camss_vfe_cpp_ahb_clk = {
3632 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003633 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003634 .base = &virt_bases[MMSS_BASE],
3635 .c = {
3636 .dbg_name = "camss_vfe_cpp_ahb_clk",
3637 .ops = &clk_ops_branch,
3638 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3639 },
3640};
3641
3642static struct branch_clk camss_vfe_cpp_clk = {
3643 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3644 .parent = &cpp_clk_src.c,
3645 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003646 .base = &virt_bases[MMSS_BASE],
3647 .c = {
3648 .dbg_name = "camss_vfe_cpp_clk",
3649 .ops = &clk_ops_branch,
3650 CLK_INIT(camss_vfe_cpp_clk.c),
3651 },
3652};
3653
3654static struct branch_clk camss_vfe_vfe0_clk = {
3655 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3656 .parent = &vfe0_clk_src.c,
3657 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003658 .base = &virt_bases[MMSS_BASE],
3659 .c = {
3660 .dbg_name = "camss_vfe_vfe0_clk",
3661 .ops = &clk_ops_branch,
3662 CLK_INIT(camss_vfe_vfe0_clk.c),
3663 },
3664};
3665
3666static struct branch_clk camss_vfe_vfe1_clk = {
3667 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3668 .parent = &vfe1_clk_src.c,
3669 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003670 .base = &virt_bases[MMSS_BASE],
3671 .c = {
3672 .dbg_name = "camss_vfe_vfe1_clk",
3673 .ops = &clk_ops_branch,
3674 CLK_INIT(camss_vfe_vfe1_clk.c),
3675 },
3676};
3677
3678static struct branch_clk camss_vfe_vfe_ahb_clk = {
3679 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003680 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003681 .base = &virt_bases[MMSS_BASE],
3682 .c = {
3683 .dbg_name = "camss_vfe_vfe_ahb_clk",
3684 .ops = &clk_ops_branch,
3685 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3686 },
3687};
3688
3689static struct branch_clk camss_vfe_vfe_axi_clk = {
3690 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3691 .parent = &axi_clk_src.c,
3692 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003693 .base = &virt_bases[MMSS_BASE],
3694 .c = {
3695 .dbg_name = "camss_vfe_vfe_axi_clk",
3696 .ops = &clk_ops_branch,
3697 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3698 },
3699};
3700
3701static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3702 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003703 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003704 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003705 .base = &virt_bases[MMSS_BASE],
3706 .c = {
3707 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3708 .ops = &clk_ops_branch,
3709 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3710 },
3711};
3712
3713static struct branch_clk mdss_ahb_clk = {
3714 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003715 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003716 .base = &virt_bases[MMSS_BASE],
3717 .c = {
3718 .dbg_name = "mdss_ahb_clk",
3719 .ops = &clk_ops_branch,
3720 CLK_INIT(mdss_ahb_clk.c),
3721 },
3722};
3723
3724static struct branch_clk mdss_axi_clk = {
3725 .cbcr_reg = MDSS_AXI_CBCR,
3726 .parent = &axi_clk_src.c,
3727 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003728 .base = &virt_bases[MMSS_BASE],
3729 .c = {
3730 .dbg_name = "mdss_axi_clk",
3731 .ops = &clk_ops_branch,
3732 CLK_INIT(mdss_axi_clk.c),
3733 },
3734};
3735
3736static struct branch_clk mdss_byte0_clk = {
3737 .cbcr_reg = MDSS_BYTE0_CBCR,
3738 .parent = &byte0_clk_src.c,
3739 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003740 .base = &virt_bases[MMSS_BASE],
3741 .c = {
3742 .dbg_name = "mdss_byte0_clk",
3743 .ops = &clk_ops_branch,
3744 CLK_INIT(mdss_byte0_clk.c),
3745 },
3746};
3747
3748static struct branch_clk mdss_byte1_clk = {
3749 .cbcr_reg = MDSS_BYTE1_CBCR,
3750 .parent = &byte1_clk_src.c,
3751 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003752 .base = &virt_bases[MMSS_BASE],
3753 .c = {
3754 .dbg_name = "mdss_byte1_clk",
3755 .ops = &clk_ops_branch,
3756 CLK_INIT(mdss_byte1_clk.c),
3757 },
3758};
3759
3760static struct branch_clk mdss_edpaux_clk = {
3761 .cbcr_reg = MDSS_EDPAUX_CBCR,
3762 .parent = &edpaux_clk_src.c,
3763 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003764 .base = &virt_bases[MMSS_BASE],
3765 .c = {
3766 .dbg_name = "mdss_edpaux_clk",
3767 .ops = &clk_ops_branch,
3768 CLK_INIT(mdss_edpaux_clk.c),
3769 },
3770};
3771
3772static struct branch_clk mdss_edplink_clk = {
3773 .cbcr_reg = MDSS_EDPLINK_CBCR,
3774 .parent = &edplink_clk_src.c,
3775 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003776 .base = &virt_bases[MMSS_BASE],
3777 .c = {
3778 .dbg_name = "mdss_edplink_clk",
3779 .ops = &clk_ops_branch,
3780 CLK_INIT(mdss_edplink_clk.c),
3781 },
3782};
3783
3784static struct branch_clk mdss_edppixel_clk = {
3785 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3786 .parent = &edppixel_clk_src.c,
3787 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003788 .base = &virt_bases[MMSS_BASE],
3789 .c = {
3790 .dbg_name = "mdss_edppixel_clk",
3791 .ops = &clk_ops_branch,
3792 CLK_INIT(mdss_edppixel_clk.c),
3793 },
3794};
3795
3796static struct branch_clk mdss_esc0_clk = {
3797 .cbcr_reg = MDSS_ESC0_CBCR,
3798 .parent = &esc0_clk_src.c,
3799 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003800 .base = &virt_bases[MMSS_BASE],
3801 .c = {
3802 .dbg_name = "mdss_esc0_clk",
3803 .ops = &clk_ops_branch,
3804 CLK_INIT(mdss_esc0_clk.c),
3805 },
3806};
3807
3808static struct branch_clk mdss_esc1_clk = {
3809 .cbcr_reg = MDSS_ESC1_CBCR,
3810 .parent = &esc1_clk_src.c,
3811 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003812 .base = &virt_bases[MMSS_BASE],
3813 .c = {
3814 .dbg_name = "mdss_esc1_clk",
3815 .ops = &clk_ops_branch,
3816 CLK_INIT(mdss_esc1_clk.c),
3817 },
3818};
3819
3820static struct branch_clk mdss_extpclk_clk = {
3821 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3822 .parent = &extpclk_clk_src.c,
3823 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003824 .base = &virt_bases[MMSS_BASE],
3825 .c = {
3826 .dbg_name = "mdss_extpclk_clk",
3827 .ops = &clk_ops_branch,
3828 CLK_INIT(mdss_extpclk_clk.c),
3829 },
3830};
3831
3832static struct branch_clk mdss_hdmi_ahb_clk = {
3833 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003834 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003835 .base = &virt_bases[MMSS_BASE],
3836 .c = {
3837 .dbg_name = "mdss_hdmi_ahb_clk",
3838 .ops = &clk_ops_branch,
3839 CLK_INIT(mdss_hdmi_ahb_clk.c),
3840 },
3841};
3842
3843static struct branch_clk mdss_hdmi_clk = {
3844 .cbcr_reg = MDSS_HDMI_CBCR,
3845 .parent = &hdmi_clk_src.c,
3846 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003847 .base = &virt_bases[MMSS_BASE],
3848 .c = {
3849 .dbg_name = "mdss_hdmi_clk",
3850 .ops = &clk_ops_branch,
3851 CLK_INIT(mdss_hdmi_clk.c),
3852 },
3853};
3854
3855static struct branch_clk mdss_mdp_clk = {
3856 .cbcr_reg = MDSS_MDP_CBCR,
3857 .parent = &mdp_clk_src.c,
3858 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003859 .base = &virt_bases[MMSS_BASE],
3860 .c = {
3861 .dbg_name = "mdss_mdp_clk",
3862 .ops = &clk_ops_branch,
3863 CLK_INIT(mdss_mdp_clk.c),
3864 },
3865};
3866
3867static struct branch_clk mdss_mdp_lut_clk = {
3868 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3869 .parent = &mdp_clk_src.c,
3870 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003871 .base = &virt_bases[MMSS_BASE],
3872 .c = {
3873 .dbg_name = "mdss_mdp_lut_clk",
3874 .ops = &clk_ops_branch,
3875 CLK_INIT(mdss_mdp_lut_clk.c),
3876 },
3877};
3878
3879static struct branch_clk mdss_pclk0_clk = {
3880 .cbcr_reg = MDSS_PCLK0_CBCR,
3881 .parent = &pclk0_clk_src.c,
3882 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003883 .base = &virt_bases[MMSS_BASE],
3884 .c = {
3885 .dbg_name = "mdss_pclk0_clk",
3886 .ops = &clk_ops_branch,
3887 CLK_INIT(mdss_pclk0_clk.c),
3888 },
3889};
3890
3891static struct branch_clk mdss_pclk1_clk = {
3892 .cbcr_reg = MDSS_PCLK1_CBCR,
3893 .parent = &pclk1_clk_src.c,
3894 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003895 .base = &virt_bases[MMSS_BASE],
3896 .c = {
3897 .dbg_name = "mdss_pclk1_clk",
3898 .ops = &clk_ops_branch,
3899 CLK_INIT(mdss_pclk1_clk.c),
3900 },
3901};
3902
3903static struct branch_clk mdss_vsync_clk = {
3904 .cbcr_reg = MDSS_VSYNC_CBCR,
3905 .parent = &vsync_clk_src.c,
3906 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003907 .base = &virt_bases[MMSS_BASE],
3908 .c = {
3909 .dbg_name = "mdss_vsync_clk",
3910 .ops = &clk_ops_branch,
3911 CLK_INIT(mdss_vsync_clk.c),
3912 },
3913};
3914
3915static struct branch_clk mmss_misc_ahb_clk = {
3916 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003917 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003918 .base = &virt_bases[MMSS_BASE],
3919 .c = {
3920 .dbg_name = "mmss_misc_ahb_clk",
3921 .ops = &clk_ops_branch,
3922 CLK_INIT(mmss_misc_ahb_clk.c),
3923 },
3924};
3925
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003926static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3927 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003928 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003929 .base = &virt_bases[MMSS_BASE],
3930 .c = {
3931 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3932 .ops = &clk_ops_branch,
3933 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3934 },
3935};
3936
3937static struct branch_clk mmss_mmssnoc_axi_clk = {
3938 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3939 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003940 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003941 .base = &virt_bases[MMSS_BASE],
3942 .c = {
3943 .dbg_name = "mmss_mmssnoc_axi_clk",
3944 .ops = &clk_ops_branch,
3945 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3946 },
3947};
3948
3949static struct branch_clk mmss_s0_axi_clk = {
3950 .cbcr_reg = MMSS_S0_AXI_CBCR,
3951 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003952 /* The bus driver needs set_rate to go through to the parent */
3953 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003954 .base = &virt_bases[MMSS_BASE],
3955 .c = {
3956 .dbg_name = "mmss_s0_axi_clk",
3957 .ops = &clk_ops_branch,
3958 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003959 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003960 },
3961};
3962
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003963struct branch_clk ocmemnoc_clk = {
3964 .cbcr_reg = OCMEMNOC_CBCR,
3965 .parent = &ocmemnoc_clk_src.c,
3966 .has_sibling = 0,
3967 .bcr_reg = 0x50b0,
3968 .base = &virt_bases[MMSS_BASE],
3969 .c = {
3970 .dbg_name = "ocmemnoc_clk",
3971 .ops = &clk_ops_branch,
3972 CLK_INIT(ocmemnoc_clk.c),
3973 },
3974};
3975
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003976struct branch_clk ocmemcx_ocmemnoc_clk = {
3977 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3978 .parent = &ocmemnoc_clk_src.c,
3979 .has_sibling = 1,
3980 .base = &virt_bases[MMSS_BASE],
3981 .c = {
3982 .dbg_name = "ocmemcx_ocmemnoc_clk",
3983 .ops = &clk_ops_branch,
3984 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3985 },
3986};
3987
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003988static struct branch_clk venus0_ahb_clk = {
3989 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003990 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003991 .base = &virt_bases[MMSS_BASE],
3992 .c = {
3993 .dbg_name = "venus0_ahb_clk",
3994 .ops = &clk_ops_branch,
3995 CLK_INIT(venus0_ahb_clk.c),
3996 },
3997};
3998
3999static struct branch_clk venus0_axi_clk = {
4000 .cbcr_reg = VENUS0_AXI_CBCR,
4001 .parent = &axi_clk_src.c,
4002 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004003 .base = &virt_bases[MMSS_BASE],
4004 .c = {
4005 .dbg_name = "venus0_axi_clk",
4006 .ops = &clk_ops_branch,
4007 CLK_INIT(venus0_axi_clk.c),
4008 },
4009};
4010
4011static struct branch_clk venus0_ocmemnoc_clk = {
4012 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004013 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004014 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004015 .base = &virt_bases[MMSS_BASE],
4016 .c = {
4017 .dbg_name = "venus0_ocmemnoc_clk",
4018 .ops = &clk_ops_branch,
4019 CLK_INIT(venus0_ocmemnoc_clk.c),
4020 },
4021};
4022
4023static struct branch_clk venus0_vcodec0_clk = {
4024 .cbcr_reg = VENUS0_VCODEC0_CBCR,
4025 .parent = &vcodec0_clk_src.c,
4026 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004027 .base = &virt_bases[MMSS_BASE],
4028 .c = {
4029 .dbg_name = "venus0_vcodec0_clk",
4030 .ops = &clk_ops_branch,
4031 CLK_INIT(venus0_vcodec0_clk.c),
4032 },
4033};
4034
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004035static struct branch_clk oxilicx_axi_clk = {
4036 .cbcr_reg = OXILICX_AXI_CBCR,
4037 .parent = &axi_clk_src.c,
4038 .has_sibling = 1,
4039 .base = &virt_bases[MMSS_BASE],
4040 .c = {
4041 .dbg_name = "oxilicx_axi_clk",
4042 .ops = &clk_ops_branch,
4043 CLK_INIT(oxilicx_axi_clk.c),
4044 },
4045};
4046
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004047static struct branch_clk oxili_gfx3d_clk = {
4048 .cbcr_reg = OXILI_GFX3D_CBCR,
Vikram Mulukutla73081142012-08-03 15:57:47 -07004049 .parent = &ocmemgx_gfx3d_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004050 .base = &virt_bases[MMSS_BASE],
4051 .c = {
4052 .dbg_name = "oxili_gfx3d_clk",
4053 .ops = &clk_ops_branch,
4054 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004055 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004056 },
4057};
4058
4059static struct branch_clk oxilicx_ahb_clk = {
4060 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004061 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004062 .base = &virt_bases[MMSS_BASE],
4063 .c = {
4064 .dbg_name = "oxilicx_ahb_clk",
4065 .ops = &clk_ops_branch,
4066 CLK_INIT(oxilicx_ahb_clk.c),
4067 },
4068};
4069
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004070static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
Vikram Mulukutla94d531c2012-08-11 18:50:27 -07004071 F_LPASS(24576000, lpapll0, 4, 1, 5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004072 F_END
4073};
4074
4075static struct rcg_clk audio_core_slimbus_core_clk_src = {
4076 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
4077 .set_rate = set_rate_mnd,
4078 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
4079 .current_freq = &rcg_dummy_freq,
4080 .base = &virt_bases[LPASS_BASE],
4081 .c = {
4082 .dbg_name = "audio_core_slimbus_core_clk_src",
4083 .ops = &clk_ops_rcg_mnd,
4084 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
4085 CLK_INIT(audio_core_slimbus_core_clk_src.c),
4086 },
4087};
4088
4089static struct branch_clk audio_core_slimbus_core_clk = {
4090 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
4091 .parent = &audio_core_slimbus_core_clk_src.c,
4092 .base = &virt_bases[LPASS_BASE],
4093 .c = {
4094 .dbg_name = "audio_core_slimbus_core_clk",
4095 .ops = &clk_ops_branch,
4096 CLK_INIT(audio_core_slimbus_core_clk.c),
4097 },
4098};
4099
4100static struct branch_clk audio_core_slimbus_lfabif_clk = {
4101 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
4102 .has_sibling = 1,
4103 .base = &virt_bases[LPASS_BASE],
4104 .c = {
4105 .dbg_name = "audio_core_slimbus_lfabif_clk",
4106 .ops = &clk_ops_branch,
4107 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
4108 },
4109};
4110
4111static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
4112 F_LPASS( 512000, lpapll0, 16, 1, 60),
4113 F_LPASS( 768000, lpapll0, 16, 1, 40),
4114 F_LPASS( 1024000, lpapll0, 16, 1, 30),
Vikram Mulukutla27da8de2012-08-09 19:28:51 -07004115 F_LPASS( 1536000, lpapll0, 16, 1, 20),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004116 F_LPASS( 2048000, lpapll0, 16, 1, 15),
4117 F_LPASS( 3072000, lpapll0, 16, 1, 10),
4118 F_LPASS( 4096000, lpapll0, 15, 1, 8),
4119 F_LPASS( 6144000, lpapll0, 10, 1, 8),
4120 F_LPASS( 8192000, lpapll0, 15, 1, 4),
4121 F_LPASS(12288000, lpapll0, 10, 1, 4),
4122 F_END
4123};
4124
4125static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
4126 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
4127 .set_rate = set_rate_mnd,
4128 .freq_tbl = ftbl_audio_core_lpaif_clock,
4129 .current_freq = &rcg_dummy_freq,
4130 .base = &virt_bases[LPASS_BASE],
4131 .c = {
4132 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
4133 .ops = &clk_ops_rcg_mnd,
4134 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4135 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
4136 },
4137};
4138
4139static struct rcg_clk audio_core_lpaif_pri_clk_src = {
4140 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
4141 .set_rate = set_rate_mnd,
4142 .freq_tbl = ftbl_audio_core_lpaif_clock,
4143 .current_freq = &rcg_dummy_freq,
4144 .base = &virt_bases[LPASS_BASE],
4145 .c = {
4146 .dbg_name = "audio_core_lpaif_pri_clk_src",
4147 .ops = &clk_ops_rcg_mnd,
4148 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4149 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
4150 },
4151};
4152
4153static struct rcg_clk audio_core_lpaif_sec_clk_src = {
4154 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
4155 .set_rate = set_rate_mnd,
4156 .freq_tbl = ftbl_audio_core_lpaif_clock,
4157 .current_freq = &rcg_dummy_freq,
4158 .base = &virt_bases[LPASS_BASE],
4159 .c = {
4160 .dbg_name = "audio_core_lpaif_sec_clk_src",
4161 .ops = &clk_ops_rcg_mnd,
4162 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4163 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
4164 },
4165};
4166
4167static struct rcg_clk audio_core_lpaif_ter_clk_src = {
4168 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
4169 .set_rate = set_rate_mnd,
4170 .freq_tbl = ftbl_audio_core_lpaif_clock,
4171 .current_freq = &rcg_dummy_freq,
4172 .base = &virt_bases[LPASS_BASE],
4173 .c = {
4174 .dbg_name = "audio_core_lpaif_ter_clk_src",
4175 .ops = &clk_ops_rcg_mnd,
4176 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4177 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
4178 },
4179};
4180
4181static struct rcg_clk audio_core_lpaif_quad_clk_src = {
4182 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
4183 .set_rate = set_rate_mnd,
4184 .freq_tbl = ftbl_audio_core_lpaif_clock,
4185 .current_freq = &rcg_dummy_freq,
4186 .base = &virt_bases[LPASS_BASE],
4187 .c = {
4188 .dbg_name = "audio_core_lpaif_quad_clk_src",
4189 .ops = &clk_ops_rcg_mnd,
4190 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4191 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
4192 },
4193};
4194
4195static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
4196 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
4197 .set_rate = set_rate_mnd,
4198 .freq_tbl = ftbl_audio_core_lpaif_clock,
4199 .current_freq = &rcg_dummy_freq,
4200 .base = &virt_bases[LPASS_BASE],
4201 .c = {
4202 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4203 .ops = &clk_ops_rcg_mnd,
4204 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4205 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4206 },
4207};
4208
4209static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4210 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4211 .set_rate = set_rate_mnd,
4212 .freq_tbl = ftbl_audio_core_lpaif_clock,
4213 .current_freq = &rcg_dummy_freq,
4214 .base = &virt_bases[LPASS_BASE],
4215 .c = {
4216 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4217 .ops = &clk_ops_rcg_mnd,
4218 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4219 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4220 },
4221};
4222
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004223struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4224 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4225 .set_rate = set_rate_mnd,
4226 .freq_tbl = ftbl_audio_core_lpaif_clock,
4227 .current_freq = &rcg_dummy_freq,
4228 .base = &virt_bases[LPASS_BASE],
4229 .c = {
4230 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4231 .ops = &clk_ops_rcg_mnd,
4232 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4233 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4234 },
4235};
4236
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004237static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4238 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4239 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4240 .has_sibling = 1,
4241 .base = &virt_bases[LPASS_BASE],
4242 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004243 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004244 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004245 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004246 },
4247};
4248
4249static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4250 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004251 .has_sibling = 1,
4252 .base = &virt_bases[LPASS_BASE],
4253 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004254 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004255 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004256 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004257 },
4258};
4259
4260static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4261 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4262 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4263 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004264 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004265 .base = &virt_bases[LPASS_BASE],
4266 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004267 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004268 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004269 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004270 },
4271};
4272
4273static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4274 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4275 .parent = &audio_core_lpaif_pri_clk_src.c,
4276 .has_sibling = 1,
4277 .base = &virt_bases[LPASS_BASE],
4278 .c = {
4279 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4280 .ops = &clk_ops_branch,
4281 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4282 },
4283};
4284
4285static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4286 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004287 .has_sibling = 1,
4288 .base = &virt_bases[LPASS_BASE],
4289 .c = {
4290 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4291 .ops = &clk_ops_branch,
4292 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4293 },
4294};
4295
4296static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4297 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4298 .parent = &audio_core_lpaif_pri_clk_src.c,
4299 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004300 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004301 .base = &virt_bases[LPASS_BASE],
4302 .c = {
4303 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4304 .ops = &clk_ops_branch,
4305 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4306 },
4307};
4308
4309static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4310 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4311 .parent = &audio_core_lpaif_sec_clk_src.c,
4312 .has_sibling = 1,
4313 .base = &virt_bases[LPASS_BASE],
4314 .c = {
4315 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4316 .ops = &clk_ops_branch,
4317 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4318 },
4319};
4320
4321static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4322 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004323 .has_sibling = 1,
4324 .base = &virt_bases[LPASS_BASE],
4325 .c = {
4326 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4327 .ops = &clk_ops_branch,
4328 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4329 },
4330};
4331
4332static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4333 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4334 .parent = &audio_core_lpaif_sec_clk_src.c,
4335 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004336 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004337 .base = &virt_bases[LPASS_BASE],
4338 .c = {
4339 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4340 .ops = &clk_ops_branch,
4341 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4342 },
4343};
4344
4345static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4346 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4347 .parent = &audio_core_lpaif_ter_clk_src.c,
4348 .has_sibling = 1,
4349 .base = &virt_bases[LPASS_BASE],
4350 .c = {
4351 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4352 .ops = &clk_ops_branch,
4353 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4354 },
4355};
4356
4357static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4358 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004359 .has_sibling = 1,
4360 .base = &virt_bases[LPASS_BASE],
4361 .c = {
4362 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4363 .ops = &clk_ops_branch,
4364 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4365 },
4366};
4367
4368static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4369 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4370 .parent = &audio_core_lpaif_ter_clk_src.c,
4371 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004372 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004373 .base = &virt_bases[LPASS_BASE],
4374 .c = {
4375 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4376 .ops = &clk_ops_branch,
4377 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4378 },
4379};
4380
4381static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4382 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4383 .parent = &audio_core_lpaif_quad_clk_src.c,
4384 .has_sibling = 1,
4385 .base = &virt_bases[LPASS_BASE],
4386 .c = {
4387 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4388 .ops = &clk_ops_branch,
4389 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4390 },
4391};
4392
4393static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4394 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004395 .has_sibling = 1,
4396 .base = &virt_bases[LPASS_BASE],
4397 .c = {
4398 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4399 .ops = &clk_ops_branch,
4400 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4401 },
4402};
4403
4404static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4405 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4406 .parent = &audio_core_lpaif_quad_clk_src.c,
4407 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004408 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004409 .base = &virt_bases[LPASS_BASE],
4410 .c = {
4411 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4412 .ops = &clk_ops_branch,
4413 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4414 },
4415};
4416
4417static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4418 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004419 .has_sibling = 1,
4420 .base = &virt_bases[LPASS_BASE],
4421 .c = {
4422 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4423 .ops = &clk_ops_branch,
4424 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4425 },
4426};
4427
4428static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4429 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4430 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4431 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004432 .base = &virt_bases[LPASS_BASE],
4433 .c = {
4434 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4435 .ops = &clk_ops_branch,
4436 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4437 },
4438};
4439
4440static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4441 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4442 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4443 .has_sibling = 1,
4444 .base = &virt_bases[LPASS_BASE],
4445 .c = {
4446 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4447 .ops = &clk_ops_branch,
4448 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4449 },
4450};
4451
4452static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4453 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4454 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4455 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004456 .base = &virt_bases[LPASS_BASE],
4457 .c = {
4458 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4459 .ops = &clk_ops_branch,
4460 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4461 },
4462};
4463
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004464struct branch_clk audio_core_lpaif_pcmoe_clk = {
4465 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4466 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4467 .base = &virt_bases[LPASS_BASE],
4468 .c = {
4469 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4470 .ops = &clk_ops_branch,
4471 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4472 },
4473};
4474
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004475static struct branch_clk q6ss_ahb_lfabif_clk = {
4476 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4477 .has_sibling = 1,
4478 .base = &virt_bases[LPASS_BASE],
4479 .c = {
4480 .dbg_name = "q6ss_ahb_lfabif_clk",
4481 .ops = &clk_ops_branch,
4482 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4483 },
4484};
4485
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004486static struct branch_clk audio_core_ixfabric_clk = {
4487 .cbcr_reg = AUDIO_CORE_IXFABRIC_CBCR,
4488 .has_sibling = 1,
4489 .base = &virt_bases[LPASS_BASE],
4490 .c = {
4491 .dbg_name = "audio_core_ixfabric_clk",
4492 .ops = &clk_ops_branch,
4493 CLK_INIT(audio_core_ixfabric_clk.c),
4494 },
4495};
4496
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004497static struct branch_clk gcc_lpass_q6_axi_clk = {
4498 .cbcr_reg = LPASS_Q6_AXI_CBCR,
4499 .has_sibling = 1,
4500 .base = &virt_bases[GCC_BASE],
4501 .c = {
4502 .dbg_name = "gcc_lpass_q6_axi_clk",
4503 .ops = &clk_ops_branch,
4504 CLK_INIT(gcc_lpass_q6_axi_clk.c),
4505 },
4506};
4507
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004508static struct branch_clk q6ss_xo_clk = {
4509 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4510 .bcr_reg = LPASS_Q6SS_BCR,
4511 .has_sibling = 1,
4512 .base = &virt_bases[LPASS_BASE],
4513 .c = {
4514 .dbg_name = "q6ss_xo_clk",
4515 .ops = &clk_ops_branch,
4516 CLK_INIT(q6ss_xo_clk.c),
4517 },
4518};
4519
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004520static struct branch_clk q6ss_ahbm_clk = {
4521 .cbcr_reg = Q6SS_AHBM_CBCR,
4522 .has_sibling = 1,
4523 .base = &virt_bases[LPASS_BASE],
4524 .c = {
4525 .dbg_name = "q6ss_ahbm_clk",
4526 .ops = &clk_ops_branch,
4527 CLK_INIT(q6ss_ahbm_clk.c),
4528 },
4529};
4530
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004531static struct branch_clk mss_xo_q6_clk = {
4532 .cbcr_reg = MSS_XO_Q6_CBCR,
4533 .bcr_reg = MSS_Q6SS_BCR,
4534 .has_sibling = 1,
4535 .base = &virt_bases[MSS_BASE],
4536 .c = {
4537 .dbg_name = "mss_xo_q6_clk",
4538 .ops = &clk_ops_branch,
4539 CLK_INIT(mss_xo_q6_clk.c),
4540 .depends = &gcc_mss_cfg_ahb_clk.c,
4541 },
4542};
4543
4544static struct branch_clk mss_bus_q6_clk = {
4545 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004546 .has_sibling = 1,
4547 .base = &virt_bases[MSS_BASE],
4548 .c = {
4549 .dbg_name = "mss_bus_q6_clk",
4550 .ops = &clk_ops_branch,
4551 CLK_INIT(mss_bus_q6_clk.c),
4552 .depends = &gcc_mss_cfg_ahb_clk.c,
4553 },
4554};
4555
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004556static DEFINE_CLK_MEASURE(l2_m_clk);
4557static DEFINE_CLK_MEASURE(krait0_m_clk);
4558static DEFINE_CLK_MEASURE(krait1_m_clk);
4559static DEFINE_CLK_MEASURE(krait2_m_clk);
4560static DEFINE_CLK_MEASURE(krait3_m_clk);
4561
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004562#ifdef CONFIG_DEBUG_FS
4563
4564struct measure_mux_entry {
4565 struct clk *c;
4566 int base;
4567 u32 debug_mux;
4568};
4569
4570struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004571 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4572 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4573 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4574 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004575 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004576 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4577 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4578 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4579 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4580 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4581 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4582 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4583 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4584 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4585 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4586 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4587 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4588 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4589 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4590 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4591 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4592 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4593 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4594 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4595 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4596 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4597 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4598 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4599 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4600 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4601 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4602 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4603 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4604 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4605 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4606 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4607 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4608 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004609 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004610 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4611 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4612 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4613 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4614 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4615 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4616 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4617 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4618 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4619 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4620 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4621 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4622 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4623 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4624 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4625 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4626 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4627 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4628 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4629 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4630 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4631 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4632 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4633 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4634 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4635 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4636 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4637 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4638 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
4639 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4640 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutla3454e9e2012-08-11 20:18:42 -07004641 {&gcc_lpass_q6_axi_clk.c, GCC_BASE, 0x0160},
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07004642 {&gcc_mss_q6_bimc_axi_clk.c, GCC_BASE, 0x0031},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004643 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004644 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004645 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004646 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4647 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4648 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4649 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4650 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4651 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4652 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4653 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4654 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4655 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4656 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4657 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4658 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4659 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4660 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4661 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4662 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4663 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4664 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4665 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4666 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4667 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4668 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4669 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4670 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4671 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4672 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4673 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4674 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4675 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4676 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4677 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4678 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4679 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4680 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4681 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4682 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4683 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4684 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4685 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4686 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4687 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4688 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4689 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4690 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4691 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4692 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4693 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4694 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
Vikram Mulukutladf04d532012-08-10 21:01:00 -07004695 {&oxilicx_axi_clk.c, MMSS_BASE, 0x000b},
4696 {&oxilicx_ahb_clk.c, MMSS_BASE, 0x000c},
4697 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
4698 {&oxili_gfx3d_clk.c, MMSS_BASE, 0x000d},
4699 {&venus0_axi_clk.c, MMSS_BASE, 0x000f},
4700 {&venus0_ocmemnoc_clk.c, MMSS_BASE, 0x0010},
4701 {&venus0_ahb_clk.c, MMSS_BASE, 0x0011},
4702 {&venus0_vcodec0_clk.c, MMSS_BASE, 0x000e},
4703 {&mmss_s0_axi_clk.c, MMSS_BASE, 0x0005},
4704 {&mmssnoc_ahb_clk.c, MMSS_BASE, 0x0001},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004705 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4706 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4707 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4708 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4709 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4710 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4711 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4712 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4713 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4714 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4715 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4716 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4717 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4718 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4719 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4720 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4721 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4722 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4723 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4724 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4725 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4726 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4727 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004728 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004729 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4730 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004731 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4732 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004733 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07004734 {&audio_core_ixfabric_clk.c, LPASS_BASE, 0x0059},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004735 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4736 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4737
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004738 {&l2_m_clk, APCS_BASE, 0x0081},
4739 {&krait0_m_clk, APCS_BASE, 0x0080},
4740 {&krait1_m_clk, APCS_BASE, 0x0088},
4741 {&krait2_m_clk, APCS_BASE, 0x0090},
4742 {&krait3_m_clk, APCS_BASE, 0x0098},
4743
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004744 {&dummy_clk, N_BASES, 0x0000},
4745};
4746
4747static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4748{
4749 struct measure_clk *clk = to_measure_clk(c);
4750 unsigned long flags;
4751 u32 regval, clk_sel, i;
4752
4753 if (!parent)
4754 return -EINVAL;
4755
4756 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4757 if (measure_mux[i].c == parent)
4758 break;
4759
4760 if (measure_mux[i].c == &dummy_clk)
4761 return -EINVAL;
4762
4763 spin_lock_irqsave(&local_clock_reg_lock, flags);
4764 /*
4765 * Program the test vector, measurement period (sample_ticks)
4766 * and scaling multiplier.
4767 */
4768 clk->sample_ticks = 0x10000;
4769 clk->multiplier = 1;
4770
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004771 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004772 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4773 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4774 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4775
4776 switch (measure_mux[i].base) {
4777
4778 case GCC_BASE:
4779 clk_sel = measure_mux[i].debug_mux;
4780 break;
4781
4782 case MMSS_BASE:
4783 clk_sel = 0x02C;
4784 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4785 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4786
4787 /* Activate debug clock output */
4788 regval |= BIT(16);
4789 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4790 break;
4791
4792 case LPASS_BASE:
Vikram Mulukutla93537012012-08-08 14:44:33 -07004793 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004794 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4795 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4796
4797 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004798 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004799 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4800 break;
4801
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004802 case MSS_BASE:
4803 clk_sel = 0x32;
4804 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4805 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4806 break;
4807
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004808 case APCS_BASE:
4809 clk->multiplier = 4;
4810 clk_sel = 0x16A;
4811 regval = measure_mux[i].debug_mux;
4812 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4813 break;
4814
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004815 default:
4816 return -EINVAL;
4817 }
4818
4819 /* Set debug mux clock index */
4820 regval = BVAL(8, 0, clk_sel);
4821 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4822
4823 /* Activate debug clock output */
4824 regval |= BIT(16);
4825 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4826
4827 /* Make sure test vector is set before starting measurements. */
4828 mb();
4829 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4830
4831 return 0;
4832}
4833
4834/* Sample clock for 'ticks' reference clock ticks. */
4835static u32 run_measurement(unsigned ticks)
4836{
4837 /* Stop counters and set the XO4 counter start value. */
4838 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4839
4840 /* Wait for timer to become ready. */
4841 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4842 BIT(25)) != 0)
4843 cpu_relax();
4844
4845 /* Run measurement and wait for completion. */
4846 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4847 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4848 BIT(25)) == 0)
4849 cpu_relax();
4850
4851 /* Return measured ticks. */
4852 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4853 BM(24, 0);
4854}
4855
4856/*
4857 * Perform a hardware rate measurement for a given clock.
4858 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4859 */
4860static unsigned long measure_clk_get_rate(struct clk *c)
4861{
4862 unsigned long flags;
4863 u32 gcc_xo4_reg_backup;
4864 u64 raw_count_short, raw_count_full;
4865 struct measure_clk *clk = to_measure_clk(c);
4866 unsigned ret;
4867
4868 ret = clk_prepare_enable(&cxo_clk_src.c);
4869 if (ret) {
4870 pr_warning("CXO clock failed to enable. Can't measure\n");
4871 return 0;
4872 }
4873
4874 spin_lock_irqsave(&local_clock_reg_lock, flags);
4875
4876 /* Enable CXO/4 and RINGOSC branch. */
4877 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4878 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4879
4880 /*
4881 * The ring oscillator counter will not reset if the measured clock
4882 * is not running. To detect this, run a short measurement before
4883 * the full measurement. If the raw results of the two are the same
4884 * then the clock must be off.
4885 */
4886
4887 /* Run a short measurement. (~1 ms) */
4888 raw_count_short = run_measurement(0x1000);
4889 /* Run a full measurement. (~14 ms) */
4890 raw_count_full = run_measurement(clk->sample_ticks);
4891
4892 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4893
4894 /* Return 0 if the clock is off. */
4895 if (raw_count_full == raw_count_short) {
4896 ret = 0;
4897 } else {
4898 /* Compute rate in Hz. */
4899 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4900 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4901 ret = (raw_count_full * clk->multiplier);
4902 }
4903
Matt Wagantall9a9b6f02012-08-07 23:12:26 -07004904 writel_relaxed(0x51A00, GCC_REG_BASE(GCC_PLLTEST_PAD_CFG_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004905 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4906
4907 clk_disable_unprepare(&cxo_clk_src.c);
4908
4909 return ret;
4910}
4911#else /* !CONFIG_DEBUG_FS */
4912static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4913{
4914 return -EINVAL;
4915}
4916
4917static unsigned long measure_clk_get_rate(struct clk *clk)
4918{
4919 return 0;
4920}
4921#endif /* CONFIG_DEBUG_FS */
4922
Matt Wagantallae053222012-05-14 19:42:07 -07004923static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004924 .set_parent = measure_clk_set_parent,
4925 .get_rate = measure_clk_get_rate,
4926};
4927
4928static struct measure_clk measure_clk = {
4929 .c = {
4930 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004931 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004932 CLK_INIT(measure_clk.c),
4933 },
4934 .multiplier = 1,
4935};
4936
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004937
4938static struct clk_lookup msm_clocks_8974_rumi[] = {
4939 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4940 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4941 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
4942 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4943 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4944 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
4945 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4946 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4947 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
4948 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4949 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4950 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
4951 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
4952 CLK_DUMMY("xo", XO_CLK, "pil_pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004953 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4954 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004955 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4956 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4957 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4958 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4959 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4960 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4961 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4962 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4963 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4964 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4965 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4966 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4967 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4968 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4969 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4970 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4971 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4972 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4973 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4974 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4975 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4976 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
4977};
4978
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004979static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004980 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4981 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004982 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004983 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004984 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004985 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4986
4987 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004988 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004989 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004990 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4991 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004992 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004993 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004994 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004995 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4996 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4997 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4998 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4999 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
5000 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
5001 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
5002 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
5003 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07005004 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07005005 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005006 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
5007 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
5008 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
5009
5010 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
5011 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
5012 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
5013 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
5014 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
5015 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07005016 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005017 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07005018 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005019 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
5020 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
5021 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
5022 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
5023 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07005024 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
5025 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005026 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
5027 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
5028 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
5029 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
5030
5031 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
5032 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
5033 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
5034 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
5035 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
5036 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
5037
Mona Hossainb43e94b2012-05-07 08:52:06 -07005038 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
5039 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
5040 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
5041 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
5042
5043 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
5044 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
5045 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
5046 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
5047
Ramesh Masavarapua6301812012-09-14 12:11:32 -07005048 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, "qseecom"),
5049 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, "qseecom"),
5050 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, "qseecom"),
5051 CLK_LOOKUP("core_clk_src", ce1_clk_src.c, "qseecom"),
5052
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005053 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
5054 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
5055 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
5056
5057 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
5058 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
5059 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
5060
5061 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
5062 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05305063 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005064 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
5065 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05305066 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005067 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
5068 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05305069 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005070 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
5071 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05305072 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005073
Liron Kuch8fa85b02013-01-01 18:29:47 +02005074 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, "f99d8000.msm_tspp"),
5075 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, "f99d8000.msm_tspp"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005076
Manu Gautam51be9712012-06-06 14:54:52 +05305077 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
5078 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
5079 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
5080 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
5081 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
5082 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
5083 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
5084 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005085
5086 /* Multimedia clocks */
5087 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005088 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
5089 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
5090 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07005091 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
5092 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, ""),
5093 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005094 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
5095 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
5096 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005097 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
5098 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
5099 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
5100 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005101 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
5102 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
5103 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
5104 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
5105 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
5106 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
5107 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
5108 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
5109 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
5110 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
5111 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
5112 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
5113 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
5114 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
5115 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
5116 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
5117 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
5118 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
5119 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
5120 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
5121 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
5122 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
5123 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
5124 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
5125 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
5126 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
5127 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
5128 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
5129 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
5130 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
5131 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
5132 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
5133 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
5134 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005135 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
5136 "fda64000.qcom,iommu"),
5137 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
5138 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005139 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
5140 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
5141 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
5142 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
5143 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
5144 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
5145 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
5146 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
5147 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
5148 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
5149 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07005150 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
5151 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005152 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
5153 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
5154 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
5155 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
5156 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
5157 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
5158 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005159 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005160 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
5161 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07005162 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005163 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
5164 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005165 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
5166 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07005167 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
5168 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005169 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Naveen Ramarajbea2d5d2012-08-15 17:26:43 -07005170 CLK_LOOKUP("core_clk", ocmemgx_core_clk.c, "fdd00000.qcom,ocmem"),
5171 CLK_LOOKUP("iface_clk", ocmemcx_ocmemnoc_clk.c, "fdd00000.qcom,ocmem"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005172 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07005173 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08005174 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
5175 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07005176 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
5177 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
5178 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
5179 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
5180 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07005181 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
5182 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
5183 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
5184 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07005185
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005186
5187 /* LPASS clocks */
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07005188 CLK_LOOKUP("bus_clk", audio_core_ixfabric_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005189 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
5190 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
5191 "fe12f000.slim"),
5192 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
5193 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
5194 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
5195 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
5196 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
5197 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
5198 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
5199 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
5200 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
5201 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
5202 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
5203 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
5204 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
5205 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
5206 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
5207 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
5208 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
5209 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
5210 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
5211 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
Phani Kumar Uppalapati978f18d2012-08-08 15:49:39 -07005212 CLK_LOOKUP("pcm_clk", audio_core_lpaif_pcm0_clk_src.c,
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005213 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005214 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005215 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c,
5216 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005217 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
5218 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
5219 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
5220 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005221 CLK_LOOKUP("core_oe_src_clk", audio_core_lpaif_pcmoe_clk_src.c,
5222 "msm-dai-q6.4106"),
5223 CLK_LOOKUP("core_oe_clk", audio_core_lpaif_pcmoe_clk.c,
5224 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005225
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005226 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
Matt Wagantall8c2246d2012-08-12 17:08:04 -07005227 CLK_LOOKUP("bus_clk", gcc_mss_q6_bimc_axi_clk.c, "pil-q6v5-mss"),
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005228 CLK_LOOKUP("iface_clk", gcc_mss_cfg_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantall8c2246d2012-08-12 17:08:04 -07005229 CLK_LOOKUP("reg_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005230 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Vikram Mulukutla31926eb2012-08-12 19:58:08 -07005231
Matt Wagantallb2c78be2012-08-11 18:55:45 -07005232 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
5233 CLK_LOOKUP("bus_clk", gcc_lpass_q6_axi_clk.c, "pil-q6v5-lpass"),
5234 CLK_LOOKUP("iface_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
5235 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005236 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005237
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005238 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005239
5240 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5241 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5242 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5243 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5244 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5245 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5246 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5247 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5248 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5249 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5250
5251 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5252 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5253 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5254 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5255 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5256 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5257 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5258 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5259 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5260 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5261 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5262 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5263 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005264 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5265 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005266 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5267 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005268
5269 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
5270 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
5271 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
5272 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
5273 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
5274 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
5275 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
5276 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
5277 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
5278 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
5279 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
5280 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
5281 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
5282 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
5283
5284 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
5285 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
5286 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
5287 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
5288 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
5289 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
5290 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
5291 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
5292 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
5293 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
5294 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
5295 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
5296 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
5297 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005298
5299 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5300 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5301 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5302 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5303 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005304};
5305
5306static struct pll_config_regs gpll0_regs __initdata = {
5307 .l_reg = (void __iomem *)GPLL0_L_REG,
5308 .m_reg = (void __iomem *)GPLL0_M_REG,
5309 .n_reg = (void __iomem *)GPLL0_N_REG,
5310 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
5311 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
5312 .base = &virt_bases[GCC_BASE],
5313};
5314
5315/* GPLL0 at 600 MHz, main output enabled. */
5316static struct pll_config gpll0_config __initdata = {
5317 .l = 0x1f,
5318 .m = 0x1,
5319 .n = 0x4,
5320 .vco_val = 0x0,
5321 .vco_mask = BM(21, 20),
5322 .pre_div_val = 0x0,
5323 .pre_div_mask = BM(14, 12),
5324 .post_div_val = 0x0,
5325 .post_div_mask = BM(9, 8),
5326 .mn_ena_val = BIT(24),
5327 .mn_ena_mask = BIT(24),
5328 .main_output_val = BIT(0),
5329 .main_output_mask = BIT(0),
5330};
5331
5332static struct pll_config_regs gpll1_regs __initdata = {
5333 .l_reg = (void __iomem *)GPLL1_L_REG,
5334 .m_reg = (void __iomem *)GPLL1_M_REG,
5335 .n_reg = (void __iomem *)GPLL1_N_REG,
5336 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
5337 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
5338 .base = &virt_bases[GCC_BASE],
5339};
5340
5341/* GPLL1 at 480 MHz, main output enabled. */
5342static struct pll_config gpll1_config __initdata = {
5343 .l = 0x19,
5344 .m = 0x0,
5345 .n = 0x1,
5346 .vco_val = 0x0,
5347 .vco_mask = BM(21, 20),
5348 .pre_div_val = 0x0,
5349 .pre_div_mask = BM(14, 12),
5350 .post_div_val = 0x0,
5351 .post_div_mask = BM(9, 8),
5352 .main_output_val = BIT(0),
5353 .main_output_mask = BIT(0),
5354};
5355
5356static struct pll_config_regs mmpll0_regs __initdata = {
5357 .l_reg = (void __iomem *)MMPLL0_L_REG,
5358 .m_reg = (void __iomem *)MMPLL0_M_REG,
5359 .n_reg = (void __iomem *)MMPLL0_N_REG,
5360 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5361 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5362 .base = &virt_bases[MMSS_BASE],
5363};
5364
5365/* MMPLL0 at 800 MHz, main output enabled. */
5366static struct pll_config mmpll0_config __initdata = {
5367 .l = 0x29,
5368 .m = 0x2,
5369 .n = 0x3,
5370 .vco_val = 0x0,
5371 .vco_mask = BM(21, 20),
5372 .pre_div_val = 0x0,
5373 .pre_div_mask = BM(14, 12),
5374 .post_div_val = 0x0,
5375 .post_div_mask = BM(9, 8),
5376 .mn_ena_val = BIT(24),
5377 .mn_ena_mask = BIT(24),
5378 .main_output_val = BIT(0),
5379 .main_output_mask = BIT(0),
5380};
5381
5382static struct pll_config_regs mmpll1_regs __initdata = {
5383 .l_reg = (void __iomem *)MMPLL1_L_REG,
5384 .m_reg = (void __iomem *)MMPLL1_M_REG,
5385 .n_reg = (void __iomem *)MMPLL1_N_REG,
5386 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5387 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5388 .base = &virt_bases[MMSS_BASE],
5389};
5390
5391/* MMPLL1 at 1000 MHz, main output enabled. */
5392static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005393 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005394 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005395 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005396 .vco_val = 0x0,
5397 .vco_mask = BM(21, 20),
5398 .pre_div_val = 0x0,
5399 .pre_div_mask = BM(14, 12),
5400 .post_div_val = 0x0,
5401 .post_div_mask = BM(9, 8),
5402 .mn_ena_val = BIT(24),
5403 .mn_ena_mask = BIT(24),
5404 .main_output_val = BIT(0),
5405 .main_output_mask = BIT(0),
5406};
5407
5408static struct pll_config_regs mmpll3_regs __initdata = {
5409 .l_reg = (void __iomem *)MMPLL3_L_REG,
5410 .m_reg = (void __iomem *)MMPLL3_M_REG,
5411 .n_reg = (void __iomem *)MMPLL3_N_REG,
5412 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5413 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5414 .base = &virt_bases[MMSS_BASE],
5415};
5416
5417/* MMPLL3 at 820 MHz, main output enabled. */
5418static struct pll_config mmpll3_config __initdata = {
5419 .l = 0x2A,
5420 .m = 0x11,
5421 .n = 0x18,
5422 .vco_val = 0x0,
5423 .vco_mask = BM(21, 20),
5424 .pre_div_val = 0x0,
5425 .pre_div_mask = BM(14, 12),
5426 .post_div_val = 0x0,
5427 .post_div_mask = BM(9, 8),
5428 .mn_ena_val = BIT(24),
5429 .mn_ena_mask = BIT(24),
5430 .main_output_val = BIT(0),
5431 .main_output_mask = BIT(0),
5432};
5433
5434static struct pll_config_regs lpapll0_regs __initdata = {
5435 .l_reg = (void __iomem *)LPAPLL_L_REG,
5436 .m_reg = (void __iomem *)LPAPLL_M_REG,
5437 .n_reg = (void __iomem *)LPAPLL_N_REG,
5438 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5439 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5440 .base = &virt_bases[LPASS_BASE],
5441};
5442
5443/* LPAPLL0 at 491.52 MHz, main output enabled. */
5444static struct pll_config lpapll0_config __initdata = {
5445 .l = 0x33,
5446 .m = 0x1,
5447 .n = 0x5,
5448 .vco_val = 0x0,
5449 .vco_mask = BM(21, 20),
5450 .pre_div_val = BVAL(14, 12, 0x1),
5451 .pre_div_mask = BM(14, 12),
5452 .post_div_val = 0x0,
5453 .post_div_mask = BM(9, 8),
5454 .mn_ena_val = BIT(24),
5455 .mn_ena_mask = BIT(24),
5456 .main_output_val = BIT(0),
5457 .main_output_mask = BIT(0),
5458};
5459
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005460#define PLL_AUX_OUTPUT_BIT 1
Matt Wagantalle7502372012-08-08 00:10:10 -07005461#define PLL_AUX2_OUTPUT_BIT 2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005462
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005463#define PWR_ON_MASK BIT(31)
5464#define EN_REST_WAIT_MASK (0xF << 20)
5465#define EN_FEW_WAIT_MASK (0xF << 16)
5466#define CLK_DIS_WAIT_MASK (0xF << 12)
5467#define SW_OVERRIDE_MASK BIT(2)
5468#define HW_CONTROL_MASK BIT(1)
5469#define SW_COLLAPSE_MASK BIT(0)
5470
5471/* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
5472#define EN_REST_WAIT_VAL (0x2 << 20)
5473#define EN_FEW_WAIT_VAL (0x2 << 16)
5474#define CLK_DIS_WAIT_VAL (0x2 << 12)
5475#define GDSC_TIMEOUT_US 50000
5476
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005477static void __init reg_init(void)
5478{
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005479 u32 regval, status;
5480 int ret;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005481
5482 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5483 & gpll0_clk_src.status_mask))
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07005484 configure_sr_hpm_lp_pll(&gpll0_config, &gpll0_regs, 1);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005485
5486 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5487 & gpll1_clk_src.status_mask))
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07005488 configure_sr_hpm_lp_pll(&gpll1_config, &gpll1_regs, 1);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005489
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07005490 configure_sr_hpm_lp_pll(&mmpll0_config, &mmpll0_regs, 1);
5491 configure_sr_hpm_lp_pll(&mmpll1_config, &mmpll1_regs, 1);
5492 configure_sr_hpm_lp_pll(&mmpll3_config, &mmpll3_regs, 0);
5493 configure_sr_hpm_lp_pll(&lpapll0_config, &lpapll0_regs, 1);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005494
Matt Wagantalle7502372012-08-08 00:10:10 -07005495 /* Enable GPLL0's aux outputs. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005496 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantalle7502372012-08-08 00:10:10 -07005497 regval |= BIT(PLL_AUX_OUTPUT_BIT) | BIT(PLL_AUX2_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005498 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5499
5500 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5501 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5502 regval |= BIT(0);
5503 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5504
5505 /*
5506 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5507 * register.
5508 */
5509 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005510
5511 /*
5512 * TODO: The following sequence enables the LPASS audio core GDSC.
5513 * Remove when this becomes unnecessary.
5514 */
5515
5516 /*
5517 * Disable HW trigger: collapse/restore occur based on registers writes.
5518 * Disable SW override: Use hardware state-machine for sequencing.
5519 */
5520 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5521 regval &= ~(HW_CONTROL_MASK | SW_OVERRIDE_MASK);
5522
5523 /* Configure wait time between states. */
5524 regval &= ~(EN_REST_WAIT_MASK | EN_FEW_WAIT_MASK | CLK_DIS_WAIT_MASK);
5525 regval |= EN_REST_WAIT_VAL | EN_FEW_WAIT_VAL | CLK_DIS_WAIT_VAL;
5526 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5527
5528 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5529 regval &= ~BIT(0);
5530 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5531
5532 ret = readl_poll_timeout(LPASS_REG_BASE(AUDIO_CORE_GDSCR), status,
5533 status & PWR_ON_MASK, 50, GDSC_TIMEOUT_US);
5534 WARN(ret, "LPASS Audio Core GDSC did not power on.\n");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005535}
5536
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07005537static void __init mdss_clock_setup(void)
5538{
5539 clk_ops_byte = clk_ops_rcg_mnd;
5540 clk_ops_byte.set_rate = set_rate_byte;
5541 clk_ops_dsi_byte_pll.get_parent = dsi_pll_clk_get_parent;
5542
5543 clk_ops_pixel = clk_ops_rcg;
5544 clk_ops_pixel.set_rate = set_rate_pixel;
5545 clk_ops_dsi_pixel_pll.get_parent = dsi_pll_clk_get_parent;
5546
5547 mdss_clk_ctrl_init();
5548}
5549
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005550static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005551{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005552 clk_set_rate(&axi_clk_src.c, 282000000);
5553 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005554
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005555 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005556 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5557 * source. Sleep set vote is 0.
5558 */
5559 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5560 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5561
5562 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005563 * Hold an active set vote for CXO; this is because CXO is expected
5564 * to remain on whenever CPUs aren't power collapsed.
5565 */
5566 clk_prepare_enable(&cxo_a_clk_src.c);
5567
Vikram Mulukutla6c0f1a72012-08-10 01:59:28 -07005568 /* TODO: Temporarily enable a clock to allow access to LPASS core
5569 * registers.
5570 */
5571 clk_prepare_enable(&audio_core_ixfabric_clk.c);
5572
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005573 /*
5574 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5575 * the bus driver is ready.
5576 */
5577 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5578 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5579
Vikram Mulukutlaf6e9fe42012-08-16 16:51:08 -07005580 mdss_clock_setup();
5581
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005582 /* Set rates for single-rate clocks. */
5583 clk_set_rate(&usb30_master_clk_src.c,
5584 usb30_master_clk_src.freq_tbl[0].freq_hz);
5585 clk_set_rate(&tsif_ref_clk_src.c,
5586 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5587 clk_set_rate(&usb_hs_system_clk_src.c,
5588 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5589 clk_set_rate(&usb_hsic_clk_src.c,
5590 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5591 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5592 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5593 clk_set_rate(&usb_hsic_system_clk_src.c,
5594 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5595 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5596 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5597 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5598 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5599 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5600 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5601 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5602 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5603 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5604 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5605 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5606 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5607 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5608 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5609}
5610
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005611#define GCC_CC_PHYS 0xFC400000
5612#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005613
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005614#define MMSS_CC_PHYS 0xFD8C0000
5615#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005616
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005617#define LPASS_CC_PHYS 0xFE000000
5618#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005619
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005620#define MSS_CC_PHYS 0xFC980000
5621#define MSS_CC_SIZE SZ_16K
5622
5623#define APCS_GCC_CC_PHYS 0xF9011000
5624#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005625
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005626static void __init enable_rpm_scaling(void)
5627{
5628 int rc, value = 0x1;
5629 struct msm_rpm_kvp kvp = {
5630 .key = RPM_SMD_KEY_ENABLE,
5631 .data = (void *)&value,
5632 .length = sizeof(value),
5633 };
5634
5635 rc = msm_rpm_send_message_noirq(MSM_RPM_CTX_SLEEP_SET,
5636 RPM_MISC_CLK_TYPE, RPM_SCALING_ENABLE_ID, &kvp, 1);
5637 WARN(rc < 0, "RPM clock scaling (sleep set) did not enable!\n");
5638
5639 rc = msm_rpm_send_message_noirq(MSM_RPM_CTX_ACTIVE_SET,
5640 RPM_MISC_CLK_TYPE, RPM_SCALING_ENABLE_ID, &kvp, 1);
5641 WARN(rc < 0, "RPM clock scaling (active set) did not enable!\n");
5642}
5643
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005644static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005645{
5646 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5647 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005648 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005649
5650 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5651 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005652 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005653
5654 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5655 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005656 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005657
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005658 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5659 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005660 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005661
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005662 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5663 if (!virt_bases[APCS_BASE])
5664 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5665
Vikram Mulukutlae12adf62012-07-18 13:55:31 -07005666 clk_ops_local_pll.enable = sr_hpm_lp_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005667
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005668 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5669 if (IS_ERR(vdd_dig_reg))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005670 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005671
5672 /*
5673 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5674 * until late_init. This may not be necessary with clock handoff;
5675 * Investigate this code on a real non-simulator target to determine
5676 * its necessity.
5677 */
5678 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5679 rpm_regulator_enable(vdd_dig_reg);
5680
Vikram Mulukutla77140da2012-08-13 21:37:18 -07005681 enable_rpm_scaling();
5682
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005683 reg_init();
5684}
5685
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005686static int __init msm8974_clock_late_init(void)
5687{
5688 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5689}
5690
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005691static void __init msm8974_rumi_clock_pre_init(void)
5692{
5693 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5694 if (!virt_bases[GCC_BASE])
5695 panic("clock-8974: Unable to ioremap GCC memory!");
5696
5697 /* SDCC clocks are partially emulated in the RUMI */
5698 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5699 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5700 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5701 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5702
5703 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5704 if (IS_ERR(vdd_dig_reg))
5705 panic("clock-8974: Unable to get the vdd_dig regulator!");
5706
5707 /*
5708 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5709 * until late_init. This may not be necessary with clock handoff;
5710 * Investigate this code on a real non-simulator target to determine
5711 * its necessity.
5712 */
5713 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5714 rpm_regulator_enable(vdd_dig_reg);
5715}
5716
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005717struct clock_init_data msm8974_clock_init_data __initdata = {
5718 .table = msm_clocks_8974,
5719 .size = ARRAY_SIZE(msm_clocks_8974),
5720 .pre_init = msm8974_clock_pre_init,
5721 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005722 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005723};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005724
5725struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5726 .table = msm_clocks_8974_rumi,
5727 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5728 .pre_init = msm8974_rumi_clock_pre_init,
5729};