Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 1 | #undef DEBUG |
| 2 | |
| 3 | #include <linux/bitmap.h> |
| 4 | #include <linux/init.h> |
Ralf Baechle | 631330f | 2009-06-19 14:05:26 +0100 | [diff] [blame] | 5 | #include <linux/smp.h> |
David Howells | ca4d3e67 | 2010-10-07 14:08:54 +0100 | [diff] [blame] | 6 | #include <linux/irq.h> |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 7 | |
| 8 | #include <asm/io.h> |
| 9 | #include <asm/gic.h> |
| 10 | #include <asm/gcmpregs.h> |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 11 | #include <linux/hardirq.h> |
| 12 | #include <asm-generic/bitops/find.h> |
| 13 | |
| 14 | |
| 15 | static unsigned long _gic_base; |
Chris Dearman | 7098f74 | 2009-07-10 01:54:09 -0700 | [diff] [blame] | 16 | static unsigned int _irqbase; |
| 17 | static unsigned int gic_irq_flags[GIC_NUM_INTRS]; |
| 18 | #define GIC_IRQ_FLAG_EDGE 0x0001 |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 19 | |
Chris Dearman | 7098f74 | 2009-07-10 01:54:09 -0700 | [diff] [blame] | 20 | struct gic_pcpu_mask pcpu_masks[NR_CPUS]; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 21 | static struct gic_pending_regs pending_regs[NR_CPUS]; |
| 22 | static struct gic_intrmask_regs intrmask_regs[NR_CPUS]; |
| 23 | |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 24 | void gic_send_ipi(unsigned int intr) |
| 25 | { |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 26 | pr_debug("CPU%d: %s status %08x\n", smp_processor_id(), __func__, |
| 27 | read_c0_status()); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 28 | GICWRITE(GIC_REG(SHARED, GIC_SH_WEDGE), 0x80000000 | intr); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 29 | } |
| 30 | |
| 31 | /* This is Malta specific and needs to be exported */ |
Chris Dearman | 7098f74 | 2009-07-10 01:54:09 -0700 | [diff] [blame] | 32 | static void __init vpe_local_setup(unsigned int numvpes) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 33 | { |
| 34 | int i; |
| 35 | unsigned long timer_interrupt = 5, perf_interrupt = 5; |
| 36 | unsigned int vpe_ctl; |
| 37 | |
| 38 | /* |
| 39 | * Setup the default performance counter timer interrupts |
| 40 | * for all VPEs |
| 41 | */ |
| 42 | for (i = 0; i < numvpes; i++) { |
| 43 | GICWRITE(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i); |
| 44 | |
| 45 | /* Are Interrupts locally routable? */ |
| 46 | GICREAD(GIC_REG(VPE_OTHER, GIC_VPE_CTL), vpe_ctl); |
| 47 | if (vpe_ctl & GIC_VPE_CTL_TIMER_RTBL_MSK) |
| 48 | GICWRITE(GIC_REG(VPE_OTHER, GIC_VPE_TIMER_MAP), |
| 49 | GIC_MAP_TO_PIN_MSK | timer_interrupt); |
| 50 | |
| 51 | if (vpe_ctl & GIC_VPE_CTL_PERFCNT_RTBL_MSK) |
| 52 | GICWRITE(GIC_REG(VPE_OTHER, GIC_VPE_PERFCTR_MAP), |
| 53 | GIC_MAP_TO_PIN_MSK | perf_interrupt); |
| 54 | } |
| 55 | } |
| 56 | |
| 57 | unsigned int gic_get_int(void) |
| 58 | { |
| 59 | unsigned int i; |
| 60 | unsigned long *pending, *intrmask, *pcpu_mask; |
| 61 | unsigned long *pending_abs, *intrmask_abs; |
| 62 | |
| 63 | /* Get per-cpu bitmaps */ |
| 64 | pending = pending_regs[smp_processor_id()].pending; |
| 65 | intrmask = intrmask_regs[smp_processor_id()].intrmask; |
| 66 | pcpu_mask = pcpu_masks[smp_processor_id()].pcpu_mask; |
| 67 | |
| 68 | pending_abs = (unsigned long *) GIC_REG_ABS_ADDR(SHARED, |
| 69 | GIC_SH_PEND_31_0_OFS); |
| 70 | intrmask_abs = (unsigned long *) GIC_REG_ABS_ADDR(SHARED, |
| 71 | GIC_SH_MASK_31_0_OFS); |
| 72 | |
| 73 | for (i = 0; i < BITS_TO_LONGS(GIC_NUM_INTRS); i++) { |
| 74 | GICREAD(*pending_abs, pending[i]); |
| 75 | GICREAD(*intrmask_abs, intrmask[i]); |
| 76 | pending_abs++; |
| 77 | intrmask_abs++; |
| 78 | } |
| 79 | |
| 80 | bitmap_and(pending, pending, intrmask, GIC_NUM_INTRS); |
| 81 | bitmap_and(pending, pending, pcpu_mask, GIC_NUM_INTRS); |
| 82 | |
| 83 | i = find_first_bit(pending, GIC_NUM_INTRS); |
| 84 | |
| 85 | pr_debug("CPU%d: %s pend=%d\n", smp_processor_id(), __func__, i); |
| 86 | |
| 87 | return i; |
| 88 | } |
| 89 | |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 90 | static void gic_irq_ack(struct irq_data *d) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 91 | { |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 92 | unsigned int irq = d->irq - _irqbase; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 93 | |
Chris Dearman | 7098f74 | 2009-07-10 01:54:09 -0700 | [diff] [blame] | 94 | pr_debug("CPU%d: %s: irq%d\n", smp_processor_id(), __func__, irq); |
| 95 | GIC_CLR_INTR_MASK(irq); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 96 | |
Chris Dearman | 7098f74 | 2009-07-10 01:54:09 -0700 | [diff] [blame] | 97 | if (gic_irq_flags[irq] & GIC_IRQ_FLAG_EDGE) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 98 | GICWRITE(GIC_REG(SHARED, GIC_SH_WEDGE), irq); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 99 | } |
| 100 | |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 101 | static void gic_mask_irq(struct irq_data *d) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 102 | { |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 103 | unsigned int irq = d->irq - _irqbase; |
Chris Dearman | 7098f74 | 2009-07-10 01:54:09 -0700 | [diff] [blame] | 104 | pr_debug("CPU%d: %s: irq%d\n", smp_processor_id(), __func__, irq); |
| 105 | GIC_CLR_INTR_MASK(irq); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 106 | } |
| 107 | |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 108 | static void gic_unmask_irq(struct irq_data *d) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 109 | { |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 110 | unsigned int irq = d->irq - _irqbase; |
Chris Dearman | 7098f74 | 2009-07-10 01:54:09 -0700 | [diff] [blame] | 111 | pr_debug("CPU%d: %s: irq%d\n", smp_processor_id(), __func__, irq); |
| 112 | GIC_SET_INTR_MASK(irq); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 113 | } |
| 114 | |
| 115 | #ifdef CONFIG_SMP |
| 116 | |
| 117 | static DEFINE_SPINLOCK(gic_lock); |
| 118 | |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 119 | static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask, |
| 120 | bool force) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 121 | { |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 122 | unsigned int irq = d->irq - _irqbase; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 123 | cpumask_t tmp = CPU_MASK_NONE; |
| 124 | unsigned long flags; |
| 125 | int i; |
| 126 | |
Joe Perches | 7dde29c | 2010-09-11 22:10:52 -0700 | [diff] [blame] | 127 | pr_debug("%s(%d) called\n", __func__, irq); |
Rusty Russell | 0de2652 | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 128 | cpumask_and(&tmp, cpumask, cpu_online_mask); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 129 | if (cpus_empty(tmp)) |
Yinghai Lu | d5dedd4 | 2009-04-27 17:59:21 -0700 | [diff] [blame] | 130 | return -1; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 131 | |
| 132 | /* Assumption : cpumask refers to a single CPU */ |
| 133 | spin_lock_irqsave(&gic_lock, flags); |
| 134 | for (;;) { |
| 135 | /* Re-route this IRQ */ |
| 136 | GIC_SH_MAP_TO_VPE_SMASK(irq, first_cpu(tmp)); |
| 137 | |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 138 | /* Update the pcpu_masks */ |
| 139 | for (i = 0; i < NR_CPUS; i++) |
| 140 | clear_bit(irq, pcpu_masks[i].pcpu_mask); |
| 141 | set_bit(irq, pcpu_masks[first_cpu(tmp)].pcpu_mask); |
| 142 | |
| 143 | } |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 144 | cpumask_copy(d->affinity, cpumask); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 145 | spin_unlock_irqrestore(&gic_lock, flags); |
| 146 | |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 147 | return IRQ_SET_MASK_OK_NOCOPY; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 148 | } |
| 149 | #endif |
| 150 | |
| 151 | static struct irq_chip gic_irq_controller = { |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 152 | .name = "MIPS GIC", |
| 153 | .irq_ack = gic_irq_ack, |
| 154 | .irq_mask = gic_mask_irq, |
| 155 | .irq_mask_ack = gic_mask_irq, |
| 156 | .irq_unmask = gic_unmask_irq, |
| 157 | .irq_eoi = gic_unmask_irq, |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 158 | #ifdef CONFIG_SMP |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 159 | .irq_set_affinity = gic_set_affinity, |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 160 | #endif |
| 161 | }; |
| 162 | |
Chris Dearman | 7098f74 | 2009-07-10 01:54:09 -0700 | [diff] [blame] | 163 | static void __init gic_setup_intr(unsigned int intr, unsigned int cpu, |
| 164 | unsigned int pin, unsigned int polarity, unsigned int trigtype, |
| 165 | unsigned int flags) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 166 | { |
| 167 | /* Setup Intr to Pin mapping */ |
| 168 | if (pin & GIC_MAP_TO_NMI_MSK) { |
| 169 | GICWRITE(GIC_REG_ADDR(SHARED, GIC_SH_MAP_TO_PIN(intr)), pin); |
| 170 | /* FIXME: hack to route NMI to all cpu's */ |
| 171 | for (cpu = 0; cpu < NR_CPUS; cpu += 32) { |
| 172 | GICWRITE(GIC_REG_ADDR(SHARED, |
| 173 | GIC_SH_MAP_TO_VPE_REG_OFF(intr, cpu)), |
| 174 | 0xffffffff); |
| 175 | } |
| 176 | } else { |
| 177 | GICWRITE(GIC_REG_ADDR(SHARED, GIC_SH_MAP_TO_PIN(intr)), |
| 178 | GIC_MAP_TO_PIN_MSK | pin); |
| 179 | /* Setup Intr to CPU mapping */ |
| 180 | GIC_SH_MAP_TO_VPE_SMASK(intr, cpu); |
| 181 | } |
| 182 | |
| 183 | /* Setup Intr Polarity */ |
| 184 | GIC_SET_POLARITY(intr, polarity); |
| 185 | |
| 186 | /* Setup Intr Trigger Type */ |
| 187 | GIC_SET_TRIGGER(intr, trigtype); |
| 188 | |
| 189 | /* Init Intr Masks */ |
Chris Dearman | 7098f74 | 2009-07-10 01:54:09 -0700 | [diff] [blame] | 190 | GIC_CLR_INTR_MASK(intr); |
| 191 | /* Initialise per-cpu Interrupt software masks */ |
| 192 | if (flags & GIC_FLAG_IPI) |
| 193 | set_bit(intr, pcpu_masks[cpu].pcpu_mask); |
| 194 | if (flags & GIC_FLAG_TRANSPARENT) |
| 195 | GIC_SET_INTR_MASK(intr); |
| 196 | if (trigtype == GIC_TRIG_EDGE) |
| 197 | gic_irq_flags[intr] |= GIC_IRQ_FLAG_EDGE; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 198 | } |
| 199 | |
Chris Dearman | 7098f74 | 2009-07-10 01:54:09 -0700 | [diff] [blame] | 200 | static void __init gic_basic_init(int numintrs, int numvpes, |
| 201 | struct gic_intr_map *intrmap, int mapsize) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 202 | { |
| 203 | unsigned int i, cpu; |
| 204 | |
| 205 | /* Setup defaults */ |
Chris Dearman | 7098f74 | 2009-07-10 01:54:09 -0700 | [diff] [blame] | 206 | for (i = 0; i < numintrs; i++) { |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 207 | GIC_SET_POLARITY(i, GIC_POL_POS); |
| 208 | GIC_SET_TRIGGER(i, GIC_TRIG_LEVEL); |
Chris Dearman | 7098f74 | 2009-07-10 01:54:09 -0700 | [diff] [blame] | 209 | GIC_CLR_INTR_MASK(i); |
| 210 | if (i < GIC_NUM_INTRS) |
| 211 | gic_irq_flags[i] = 0; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 212 | } |
| 213 | |
| 214 | /* Setup specifics */ |
Chris Dearman | 7098f74 | 2009-07-10 01:54:09 -0700 | [diff] [blame] | 215 | for (i = 0; i < mapsize; i++) { |
| 216 | cpu = intrmap[i].cpunum; |
Ralf Baechle | 863cb9b | 2010-09-17 17:07:48 +0100 | [diff] [blame] | 217 | if (cpu == GIC_UNUSED) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 218 | continue; |
Chris Dearman | 7098f74 | 2009-07-10 01:54:09 -0700 | [diff] [blame] | 219 | if (cpu == 0 && i != 0 && intrmap[i].flags == 0) |
Tim Anderson | a214cef | 2009-06-17 16:22:25 -0700 | [diff] [blame] | 220 | continue; |
Chris Dearman | 7098f74 | 2009-07-10 01:54:09 -0700 | [diff] [blame] | 221 | gic_setup_intr(i, |
| 222 | intrmap[i].cpunum, |
| 223 | intrmap[i].pin, |
| 224 | intrmap[i].polarity, |
| 225 | intrmap[i].trigtype, |
| 226 | intrmap[i].flags); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 227 | } |
| 228 | |
| 229 | vpe_local_setup(numvpes); |
| 230 | |
| 231 | for (i = _irqbase; i < (_irqbase + numintrs); i++) |
Thomas Gleixner | e4ec798 | 2011-03-27 15:19:28 +0200 | [diff] [blame] | 232 | irq_set_chip(i, &gic_irq_controller); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 233 | } |
| 234 | |
| 235 | void __init gic_init(unsigned long gic_base_addr, |
| 236 | unsigned long gic_addrspace_size, |
| 237 | struct gic_intr_map *intr_map, unsigned int intr_map_size, |
| 238 | unsigned int irqbase) |
| 239 | { |
| 240 | unsigned int gicconfig; |
Chris Dearman | 7098f74 | 2009-07-10 01:54:09 -0700 | [diff] [blame] | 241 | int numvpes, numintrs; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 242 | |
| 243 | _gic_base = (unsigned long) ioremap_nocache(gic_base_addr, |
| 244 | gic_addrspace_size); |
| 245 | _irqbase = irqbase; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 246 | |
| 247 | GICREAD(GIC_REG(SHARED, GIC_SH_CONFIG), gicconfig); |
| 248 | numintrs = (gicconfig & GIC_SH_CONFIG_NUMINTRS_MSK) >> |
| 249 | GIC_SH_CONFIG_NUMINTRS_SHF; |
| 250 | numintrs = ((numintrs + 1) * 8); |
| 251 | |
| 252 | numvpes = (gicconfig & GIC_SH_CONFIG_NUMVPES_MSK) >> |
| 253 | GIC_SH_CONFIG_NUMVPES_SHF; |
| 254 | |
| 255 | pr_debug("%s called\n", __func__); |
| 256 | |
Chris Dearman | 7098f74 | 2009-07-10 01:54:09 -0700 | [diff] [blame] | 257 | gic_basic_init(numintrs, numvpes, intr_map, intr_map_size); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 258 | } |