blob: 79f310364849af8f191e18414d4d9147a9ec8a1e [file] [log] [blame]
David S. Miller2a7e2992005-09-21 18:50:51 -07001/* arch/sparc64/kernel/ktlb.S: Kernel mapping TLB miss handling.
2 *
David S. Millerbf4a7972008-01-10 21:10:54 -08003 * Copyright (C) 1995, 1997, 2005, 2008 David S. Miller <davem@davemloft.net>
David S. Miller2a7e2992005-09-21 18:50:51 -07004 * Copyright (C) 1996 Eddie C. Dost (ecd@brainaid.de)
5 * Copyright (C) 1996 Miguel de Icaza (miguel@nuclecu.unam.mx)
6 * Copyright (C) 1996,98,99 Jakub Jelinek (jj@sunsite.mff.cuni.cz)
David S. Miller74bf4312006-01-31 18:29:18 -08007 */
David S. Miller2a7e2992005-09-21 18:50:51 -07008
David S. Miller2a7e2992005-09-21 18:50:51 -07009#include <asm/head.h>
10#include <asm/asi.h>
11#include <asm/page.h>
12#include <asm/pgtable.h>
David S. Miller74bf4312006-01-31 18:29:18 -080013#include <asm/tsb.h>
David S. Miller2a7e2992005-09-21 18:50:51 -070014
15 .text
16 .align 32
17
David S. Miller74bf4312006-01-31 18:29:18 -080018kvmap_itlb:
19 /* g6: TAG TARGET */
20 mov TLB_TAG_ACCESS, %g4
21 ldxa [%g4] ASI_IMMU, %g4
22
David S. Millerd257d5d2006-02-06 23:44:37 -080023 /* sun4v_itlb_miss branches here with the missing virtual
24 * address already loaded into %g4
25 */
26kvmap_itlb_4v:
27
David S. Miller74bf4312006-01-31 18:29:18 -080028kvmap_itlb_nonlinear:
29 /* Catch kernel NULL pointer calls. */
30 sethi %hi(PAGE_SIZE), %g5
31 cmp %g4, %g5
32 bleu,pn %xcc, kvmap_dtlb_longpath
33 nop
34
35 KERN_TSB_LOOKUP_TL1(%g4, %g6, %g5, %g1, %g2, %g3, kvmap_itlb_load)
36
37kvmap_itlb_tsb_miss:
David S. Miller2a7e2992005-09-21 18:50:51 -070038 sethi %hi(LOW_OBP_ADDRESS), %g5
39 cmp %g4, %g5
David S. Miller74bf4312006-01-31 18:29:18 -080040 blu,pn %xcc, kvmap_itlb_vmalloc_addr
David S. Miller2a7e2992005-09-21 18:50:51 -070041 mov 0x1, %g5
42 sllx %g5, 32, %g5
43 cmp %g4, %g5
David S. Miller74bf4312006-01-31 18:29:18 -080044 blu,pn %xcc, kvmap_itlb_obp
David S. Miller2a7e2992005-09-21 18:50:51 -070045 nop
46
David S. Miller74bf4312006-01-31 18:29:18 -080047kvmap_itlb_vmalloc_addr:
48 KERN_PGTABLE_WALK(%g4, %g5, %g2, kvmap_itlb_longpath)
David S. Miller2a7e2992005-09-21 18:50:51 -070049
David S. Miller9076d0e2011-08-05 00:53:57 -070050 TSB_LOCK_TAG(%g1, %g2, %g7)
David S. Miller2a7e2992005-09-21 18:50:51 -070051
David S. Miller74bf4312006-01-31 18:29:18 -080052 /* Load and check PTE. */
53 ldxa [%g5] ASI_PHYS_USE_EC, %g5
David S. Miller8b234272006-02-17 18:01:02 -080054 mov 1, %g7
55 sllx %g7, TSB_TAG_INVALID_BIT, %g7
David S. Miller74bf4312006-01-31 18:29:18 -080056 brgez,a,pn %g5, kvmap_itlb_longpath
David S. Miller9076d0e2011-08-05 00:53:57 -070057 TSB_STORE(%g1, %g7)
David S. Miller2a7e2992005-09-21 18:50:51 -070058
David S. Miller9076d0e2011-08-05 00:53:57 -070059 TSB_WRITE(%g1, %g5, %g6)
David S. Miller2a7e2992005-09-21 18:50:51 -070060
David S. Miller74bf4312006-01-31 18:29:18 -080061 /* fallthrough to TLB load */
David S. Miller2a7e2992005-09-21 18:50:51 -070062
David S. Miller74bf4312006-01-31 18:29:18 -080063kvmap_itlb_load:
David S. Miller459b6e62006-02-11 12:21:20 -080064
65661: stxa %g5, [%g0] ASI_ITLB_DATA_IN
David S. Miller2a7e2992005-09-21 18:50:51 -070066 retry
David S. Miller459b6e62006-02-11 12:21:20 -080067 .section .sun4v_2insn_patch, "ax"
68 .word 661b
69 nop
70 nop
71 .previous
72
73 /* For sun4v the ASI_ITLB_DATA_IN store and the retry
74 * instruction get nop'd out and we get here to branch
75 * to the sun4v tlb load code. The registers are setup
76 * as follows:
77 *
78 * %g4: vaddr
79 * %g5: PTE
80 * %g6: TAG
81 *
82 * The sun4v TLB load wants the PTE in %g3 so we fix that
83 * up here.
84 */
85 ba,pt %xcc, sun4v_itlb_load
86 mov %g5, %g3
David S. Miller2a7e2992005-09-21 18:50:51 -070087
David S. Miller74bf4312006-01-31 18:29:18 -080088kvmap_itlb_longpath:
David S. Miller45fec052006-02-05 22:27:28 -080089
90661: rdpr %pstate, %g5
David S. Miller74bf4312006-01-31 18:29:18 -080091 wrpr %g5, PSTATE_AG | PSTATE_MG, %pstate
David S. Millerdf7d6ae2006-02-07 00:00:16 -080092 .section .sun4v_2insn_patch, "ax"
David S. Miller45fec052006-02-05 22:27:28 -080093 .word 661b
David S. Miller6cc200d2006-02-18 16:36:39 -080094 SET_GL(1)
David S. Miller45fec052006-02-05 22:27:28 -080095 nop
96 .previous
97
David S. Miller74bf4312006-01-31 18:29:18 -080098 rdpr %tpc, %g5
99 ba,pt %xcc, sparc64_realfault_common
100 mov FAULT_CODE_ITLB, %g4
David S. Millerc9c10832005-10-12 12:22:46 -0700101
David S. Miller74bf4312006-01-31 18:29:18 -0800102kvmap_itlb_obp:
103 OBP_TRANS_LOOKUP(%g4, %g5, %g2, %g3, kvmap_itlb_longpath)
David S. Miller2a7e2992005-09-21 18:50:51 -0700104
David S. Miller9076d0e2011-08-05 00:53:57 -0700105 TSB_LOCK_TAG(%g1, %g2, %g7)
David S. Miller2a7e2992005-09-21 18:50:51 -0700106
David S. Miller9076d0e2011-08-05 00:53:57 -0700107 TSB_WRITE(%g1, %g5, %g6)
David S. Miller2a7e2992005-09-21 18:50:51 -0700108
David S. Miller74bf4312006-01-31 18:29:18 -0800109 ba,pt %xcc, kvmap_itlb_load
110 nop
David S. Millerc9c10832005-10-12 12:22:46 -0700111
David S. Miller74bf4312006-01-31 18:29:18 -0800112kvmap_dtlb_obp:
113 OBP_TRANS_LOOKUP(%g4, %g5, %g2, %g3, kvmap_dtlb_longpath)
114
David S. Miller9076d0e2011-08-05 00:53:57 -0700115 TSB_LOCK_TAG(%g1, %g2, %g7)
David S. Miller74bf4312006-01-31 18:29:18 -0800116
David S. Miller9076d0e2011-08-05 00:53:57 -0700117 TSB_WRITE(%g1, %g5, %g6)
David S. Miller74bf4312006-01-31 18:29:18 -0800118
119 ba,pt %xcc, kvmap_dtlb_load
120 nop
121
David S. Miller2a7e2992005-09-21 18:50:51 -0700122 .align 32
David S. Millerd7744a02006-02-21 22:31:11 -0800123kvmap_dtlb_tsb4m_load:
David S. Miller9076d0e2011-08-05 00:53:57 -0700124 TSB_LOCK_TAG(%g1, %g2, %g7)
125 TSB_WRITE(%g1, %g5, %g6)
David S. Millerd7744a02006-02-21 22:31:11 -0800126 ba,pt %xcc, kvmap_dtlb_load
127 nop
128
David S. Miller74bf4312006-01-31 18:29:18 -0800129kvmap_dtlb:
130 /* %g6: TAG TARGET */
131 mov TLB_TAG_ACCESS, %g4
132 ldxa [%g4] ASI_DMMU, %g4
David S. Millerd257d5d2006-02-06 23:44:37 -0800133
134 /* sun4v_dtlb_miss branches here with the missing virtual
135 * address already loaded into %g4
136 */
137kvmap_dtlb_4v:
David S. Miller74bf4312006-01-31 18:29:18 -0800138 brgez,pn %g4, kvmap_dtlb_nonlinear
David S. Miller56425302005-09-25 16:46:57 -0700139 nop
140
David S. Millerd1acb422007-03-16 17:20:28 -0700141#ifdef CONFIG_DEBUG_PAGEALLOC
142 /* Index through the base page size TSB even for linear
143 * mappings when using page allocation debugging.
144 */
145 KERN_TSB_LOOKUP_TL1(%g4, %g6, %g5, %g1, %g2, %g3, kvmap_dtlb_load)
146#else
David S. Millerd7744a02006-02-21 22:31:11 -0800147 /* Correct TAG_TARGET is already in %g6, check 4mb TSB. */
148 KERN_TSB4M_LOOKUP_TL1(%g6, %g5, %g1, %g2, %g3, kvmap_dtlb_load)
David S. Millerd1acb422007-03-16 17:20:28 -0700149#endif
David S. Millerd7744a02006-02-21 22:31:11 -0800150 /* TSB entry address left in %g1, lookup linear PTE.
151 * Must preserve %g1 and %g6 (TAG).
152 */
153kvmap_dtlb_tsb4m_miss:
David S. Millerd8ed1d42009-08-25 16:47:46 -0700154 /* Clear the PAGE_OFFSET top virtual bits, shift
155 * down to get PFN, and make sure PFN is in range.
156 */
157 sllx %g4, 21, %g5
158
159 /* Check to see if we know about valid memory at the 4MB
160 * chunk this physical address will reside within.
161 */
162 srlx %g5, 21 + 41, %g2
163 brnz,pn %g2, kvmap_dtlb_longpath
164 nop
165
166 /* This unconditional branch and delay-slot nop gets patched
167 * by the sethi sequence once the bitmap is properly setup.
168 */
169 .globl valid_addr_bitmap_insn
170valid_addr_bitmap_insn:
171 ba,pt %xcc, 2f
172 nop
173 .subsection 2
174 .globl valid_addr_bitmap_patch
175valid_addr_bitmap_patch:
176 sethi %hi(sparc64_valid_addr_bitmap), %g7
177 or %g7, %lo(sparc64_valid_addr_bitmap), %g7
178 .previous
179
180 srlx %g5, 21 + 22, %g2
181 srlx %g2, 6, %g5
182 and %g2, 63, %g2
183 sllx %g5, 3, %g5
184 ldx [%g7 + %g5], %g5
185 mov 1, %g7
186 sllx %g7, %g2, %g7
187 andcc %g5, %g7, %g0
188 be,pn %xcc, kvmap_dtlb_longpath
189
1902: sethi %hi(kpte_linear_bitmap), %g2
David S. Miller9cc3a1a2006-02-21 20:51:13 -0800191 or %g2, %lo(kpte_linear_bitmap), %g2
192
David S. Millerd8ed1d42009-08-25 16:47:46 -0700193 /* Get the 256MB physical address index. */
David S. Miller9cc3a1a2006-02-21 20:51:13 -0800194 sllx %g4, 21, %g5
195 mov 1, %g7
196 srlx %g5, 21 + 28, %g5
197
198 /* Don't try this at home kids... this depends upon srlx
199 * only taking the low 6 bits of the shift count in %g5.
200 */
201 sllx %g7, %g5, %g7
202
203 /* Divide by 64 to get the offset into the bitmask. */
204 srlx %g5, 6, %g5
David S. Miller68893312006-02-26 23:09:37 -0800205 sllx %g5, 3, %g5
David S. Miller9cc3a1a2006-02-21 20:51:13 -0800206
207 /* kern_linear_pte_xor[((mask & bit) ? 1 : 0)] */
208 ldx [%g2 + %g5], %g2
209 andcc %g2, %g7, %g0
210 sethi %hi(kern_linear_pte_xor), %g5
211 or %g5, %lo(kern_linear_pte_xor), %g5
212 bne,a,pt %xcc, 1f
213 add %g5, 8, %g5
214
2151: ldx [%g5], %g2
David S. Miller74bf4312006-01-31 18:29:18 -0800216
David S. Miller56425302005-09-25 16:46:57 -0700217 .globl kvmap_linear_patch
218kvmap_linear_patch:
David S. Millerd7744a02006-02-21 22:31:11 -0800219 ba,pt %xcc, kvmap_dtlb_tsb4m_load
David S. Miller2a7e2992005-09-21 18:50:51 -0700220 xor %g2, %g4, %g5
221
David S. Miller74bf4312006-01-31 18:29:18 -0800222kvmap_dtlb_vmalloc_addr:
223 KERN_PGTABLE_WALK(%g4, %g5, %g2, kvmap_dtlb_longpath)
David S. Miller56425302005-09-25 16:46:57 -0700224
David S. Miller9076d0e2011-08-05 00:53:57 -0700225 TSB_LOCK_TAG(%g1, %g2, %g7)
David S. Miller74bf4312006-01-31 18:29:18 -0800226
227 /* Load and check PTE. */
228 ldxa [%g5] ASI_PHYS_USE_EC, %g5
David S. Miller8b234272006-02-17 18:01:02 -0800229 mov 1, %g7
230 sllx %g7, TSB_TAG_INVALID_BIT, %g7
David S. Miller74bf4312006-01-31 18:29:18 -0800231 brgez,a,pn %g5, kvmap_dtlb_longpath
David S. Miller9076d0e2011-08-05 00:53:57 -0700232 TSB_STORE(%g1, %g7)
David S. Miller74bf4312006-01-31 18:29:18 -0800233
David S. Miller9076d0e2011-08-05 00:53:57 -0700234 TSB_WRITE(%g1, %g5, %g6)
David S. Miller74bf4312006-01-31 18:29:18 -0800235
236 /* fallthrough to TLB load */
237
238kvmap_dtlb_load:
David S. Miller459b6e62006-02-11 12:21:20 -0800239
240661: stxa %g5, [%g0] ASI_DTLB_DATA_IN ! Reload TLB
David S. Miller74bf4312006-01-31 18:29:18 -0800241 retry
David S. Miller459b6e62006-02-11 12:21:20 -0800242 .section .sun4v_2insn_patch, "ax"
243 .word 661b
244 nop
245 nop
246 .previous
247
248 /* For sun4v the ASI_DTLB_DATA_IN store and the retry
249 * instruction get nop'd out and we get here to branch
250 * to the sun4v tlb load code. The registers are setup
251 * as follows:
252 *
253 * %g4: vaddr
254 * %g5: PTE
255 * %g6: TAG
256 *
257 * The sun4v TLB load wants the PTE in %g3 so we fix that
258 * up here.
259 */
260 ba,pt %xcc, sun4v_dtlb_load
261 mov %g5, %g3
David S. Miller74bf4312006-01-31 18:29:18 -0800262
David S. Millerbf4a7972008-01-10 21:10:54 -0800263#ifdef CONFIG_SPARSEMEM_VMEMMAP
David Miller46644c22007-10-16 01:24:16 -0700264kvmap_vmemmap:
265 sub %g4, %g5, %g5
266 srlx %g5, 22, %g5
267 sethi %hi(vmemmap_table), %g1
268 sllx %g5, 3, %g5
269 or %g1, %lo(vmemmap_table), %g1
270 ba,pt %xcc, kvmap_dtlb_load
271 ldx [%g1 + %g5], %g5
David S. Millerbf4a7972008-01-10 21:10:54 -0800272#endif
David Miller46644c22007-10-16 01:24:16 -0700273
David S. Miller74bf4312006-01-31 18:29:18 -0800274kvmap_dtlb_nonlinear:
275 /* Catch kernel NULL pointer derefs. */
276 sethi %hi(PAGE_SIZE), %g5
277 cmp %g4, %g5
278 bleu,pn %xcc, kvmap_dtlb_longpath
279 nop
280
David S. Millerbf4a7972008-01-10 21:10:54 -0800281#ifdef CONFIG_SPARSEMEM_VMEMMAP
David Miller46644c22007-10-16 01:24:16 -0700282 /* Do not use the TSB for vmemmap. */
David S. Miller1b6b9d62009-09-28 14:39:58 -0700283 mov (VMEMMAP_BASE >> 40), %g5
284 sllx %g5, 40, %g5
David Miller46644c22007-10-16 01:24:16 -0700285 cmp %g4,%g5
286 bgeu,pn %xcc, kvmap_vmemmap
287 nop
David S. Millerbf4a7972008-01-10 21:10:54 -0800288#endif
David Miller46644c22007-10-16 01:24:16 -0700289
David S. Miller74bf4312006-01-31 18:29:18 -0800290 KERN_TSB_LOOKUP_TL1(%g4, %g6, %g5, %g1, %g2, %g3, kvmap_dtlb_load)
291
292kvmap_dtlb_tsbmiss:
David S. Miller2a7e2992005-09-21 18:50:51 -0700293 sethi %hi(MODULES_VADDR), %g5
294 cmp %g4, %g5
David S. Miller74bf4312006-01-31 18:29:18 -0800295 blu,pn %xcc, kvmap_dtlb_longpath
David S. Miller1b6b9d62009-09-28 14:39:58 -0700296 mov (VMALLOC_END >> 40), %g5
297 sllx %g5, 40, %g5
David S. Miller2a7e2992005-09-21 18:50:51 -0700298 cmp %g4, %g5
David S. Miller74bf4312006-01-31 18:29:18 -0800299 bgeu,pn %xcc, kvmap_dtlb_longpath
David S. Miller2a7e2992005-09-21 18:50:51 -0700300 nop
301
302kvmap_check_obp:
303 sethi %hi(LOW_OBP_ADDRESS), %g5
304 cmp %g4, %g5
David S. Miller74bf4312006-01-31 18:29:18 -0800305 blu,pn %xcc, kvmap_dtlb_vmalloc_addr
David S. Miller2a7e2992005-09-21 18:50:51 -0700306 mov 0x1, %g5
307 sllx %g5, 32, %g5
308 cmp %g4, %g5
David S. Miller74bf4312006-01-31 18:29:18 -0800309 blu,pn %xcc, kvmap_dtlb_obp
310 nop
311 ba,pt %xcc, kvmap_dtlb_vmalloc_addr
David S. Miller2a7e2992005-09-21 18:50:51 -0700312 nop
313
David S. Miller74bf4312006-01-31 18:29:18 -0800314kvmap_dtlb_longpath:
David S. Miller45fec052006-02-05 22:27:28 -0800315
316661: rdpr %pstate, %g5
David S. Miller74bf4312006-01-31 18:29:18 -0800317 wrpr %g5, PSTATE_AG | PSTATE_MG, %pstate
David S. Millerdf7d6ae2006-02-07 00:00:16 -0800318 .section .sun4v_2insn_patch, "ax"
David S. Miller45fec052006-02-05 22:27:28 -0800319 .word 661b
David S. Miller8b234272006-02-17 18:01:02 -0800320 SET_GL(1)
321 ldxa [%g0] ASI_SCRATCHPAD, %g5
David S. Miller45fec052006-02-05 22:27:28 -0800322 .previous
323
David S. Miller459b6e62006-02-11 12:21:20 -0800324 rdpr %tl, %g3
325 cmp %g3, 1
326
327661: mov TLB_TAG_ACCESS, %g4
David S. Miller74bf4312006-01-31 18:29:18 -0800328 ldxa [%g4] ASI_DMMU, %g5
David S. Miller459b6e62006-02-11 12:21:20 -0800329 .section .sun4v_2insn_patch, "ax"
330 .word 661b
David S. Miller8b234272006-02-17 18:01:02 -0800331 ldx [%g5 + HV_FAULT_D_ADDR_OFFSET], %g5
David S. Miller459b6e62006-02-11 12:21:20 -0800332 nop
333 .previous
334
David S. Miller74bf4312006-01-31 18:29:18 -0800335 be,pt %xcc, sparc64_realfault_common
336 mov FAULT_CODE_DTLB, %g4
337 ba,pt %xcc, winfix_trampoline
David S. Miller2a7e2992005-09-21 18:50:51 -0700338 nop