blob: 05bb4a9703f89ebc387d299b4ee67b6e46b71b7d [file] [log] [blame]
Olav Haugan5622d1c2012-11-07 15:02:56 -08001/* Copyright (c) 2010-2012, The Linux Foundation. All rights reserved.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070011 */
12
13#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/platform_device.h>
17#include <linux/errno.h>
18#include <linux/io.h>
19#include <linux/interrupt.h>
20#include <linux/list.h>
21#include <linux/spinlock.h>
22#include <linux/slab.h>
23#include <linux/iommu.h>
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -080024#include <linux/clk.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070025#include <linux/scatterlist.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070026
27#include <asm/cacheflush.h>
28#include <asm/sizes.h>
29
30#include <mach/iommu_hw-8xxx.h>
31#include <mach/iommu.h>
Olav Haugan5622d1c2012-11-07 15:02:56 -080032#include <mach/msm_smsm.h>
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070033
Stepan Moskovchenko100832c2010-11-15 18:20:08 -080034#define MRC(reg, processor, op1, crn, crm, op2) \
35__asm__ __volatile__ ( \
36" mrc " #processor "," #op1 ", %0," #crn "," #crm "," #op2 "\n" \
37: "=r" (reg))
38
39#define RCP15_PRRR(reg) MRC(reg, p15, 0, c10, c2, 0)
40#define RCP15_NMRR(reg) MRC(reg, p15, 0, c10, c2, 1)
41
Steve Mucklef132c6c2012-06-06 18:30:57 -070042/* Sharability attributes of MSM IOMMU mappings */
43#define MSM_IOMMU_ATTR_NON_SH 0x0
44#define MSM_IOMMU_ATTR_SH 0x4
45
46/* Cacheability attributes of MSM IOMMU mappings */
47#define MSM_IOMMU_ATTR_NONCACHED 0x0
48#define MSM_IOMMU_ATTR_CACHED_WB_WA 0x1
49#define MSM_IOMMU_ATTR_CACHED_WB_NWA 0x2
50#define MSM_IOMMU_ATTR_CACHED_WT 0x3
51
52
53static inline void clean_pte(unsigned long *start, unsigned long *end,
54 int redirect)
55{
56 if (!redirect)
57 dmac_flush_range(start, end);
58}
59
Ohad Ben-Cohen83427272011-11-10 11:32:28 +020060/* bitmap of the page sizes currently supported */
61#define MSM_IOMMU_PGSIZES (SZ_4K | SZ_64K | SZ_1M | SZ_16M)
62
Stepan Moskovchenko100832c2010-11-15 18:20:08 -080063static int msm_iommu_tex_class[4];
64
Steve Mucklef132c6c2012-06-06 18:30:57 -070065DEFINE_MUTEX(msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -070066
Olav Haugan5622d1c2012-11-07 15:02:56 -080067/**
68 * Remote spinlock implementation based on Peterson's algorithm to be used
69 * to synchronize IOMMU config port access between CPU and GPU.
70 * This implements Process 0 of the spin lock algorithm. GPU implements
71 * Process 1. Flag and turn is stored in shared memory to allow GPU to
72 * access these.
73 */
74struct msm_iommu_remote_lock {
75 int initialized;
76 struct remote_iommu_petersons_spinlock *lock;
77};
78
79static struct msm_iommu_remote_lock msm_iommu_remote_lock;
80
81#ifdef CONFIG_MSM_IOMMU_GPU_SYNC
82static void _msm_iommu_remote_spin_lock_init(void)
83{
84 msm_iommu_remote_lock.lock = smem_alloc(SMEM_SPINLOCK_ARRAY, 32);
85 memset(msm_iommu_remote_lock.lock, 0,
86 sizeof(*msm_iommu_remote_lock.lock));
87}
88
89void msm_iommu_remote_p0_spin_lock(void)
90{
91 msm_iommu_remote_lock.lock->flag[PROC_APPS] = 1;
92 msm_iommu_remote_lock.lock->turn = 1;
93
94 smp_mb();
95
96 while (msm_iommu_remote_lock.lock->flag[PROC_GPU] == 1 &&
97 msm_iommu_remote_lock.lock->turn == 1)
98 cpu_relax();
99}
100
101void msm_iommu_remote_p0_spin_unlock(void)
102{
103 smp_mb();
104
105 msm_iommu_remote_lock.lock->flag[PROC_APPS] = 0;
106}
107#endif
108
109inline void msm_iommu_mutex_lock(void)
110{
111 mutex_lock(&msm_iommu_lock);
112}
113
114inline void msm_iommu_mutex_unlock(void)
115{
116 mutex_unlock(&msm_iommu_lock);
117}
118
119void *msm_iommu_lock_initialize(void)
120{
121 mutex_lock(&msm_iommu_lock);
122 if (!msm_iommu_remote_lock.initialized) {
123 msm_iommu_remote_lock_init();
124 msm_iommu_remote_lock.initialized = 1;
125 }
126 mutex_unlock(&msm_iommu_lock);
127 return msm_iommu_remote_lock.lock;
128}
129
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700130struct msm_priv {
131 unsigned long *pgtable;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700132 int redirect;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700133 struct list_head list_attached;
134};
135
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800136static int __enable_clocks(struct msm_iommu_drvdata *drvdata)
137{
138 int ret;
139
Steve Mucklef132c6c2012-06-06 18:30:57 -0700140 ret = clk_prepare_enable(drvdata->pclk);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800141 if (ret)
142 goto fail;
143
144 if (drvdata->clk) {
Steve Mucklef132c6c2012-06-06 18:30:57 -0700145 ret = clk_prepare_enable(drvdata->clk);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800146 if (ret)
Steve Mucklef132c6c2012-06-06 18:30:57 -0700147 clk_disable_unprepare(drvdata->pclk);
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800148 }
149fail:
150 return ret;
151}
152
153static void __disable_clocks(struct msm_iommu_drvdata *drvdata)
154{
155 if (drvdata->clk)
Steve Mucklef132c6c2012-06-06 18:30:57 -0700156 clk_disable_unprepare(drvdata->clk);
157 clk_disable_unprepare(drvdata->pclk);
158}
159
160static int __flush_iotlb_va(struct iommu_domain *domain, unsigned int va)
161{
162 struct msm_priv *priv = domain->priv;
163 struct msm_iommu_drvdata *iommu_drvdata;
164 struct msm_iommu_ctx_drvdata *ctx_drvdata;
165 int ret = 0;
166 int asid;
167
168 list_for_each_entry(ctx_drvdata, &priv->list_attached, attached_elm) {
169 if (!ctx_drvdata->pdev || !ctx_drvdata->pdev->dev.parent)
170 BUG();
171
172 iommu_drvdata = dev_get_drvdata(ctx_drvdata->pdev->dev.parent);
173 if (!iommu_drvdata)
174 BUG();
175
176 ret = __enable_clocks(iommu_drvdata);
177 if (ret)
178 goto fail;
179
Olav Haugan5622d1c2012-11-07 15:02:56 -0800180 msm_iommu_remote_spin_lock();
181
Steve Mucklef132c6c2012-06-06 18:30:57 -0700182 asid = GET_CONTEXTIDR_ASID(iommu_drvdata->base,
183 ctx_drvdata->num);
184
185 SET_TLBIVA(iommu_drvdata->base, ctx_drvdata->num,
186 asid | (va & TLBIVA_VA));
187 mb();
Olav Haugan5622d1c2012-11-07 15:02:56 -0800188
189 msm_iommu_remote_spin_unlock();
190
Steve Mucklef132c6c2012-06-06 18:30:57 -0700191 __disable_clocks(iommu_drvdata);
192 }
193fail:
194 return ret;
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800195}
196
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800197static int __flush_iotlb(struct iommu_domain *domain)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700198{
199 struct msm_priv *priv = domain->priv;
200 struct msm_iommu_drvdata *iommu_drvdata;
201 struct msm_iommu_ctx_drvdata *ctx_drvdata;
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800202 int ret = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700203 int asid;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700204
205 list_for_each_entry(ctx_drvdata, &priv->list_attached, attached_elm) {
206 if (!ctx_drvdata->pdev || !ctx_drvdata->pdev->dev.parent)
207 BUG();
208
209 iommu_drvdata = dev_get_drvdata(ctx_drvdata->pdev->dev.parent);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700210 if (!iommu_drvdata)
211 BUG();
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800212
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800213 ret = __enable_clocks(iommu_drvdata);
214 if (ret)
215 goto fail;
216
Olav Haugan5622d1c2012-11-07 15:02:56 -0800217 msm_iommu_remote_spin_lock();
218
Steve Mucklef132c6c2012-06-06 18:30:57 -0700219 asid = GET_CONTEXTIDR_ASID(iommu_drvdata->base,
220 ctx_drvdata->num);
221
222 SET_TLBIASID(iommu_drvdata->base, ctx_drvdata->num, asid);
223 mb();
Olav Haugan5622d1c2012-11-07 15:02:56 -0800224
225 msm_iommu_remote_spin_unlock();
226
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800227 __disable_clocks(iommu_drvdata);
228 }
229fail:
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800230 return ret;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700231}
232
233static void __reset_context(void __iomem *base, int ctx)
234{
235 SET_BPRCOSH(base, ctx, 0);
236 SET_BPRCISH(base, ctx, 0);
237 SET_BPRCNSH(base, ctx, 0);
238 SET_BPSHCFG(base, ctx, 0);
239 SET_BPMTCFG(base, ctx, 0);
240 SET_ACTLR(base, ctx, 0);
241 SET_SCTLR(base, ctx, 0);
242 SET_FSRRESTORE(base, ctx, 0);
243 SET_TTBR0(base, ctx, 0);
244 SET_TTBR1(base, ctx, 0);
245 SET_TTBCR(base, ctx, 0);
246 SET_BFBCR(base, ctx, 0);
247 SET_PAR(base, ctx, 0);
248 SET_FAR(base, ctx, 0);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700249 SET_TLBFLPTER(base, ctx, 0);
250 SET_TLBSLPTER(base, ctx, 0);
251 SET_TLBLKCR(base, ctx, 0);
252 SET_PRRR(base, ctx, 0);
253 SET_NMRR(base, ctx, 0);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700254 mb();
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700255}
256
Steve Mucklef132c6c2012-06-06 18:30:57 -0700257static void __program_context(void __iomem *base, int ctx, int ncb,
258 phys_addr_t pgtable, int redirect,
259 int ttbr_split)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700260{
Stepan Moskovchenko100832c2010-11-15 18:20:08 -0800261 unsigned int prrr, nmrr;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700262 int i, j, found;
Olav Haugan5622d1c2012-11-07 15:02:56 -0800263
264 msm_iommu_remote_spin_lock();
265
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700266 __reset_context(base, ctx);
267
268 /* Set up HTW mode */
269 /* TLB miss configuration: perform HTW on miss */
270 SET_TLBMCFG(base, ctx, 0x3);
271
272 /* V2P configuration: HTW for access */
273 SET_V2PCFG(base, ctx, 0x3);
274
Steve Mucklef132c6c2012-06-06 18:30:57 -0700275 SET_TTBCR(base, ctx, ttbr_split);
276 SET_TTBR0_PA(base, ctx, (pgtable >> TTBR0_PA_SHIFT));
277 if (ttbr_split)
278 SET_TTBR1_PA(base, ctx, (pgtable >> TTBR1_PA_SHIFT));
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700279
280 /* Enable context fault interrupt */
281 SET_CFEIE(base, ctx, 1);
282
283 /* Stall access on a context fault and let the handler deal with it */
284 SET_CFCFG(base, ctx, 1);
285
286 /* Redirect all cacheable requests to L2 slave port. */
287 SET_RCISH(base, ctx, 1);
288 SET_RCOSH(base, ctx, 1);
289 SET_RCNSH(base, ctx, 1);
290
291 /* Turn on TEX Remap */
292 SET_TRE(base, ctx, 1);
293
Stepan Moskovchenko100832c2010-11-15 18:20:08 -0800294 /* Set TEX remap attributes */
295 RCP15_PRRR(prrr);
296 RCP15_NMRR(nmrr);
297 SET_PRRR(base, ctx, prrr);
298 SET_NMRR(base, ctx, nmrr);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700299
300 /* Turn on BFB prefetch */
301 SET_BFBDFE(base, ctx, 1);
302
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700303 /* Configure page tables as inner-cacheable and shareable to reduce
304 * the TLB miss penalty.
305 */
Steve Mucklef132c6c2012-06-06 18:30:57 -0700306 if (redirect) {
307 SET_TTBR0_SH(base, ctx, 1);
308 SET_TTBR1_SH(base, ctx, 1);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700309
Steve Mucklef132c6c2012-06-06 18:30:57 -0700310 SET_TTBR0_NOS(base, ctx, 1);
311 SET_TTBR1_NOS(base, ctx, 1);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700312
Steve Mucklef132c6c2012-06-06 18:30:57 -0700313 SET_TTBR0_IRGNH(base, ctx, 0); /* WB, WA */
314 SET_TTBR0_IRGNL(base, ctx, 1);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700315
Steve Mucklef132c6c2012-06-06 18:30:57 -0700316 SET_TTBR1_IRGNH(base, ctx, 0); /* WB, WA */
317 SET_TTBR1_IRGNL(base, ctx, 1);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700318
Steve Mucklef132c6c2012-06-06 18:30:57 -0700319 SET_TTBR0_ORGN(base, ctx, 1); /* WB, WA */
320 SET_TTBR1_ORGN(base, ctx, 1); /* WB, WA */
321 }
322
323 /* Find if this page table is used elsewhere, and re-use ASID */
324 found = 0;
325 for (i = 0; i < ncb; i++)
326 if (GET_TTBR0_PA(base, i) == (pgtable >> TTBR0_PA_SHIFT) &&
327 i != ctx) {
328 SET_CONTEXTIDR_ASID(base, ctx, \
329 GET_CONTEXTIDR_ASID(base, i));
330 found = 1;
331 break;
332 }
333
334 /* If page table is new, find an unused ASID */
335 if (!found) {
336 for (i = 0; i < ncb; i++) {
337 found = 0;
338 for (j = 0; j < ncb; j++) {
339 if (GET_CONTEXTIDR_ASID(base, j) == i &&
340 j != ctx)
341 found = 1;
342 }
343
344 if (!found) {
345 SET_CONTEXTIDR_ASID(base, ctx, i);
346 break;
347 }
348 }
349 BUG_ON(found);
350 }
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700351
352 /* Enable the MMU */
353 SET_M(base, ctx, 1);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700354 mb();
Olav Haugan5622d1c2012-11-07 15:02:56 -0800355
356 msm_iommu_remote_spin_unlock();
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700357}
358
Steve Mucklef132c6c2012-06-06 18:30:57 -0700359static int msm_iommu_domain_init(struct iommu_domain *domain, int flags)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700360{
361 struct msm_priv *priv = kzalloc(sizeof(*priv), GFP_KERNEL);
362
363 if (!priv)
364 goto fail_nomem;
365
366 INIT_LIST_HEAD(&priv->list_attached);
367 priv->pgtable = (unsigned long *)__get_free_pages(GFP_KERNEL,
368 get_order(SZ_16K));
369
370 if (!priv->pgtable)
371 goto fail_nomem;
372
Steve Mucklef132c6c2012-06-06 18:30:57 -0700373#ifdef CONFIG_IOMMU_PGTABLES_L2
374 priv->redirect = flags & MSM_IOMMU_DOMAIN_PT_CACHEABLE;
375#endif
376
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700377 memset(priv->pgtable, 0, SZ_16K);
378 domain->priv = priv;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700379
380 clean_pte(priv->pgtable, priv->pgtable + NUM_FL_PTE, priv->redirect);
381
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700382 return 0;
383
384fail_nomem:
385 kfree(priv);
386 return -ENOMEM;
387}
388
389static void msm_iommu_domain_destroy(struct iommu_domain *domain)
390{
391 struct msm_priv *priv;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700392 unsigned long *fl_table;
393 int i;
394
Steve Mucklef132c6c2012-06-06 18:30:57 -0700395 mutex_lock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700396 priv = domain->priv;
397 domain->priv = NULL;
398
399 if (priv) {
400 fl_table = priv->pgtable;
401
402 for (i = 0; i < NUM_FL_PTE; i++)
403 if ((fl_table[i] & 0x03) == FL_TYPE_TABLE)
404 free_page((unsigned long) __va(((fl_table[i]) &
405 FL_BASE_MASK)));
406
407 free_pages((unsigned long)priv->pgtable, get_order(SZ_16K));
408 priv->pgtable = NULL;
409 }
410
411 kfree(priv);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700412 mutex_unlock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700413}
414
415static int msm_iommu_attach_dev(struct iommu_domain *domain, struct device *dev)
416{
417 struct msm_priv *priv;
418 struct msm_iommu_ctx_dev *ctx_dev;
419 struct msm_iommu_drvdata *iommu_drvdata;
420 struct msm_iommu_ctx_drvdata *ctx_drvdata;
421 struct msm_iommu_ctx_drvdata *tmp_drvdata;
422 int ret = 0;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700423
Steve Mucklef132c6c2012-06-06 18:30:57 -0700424 mutex_lock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700425
426 priv = domain->priv;
427
428 if (!priv || !dev) {
429 ret = -EINVAL;
430 goto fail;
431 }
432
433 iommu_drvdata = dev_get_drvdata(dev->parent);
434 ctx_drvdata = dev_get_drvdata(dev);
435 ctx_dev = dev->platform_data;
436
437 if (!iommu_drvdata || !ctx_drvdata || !ctx_dev) {
438 ret = -EINVAL;
439 goto fail;
440 }
441
Stepan Moskovchenko00d4b2b2010-11-12 19:29:56 -0800442 if (!list_empty(&ctx_drvdata->attached_elm)) {
443 ret = -EBUSY;
444 goto fail;
445 }
446
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700447 list_for_each_entry(tmp_drvdata, &priv->list_attached, attached_elm)
448 if (tmp_drvdata == ctx_drvdata) {
449 ret = -EBUSY;
450 goto fail;
451 }
452
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800453 ret = __enable_clocks(iommu_drvdata);
454 if (ret)
455 goto fail;
456
Steve Mucklef132c6c2012-06-06 18:30:57 -0700457 __program_context(iommu_drvdata->base, ctx_dev->num, iommu_drvdata->ncb,
458 __pa(priv->pgtable), priv->redirect,
459 iommu_drvdata->ttbr_split);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700460
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800461 __disable_clocks(iommu_drvdata);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700462 list_add(&(ctx_drvdata->attached_elm), &priv->list_attached);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700463
Steve Mucklef132c6c2012-06-06 18:30:57 -0700464 ctx_drvdata->attached_domain = domain;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700465fail:
Steve Mucklef132c6c2012-06-06 18:30:57 -0700466 mutex_unlock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700467 return ret;
468}
469
470static void msm_iommu_detach_dev(struct iommu_domain *domain,
471 struct device *dev)
472{
473 struct msm_priv *priv;
474 struct msm_iommu_ctx_dev *ctx_dev;
475 struct msm_iommu_drvdata *iommu_drvdata;
476 struct msm_iommu_ctx_drvdata *ctx_drvdata;
Stepan Moskovchenko33069732010-11-12 19:30:00 -0800477 int ret;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700478
Steve Mucklef132c6c2012-06-06 18:30:57 -0700479 mutex_lock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700480 priv = domain->priv;
481
482 if (!priv || !dev)
483 goto fail;
484
485 iommu_drvdata = dev_get_drvdata(dev->parent);
486 ctx_drvdata = dev_get_drvdata(dev);
487 ctx_dev = dev->platform_data;
488
489 if (!iommu_drvdata || !ctx_drvdata || !ctx_dev)
490 goto fail;
491
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800492 ret = __enable_clocks(iommu_drvdata);
493 if (ret)
494 goto fail;
495
Olav Haugan5622d1c2012-11-07 15:02:56 -0800496 msm_iommu_remote_spin_lock();
497
Steve Mucklef132c6c2012-06-06 18:30:57 -0700498 SET_TLBIASID(iommu_drvdata->base, ctx_dev->num,
499 GET_CONTEXTIDR_ASID(iommu_drvdata->base, ctx_dev->num));
500
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700501 __reset_context(iommu_drvdata->base, ctx_dev->num);
Olav Haugan5622d1c2012-11-07 15:02:56 -0800502
503 msm_iommu_remote_spin_unlock();
504
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -0800505 __disable_clocks(iommu_drvdata);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700506 list_del_init(&ctx_drvdata->attached_elm);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700507 ctx_drvdata->attached_domain = NULL;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700508fail:
Steve Mucklef132c6c2012-06-06 18:30:57 -0700509 mutex_unlock(&msm_iommu_lock);
510}
511
512static int __get_pgprot(int prot, int len)
513{
514 unsigned int pgprot;
515 int tex;
516
517 if (!(prot & (IOMMU_READ | IOMMU_WRITE))) {
518 prot |= IOMMU_READ | IOMMU_WRITE;
519 WARN_ONCE(1, "No attributes in iommu mapping; assuming RW\n");
520 }
521
522 if ((prot & IOMMU_WRITE) && !(prot & IOMMU_READ)) {
523 prot |= IOMMU_READ;
524 WARN_ONCE(1, "Write-only iommu mappings unsupported; falling back to RW\n");
525 }
526
527 if (prot & IOMMU_CACHE)
528 tex = (pgprot_kernel >> 2) & 0x07;
529 else
530 tex = msm_iommu_tex_class[MSM_IOMMU_ATTR_NONCACHED];
531
532 if (tex < 0 || tex > NUM_TEX_CLASS - 1)
533 return 0;
534
535 if (len == SZ_16M || len == SZ_1M) {
536 pgprot = FL_SHARED;
537 pgprot |= tex & 0x01 ? FL_BUFFERABLE : 0;
538 pgprot |= tex & 0x02 ? FL_CACHEABLE : 0;
539 pgprot |= tex & 0x04 ? FL_TEX0 : 0;
540 pgprot |= FL_AP0 | FL_AP1;
541 pgprot |= prot & IOMMU_WRITE ? 0 : FL_AP2;
542 } else {
543 pgprot = SL_SHARED;
544 pgprot |= tex & 0x01 ? SL_BUFFERABLE : 0;
545 pgprot |= tex & 0x02 ? SL_CACHEABLE : 0;
546 pgprot |= tex & 0x04 ? SL_TEX0 : 0;
547 pgprot |= SL_AP0 | SL_AP1;
548 pgprot |= prot & IOMMU_WRITE ? 0 : SL_AP2;
549 }
550
551 return pgprot;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700552}
553
Jordan Crousedea2a472012-07-09 13:27:07 -0600554static unsigned long *make_second_level(struct msm_priv *priv,
555 unsigned long *fl_pte)
556{
557 unsigned long *sl;
558 sl = (unsigned long *) __get_free_pages(GFP_KERNEL,
559 get_order(SZ_4K));
560
561 if (!sl) {
562 pr_debug("Could not allocate second level table\n");
563 goto fail;
564 }
565 memset(sl, 0, SZ_4K);
566 clean_pte(sl, sl + NUM_SL_PTE, priv->redirect);
567
568 *fl_pte = ((((int)__pa(sl)) & FL_BASE_MASK) | \
569 FL_TYPE_TABLE);
570
571 clean_pte(fl_pte, fl_pte + 1, priv->redirect);
572fail:
573 return sl;
574}
575
576static int sl_4k(unsigned long *sl_pte, phys_addr_t pa, unsigned int pgprot)
577{
578 int ret = 0;
579
580 if (*sl_pte) {
581 ret = -EBUSY;
582 goto fail;
583 }
584
585 *sl_pte = (pa & SL_BASE_MASK_SMALL) | SL_NG | SL_SHARED
586 | SL_TYPE_SMALL | pgprot;
587fail:
588 return ret;
589}
590
591static int sl_64k(unsigned long *sl_pte, phys_addr_t pa, unsigned int pgprot)
592{
593 int ret = 0;
594
595 int i;
596
597 for (i = 0; i < 16; i++)
598 if (*(sl_pte+i)) {
599 ret = -EBUSY;
600 goto fail;
601 }
602
603 for (i = 0; i < 16; i++)
604 *(sl_pte+i) = (pa & SL_BASE_MASK_LARGE) | SL_NG
605 | SL_SHARED | SL_TYPE_LARGE | pgprot;
606
607fail:
608 return ret;
609}
610
611
612static inline int fl_1m(unsigned long *fl_pte, phys_addr_t pa, int pgprot)
613{
614 if (*fl_pte)
615 return -EBUSY;
616
617 *fl_pte = (pa & 0xFFF00000) | FL_NG | FL_TYPE_SECT | FL_SHARED
618 | pgprot;
619
620 return 0;
621}
622
623
624static inline int fl_16m(unsigned long *fl_pte, phys_addr_t pa, int pgprot)
625{
626 int i;
627 int ret = 0;
628 for (i = 0; i < 16; i++)
629 if (*(fl_pte+i)) {
630 ret = -EBUSY;
631 goto fail;
632 }
633 for (i = 0; i < 16; i++)
634 *(fl_pte+i) = (pa & 0xFF000000) | FL_SUPERSECTION
635 | FL_TYPE_SECT | FL_SHARED | FL_NG | pgprot;
636fail:
637 return ret;
638}
639
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700640static int msm_iommu_map(struct iommu_domain *domain, unsigned long va,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +0200641 phys_addr_t pa, size_t len, int prot)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700642{
643 struct msm_priv *priv;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700644 unsigned long *fl_table;
645 unsigned long *fl_pte;
646 unsigned long fl_offset;
647 unsigned long *sl_table;
648 unsigned long *sl_pte;
649 unsigned long sl_offset;
Stepan Moskovchenko100832c2010-11-15 18:20:08 -0800650 unsigned int pgprot;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700651 int ret = 0;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700652
Steve Mucklef132c6c2012-06-06 18:30:57 -0700653 mutex_lock(&msm_iommu_lock);
Stepan Moskovchenko100832c2010-11-15 18:20:08 -0800654
655 priv = domain->priv;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700656 if (!priv) {
657 ret = -EINVAL;
658 goto fail;
659 }
660
661 fl_table = priv->pgtable;
662
663 if (len != SZ_16M && len != SZ_1M &&
664 len != SZ_64K && len != SZ_4K) {
665 pr_debug("Bad size: %d\n", len);
666 ret = -EINVAL;
667 goto fail;
668 }
669
670 if (!fl_table) {
671 pr_debug("Null page table\n");
672 ret = -EINVAL;
673 goto fail;
674 }
675
Steve Mucklef132c6c2012-06-06 18:30:57 -0700676 pgprot = __get_pgprot(prot, len);
677
678 if (!pgprot) {
679 ret = -EINVAL;
680 goto fail;
Stepan Moskovchenko100832c2010-11-15 18:20:08 -0800681 }
682
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700683 fl_offset = FL_OFFSET(va); /* Upper 12 bits */
684 fl_pte = fl_table + fl_offset; /* int pointers, 4 bytes */
685
686 if (len == SZ_16M) {
Jordan Crousedea2a472012-07-09 13:27:07 -0600687 ret = fl_16m(fl_pte, pa, pgprot);
688 if (ret)
689 goto fail;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700690 clean_pte(fl_pte, fl_pte + 16, priv->redirect);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700691 }
692
Steve Mucklef132c6c2012-06-06 18:30:57 -0700693 if (len == SZ_1M) {
Jordan Crousedea2a472012-07-09 13:27:07 -0600694 ret = fl_1m(fl_pte, pa, pgprot);
695 if (ret)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700696 goto fail;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700697 clean_pte(fl_pte, fl_pte + 1, priv->redirect);
698 }
699
700 /* Need a 2nd level table */
701 if (len == SZ_4K || len == SZ_64K) {
702
703 if (*fl_pte == 0) {
Jordan Crousedea2a472012-07-09 13:27:07 -0600704 if (make_second_level(priv, fl_pte) == NULL) {
Steve Mucklef132c6c2012-06-06 18:30:57 -0700705 ret = -ENOMEM;
706 goto fail;
707 }
Steve Mucklef132c6c2012-06-06 18:30:57 -0700708 }
709
710 if (!(*fl_pte & FL_TYPE_TABLE)) {
711 ret = -EBUSY;
712 goto fail;
713 }
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700714 }
715
716 sl_table = (unsigned long *) __va(((*fl_pte) & FL_BASE_MASK));
717 sl_offset = SL_OFFSET(va);
718 sl_pte = sl_table + sl_offset;
719
Steve Mucklef132c6c2012-06-06 18:30:57 -0700720 if (len == SZ_4K) {
Jordan Crousedea2a472012-07-09 13:27:07 -0600721 ret = sl_4k(sl_pte, pa, pgprot);
722 if (ret)
Steve Mucklef132c6c2012-06-06 18:30:57 -0700723 goto fail;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700724
Steve Mucklef132c6c2012-06-06 18:30:57 -0700725 clean_pte(sl_pte, sl_pte + 1, priv->redirect);
726 }
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700727
728 if (len == SZ_64K) {
Jordan Crousedea2a472012-07-09 13:27:07 -0600729 ret = sl_64k(sl_pte, pa, pgprot);
730 if (ret)
731 goto fail;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700732 clean_pte(sl_pte, sl_pte + 16, priv->redirect);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700733 }
734
Steve Mucklef132c6c2012-06-06 18:30:57 -0700735 ret = __flush_iotlb_va(domain, va);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700736fail:
Steve Mucklef132c6c2012-06-06 18:30:57 -0700737 mutex_unlock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700738 return ret;
739}
740
Ohad Ben-Cohen50090652011-11-10 11:32:25 +0200741static size_t msm_iommu_unmap(struct iommu_domain *domain, unsigned long va,
742 size_t len)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700743{
744 struct msm_priv *priv;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700745 unsigned long *fl_table;
746 unsigned long *fl_pte;
747 unsigned long fl_offset;
748 unsigned long *sl_table;
749 unsigned long *sl_pte;
750 unsigned long sl_offset;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700751 int i, ret = 0;
752
Steve Mucklef132c6c2012-06-06 18:30:57 -0700753 mutex_lock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700754
755 priv = domain->priv;
756
Joerg Roedel05df1f32012-01-26 18:25:37 +0100757 if (!priv)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700758 goto fail;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700759
760 fl_table = priv->pgtable;
761
762 if (len != SZ_16M && len != SZ_1M &&
763 len != SZ_64K && len != SZ_4K) {
764 pr_debug("Bad length: %d\n", len);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700765 goto fail;
766 }
767
768 if (!fl_table) {
769 pr_debug("Null page table\n");
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700770 goto fail;
771 }
772
773 fl_offset = FL_OFFSET(va); /* Upper 12 bits */
774 fl_pte = fl_table + fl_offset; /* int pointers, 4 bytes */
775
776 if (*fl_pte == 0) {
777 pr_debug("First level PTE is 0\n");
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700778 goto fail;
779 }
780
781 /* Unmap supersection */
Steve Mucklef132c6c2012-06-06 18:30:57 -0700782 if (len == SZ_16M) {
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700783 for (i = 0; i < 16; i++)
784 *(fl_pte+i) = 0;
785
Steve Mucklef132c6c2012-06-06 18:30:57 -0700786 clean_pte(fl_pte, fl_pte + 16, priv->redirect);
787 }
788
789 if (len == SZ_1M) {
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700790 *fl_pte = 0;
791
Steve Mucklef132c6c2012-06-06 18:30:57 -0700792 clean_pte(fl_pte, fl_pte + 1, priv->redirect);
793 }
794
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700795 sl_table = (unsigned long *) __va(((*fl_pte) & FL_BASE_MASK));
796 sl_offset = SL_OFFSET(va);
797 sl_pte = sl_table + sl_offset;
798
799 if (len == SZ_64K) {
800 for (i = 0; i < 16; i++)
801 *(sl_pte+i) = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700802
803 clean_pte(sl_pte, sl_pte + 16, priv->redirect);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700804 }
805
Steve Mucklef132c6c2012-06-06 18:30:57 -0700806 if (len == SZ_4K) {
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700807 *sl_pte = 0;
808
Steve Mucklef132c6c2012-06-06 18:30:57 -0700809 clean_pte(sl_pte, sl_pte + 1, priv->redirect);
810 }
811
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700812 if (len == SZ_4K || len == SZ_64K) {
813 int used = 0;
814
815 for (i = 0; i < NUM_SL_PTE; i++)
816 if (sl_table[i])
817 used = 1;
818 if (!used) {
819 free_page((unsigned long)sl_table);
820 *fl_pte = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700821
822 clean_pte(fl_pte, fl_pte + 1, priv->redirect);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700823 }
824 }
825
Steve Mucklef132c6c2012-06-06 18:30:57 -0700826 ret = __flush_iotlb_va(domain, va);
Ohad Ben-Cohen9e285472011-09-02 13:32:34 -0400827
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700828fail:
Steve Mucklef132c6c2012-06-06 18:30:57 -0700829 mutex_unlock(&msm_iommu_lock);
Ohad Ben-Cohen50090652011-11-10 11:32:25 +0200830
831 /* the IOMMU API requires us to return how many bytes were unmapped */
832 len = ret ? 0 : len;
833 return len;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -0700834}
835
Steve Mucklef132c6c2012-06-06 18:30:57 -0700836static unsigned int get_phys_addr(struct scatterlist *sg)
837{
838 /*
839 * Try sg_dma_address first so that we can
840 * map carveout regions that do not have a
841 * struct page associated with them.
842 */
843 unsigned int pa = sg_dma_address(sg);
844 if (pa == 0)
845 pa = sg_phys(sg);
846 return pa;
847}
848
Jordan Crousedea2a472012-07-09 13:27:07 -0600849static inline int is_fully_aligned(unsigned int va, phys_addr_t pa, size_t len,
850 int align)
851{
852 return IS_ALIGNED(va, align) && IS_ALIGNED(pa, align)
853 && (len >= align);
854}
855
Steve Mucklef132c6c2012-06-06 18:30:57 -0700856static int msm_iommu_map_range(struct iommu_domain *domain, unsigned int va,
857 struct scatterlist *sg, unsigned int len,
858 int prot)
859{
860 unsigned int pa;
861 unsigned int offset = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700862 unsigned long *fl_table;
863 unsigned long *fl_pte;
864 unsigned long fl_offset;
Jordan Crousedea2a472012-07-09 13:27:07 -0600865 unsigned long *sl_table = NULL;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700866 unsigned long sl_offset, sl_start;
Jordan Crousedea2a472012-07-09 13:27:07 -0600867 unsigned int chunk_size, chunk_offset = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700868 int ret = 0;
869 struct msm_priv *priv;
Jordan Crousedea2a472012-07-09 13:27:07 -0600870 unsigned int pgprot4k, pgprot64k, pgprot1m, pgprot16m;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700871
872 mutex_lock(&msm_iommu_lock);
873
874 BUG_ON(len & (SZ_4K - 1));
875
876 priv = domain->priv;
877 fl_table = priv->pgtable;
878
Jordan Crousedea2a472012-07-09 13:27:07 -0600879 pgprot4k = __get_pgprot(prot, SZ_4K);
880 pgprot64k = __get_pgprot(prot, SZ_64K);
881 pgprot1m = __get_pgprot(prot, SZ_1M);
882 pgprot16m = __get_pgprot(prot, SZ_16M);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700883
Jordan Crousedea2a472012-07-09 13:27:07 -0600884 if (!pgprot4k || !pgprot64k || !pgprot1m || !pgprot16m) {
Steve Mucklef132c6c2012-06-06 18:30:57 -0700885 ret = -EINVAL;
886 goto fail;
887 }
888
889 fl_offset = FL_OFFSET(va); /* Upper 12 bits */
890 fl_pte = fl_table + fl_offset; /* int pointers, 4 bytes */
Jordan Crousedea2a472012-07-09 13:27:07 -0600891 pa = get_phys_addr(sg);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700892
893 while (offset < len) {
Jordan Crousedea2a472012-07-09 13:27:07 -0600894 chunk_size = SZ_4K;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700895
Jordan Crousedea2a472012-07-09 13:27:07 -0600896 if (is_fully_aligned(va, pa, sg->length - chunk_offset,
897 SZ_16M))
898 chunk_size = SZ_16M;
899 else if (is_fully_aligned(va, pa, sg->length - chunk_offset,
900 SZ_1M))
901 chunk_size = SZ_1M;
902 /* 64k or 4k determined later */
903
904 /* for 1M and 16M, only first level entries are required */
905 if (chunk_size >= SZ_1M) {
906 if (chunk_size == SZ_16M) {
907 ret = fl_16m(fl_pte, pa, pgprot16m);
908 if (ret)
909 goto fail;
910 clean_pte(fl_pte, fl_pte + 16, priv->redirect);
911 fl_pte += 16;
912 } else if (chunk_size == SZ_1M) {
913 ret = fl_1m(fl_pte, pa, pgprot1m);
914 if (ret)
915 goto fail;
916 clean_pte(fl_pte, fl_pte + 1, priv->redirect);
917 fl_pte++;
918 }
919
920 offset += chunk_size;
921 chunk_offset += chunk_size;
922 va += chunk_size;
923 pa += chunk_size;
924
925 if (chunk_offset >= sg->length && offset < len) {
926 chunk_offset = 0;
927 sg = sg_next(sg);
928 pa = get_phys_addr(sg);
929 if (pa == 0) {
930 pr_debug("No dma address for sg %p\n",
931 sg);
932 ret = -EINVAL;
933 goto fail;
934 }
935 }
936 continue;
937 }
938 /* for 4K or 64K, make sure there is a second level table */
939 if (*fl_pte == 0) {
940 if (!make_second_level(priv, fl_pte)) {
Steve Mucklef132c6c2012-06-06 18:30:57 -0700941 ret = -ENOMEM;
942 goto fail;
943 }
Jordan Crousedea2a472012-07-09 13:27:07 -0600944 }
945 if (!(*fl_pte & FL_TYPE_TABLE)) {
946 ret = -EBUSY;
947 goto fail;
948 }
949 sl_table = __va(((*fl_pte) & FL_BASE_MASK));
950 sl_offset = SL_OFFSET(va);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700951 /* Keep track of initial position so we
952 * don't clean more than we have to
953 */
954 sl_start = sl_offset;
955
956 /* Build the 2nd level page table */
957 while (offset < len && sl_offset < NUM_SL_PTE) {
Steve Mucklef132c6c2012-06-06 18:30:57 -0700958
Jordan Crousedea2a472012-07-09 13:27:07 -0600959 /* Map a large 64K page if the chunk is large enough and
960 * the pa and va are aligned
961 */
962
963 if (is_fully_aligned(va, pa, sg->length - chunk_offset,
964 SZ_64K))
965 chunk_size = SZ_64K;
966 else
967 chunk_size = SZ_4K;
968
969 if (chunk_size == SZ_4K) {
970 sl_4k(&sl_table[sl_offset], pa, pgprot4k);
971 sl_offset++;
972 } else {
973 BUG_ON(sl_offset + 16 > NUM_SL_PTE);
974 sl_64k(&sl_table[sl_offset], pa, pgprot64k);
975 sl_offset += 16;
976 }
977
978
979 offset += chunk_size;
980 chunk_offset += chunk_size;
981 va += chunk_size;
982 pa += chunk_size;
Steve Mucklef132c6c2012-06-06 18:30:57 -0700983
984 if (chunk_offset >= sg->length && offset < len) {
985 chunk_offset = 0;
986 sg = sg_next(sg);
Jordan Crousedea2a472012-07-09 13:27:07 -0600987 pa = get_phys_addr(sg);
988 if (pa == 0) {
Steve Mucklef132c6c2012-06-06 18:30:57 -0700989 pr_debug("No dma address for sg %p\n",
Jordan Crousedea2a472012-07-09 13:27:07 -0600990 sg);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700991 ret = -EINVAL;
992 goto fail;
993 }
994 }
995 }
996
997 clean_pte(sl_table + sl_start, sl_table + sl_offset,
Jordan Crousedea2a472012-07-09 13:27:07 -0600998 priv->redirect);
Steve Mucklef132c6c2012-06-06 18:30:57 -0700999
1000 fl_pte++;
1001 sl_offset = 0;
1002 }
1003 __flush_iotlb(domain);
1004fail:
1005 mutex_unlock(&msm_iommu_lock);
1006 return ret;
1007}
1008
1009
1010static int msm_iommu_unmap_range(struct iommu_domain *domain, unsigned int va,
1011 unsigned int len)
1012{
1013 unsigned int offset = 0;
1014 unsigned long *fl_table;
1015 unsigned long *fl_pte;
1016 unsigned long fl_offset;
1017 unsigned long *sl_table;
1018 unsigned long sl_start, sl_end;
1019 int used, i;
1020 struct msm_priv *priv;
1021
1022 mutex_lock(&msm_iommu_lock);
1023
1024 BUG_ON(len & (SZ_4K - 1));
1025
1026 priv = domain->priv;
1027 fl_table = priv->pgtable;
1028
1029 fl_offset = FL_OFFSET(va); /* Upper 12 bits */
1030 fl_pte = fl_table + fl_offset; /* int pointers, 4 bytes */
1031
Steve Mucklef132c6c2012-06-06 18:30:57 -07001032 while (offset < len) {
Jordan Crousedea2a472012-07-09 13:27:07 -06001033 if (*fl_pte & FL_TYPE_TABLE) {
1034 sl_start = SL_OFFSET(va);
1035 sl_table = __va(((*fl_pte) & FL_BASE_MASK));
1036 sl_end = ((len - offset) / SZ_4K) + sl_start;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001037
Jordan Crousedea2a472012-07-09 13:27:07 -06001038 if (sl_end > NUM_SL_PTE)
1039 sl_end = NUM_SL_PTE;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001040
Jordan Crousedea2a472012-07-09 13:27:07 -06001041 memset(sl_table + sl_start, 0, (sl_end - sl_start) * 4);
1042 clean_pte(sl_table + sl_start, sl_table + sl_end,
1043 priv->redirect);
Steve Mucklef132c6c2012-06-06 18:30:57 -07001044
Jordan Crousedea2a472012-07-09 13:27:07 -06001045 offset += (sl_end - sl_start) * SZ_4K;
1046 va += (sl_end - sl_start) * SZ_4K;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001047
Jordan Crousedea2a472012-07-09 13:27:07 -06001048 /* Unmap and free the 2nd level table if all mappings
1049 * in it were removed. This saves memory, but the table
1050 * will need to be re-allocated the next time someone
1051 * tries to map these VAs.
1052 */
1053 used = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001054
Jordan Crousedea2a472012-07-09 13:27:07 -06001055 /* If we just unmapped the whole table, don't bother
1056 * seeing if there are still used entries left.
1057 */
1058 if (sl_end - sl_start != NUM_SL_PTE)
1059 for (i = 0; i < NUM_SL_PTE; i++)
1060 if (sl_table[i]) {
1061 used = 1;
1062 break;
1063 }
1064 if (!used) {
1065 free_page((unsigned long)sl_table);
1066 *fl_pte = 0;
1067
1068 clean_pte(fl_pte, fl_pte + 1, priv->redirect);
1069 }
1070
1071 sl_start = 0;
1072 } else {
Steve Mucklef132c6c2012-06-06 18:30:57 -07001073 *fl_pte = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001074 clean_pte(fl_pte, fl_pte + 1, priv->redirect);
Jordan Crousedea2a472012-07-09 13:27:07 -06001075 va += SZ_1M;
1076 offset += SZ_1M;
1077 sl_start = 0;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001078 }
Steve Mucklef132c6c2012-06-06 18:30:57 -07001079 fl_pte++;
1080 }
1081
1082 __flush_iotlb(domain);
1083 mutex_unlock(&msm_iommu_lock);
1084 return 0;
1085}
1086
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001087static phys_addr_t msm_iommu_iova_to_phys(struct iommu_domain *domain,
1088 unsigned long va)
1089{
1090 struct msm_priv *priv;
1091 struct msm_iommu_drvdata *iommu_drvdata;
1092 struct msm_iommu_ctx_drvdata *ctx_drvdata;
1093 unsigned int par;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001094 void __iomem *base;
1095 phys_addr_t ret = 0;
1096 int ctx;
1097
Steve Mucklef132c6c2012-06-06 18:30:57 -07001098 mutex_lock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001099
1100 priv = domain->priv;
1101 if (list_empty(&priv->list_attached))
1102 goto fail;
1103
1104 ctx_drvdata = list_entry(priv->list_attached.next,
1105 struct msm_iommu_ctx_drvdata, attached_elm);
1106 iommu_drvdata = dev_get_drvdata(ctx_drvdata->pdev->dev.parent);
1107
1108 base = iommu_drvdata->base;
1109 ctx = ctx_drvdata->num;
1110
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -08001111 ret = __enable_clocks(iommu_drvdata);
1112 if (ret)
1113 goto fail;
1114
Olav Haugan5622d1c2012-11-07 15:02:56 -08001115 msm_iommu_remote_spin_lock();
1116
Stepan Moskovchenkob0e78082011-02-28 16:04:55 -08001117 SET_V2PPR(base, ctx, va & V2Pxx_VA);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001118
Steve Mucklef132c6c2012-06-06 18:30:57 -07001119 mb();
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001120 par = GET_PAR(base, ctx);
1121
1122 /* We are dealing with a supersection */
1123 if (GET_NOFAULT_SS(base, ctx))
1124 ret = (par & 0xFF000000) | (va & 0x00FFFFFF);
1125 else /* Upper 20 bits from PAR, lower 12 from VA */
1126 ret = (par & 0xFFFFF000) | (va & 0x00000FFF);
1127
Stepan Moskovchenko33069732010-11-12 19:30:00 -08001128 if (GET_FAULT(base, ctx))
1129 ret = 0;
1130
Olav Haugan5622d1c2012-11-07 15:02:56 -08001131 msm_iommu_remote_spin_unlock();
1132
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -08001133 __disable_clocks(iommu_drvdata);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001134fail:
Steve Mucklef132c6c2012-06-06 18:30:57 -07001135 mutex_unlock(&msm_iommu_lock);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001136 return ret;
1137}
1138
1139static int msm_iommu_domain_has_cap(struct iommu_domain *domain,
1140 unsigned long cap)
1141{
1142 return 0;
1143}
1144
1145static void print_ctx_regs(void __iomem *base, int ctx)
1146{
1147 unsigned int fsr = GET_FSR(base, ctx);
1148 pr_err("FAR = %08x PAR = %08x\n",
1149 GET_FAR(base, ctx), GET_PAR(base, ctx));
1150 pr_err("FSR = %08x [%s%s%s%s%s%s%s%s%s%s]\n", fsr,
1151 (fsr & 0x02) ? "TF " : "",
1152 (fsr & 0x04) ? "AFF " : "",
1153 (fsr & 0x08) ? "APF " : "",
1154 (fsr & 0x10) ? "TLBMF " : "",
1155 (fsr & 0x20) ? "HTWDEEF " : "",
1156 (fsr & 0x40) ? "HTWSEEF " : "",
1157 (fsr & 0x80) ? "MHF " : "",
1158 (fsr & 0x10000) ? "SL " : "",
1159 (fsr & 0x40000000) ? "SS " : "",
1160 (fsr & 0x80000000) ? "MULTI " : "");
1161
1162 pr_err("FSYNR0 = %08x FSYNR1 = %08x\n",
1163 GET_FSYNR0(base, ctx), GET_FSYNR1(base, ctx));
1164 pr_err("TTBR0 = %08x TTBR1 = %08x\n",
1165 GET_TTBR0(base, ctx), GET_TTBR1(base, ctx));
1166 pr_err("SCTLR = %08x ACTLR = %08x\n",
1167 GET_SCTLR(base, ctx), GET_ACTLR(base, ctx));
1168 pr_err("PRRR = %08x NMRR = %08x\n",
1169 GET_PRRR(base, ctx), GET_NMRR(base, ctx));
1170}
1171
1172irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id)
1173{
Steve Mucklef132c6c2012-06-06 18:30:57 -07001174 struct msm_iommu_ctx_drvdata *ctx_drvdata = dev_id;
1175 struct msm_iommu_drvdata *drvdata;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001176 void __iomem *base;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001177 unsigned int fsr, num;
1178 int ret;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001179
Steve Mucklef132c6c2012-06-06 18:30:57 -07001180 mutex_lock(&msm_iommu_lock);
1181 BUG_ON(!ctx_drvdata);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001182
Steve Mucklef132c6c2012-06-06 18:30:57 -07001183 drvdata = dev_get_drvdata(ctx_drvdata->pdev->dev.parent);
1184 BUG_ON(!drvdata);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001185
1186 base = drvdata->base;
Steve Mucklef132c6c2012-06-06 18:30:57 -07001187 num = ctx_drvdata->num;
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001188
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -08001189 ret = __enable_clocks(drvdata);
1190 if (ret)
1191 goto fail;
1192
Olav Haugan5622d1c2012-11-07 15:02:56 -08001193 msm_iommu_remote_spin_lock();
1194
Steve Mucklef132c6c2012-06-06 18:30:57 -07001195 fsr = GET_FSR(base, num);
1196
1197 if (fsr) {
1198 if (!ctx_drvdata->attached_domain) {
1199 pr_err("Bad domain in interrupt handler\n");
1200 ret = -ENOSYS;
1201 } else
1202 ret = report_iommu_fault(ctx_drvdata->attached_domain,
1203 &ctx_drvdata->pdev->dev,
1204 GET_FAR(base, num), 0);
1205
1206 if (ret == -ENOSYS) {
1207 pr_err("Unexpected IOMMU page fault!\n");
1208 pr_err("name = %s\n", drvdata->name);
1209 pr_err("context = %s (%d)\n", ctx_drvdata->name, num);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001210 pr_err("Interesting registers:\n");
Steve Mucklef132c6c2012-06-06 18:30:57 -07001211 print_ctx_regs(base, num);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001212 }
Steve Mucklef132c6c2012-06-06 18:30:57 -07001213
1214 SET_FSR(base, num, fsr);
1215 SET_RESUME(base, num, 1);
1216
1217 ret = IRQ_HANDLED;
1218 } else
1219 ret = IRQ_NONE;
1220
Olav Haugan5622d1c2012-11-07 15:02:56 -08001221 msm_iommu_remote_spin_unlock();
1222
Stepan Moskovchenko41f3f512011-02-24 18:00:39 -08001223 __disable_clocks(drvdata);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001224fail:
Steve Mucklef132c6c2012-06-06 18:30:57 -07001225 mutex_unlock(&msm_iommu_lock);
1226 return ret;
1227}
1228
1229static phys_addr_t msm_iommu_get_pt_base_addr(struct iommu_domain *domain)
1230{
1231 struct msm_priv *priv = domain->priv;
1232 return __pa(priv->pgtable);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001233}
1234
1235static struct iommu_ops msm_iommu_ops = {
1236 .domain_init = msm_iommu_domain_init,
1237 .domain_destroy = msm_iommu_domain_destroy,
1238 .attach_dev = msm_iommu_attach_dev,
1239 .detach_dev = msm_iommu_detach_dev,
1240 .map = msm_iommu_map,
1241 .unmap = msm_iommu_unmap,
Steve Mucklef132c6c2012-06-06 18:30:57 -07001242 .map_range = msm_iommu_map_range,
1243 .unmap_range = msm_iommu_unmap_range,
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001244 .iova_to_phys = msm_iommu_iova_to_phys,
Ohad Ben-Cohen83427272011-11-10 11:32:28 +02001245 .domain_has_cap = msm_iommu_domain_has_cap,
Steve Mucklef132c6c2012-06-06 18:30:57 -07001246 .get_pt_base_addr = msm_iommu_get_pt_base_addr,
Ohad Ben-Cohen83427272011-11-10 11:32:28 +02001247 .pgsize_bitmap = MSM_IOMMU_PGSIZES,
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001248};
1249
Stepan Moskovchenko100832c2010-11-15 18:20:08 -08001250static int __init get_tex_class(int icp, int ocp, int mt, int nos)
1251{
1252 int i = 0;
1253 unsigned int prrr = 0;
1254 unsigned int nmrr = 0;
1255 int c_icp, c_ocp, c_mt, c_nos;
1256
1257 RCP15_PRRR(prrr);
1258 RCP15_NMRR(nmrr);
1259
1260 for (i = 0; i < NUM_TEX_CLASS; i++) {
1261 c_nos = PRRR_NOS(prrr, i);
1262 c_mt = PRRR_MT(prrr, i);
1263 c_icp = NMRR_ICP(nmrr, i);
1264 c_ocp = NMRR_OCP(nmrr, i);
1265
1266 if (icp == c_icp && ocp == c_ocp && c_mt == mt && c_nos == nos)
1267 return i;
1268 }
1269
1270 return -ENODEV;
1271}
1272
1273static void __init setup_iommu_tex_classes(void)
1274{
1275 msm_iommu_tex_class[MSM_IOMMU_ATTR_NONCACHED] =
1276 get_tex_class(CP_NONCACHED, CP_NONCACHED, MT_NORMAL, 1);
1277
1278 msm_iommu_tex_class[MSM_IOMMU_ATTR_CACHED_WB_WA] =
1279 get_tex_class(CP_WB_WA, CP_WB_WA, MT_NORMAL, 1);
1280
1281 msm_iommu_tex_class[MSM_IOMMU_ATTR_CACHED_WB_NWA] =
1282 get_tex_class(CP_WB_NWA, CP_WB_NWA, MT_NORMAL, 1);
1283
1284 msm_iommu_tex_class[MSM_IOMMU_ATTR_CACHED_WT] =
1285 get_tex_class(CP_WT, CP_WT, MT_NORMAL, 1);
1286}
1287
Stepan Moskovchenko516cbc72010-11-12 19:29:53 -08001288static int __init msm_iommu_init(void)
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001289{
Steve Mucklef132c6c2012-06-06 18:30:57 -07001290 if (!msm_soc_version_supports_iommu_v1())
1291 return -ENODEV;
1292
Olav Haugan5622d1c2012-11-07 15:02:56 -08001293 msm_iommu_lock_initialize();
1294
Stepan Moskovchenko100832c2010-11-15 18:20:08 -08001295 setup_iommu_tex_classes();
Joerg Roedel85eebbc2011-09-06 17:56:07 +02001296 bus_set_iommu(&platform_bus_type, &msm_iommu_ops);
Stepan Moskovchenko0720d1f2010-08-24 18:31:10 -07001297 return 0;
1298}
1299
1300subsys_initcall(msm_iommu_init);
1301
1302MODULE_LICENSE("GPL v2");
1303MODULE_AUTHOR("Stepan Moskovchenko <stepanm@codeaurora.org>");