blob: 6da845d7037347de48fd96a16b3af20474955883 [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/*
Duy Truonge833aca2013-02-12 13:35:08 -08002 * Copyright (c) 2011-2012, The Linux Foundation. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#define pr_fmt(fmt) "%s: " fmt, __func__
15
16#include <linux/kernel.h>
Steve Mucklef132c6c2012-06-06 18:30:57 -070017#include <linux/module.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070018#include <linux/slab.h>
19#include <linux/spinlock.h>
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +053020#include <linux/interrupt.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <linux/platform_device.h>
Anirudh Ghayal1fd48c62011-12-13 12:39:43 +053022#include <linux/delay.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070023#include <linux/mfd/pm8xxx/core.h>
24#include <linux/mfd/pm8xxx/misc.h>
25
26/* PON CTRL 1 register */
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +053027#define REG_PM8XXX_PON_CTRL_1 0x01C
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070028
29#define PON_CTRL_1_PULL_UP_MASK 0xE0
30#define PON_CTRL_1_USB_PWR_EN 0x10
31
32#define PON_CTRL_1_WD_EN_MASK 0x08
33#define PON_CTRL_1_WD_EN_RESET 0x08
34#define PON_CTRL_1_WD_EN_PWR_OFF 0x00
35
Anirudh Ghayala4262a32011-11-10 00:02:18 +053036/* PON CNTL registers */
37#define REG_PM8058_PON_CNTL_4 0x098
38#define REG_PM8901_PON_CNTL_4 0x099
39#define REG_PM8018_PON_CNTL_4 0x01E
40#define REG_PM8921_PON_CNTL_4 0x01E
41#define REG_PM8058_PON_CNTL_5 0x07B
42#define REG_PM8901_PON_CNTL_5 0x09A
43#define REG_PM8018_PON_CNTL_5 0x01F
44#define REG_PM8921_PON_CNTL_5 0x01F
45
46#define PON_CTRL_4_RESET_EN_MASK 0x01
47#define PON_CTRL_4_SHUTDOWN_ON_RESET 0x0
48#define PON_CTRL_4_RESTART_ON_RESET 0x1
49#define PON_CTRL_5_HARD_RESET_EN_MASK 0x08
50#define PON_CTRL_5_HARD_RESET_EN 0x08
51#define PON_CTRL_5_HARD_RESET_DIS 0x00
52
Anirudh Ghayal9e1bd642011-11-01 13:57:40 +053053/* Regulator master enable addresses */
54#define REG_PM8058_VREG_EN_MSM 0x018
55#define REG_PM8058_VREG_EN_GRP_5_4 0x1C8
56
57/* Regulator control registers for shutdown/reset */
58#define REG_PM8058_S0_CTRL 0x004
59#define REG_PM8058_S1_CTRL 0x005
60#define REG_PM8058_S3_CTRL 0x111
61#define REG_PM8058_L21_CTRL 0x120
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070062#define REG_PM8058_L22_CTRL 0x121
63
Anirudh Ghayal9e1bd642011-11-01 13:57:40 +053064#define PM8058_REGULATOR_ENABLE_MASK 0x80
65#define PM8058_REGULATOR_ENABLE 0x80
66#define PM8058_REGULATOR_DISABLE 0x00
67#define PM8058_REGULATOR_PULL_DOWN_MASK 0x40
68#define PM8058_REGULATOR_PULL_DOWN_EN 0x40
69
70/* Buck CTRL register */
71#define PM8058_SMPS_LEGACY_VREF_SEL 0x20
72#define PM8058_SMPS_LEGACY_VPROG_MASK 0x1F
73#define PM8058_SMPS_ADVANCED_BAND_MASK 0xC0
74#define PM8058_SMPS_ADVANCED_BAND_SHIFT 6
75#define PM8058_SMPS_ADVANCED_VPROG_MASK 0x3F
76
77/* Buck TEST2 registers for shutdown/reset */
78#define REG_PM8058_S0_TEST2 0x084
79#define REG_PM8058_S1_TEST2 0x085
80#define REG_PM8058_S3_TEST2 0x11A
81
82#define PM8058_REGULATOR_BANK_WRITE 0x80
83#define PM8058_REGULATOR_BANK_MASK 0x70
84#define PM8058_REGULATOR_BANK_SHIFT 4
85#define PM8058_REGULATOR_BANK_SEL(n) ((n) << PM8058_REGULATOR_BANK_SHIFT)
86
87/* Buck TEST2 register bank 1 */
88#define PM8058_SMPS_LEGACY_VLOW_SEL 0x01
89
90/* Buck TEST2 register bank 7 */
91#define PM8058_SMPS_ADVANCED_MODE_MASK 0x02
92#define PM8058_SMPS_ADVANCED_MODE 0x02
93#define PM8058_SMPS_LEGACY_MODE 0x00
94
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070095/* SLEEP CTRL register */
96#define REG_PM8058_SLEEP_CTRL 0x02B
97#define REG_PM8921_SLEEP_CTRL 0x10A
Jay Chokshi86580f22011-10-17 12:27:52 -070098#define REG_PM8018_SLEEP_CTRL 0x10A
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070099
100#define SLEEP_CTRL_SMPL_EN_MASK 0x04
101#define SLEEP_CTRL_SMPL_EN_RESET 0x04
102#define SLEEP_CTRL_SMPL_EN_PWR_OFF 0x00
103
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530104#define SLEEP_CTRL_SMPL_SEL_MASK 0x03
105#define SLEEP_CTRL_SMPL_SEL_MIN 0
106#define SLEEP_CTRL_SMPL_SEL_MAX 3
107
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108/* FTS regulator PMR registers */
109#define REG_PM8901_REGULATOR_S1_PMR 0xA7
110#define REG_PM8901_REGULATOR_S2_PMR 0xA8
111#define REG_PM8901_REGULATOR_S3_PMR 0xA9
112#define REG_PM8901_REGULATOR_S4_PMR 0xAA
113
114#define PM8901_REGULATOR_PMR_STATE_MASK 0x60
115#define PM8901_REGULATOR_PMR_STATE_OFF 0x20
116
Anirudh Ghayal7b382292011-11-01 14:08:34 +0530117/* COINCELL CHG registers */
118#define REG_PM8058_COIN_CHG 0x02F
119#define REG_PM8921_COIN_CHG 0x09C
120#define REG_PM8018_COIN_CHG 0x09C
121
122#define COINCELL_RESISTOR_SHIFT 0x2
123
Anirudh Ghayal51e947f2011-11-01 14:49:45 +0530124/* GP TEST register */
125#define REG_PM8XXX_GP_TEST_1 0x07A
126
127/* Stay on configuration */
128#define PM8XXX_STAY_ON_CFG 0x92
129
Anirudh Ghayal5213eb82011-10-24 14:44:58 +0530130/* GPIO UART MUX CTRL registers */
131#define REG_PM8XXX_GPIO_MUX_CTRL 0x1CC
132
133#define UART_PATH_SEL_MASK 0x60
134#define UART_PATH_SEL_SHIFT 0x5
135
Willie Ruan5db1f242012-01-30 22:08:04 -0800136#define USB_ID_PU_EN_MASK 0x10 /* PM8921 family only */
137#define USB_ID_PU_EN_SHIFT 4
138
Anirudh Ghayal1fd48c62011-12-13 12:39:43 +0530139/* Shutdown/restart delays to allow for LDO 7/dVdd regulator load settling. */
140#define PM8901_DELAY_AFTER_REG_DISABLE_MS 4
141#define PM8901_DELAY_BEFORE_SHUTDOWN_MS 8
142
Amy Maloche4c994c92012-02-15 09:56:15 -0800143#define REG_PM8XXX_XO_CNTRL_2 0x114
144#define MP3_1_MASK 0xE0
145#define MP3_2_MASK 0x1C
146#define MP3_1_SHIFT 5
147#define MP3_2_SHIFT 2
148
Anirudh Ghayalba4ea6e2012-05-09 15:59:28 +0530149#define REG_HSED_BIAS0_CNTL2 0xA1
150#define REG_HSED_BIAS1_CNTL2 0x135
151#define REG_HSED_BIAS2_CNTL2 0x138
152#define HSED_EN_MASK 0xC0
153
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700154struct pm8xxx_misc_chip {
155 struct list_head link;
156 struct pm8xxx_misc_platform_data pdata;
157 struct device *dev;
158 enum pm8xxx_version version;
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +0530159 u64 osc_halt_count;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700160};
161
162static LIST_HEAD(pm8xxx_misc_chips);
163static DEFINE_SPINLOCK(pm8xxx_misc_chips_lock);
164
165static int pm8xxx_misc_masked_write(struct pm8xxx_misc_chip *chip, u16 addr,
166 u8 mask, u8 val)
167{
168 int rc;
169 u8 reg;
170
171 rc = pm8xxx_readb(chip->dev->parent, addr, &reg);
172 if (rc) {
173 pr_err("pm8xxx_readb(0x%03X) failed, rc=%d\n", addr, rc);
174 return rc;
175 }
176 reg &= ~mask;
177 reg |= val & mask;
178 rc = pm8xxx_writeb(chip->dev->parent, addr, reg);
179 if (rc)
180 pr_err("pm8xxx_writeb(0x%03X)=0x%02X failed, rc=%d\n", addr,
181 reg, rc);
182 return rc;
183}
184
Anirudh Ghayale5f33a82013-01-22 08:50:46 +0530185/**
186 * pm8xxx_read_register - Read a PMIC register
187 * @addr: PMIC register address
188 * @value: Output parameter which gets the value of the register read.
189 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
190 */
191int pm8xxx_read_register(u16 addr, u8 *value)
192{
193 struct pm8xxx_misc_chip *chip;
194 unsigned long flags;
195 int rc = 0;
196
197 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
198
199 /* Loop over all attached PMICs and call specific functions for them. */
200 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
201 switch (chip->version) {
202 case PM8XXX_VERSION_8921:
203 rc = pm8xxx_readb(chip->dev->parent, addr, value);
204 if (rc) {
205 pr_err("pm8xxx_readb(0x%03X) failed, rc=%d\n",
206 addr, rc);
207 break;
208 }
209 default:
210 break;
211 }
212 }
213
214 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
215
216 return rc;
217}
218EXPORT_SYMBOL_GPL(pm8xxx_read_register);
219
Anirudh Ghayal9e1bd642011-11-01 13:57:40 +0530220/*
221 * Set an SMPS regulator to be disabled in its CTRL register, but enabled
222 * in the master enable register. Also set it's pull down enable bit.
223 * Take care to make sure that the output voltage doesn't change if switching
224 * from advanced mode to legacy mode.
225 */
226static int
227__pm8058_disable_smps_locally_set_pull_down(struct pm8xxx_misc_chip *chip,
228 u16 ctrl_addr, u16 test2_addr, u16 master_enable_addr,
229 u8 master_enable_bit)
230{
231 int rc = 0;
232 u8 vref_sel, vlow_sel, band, vprog, bank, reg;
233
234 bank = PM8058_REGULATOR_BANK_SEL(7);
235 rc = pm8xxx_writeb(chip->dev->parent, test2_addr, bank);
236 if (rc) {
237 pr_err("%s: pm8xxx_writeb(0x%03X) failed: rc=%d\n", __func__,
238 test2_addr, rc);
239 goto done;
240 }
241
242 rc = pm8xxx_readb(chip->dev->parent, test2_addr, &reg);
243 if (rc) {
244 pr_err("%s: FAIL pm8xxx_readb(0x%03X): rc=%d\n",
245 __func__, test2_addr, rc);
246 goto done;
247 }
248
249 /* Check if in advanced mode. */
250 if ((reg & PM8058_SMPS_ADVANCED_MODE_MASK) ==
251 PM8058_SMPS_ADVANCED_MODE) {
252 /* Determine current output voltage. */
253 rc = pm8xxx_readb(chip->dev->parent, ctrl_addr, &reg);
254 if (rc) {
255 pr_err("%s: FAIL pm8xxx_readb(0x%03X): rc=%d\n",
256 __func__, ctrl_addr, rc);
257 goto done;
258 }
259
260 band = (reg & PM8058_SMPS_ADVANCED_BAND_MASK)
261 >> PM8058_SMPS_ADVANCED_BAND_SHIFT;
262 switch (band) {
263 case 3:
264 vref_sel = 0;
265 vlow_sel = 0;
266 break;
267 case 2:
268 vref_sel = PM8058_SMPS_LEGACY_VREF_SEL;
269 vlow_sel = 0;
270 break;
271 case 1:
272 vref_sel = PM8058_SMPS_LEGACY_VREF_SEL;
273 vlow_sel = PM8058_SMPS_LEGACY_VLOW_SEL;
274 break;
275 default:
276 pr_err("%s: regulator already disabled\n", __func__);
277 return -EPERM;
278 }
279 vprog = (reg & PM8058_SMPS_ADVANCED_VPROG_MASK);
280 /* Round up if fine step is in use. */
281 vprog = (vprog + 1) >> 1;
282 if (vprog > PM8058_SMPS_LEGACY_VPROG_MASK)
283 vprog = PM8058_SMPS_LEGACY_VPROG_MASK;
284
285 /* Set VLOW_SEL bit. */
286 bank = PM8058_REGULATOR_BANK_SEL(1);
287 rc = pm8xxx_writeb(chip->dev->parent, test2_addr, bank);
288 if (rc) {
289 pr_err("%s: FAIL pm8xxx_writeb(0x%03X): rc=%d\n",
290 __func__, test2_addr, rc);
291 goto done;
292 }
293
294 rc = pm8xxx_misc_masked_write(chip, test2_addr,
295 PM8058_REGULATOR_BANK_WRITE | PM8058_REGULATOR_BANK_MASK
296 | PM8058_SMPS_LEGACY_VLOW_SEL,
297 PM8058_REGULATOR_BANK_WRITE |
298 PM8058_REGULATOR_BANK_SEL(1) | vlow_sel);
299 if (rc)
300 goto done;
301
302 /* Switch to legacy mode */
303 bank = PM8058_REGULATOR_BANK_SEL(7);
304 rc = pm8xxx_writeb(chip->dev->parent, test2_addr, bank);
305 if (rc) {
306 pr_err("%s: FAIL pm8xxx_writeb(0x%03X): rc=%d\n",
307 __func__, test2_addr, rc);
308 goto done;
309 }
310 rc = pm8xxx_misc_masked_write(chip, test2_addr,
311 PM8058_REGULATOR_BANK_WRITE |
312 PM8058_REGULATOR_BANK_MASK |
313 PM8058_SMPS_ADVANCED_MODE_MASK,
314 PM8058_REGULATOR_BANK_WRITE |
315 PM8058_REGULATOR_BANK_SEL(7) |
316 PM8058_SMPS_LEGACY_MODE);
317 if (rc)
318 goto done;
319
320 /* Enable locally, enable pull down, keep voltage the same. */
321 rc = pm8xxx_misc_masked_write(chip, ctrl_addr,
322 PM8058_REGULATOR_ENABLE_MASK |
323 PM8058_REGULATOR_PULL_DOWN_MASK |
324 PM8058_SMPS_LEGACY_VREF_SEL |
325 PM8058_SMPS_LEGACY_VPROG_MASK,
326 PM8058_REGULATOR_ENABLE | PM8058_REGULATOR_PULL_DOWN_EN
327 | vref_sel | vprog);
328 if (rc)
329 goto done;
330 }
331
332 /* Enable in master control register. */
333 rc = pm8xxx_misc_masked_write(chip, master_enable_addr,
334 master_enable_bit, master_enable_bit);
335 if (rc)
336 goto done;
337
338 /* Disable locally and enable pull down. */
339 rc = pm8xxx_misc_masked_write(chip, ctrl_addr,
340 PM8058_REGULATOR_ENABLE_MASK | PM8058_REGULATOR_PULL_DOWN_MASK,
341 PM8058_REGULATOR_DISABLE | PM8058_REGULATOR_PULL_DOWN_EN);
342
343done:
344 return rc;
345}
346
347static int
348__pm8058_disable_ldo_locally_set_pull_down(struct pm8xxx_misc_chip *chip,
349 u16 ctrl_addr, u16 master_enable_addr, u8 master_enable_bit)
350{
351 int rc;
352
353 /* Enable LDO in master control register. */
354 rc = pm8xxx_misc_masked_write(chip, master_enable_addr,
355 master_enable_bit, master_enable_bit);
356 if (rc)
357 goto done;
358
359 /* Disable LDO in CTRL register and set pull down */
360 rc = pm8xxx_misc_masked_write(chip, ctrl_addr,
361 PM8058_REGULATOR_ENABLE_MASK | PM8058_REGULATOR_PULL_DOWN_MASK,
362 PM8058_REGULATOR_DISABLE | PM8058_REGULATOR_PULL_DOWN_EN);
363
364done:
365 return rc;
366}
367
Jay Chokshi86580f22011-10-17 12:27:52 -0700368static int __pm8018_reset_pwr_off(struct pm8xxx_misc_chip *chip, int reset)
369{
370 int rc;
371
372 /* Enable SMPL if resetting is desired. */
373 rc = pm8xxx_misc_masked_write(chip, REG_PM8018_SLEEP_CTRL,
374 SLEEP_CTRL_SMPL_EN_MASK,
375 (reset ? SLEEP_CTRL_SMPL_EN_RESET : SLEEP_CTRL_SMPL_EN_PWR_OFF));
376 if (rc) {
377 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
378 return rc;
379 }
380
381 /*
382 * Select action to perform (reset or shutdown) when PS_HOLD goes low.
383 * Also ensure that KPD, CBL0, and CBL1 pull ups are enabled and that
384 * USB charging is enabled.
385 */
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +0530386 rc = pm8xxx_misc_masked_write(chip, REG_PM8XXX_PON_CTRL_1,
Jay Chokshi86580f22011-10-17 12:27:52 -0700387 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
388 | PON_CTRL_1_WD_EN_MASK,
389 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
390 | (reset ? PON_CTRL_1_WD_EN_RESET : PON_CTRL_1_WD_EN_PWR_OFF));
391 if (rc)
392 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
393
394 return rc;
395}
396
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700397static int __pm8058_reset_pwr_off(struct pm8xxx_misc_chip *chip, int reset)
398{
399 int rc;
400
Anirudh Ghayal9e1bd642011-11-01 13:57:40 +0530401 /* When shutting down, enable active pulldowns on important rails. */
402 if (!reset) {
403 /* Disable SMPS's 0,1,3 locally and set pulldown enable bits. */
404 __pm8058_disable_smps_locally_set_pull_down(chip,
405 REG_PM8058_S0_CTRL, REG_PM8058_S0_TEST2,
406 REG_PM8058_VREG_EN_MSM, BIT(7));
407 __pm8058_disable_smps_locally_set_pull_down(chip,
408 REG_PM8058_S1_CTRL, REG_PM8058_S1_TEST2,
409 REG_PM8058_VREG_EN_MSM, BIT(6));
410 __pm8058_disable_smps_locally_set_pull_down(chip,
411 REG_PM8058_S3_CTRL, REG_PM8058_S3_TEST2,
412 REG_PM8058_VREG_EN_GRP_5_4, BIT(7) | BIT(4));
413 /* Disable LDO 21 locally and set pulldown enable bit. */
414 __pm8058_disable_ldo_locally_set_pull_down(chip,
415 REG_PM8058_L21_CTRL, REG_PM8058_VREG_EN_GRP_5_4,
416 BIT(1));
417 }
418
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700419 /*
420 * Fix-up: Set regulator LDO22 to 1.225 V in high power mode. Leave its
421 * pull-down state intact. This ensures a safe shutdown.
422 */
423 rc = pm8xxx_misc_masked_write(chip, REG_PM8058_L22_CTRL, 0xBF, 0x93);
424 if (rc) {
425 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
426 goto read_write_err;
427 }
428
429 /* Enable SMPL if resetting is desired. */
430 rc = pm8xxx_misc_masked_write(chip, REG_PM8058_SLEEP_CTRL,
431 SLEEP_CTRL_SMPL_EN_MASK,
432 (reset ? SLEEP_CTRL_SMPL_EN_RESET : SLEEP_CTRL_SMPL_EN_PWR_OFF));
433 if (rc) {
434 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
435 goto read_write_err;
436 }
437
438 /*
439 * Select action to perform (reset or shutdown) when PS_HOLD goes low.
440 * Also ensure that KPD, CBL0, and CBL1 pull ups are enabled and that
441 * USB charging is enabled.
442 */
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +0530443 rc = pm8xxx_misc_masked_write(chip, REG_PM8XXX_PON_CTRL_1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700444 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
445 | PON_CTRL_1_WD_EN_MASK,
446 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
447 | (reset ? PON_CTRL_1_WD_EN_RESET : PON_CTRL_1_WD_EN_PWR_OFF));
448 if (rc) {
449 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
450 goto read_write_err;
451 }
452
453read_write_err:
454 return rc;
455}
456
457static int __pm8901_reset_pwr_off(struct pm8xxx_misc_chip *chip, int reset)
458{
459 int rc = 0, i;
460 u8 pmr_addr[4] = {
461 REG_PM8901_REGULATOR_S2_PMR,
462 REG_PM8901_REGULATOR_S3_PMR,
463 REG_PM8901_REGULATOR_S4_PMR,
464 REG_PM8901_REGULATOR_S1_PMR,
465 };
466
467 /* Fix-up: Turn off regulators S1, S2, S3, S4 when shutting down. */
468 if (!reset) {
469 for (i = 0; i < 4; i++) {
470 rc = pm8xxx_misc_masked_write(chip, pmr_addr[i],
471 PM8901_REGULATOR_PMR_STATE_MASK,
472 PM8901_REGULATOR_PMR_STATE_OFF);
473 if (rc) {
474 pr_err("pm8xxx_misc_masked_write failed, "
475 "rc=%d\n", rc);
476 goto read_write_err;
477 }
Anirudh Ghayal1fd48c62011-12-13 12:39:43 +0530478 mdelay(PM8901_DELAY_AFTER_REG_DISABLE_MS);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700479 }
480 }
481
482read_write_err:
Anirudh Ghayal1fd48c62011-12-13 12:39:43 +0530483 mdelay(PM8901_DELAY_BEFORE_SHUTDOWN_MS);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700484 return rc;
485}
486
487static int __pm8921_reset_pwr_off(struct pm8xxx_misc_chip *chip, int reset)
488{
489 int rc;
490
491 /* Enable SMPL if resetting is desired. */
492 rc = pm8xxx_misc_masked_write(chip, REG_PM8921_SLEEP_CTRL,
493 SLEEP_CTRL_SMPL_EN_MASK,
494 (reset ? SLEEP_CTRL_SMPL_EN_RESET : SLEEP_CTRL_SMPL_EN_PWR_OFF));
495 if (rc) {
496 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
497 goto read_write_err;
498 }
499
500 /*
501 * Select action to perform (reset or shutdown) when PS_HOLD goes low.
502 * Also ensure that KPD, CBL0, and CBL1 pull ups are enabled and that
503 * USB charging is enabled.
504 */
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +0530505 rc = pm8xxx_misc_masked_write(chip, REG_PM8XXX_PON_CTRL_1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700506 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
507 | PON_CTRL_1_WD_EN_MASK,
508 PON_CTRL_1_PULL_UP_MASK | PON_CTRL_1_USB_PWR_EN
509 | (reset ? PON_CTRL_1_WD_EN_RESET : PON_CTRL_1_WD_EN_PWR_OFF));
510 if (rc) {
511 pr_err("pm8xxx_misc_masked_write failed, rc=%d\n", rc);
512 goto read_write_err;
513 }
514
515read_write_err:
516 return rc;
517}
518
519/**
520 * pm8xxx_reset_pwr_off - switch all PM8XXX PMIC chips attached to the system to
521 * either reset or shutdown when they are turned off
522 * @reset: 0 = shudown the PMICs, 1 = shutdown and then restart the PMICs
523 *
524 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
525 */
526int pm8xxx_reset_pwr_off(int reset)
527{
528 struct pm8xxx_misc_chip *chip;
529 unsigned long flags;
530 int rc = 0;
531
532 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
533
534 /* Loop over all attached PMICs and call specific functions for them. */
535 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
536 switch (chip->version) {
Jay Chokshi86580f22011-10-17 12:27:52 -0700537 case PM8XXX_VERSION_8018:
538 rc = __pm8018_reset_pwr_off(chip, reset);
539 break;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700540 case PM8XXX_VERSION_8058:
541 rc = __pm8058_reset_pwr_off(chip, reset);
542 break;
543 case PM8XXX_VERSION_8901:
544 rc = __pm8901_reset_pwr_off(chip, reset);
545 break;
David Keitel42564832012-05-02 13:58:02 -0700546 case PM8XXX_VERSION_8038:
547 case PM8XXX_VERSION_8917:
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700548 case PM8XXX_VERSION_8921:
549 rc = __pm8921_reset_pwr_off(chip, reset);
550 break;
551 default:
552 /* PMIC doesn't have reset_pwr_off; do nothing. */
553 break;
554 }
555 if (rc) {
556 pr_err("reset_pwr_off failed, rc=%d\n", rc);
557 break;
558 }
559 }
560
561 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
562
563 return rc;
564}
565EXPORT_SYMBOL_GPL(pm8xxx_reset_pwr_off);
566
Anirudh Ghayal7b382292011-11-01 14:08:34 +0530567/**
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530568 * pm8xxx_smpl_control - enables/disables SMPL detection
569 * @enable: 0 = shutdown PMIC on power loss, 1 = reset PMIC on power loss
570 *
571 * This function enables or disables the Sudden Momentary Power Loss detection
572 * module. If SMPL detection is enabled, then when a sufficiently long power
573 * loss event occurs, the PMIC will automatically reset itself. If SMPL
574 * detection is disabled, then the PMIC will shutdown when power loss occurs.
575 *
576 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
577 */
578int pm8xxx_smpl_control(int enable)
579{
580 struct pm8xxx_misc_chip *chip;
581 unsigned long flags;
582 int rc = 0;
583
584 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
585
586 /* Loop over all attached PMICs and call specific functions for them. */
587 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
588 switch (chip->version) {
589 case PM8XXX_VERSION_8018:
590 rc = pm8xxx_misc_masked_write(chip,
591 REG_PM8018_SLEEP_CTRL, SLEEP_CTRL_SMPL_EN_MASK,
David Collinsc06e0d62012-02-13 14:42:09 -0800592 (enable ? SLEEP_CTRL_SMPL_EN_RESET
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530593 : SLEEP_CTRL_SMPL_EN_PWR_OFF));
594 break;
595 case PM8XXX_VERSION_8058:
596 rc = pm8xxx_misc_masked_write(chip,
597 REG_PM8058_SLEEP_CTRL, SLEEP_CTRL_SMPL_EN_MASK,
598 (enable ? SLEEP_CTRL_SMPL_EN_RESET
599 : SLEEP_CTRL_SMPL_EN_PWR_OFF));
600 break;
601 case PM8XXX_VERSION_8921:
Willie Ruan2a238382012-05-31 10:21:33 -0700602 case PM8XXX_VERSION_8917:
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530603 rc = pm8xxx_misc_masked_write(chip,
604 REG_PM8921_SLEEP_CTRL, SLEEP_CTRL_SMPL_EN_MASK,
David Collinsc06e0d62012-02-13 14:42:09 -0800605 (enable ? SLEEP_CTRL_SMPL_EN_RESET
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530606 : SLEEP_CTRL_SMPL_EN_PWR_OFF));
607 break;
608 default:
609 /* PMIC doesn't have reset_pwr_off; do nothing. */
610 break;
611 }
612 if (rc) {
613 pr_err("setting smpl control failed, rc=%d\n", rc);
614 break;
615 }
616 }
617
618 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
619
620 return rc;
621}
622EXPORT_SYMBOL(pm8xxx_smpl_control);
623
624
625/**
626 * pm8xxx_smpl_set_delay - sets the SMPL detection time delay
627 * @delay: enum value corresponding to delay time
628 *
629 * This function sets the time delay of the SMPL detection module. If power
630 * is reapplied within this interval, then the PMIC reset automatically. The
631 * SMPL detection module must be enabled for this delay time to take effect.
632 *
633 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
634 */
635int pm8xxx_smpl_set_delay(enum pm8xxx_smpl_delay delay)
636{
637 struct pm8xxx_misc_chip *chip;
638 unsigned long flags;
639 int rc = 0;
640
641 if (delay < SLEEP_CTRL_SMPL_SEL_MIN
642 || delay > SLEEP_CTRL_SMPL_SEL_MAX) {
643 pr_err("%s: invalid delay specified: %d\n", __func__, delay);
644 return -EINVAL;
645 }
646
647 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
648
649 /* Loop over all attached PMICs and call specific functions for them. */
650 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
651 switch (chip->version) {
652 case PM8XXX_VERSION_8018:
653 rc = pm8xxx_misc_masked_write(chip,
654 REG_PM8018_SLEEP_CTRL, SLEEP_CTRL_SMPL_SEL_MASK,
655 delay);
656 break;
657 case PM8XXX_VERSION_8058:
658 rc = pm8xxx_misc_masked_write(chip,
659 REG_PM8058_SLEEP_CTRL, SLEEP_CTRL_SMPL_SEL_MASK,
660 delay);
661 break;
662 case PM8XXX_VERSION_8921:
Willie Ruan2a238382012-05-31 10:21:33 -0700663 case PM8XXX_VERSION_8917:
Anirudh Ghayalbfbaf822011-11-01 14:28:34 +0530664 rc = pm8xxx_misc_masked_write(chip,
665 REG_PM8921_SLEEP_CTRL, SLEEP_CTRL_SMPL_SEL_MASK,
666 delay);
667 break;
668 default:
669 /* PMIC doesn't have reset_pwr_off; do nothing. */
670 break;
671 }
672 if (rc) {
673 pr_err("setting smpl delay failed, rc=%d\n", rc);
674 break;
675 }
676 }
677
678 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
679
680 return rc;
681}
682EXPORT_SYMBOL(pm8xxx_smpl_set_delay);
683
684/**
Anirudh Ghayal7b382292011-11-01 14:08:34 +0530685 * pm8xxx_coincell_chg_config - Disables or enables the coincell charger, and
686 * configures its voltage and resistor settings.
687 * @chg_config: Holds both voltage and resistor values, and a
688 * switch to change the state of charger.
689 * If state is to disable the charger then
690 * both voltage and resistor are disregarded.
691 *
692 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
693 */
694int pm8xxx_coincell_chg_config(struct pm8xxx_coincell_chg *chg_config)
695{
696 struct pm8xxx_misc_chip *chip;
697 unsigned long flags;
698 u8 reg = 0, voltage, resistor;
699 int rc = 0;
700
701 if (chg_config == NULL) {
702 pr_err("chg_config is NULL\n");
703 return -EINVAL;
704 }
705
706 voltage = chg_config->voltage;
707 resistor = chg_config->resistor;
708
709 if (resistor < PM8XXX_COINCELL_RESISTOR_2100_OHMS ||
710 resistor > PM8XXX_COINCELL_RESISTOR_800_OHMS) {
711 pr_err("Invalid resistor value provided\n");
712 return -EINVAL;
713 }
714
715 if (voltage < PM8XXX_COINCELL_VOLTAGE_3p2V ||
716 (voltage > PM8XXX_COINCELL_VOLTAGE_3p0V &&
717 voltage != PM8XXX_COINCELL_VOLTAGE_2p5V)) {
718 pr_err("Invalid voltage value provided\n");
719 return -EINVAL;
720 }
721
722 if (chg_config->state == PM8XXX_COINCELL_CHG_DISABLE) {
723 reg = 0;
724 } else {
725 reg |= voltage;
726 reg |= (resistor << COINCELL_RESISTOR_SHIFT);
727 }
728
729 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
730
731 /* Loop over all attached PMICs and call specific functions for them. */
732 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
733 switch (chip->version) {
734 case PM8XXX_VERSION_8018:
735 rc = pm8xxx_writeb(chip->dev->parent,
736 REG_PM8018_COIN_CHG, reg);
737 break;
738 case PM8XXX_VERSION_8058:
739 rc = pm8xxx_writeb(chip->dev->parent,
740 REG_PM8058_COIN_CHG, reg);
741 break;
742 case PM8XXX_VERSION_8921:
Willie Ruan2a238382012-05-31 10:21:33 -0700743 case PM8XXX_VERSION_8917:
Anirudh Ghayal7b382292011-11-01 14:08:34 +0530744 rc = pm8xxx_writeb(chip->dev->parent,
745 REG_PM8921_COIN_CHG, reg);
746 break;
747 default:
748 /* PMIC doesn't have reset_pwr_off; do nothing. */
749 break;
750 }
751 if (rc) {
752 pr_err("coincell chg. config failed, rc=%d\n", rc);
753 break;
754 }
755 }
756
757 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
758
759 return rc;
760}
761EXPORT_SYMBOL(pm8xxx_coincell_chg_config);
762
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +0530763/**
764 * pm8xxx_watchdog_reset_control - enables/disables watchdog reset detection
765 * @enable: 0 = shutdown when PS_HOLD goes low, 1 = reset when PS_HOLD goes low
766 *
767 * This function enables or disables the PMIC watchdog reset detection feature.
768 * If watchdog reset detection is enabled, then the PMIC will reset itself
769 * when PS_HOLD goes low. If it is not enabled, then the PMIC will shutdown
770 * when PS_HOLD goes low.
771 *
772 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
773 */
774int pm8xxx_watchdog_reset_control(int enable)
775{
776 struct pm8xxx_misc_chip *chip;
777 unsigned long flags;
778 int rc = 0;
779
780 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
781
782 /* Loop over all attached PMICs and call specific functions for them. */
783 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
784 switch (chip->version) {
785 case PM8XXX_VERSION_8018:
786 case PM8XXX_VERSION_8058:
787 case PM8XXX_VERSION_8921:
Willie Ruan2a238382012-05-31 10:21:33 -0700788 case PM8XXX_VERSION_8917:
Anirudh Ghayala23c1ca2011-11-01 14:36:24 +0530789 rc = pm8xxx_misc_masked_write(chip,
790 REG_PM8XXX_PON_CTRL_1, PON_CTRL_1_WD_EN_MASK,
791 (enable ? PON_CTRL_1_WD_EN_RESET
792 : PON_CTRL_1_WD_EN_PWR_OFF));
793 break;
794 default:
795 /* WD reset control not supported */
796 break;
797 }
798 if (rc) {
799 pr_err("setting WD reset control failed, rc=%d\n", rc);
800 break;
801 }
802 }
803
804 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
805
806 return rc;
807}
808EXPORT_SYMBOL(pm8xxx_watchdog_reset_control);
809
Anirudh Ghayal51e947f2011-11-01 14:49:45 +0530810/**
811 * pm8xxx_stay_on - enables stay_on feature
812 *
813 * PMIC stay-on feature allows PMIC to ignore MSM PS_HOLD=low
814 * signal so that some special functions like debugging could be
815 * performed.
816 *
817 * This feature should not be used in any product release.
818 *
819 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
820 */
821int pm8xxx_stay_on(void)
822{
823 struct pm8xxx_misc_chip *chip;
824 unsigned long flags;
825 int rc = 0;
826
827 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
828
829 /* Loop over all attached PMICs and call specific functions for them. */
830 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
831 switch (chip->version) {
832 case PM8XXX_VERSION_8018:
833 case PM8XXX_VERSION_8058:
834 case PM8XXX_VERSION_8921:
Willie Ruan2a238382012-05-31 10:21:33 -0700835 case PM8XXX_VERSION_8917:
Anirudh Ghayal51e947f2011-11-01 14:49:45 +0530836 rc = pm8xxx_writeb(chip->dev->parent,
837 REG_PM8XXX_GP_TEST_1, PM8XXX_STAY_ON_CFG);
838 break;
839 default:
840 /* stay on not supported */
841 break;
842 }
843 if (rc) {
844 pr_err("stay_on failed failed, rc=%d\n", rc);
845 break;
846 }
847 }
848
849 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
850
851 return rc;
852}
853EXPORT_SYMBOL(pm8xxx_stay_on);
854
Anirudh Ghayala4262a32011-11-10 00:02:18 +0530855static int
856__pm8xxx_hard_reset_config(struct pm8xxx_misc_chip *chip,
857 enum pm8xxx_pon_config config, u16 pon4_addr, u16 pon5_addr)
858{
859 int rc = 0;
860
861 switch (config) {
862 case PM8XXX_DISABLE_HARD_RESET:
863 rc = pm8xxx_misc_masked_write(chip, pon5_addr,
864 PON_CTRL_5_HARD_RESET_EN_MASK,
865 PON_CTRL_5_HARD_RESET_DIS);
866 break;
867 case PM8XXX_SHUTDOWN_ON_HARD_RESET:
868 rc = pm8xxx_misc_masked_write(chip, pon5_addr,
869 PON_CTRL_5_HARD_RESET_EN_MASK,
870 PON_CTRL_5_HARD_RESET_EN);
871 if (!rc) {
872 rc = pm8xxx_misc_masked_write(chip, pon4_addr,
873 PON_CTRL_4_RESET_EN_MASK,
874 PON_CTRL_4_SHUTDOWN_ON_RESET);
875 }
876 break;
877 case PM8XXX_RESTART_ON_HARD_RESET:
878 rc = pm8xxx_misc_masked_write(chip, pon5_addr,
879 PON_CTRL_5_HARD_RESET_EN_MASK,
880 PON_CTRL_5_HARD_RESET_EN);
881 if (!rc) {
882 rc = pm8xxx_misc_masked_write(chip, pon4_addr,
883 PON_CTRL_4_RESET_EN_MASK,
884 PON_CTRL_4_RESTART_ON_RESET);
885 }
886 break;
887 default:
888 rc = -EINVAL;
889 break;
890 }
891 return rc;
892}
893
894/**
895 * pm8xxx_hard_reset_config - Allows different reset configurations
896 *
897 * config = PM8XXX_DISABLE_HARD_RESET to disable hard reset
898 * = PM8XXX_SHUTDOWN_ON_HARD_RESET to turn off the system on hard reset
899 * = PM8XXX_RESTART_ON_HARD_RESET to restart the system on hard reset
900 *
901 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
902 */
903int pm8xxx_hard_reset_config(enum pm8xxx_pon_config config)
904{
905 struct pm8xxx_misc_chip *chip;
906 unsigned long flags;
907 int rc = 0;
908
909 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
910
911 /* Loop over all attached PMICs and call specific functions for them. */
912 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
913 switch (chip->version) {
914 case PM8XXX_VERSION_8018:
915 __pm8xxx_hard_reset_config(chip, config,
916 REG_PM8018_PON_CNTL_4, REG_PM8018_PON_CNTL_5);
917 break;
918 case PM8XXX_VERSION_8058:
919 __pm8xxx_hard_reset_config(chip, config,
920 REG_PM8058_PON_CNTL_4, REG_PM8058_PON_CNTL_5);
921 break;
922 case PM8XXX_VERSION_8901:
923 __pm8xxx_hard_reset_config(chip, config,
924 REG_PM8901_PON_CNTL_4, REG_PM8901_PON_CNTL_5);
925 break;
926 case PM8XXX_VERSION_8921:
Willie Ruan2a238382012-05-31 10:21:33 -0700927 case PM8XXX_VERSION_8917:
Anirudh Ghayala4262a32011-11-10 00:02:18 +0530928 __pm8xxx_hard_reset_config(chip, config,
929 REG_PM8921_PON_CNTL_4, REG_PM8921_PON_CNTL_5);
930 break;
931 default:
932 /* hard reset config. no supported */
933 break;
934 }
935 if (rc) {
936 pr_err("hard reset config. failed, rc=%d\n", rc);
937 break;
938 }
939 }
940
941 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
942
943 return rc;
944}
945EXPORT_SYMBOL(pm8xxx_hard_reset_config);
946
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +0530947/* Handle the OSC_HALT interrupt: 32 kHz XTAL oscillator has stopped. */
948static irqreturn_t pm8xxx_osc_halt_isr(int irq, void *data)
949{
950 struct pm8xxx_misc_chip *chip = data;
951 u64 count = 0;
952
953 if (chip) {
954 chip->osc_halt_count++;
955 count = chip->osc_halt_count;
956 }
957
958 pr_crit("%s: OSC_HALT interrupt has triggered, 32 kHz XTAL oscillator"
959 " has halted (%llu)!\n", __func__, count);
960
961 return IRQ_HANDLED;
962}
963
Anirudh Ghayal5213eb82011-10-24 14:44:58 +0530964/**
965 * pm8xxx_uart_gpio_mux_ctrl - Mux configuration to select the UART
966 *
967 * @uart_path_sel: Input argument to select either UART1/2/3
968 *
969 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
970 */
971int pm8xxx_uart_gpio_mux_ctrl(enum pm8xxx_uart_path_sel uart_path_sel)
972{
973 struct pm8xxx_misc_chip *chip;
974 unsigned long flags;
975 int rc = 0;
976
977 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
978
979 /* Loop over all attached PMICs and call specific functions for them. */
980 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
981 switch (chip->version) {
982 case PM8XXX_VERSION_8018:
983 case PM8XXX_VERSION_8058:
984 case PM8XXX_VERSION_8921:
Willie Ruan2a238382012-05-31 10:21:33 -0700985 case PM8XXX_VERSION_8917:
Anirudh Ghayal5213eb82011-10-24 14:44:58 +0530986 rc = pm8xxx_misc_masked_write(chip,
987 REG_PM8XXX_GPIO_MUX_CTRL, UART_PATH_SEL_MASK,
988 uart_path_sel << UART_PATH_SEL_SHIFT);
989 break;
990 default:
991 /* Functionality not supported */
992 break;
993 }
994 if (rc) {
995 pr_err("uart_gpio_mux_ctrl failed, rc=%d\n", rc);
996 break;
997 }
998 }
999
1000 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1001
1002 return rc;
1003}
1004EXPORT_SYMBOL(pm8xxx_uart_gpio_mux_ctrl);
1005
Willie Ruan5db1f242012-01-30 22:08:04 -08001006/**
1007 * pm8xxx_usb_id_pullup - Control a pullup for USB ID
1008 *
1009 * @enable: enable (1) or disable (0) the pullup
1010 *
1011 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
1012 */
1013int pm8xxx_usb_id_pullup(int enable)
1014{
1015 struct pm8xxx_misc_chip *chip;
1016 unsigned long flags;
1017 int rc = -ENXIO;
1018
1019 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
1020
1021 /* Loop over all attached PMICs and call specific functions for them. */
1022 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
1023 switch (chip->version) {
1024 case PM8XXX_VERSION_8921:
1025 case PM8XXX_VERSION_8922:
1026 case PM8XXX_VERSION_8917:
1027 case PM8XXX_VERSION_8038:
1028 rc = pm8xxx_misc_masked_write(chip,
1029 REG_PM8XXX_GPIO_MUX_CTRL, USB_ID_PU_EN_MASK,
1030 enable << USB_ID_PU_EN_SHIFT);
1031
1032 if (rc)
1033 pr_err("Fail: reg=%x, rc=%d\n",
1034 REG_PM8XXX_GPIO_MUX_CTRL, rc);
1035 break;
1036 default:
1037 /* Functionality not supported */
1038 break;
1039 }
1040 }
1041
1042 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1043
1044 return rc;
1045}
1046EXPORT_SYMBOL(pm8xxx_usb_id_pullup);
1047
David Collins47242722012-01-20 11:34:58 -08001048static int __pm8901_preload_dVdd(struct pm8xxx_misc_chip *chip)
1049{
1050 int rc;
1051
David Collins135f3e02012-04-05 10:15:23 -07001052 /* dVdd preloading is not needed for PMIC PM8901 rev 2.3 and beyond. */
1053 if (pm8xxx_get_revision(chip->dev->parent) >= PM8XXX_REVISION_8901_2p3)
1054 return 0;
1055
David Collins47242722012-01-20 11:34:58 -08001056 rc = pm8xxx_writeb(chip->dev->parent, 0x0BD, 0x0F);
1057 if (rc)
1058 pr_err("pm8xxx_writeb failed for 0x0BD, rc=%d\n", rc);
1059
1060 rc = pm8xxx_writeb(chip->dev->parent, 0x001, 0xB4);
1061 if (rc)
1062 pr_err("pm8xxx_writeb failed for 0x001, rc=%d\n", rc);
1063
1064 pr_info("dVdd preloaded\n");
1065
1066 return rc;
1067}
1068
1069/**
1070 * pm8xxx_preload_dVdd - preload the dVdd regulator during off state.
1071 *
1072 * This can help to reduce fluctuations in the dVdd voltage during startup
1073 * at the cost of additional off state current draw.
1074 *
1075 * This API should only be called if dVdd startup issues are suspected.
1076 *
1077 * RETURNS: an appropriate -ERRNO error value on error, or zero for success.
1078 */
1079int pm8xxx_preload_dVdd(void)
1080{
1081 struct pm8xxx_misc_chip *chip;
1082 unsigned long flags;
1083 int rc = 0;
1084
1085 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
1086
1087 /* Loop over all attached PMICs and call specific functions for them. */
1088 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
1089 switch (chip->version) {
1090 case PM8XXX_VERSION_8901:
1091 rc = __pm8901_preload_dVdd(chip);
1092 break;
1093 default:
1094 /* PMIC doesn't have preload_dVdd; do nothing. */
1095 break;
1096 }
1097 if (rc) {
1098 pr_err("preload_dVdd failed, rc=%d\n", rc);
1099 break;
1100 }
1101 }
1102
1103 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1104
1105 return rc;
1106}
1107EXPORT_SYMBOL_GPL(pm8xxx_preload_dVdd);
1108
Amy Maloche4c994c92012-02-15 09:56:15 -08001109int pm8xxx_aux_clk_control(enum pm8xxx_aux_clk_id clk_id,
1110 enum pm8xxx_aux_clk_div divider, bool enable)
1111{
1112 struct pm8xxx_misc_chip *chip;
1113 unsigned long flags;
1114 u8 clk_mask = 0, value = 0;
1115
1116 if (clk_id == CLK_MP3_1) {
1117 clk_mask = MP3_1_MASK;
1118 value = divider << MP3_1_SHIFT;
1119 } else if (clk_id == CLK_MP3_2) {
1120 clk_mask = MP3_2_MASK;
1121 value = divider << MP3_2_SHIFT;
1122 } else {
1123 pr_err("Invalid clock id of %d\n", clk_id);
1124 return -EINVAL;
1125 }
1126 if (!enable)
1127 value = 0;
1128
1129 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
1130
1131 /* Loop over all attached PMICs and call specific functions for them. */
1132 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
1133 switch (chip->version) {
1134 case PM8XXX_VERSION_8038:
1135 case PM8XXX_VERSION_8921:
Willie Ruan2a238382012-05-31 10:21:33 -07001136 case PM8XXX_VERSION_8917:
Amy Maloche4c994c92012-02-15 09:56:15 -08001137 pm8xxx_misc_masked_write(chip,
1138 REG_PM8XXX_XO_CNTRL_2, clk_mask, value);
1139 break;
1140 default:
1141 /* Functionality not supported */
1142 break;
1143 }
1144 }
1145
1146 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1147
1148 return 0;
1149}
1150EXPORT_SYMBOL_GPL(pm8xxx_aux_clk_control);
1151
Anirudh Ghayalba4ea6e2012-05-09 15:59:28 +05301152int pm8xxx_hsed_bias_control(enum pm8xxx_hsed_bias bias, bool enable)
1153{
1154 struct pm8xxx_misc_chip *chip;
1155 unsigned long flags;
1156 int rc = 0;
1157 u16 addr;
1158
1159 switch (bias) {
1160 case PM8XXX_HSED_BIAS0:
1161 addr = REG_HSED_BIAS0_CNTL2;
1162 break;
1163 case PM8XXX_HSED_BIAS1:
1164 addr = REG_HSED_BIAS1_CNTL2;
1165 break;
1166 case PM8XXX_HSED_BIAS2:
1167 addr = REG_HSED_BIAS2_CNTL2;
1168 break;
1169 default:
1170 pr_err("Invalid BIAS line\n");
1171 return -EINVAL;
1172 }
1173
1174 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
1175
1176 /* Loop over all attached PMICs and call specific functions for them. */
1177 list_for_each_entry(chip, &pm8xxx_misc_chips, link) {
1178 switch (chip->version) {
1179 case PM8XXX_VERSION_8058:
1180 case PM8XXX_VERSION_8921:
1181 rc = pm8xxx_misc_masked_write(chip, addr,
1182 HSED_EN_MASK, enable ? HSED_EN_MASK : 0);
1183 if (rc < 0)
1184 pr_err("Enable HSED BIAS failed rc=%d\n", rc);
1185 break;
1186 default:
1187 /* Functionality not supported */
1188 break;
1189 }
1190 }
1191
1192 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1193
1194 return rc;
1195}
1196EXPORT_SYMBOL(pm8xxx_hsed_bias_control);
1197
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001198static int __devinit pm8xxx_misc_probe(struct platform_device *pdev)
1199{
1200 const struct pm8xxx_misc_platform_data *pdata = pdev->dev.platform_data;
1201 struct pm8xxx_misc_chip *chip;
1202 struct pm8xxx_misc_chip *sibling;
1203 struct list_head *prev;
1204 unsigned long flags;
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +05301205 int rc = 0, irq;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001206
1207 if (!pdata) {
1208 pr_err("missing platform data\n");
1209 return -EINVAL;
1210 }
1211
1212 chip = kzalloc(sizeof(struct pm8xxx_misc_chip), GFP_KERNEL);
1213 if (!chip) {
1214 pr_err("Cannot allocate %d bytes\n",
1215 sizeof(struct pm8xxx_misc_chip));
1216 return -ENOMEM;
1217 }
1218
1219 chip->dev = &pdev->dev;
1220 chip->version = pm8xxx_get_version(chip->dev->parent);
1221 memcpy(&(chip->pdata), pdata, sizeof(struct pm8xxx_misc_platform_data));
1222
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +05301223 irq = platform_get_irq_byname(pdev, "pm8xxx_osc_halt_irq");
1224 if (irq > 0) {
1225 rc = request_any_context_irq(irq, pm8xxx_osc_halt_isr,
1226 IRQF_TRIGGER_RISING | IRQF_DISABLED,
1227 "pm8xxx_osc_halt_irq", chip);
1228 if (rc < 0) {
1229 pr_err("%s: request_any_context_irq(%d) FAIL: %d\n",
1230 __func__, irq, rc);
1231 goto fail_irq;
1232 }
1233 }
1234
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001235 /* Insert PMICs in priority order (lowest value first). */
1236 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
1237 prev = &pm8xxx_misc_chips;
1238 list_for_each_entry(sibling, &pm8xxx_misc_chips, link) {
1239 if (chip->pdata.priority < sibling->pdata.priority)
1240 break;
1241 else
1242 prev = &sibling->link;
1243 }
1244 list_add(&chip->link, prev);
1245 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1246
1247 platform_set_drvdata(pdev, chip);
1248
1249 return rc;
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +05301250
1251fail_irq:
1252 platform_set_drvdata(pdev, NULL);
1253 kfree(chip);
1254 return rc;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001255}
1256
1257static int __devexit pm8xxx_misc_remove(struct platform_device *pdev)
1258{
1259 struct pm8xxx_misc_chip *chip = platform_get_drvdata(pdev);
1260 unsigned long flags;
Anirudh Ghayal8b8f1892011-11-11 10:48:41 +05301261 int irq = platform_get_irq_byname(pdev, "pm8xxx_osc_halt_irq");
1262 if (irq > 0)
1263 free_irq(irq, chip);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001264
1265 spin_lock_irqsave(&pm8xxx_misc_chips_lock, flags);
1266 list_del(&chip->link);
1267 spin_unlock_irqrestore(&pm8xxx_misc_chips_lock, flags);
1268
1269 platform_set_drvdata(pdev, NULL);
1270 kfree(chip);
1271
1272 return 0;
1273}
1274
1275static struct platform_driver pm8xxx_misc_driver = {
1276 .probe = pm8xxx_misc_probe,
1277 .remove = __devexit_p(pm8xxx_misc_remove),
1278 .driver = {
1279 .name = PM8XXX_MISC_DEV_NAME,
1280 .owner = THIS_MODULE,
1281 },
1282};
1283
1284static int __init pm8xxx_misc_init(void)
1285{
1286 return platform_driver_register(&pm8xxx_misc_driver);
1287}
1288postcore_initcall(pm8xxx_misc_init);
1289
1290static void __exit pm8xxx_misc_exit(void)
1291{
1292 platform_driver_unregister(&pm8xxx_misc_driver);
1293}
1294module_exit(pm8xxx_misc_exit);
1295
1296MODULE_LICENSE("GPL v2");
1297MODULE_DESCRIPTION("PMIC 8XXX misc driver");
1298MODULE_VERSION("1.0");
1299MODULE_ALIAS("platform:" PM8XXX_MISC_DEV_NAME);