blob: 32054bf5ba405674ba4b008ab0aa4b998158643a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/x86-64/kernel/setup.c
3 *
4 * Copyright (C) 1995 Linus Torvalds
5 *
6 * Nov 2001 Dave Jones <davej@suse.de>
7 * Forked from i386 setup code.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 */
9
10/*
11 * This file handles the architecture-dependent parts of initialization
12 */
13
14#include <linux/errno.h>
15#include <linux/sched.h>
16#include <linux/kernel.h>
17#include <linux/mm.h>
18#include <linux/stddef.h>
19#include <linux/unistd.h>
20#include <linux/ptrace.h>
21#include <linux/slab.h>
22#include <linux/user.h>
23#include <linux/a.out.h>
Jon Smirl894673e2006-07-10 04:44:13 -070024#include <linux/screen_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/ioport.h>
26#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/init.h>
28#include <linux/initrd.h>
29#include <linux/highmem.h>
30#include <linux/bootmem.h>
31#include <linux/module.h>
32#include <asm/processor.h>
33#include <linux/console.h>
34#include <linux/seq_file.h>
Vivek Goyalaac04b32006-01-09 20:51:47 -080035#include <linux/crash_dump.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/root_dev.h>
37#include <linux/pci.h>
38#include <linux/acpi.h>
39#include <linux/kallsyms.h>
40#include <linux/edd.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070041#include <linux/mmzone.h>
Eric W. Biederman5f5609d2005-06-25 14:58:04 -070042#include <linux/kexec.h>
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -080043#include <linux/cpufreq.h>
Andi Kleene9928672006-01-11 22:43:33 +010044#include <linux/dmi.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010045#include <linux/dma-mapping.h>
Andi Kleen681558f2006-03-25 16:29:46 +010046#include <linux/ctype.h>
Matt Tolentinobbfceef2005-06-23 00:08:07 -070047
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <asm/mtrr.h>
49#include <asm/uaccess.h>
50#include <asm/system.h>
51#include <asm/io.h>
52#include <asm/smp.h>
53#include <asm/msr.h>
54#include <asm/desc.h>
55#include <video/edid.h>
56#include <asm/e820.h>
57#include <asm/dma.h>
58#include <asm/mpspec.h>
59#include <asm/mmu_context.h>
60#include <asm/bootsetup.h>
61#include <asm/proto.h>
62#include <asm/setup.h>
63#include <asm/mach_apic.h>
64#include <asm/numa.h>
Andi Kleen2bc04142005-11-05 17:25:53 +010065#include <asm/sections.h>
Andi Kleenf2d3efe2006-03-25 16:30:22 +010066#include <asm/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
68/*
69 * Machine setup..
70 */
71
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -070072struct cpuinfo_x86 boot_cpu_data __read_mostly;
Andi Kleen2ee60e172006-06-26 13:59:44 +020073EXPORT_SYMBOL(boot_cpu_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75unsigned long mmu_cr4_features;
76
Linus Torvalds1da177e2005-04-16 15:20:36 -070077/* Boot loader ID as an integer, for the benefit of proc_dointvec */
78int bootloader_type;
79
80unsigned long saved_video_mode;
81
Andi Kleenf039b752007-05-02 19:27:12 +020082int force_mwait __cpuinitdata;
83
Andi Kleenf2d3efe2006-03-25 16:30:22 +010084/*
85 * Early DMI memory
86 */
87int dmi_alloc_index;
88char dmi_alloc_data[DMI_MAX_DATA];
89
Linus Torvalds1da177e2005-04-16 15:20:36 -070090/*
91 * Setup options
92 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070093struct screen_info screen_info;
Andi Kleen2ee60e172006-06-26 13:59:44 +020094EXPORT_SYMBOL(screen_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095struct sys_desc_table_struct {
96 unsigned short length;
97 unsigned char table[0];
98};
99
100struct edid_info edid_info;
Antonino A. Daplasba707102006-06-26 00:26:37 -0700101EXPORT_SYMBOL_GPL(edid_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103extern int root_mountflags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
Alon Bar-Levadf48852007-02-12 00:54:25 -0800105char __initdata command_line[COMMAND_LINE_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107struct resource standard_io_resources[] = {
108 { .name = "dma1", .start = 0x00, .end = 0x1f,
109 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
110 { .name = "pic1", .start = 0x20, .end = 0x21,
111 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
112 { .name = "timer0", .start = 0x40, .end = 0x43,
113 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
114 { .name = "timer1", .start = 0x50, .end = 0x53,
115 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
116 { .name = "keyboard", .start = 0x60, .end = 0x6f,
117 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
118 { .name = "dma page reg", .start = 0x80, .end = 0x8f,
119 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
120 { .name = "pic2", .start = 0xa0, .end = 0xa1,
121 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
122 { .name = "dma2", .start = 0xc0, .end = 0xdf,
123 .flags = IORESOURCE_BUSY | IORESOURCE_IO },
124 { .name = "fpu", .start = 0xf0, .end = 0xff,
125 .flags = IORESOURCE_BUSY | IORESOURCE_IO }
126};
127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128#define IORESOURCE_RAM (IORESOURCE_BUSY | IORESOURCE_MEM)
129
130struct resource data_resource = {
131 .name = "Kernel data",
132 .start = 0,
133 .end = 0,
134 .flags = IORESOURCE_RAM,
135};
136struct resource code_resource = {
137 .name = "Kernel code",
138 .start = 0,
139 .end = 0,
140 .flags = IORESOURCE_RAM,
141};
142
Vivek Goyalaac04b32006-01-09 20:51:47 -0800143#ifdef CONFIG_PROC_VMCORE
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200144/* elfcorehdr= specifies the location of elf core header
145 * stored by the crashed kernel. This option will be passed
146 * by kexec loader to the capture kernel.
147 */
148static int __init setup_elfcorehdr(char *arg)
149{
150 char *end;
151 if (!arg)
152 return -EINVAL;
153 elfcorehdr_addr = memparse(arg, &end);
154 return end > arg ? 0 : -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155}
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200156early_param("elfcorehdr", setup_elfcorehdr);
157#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Matt Tolentino2b976902005-06-23 00:08:06 -0700159#ifndef CONFIG_NUMA
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700160static void __init
161contig_initmem_init(unsigned long start_pfn, unsigned long end_pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162{
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700163 unsigned long bootmap_size, bootmap;
164
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700165 bootmap_size = bootmem_bootmap_pages(end_pfn)<<PAGE_SHIFT;
166 bootmap = find_e820_area(0, end_pfn<<PAGE_SHIFT, bootmap_size);
167 if (bootmap == -1L)
168 panic("Cannot find bootmem map of size %ld\n",bootmap_size);
169 bootmap_size = init_bootmem(bootmap >> PAGE_SHIFT, end_pfn);
Mel Gorman5cb248a2006-09-27 01:49:52 -0700170 e820_register_active_regions(0, start_pfn, end_pfn);
171 free_bootmem_with_active_regions(0, end_pfn);
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700172 reserve_bootmem(bootmap, bootmap_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173}
174#endif
175
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176#if defined(CONFIG_EDD) || defined(CONFIG_EDD_MODULE)
177struct edd edd;
178#ifdef CONFIG_EDD_MODULE
179EXPORT_SYMBOL(edd);
180#endif
181/**
182 * copy_edd() - Copy the BIOS EDD information
183 * from boot_params into a safe place.
184 *
185 */
186static inline void copy_edd(void)
187{
188 memcpy(edd.mbr_signature, EDD_MBR_SIGNATURE, sizeof(edd.mbr_signature));
189 memcpy(edd.edd_info, EDD_BUF, sizeof(edd.edd_info));
190 edd.mbr_signature_nr = EDD_MBR_SIG_NR;
191 edd.edd_info_nr = EDD_NR;
192}
193#else
194static inline void copy_edd(void)
195{
196}
197#endif
198
199#define EBDA_ADDR_POINTER 0x40E
Andi Kleenac71d122006-05-08 15:17:28 +0200200
201unsigned __initdata ebda_addr;
202unsigned __initdata ebda_size;
203
204static void discover_ebda(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205{
Andi Kleenac71d122006-05-08 15:17:28 +0200206 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 * there is a real-mode segmented pointer pointing to the
208 * 4K EBDA area at 0x40E
209 */
Vivek Goyalbdb96a62007-05-02 19:27:07 +0200210 ebda_addr = *(unsigned short *)__va(EBDA_ADDR_POINTER);
Andi Kleenac71d122006-05-08 15:17:28 +0200211 ebda_addr <<= 4;
212
Vivek Goyalbdb96a62007-05-02 19:27:07 +0200213 ebda_size = *(unsigned short *)__va(ebda_addr);
Andi Kleenac71d122006-05-08 15:17:28 +0200214
215 /* Round EBDA up to pages */
216 if (ebda_size == 0)
217 ebda_size = 1;
218 ebda_size <<= 10;
219 ebda_size = round_up(ebda_size + (ebda_addr & ~PAGE_MASK), PAGE_SIZE);
220 if (ebda_size > 64*1024)
221 ebda_size = 64*1024;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222}
223
224void __init setup_arch(char **cmdline_p)
225{
Alon Bar-Levadf48852007-02-12 00:54:25 -0800226 printk(KERN_INFO "Command line: %s\n", boot_command_line);
Andi Kleen43c85c92006-09-26 10:52:32 +0200227
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 ROOT_DEV = old_decode_dev(ORIG_ROOT_DEV);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 screen_info = SCREEN_INFO;
230 edid_info = EDID_INFO;
231 saved_video_mode = SAVED_VIDEO_MODE;
232 bootloader_type = LOADER_TYPE;
233
234#ifdef CONFIG_BLK_DEV_RAM
235 rd_image_start = RAMDISK_FLAGS & RAMDISK_IMAGE_START_MASK;
236 rd_prompt = ((RAMDISK_FLAGS & RAMDISK_PROMPT_FLAG) != 0);
237 rd_doload = ((RAMDISK_FLAGS & RAMDISK_LOAD_FLAG) != 0);
238#endif
239 setup_memory_region();
240 copy_edd();
241
242 if (!MOUNT_ROOT_RDONLY)
243 root_mountflags &= ~MS_RDONLY;
244 init_mm.start_code = (unsigned long) &_text;
245 init_mm.end_code = (unsigned long) &_etext;
246 init_mm.end_data = (unsigned long) &_edata;
247 init_mm.brk = (unsigned long) &_end;
248
Linus Torvaldse3ebadd2007-05-07 08:44:24 -0700249 code_resource.start = virt_to_phys(&_text);
250 code_resource.end = virt_to_phys(&_etext)-1;
251 data_resource.start = virt_to_phys(&_etext);
252 data_resource.end = virt_to_phys(&_edata)-1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 early_identify_cpu(&boot_cpu_data);
255
Alon Bar-Levadf48852007-02-12 00:54:25 -0800256 strlcpy(command_line, boot_command_line, COMMAND_LINE_SIZE);
Andi Kleen2c8c0e62006-09-26 10:52:32 +0200257 *cmdline_p = command_line;
258
259 parse_early_param();
260
261 finish_e820_parsing();
Andi Kleen9ca33eb2006-09-26 10:52:32 +0200262
Mel Gorman5cb248a2006-09-27 01:49:52 -0700263 e820_register_active_regions(0, 0, -1UL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 /*
265 * partially used pages are not usable - thus
266 * we are rounding upwards:
267 */
268 end_pfn = e820_end_of_ram();
Jan Beulichcaff0712006-09-26 10:52:31 +0200269 num_physpages = end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270
271 check_efer();
272
Andi Kleenac71d122006-05-08 15:17:28 +0200273 discover_ebda();
274
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 init_memory_mapping(0, (end_pfn_map << PAGE_SHIFT));
276
Andi Kleenf2d3efe2006-03-25 16:30:22 +0100277 dmi_scan_machine();
278
Len Brown888ba6c2005-08-24 12:07:20 -0400279#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 /*
281 * Initialize the ACPI boot-time table parser (gets the RSDP and SDT).
282 * Call this early for SRAT node setup.
283 */
284 acpi_boot_table_init();
285#endif
286
Jan Beulichcaff0712006-09-26 10:52:31 +0200287 /* How many end-of-memory variables you have, grandma! */
288 max_low_pfn = end_pfn;
289 max_pfn = end_pfn;
290 high_memory = (void *)__va(end_pfn * PAGE_SIZE - 1) + 1;
291
Mel Gorman5cb248a2006-09-27 01:49:52 -0700292 /* Remove active ranges so rediscovery with NUMA-awareness happens */
293 remove_all_active_ranges();
294
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295#ifdef CONFIG_ACPI_NUMA
296 /*
297 * Parse SRAT to discover nodes.
298 */
299 acpi_numa_init();
300#endif
301
Matt Tolentino2b976902005-06-23 00:08:06 -0700302#ifdef CONFIG_NUMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 numa_initmem_init(0, end_pfn);
304#else
Matt Tolentinobbfceef2005-06-23 00:08:07 -0700305 contig_initmem_init(0, end_pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306#endif
307
308 /* Reserve direct mapping */
309 reserve_bootmem_generic(table_start << PAGE_SHIFT,
310 (table_end - table_start) << PAGE_SHIFT);
311
312 /* reserve kernel */
Andi Kleenceee8822006-08-30 19:37:12 +0200313 reserve_bootmem_generic(__pa_symbol(&_text),
314 __pa_symbol(&_end) - __pa_symbol(&_text));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
316 /*
317 * reserve physical page 0 - it's a special BIOS page on many boxes,
318 * enabling clean reboots, SMP operation, laptop functions.
319 */
320 reserve_bootmem_generic(0, PAGE_SIZE);
321
322 /* reserve ebda region */
Andi Kleenac71d122006-05-08 15:17:28 +0200323 if (ebda_addr)
324 reserve_bootmem_generic(ebda_addr, ebda_size);
Amul Shah076422d2007-02-13 13:26:19 +0100325#ifdef CONFIG_NUMA
326 /* reserve nodemap region */
327 if (nodemap_addr)
328 reserve_bootmem_generic(nodemap_addr, nodemap_size);
329#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
331#ifdef CONFIG_SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 /* Reserve SMP trampoline */
Vivek Goyal90b1c202007-05-02 19:27:07 +0200333 reserve_bootmem_generic(SMP_TRAMPOLINE_BASE, 2*PAGE_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334#endif
335
Len Brown673d5b42007-07-28 03:33:16 -0400336#ifdef CONFIG_ACPI_SLEEP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 /*
338 * Reserve low memory region for sleep support.
339 */
340 acpi_reserve_bootmem();
341#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 /*
343 * Find and reserve possible boot-time SMP configuration:
344 */
345 find_smp_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346#ifdef CONFIG_BLK_DEV_INITRD
347 if (LOADER_TYPE && INITRD_START) {
348 if (INITRD_START + INITRD_SIZE <= (end_pfn << PAGE_SHIFT)) {
349 reserve_bootmem_generic(INITRD_START, INITRD_SIZE);
Henry Nestler19e5d9c2006-12-06 20:37:45 -0800350 initrd_start = INITRD_START + PAGE_OFFSET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 initrd_end = initrd_start+INITRD_SIZE;
352 }
353 else {
354 printk(KERN_ERR "initrd extends beyond end of memory "
355 "(0x%08lx > 0x%08lx)\ndisabling initrd\n",
356 (unsigned long)(INITRD_START + INITRD_SIZE),
357 (unsigned long)(end_pfn << PAGE_SHIFT));
358 initrd_start = 0;
359 }
360 }
361#endif
Eric W. Biederman5f5609d2005-06-25 14:58:04 -0700362#ifdef CONFIG_KEXEC
363 if (crashk_res.start != crashk_res.end) {
Amul Shah00212fe2006-06-25 05:49:31 -0700364 reserve_bootmem_generic(crashk_res.start,
Eric W. Biederman5f5609d2005-06-25 14:58:04 -0700365 crashk_res.end - crashk_res.start + 1);
366 }
367#endif
Eric W. Biederman0d317fb2005-08-06 13:47:36 -0600368
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 paging_init();
370
Andi Kleenf157cbb2006-09-26 10:52:41 +0200371#ifdef CONFIG_PCI
Andi Kleendfa46982006-09-26 10:52:30 +0200372 early_quirks();
Andi Kleenf157cbb2006-09-26 10:52:41 +0200373#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
Ashok Raj51f62e12006-03-25 16:29:28 +0100375 /*
376 * set this early, so we dont allocate cpu0
377 * if MADT list doesnt list BSP first
378 * mpparse.c/MP_processor_info() allocates logical cpu numbers.
379 */
380 cpu_set(0, cpu_present_map);
Len Brown888ba6c2005-08-24 12:07:20 -0400381#ifdef CONFIG_ACPI
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 /*
383 * Read APIC and some other early information from ACPI tables.
384 */
385 acpi_boot_init();
386#endif
387
Ravikiran Thirumalai05b3cbd2006-01-11 22:45:36 +0100388 init_cpu_to_node();
389
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 /*
391 * get boot-time SMP configuration:
392 */
393 if (smp_found_config)
394 get_smp_config();
395 init_apic_mappings();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
397 /*
Andi Kleenfc986db2007-02-13 13:26:24 +0100398 * We trust e820 completely. No explicit ROM probing in memory.
399 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 e820_reserve_resources();
Rafael J. Wysockie8eff5a2006-09-25 23:32:46 -0700401 e820_mark_nosave_regions();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 {
404 unsigned i;
405 /* request I/O space for devices used on all i[345]86 PCs */
Andi Kleen9d0ef4f2006-09-30 01:47:55 +0200406 for (i = 0; i < ARRAY_SIZE(standard_io_resources); i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 request_resource(&ioport_resource, &standard_io_resources[i]);
408 }
409
Andi Kleena1e97782005-04-16 15:25:12 -0700410 e820_setup_gap();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412#ifdef CONFIG_VT
413#if defined(CONFIG_VGA_CONSOLE)
414 conswitchp = &vga_con;
415#elif defined(CONFIG_DUMMY_CONSOLE)
416 conswitchp = &dummy_con;
417#endif
418#endif
419}
420
Ashok Raje6982c62005-06-25 14:54:58 -0700421static int __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422{
423 unsigned int *v;
424
Andi Kleenebfcaa92005-04-16 15:25:18 -0700425 if (c->extended_cpuid_level < 0x80000004)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 return 0;
427
428 v = (unsigned int *) c->x86_model_id;
429 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
430 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
431 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
432 c->x86_model_id[48] = 0;
433 return 1;
434}
435
436
Ashok Raje6982c62005-06-25 14:54:58 -0700437static void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438{
439 unsigned int n, dummy, eax, ebx, ecx, edx;
440
Andi Kleenebfcaa92005-04-16 15:25:18 -0700441 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
443 if (n >= 0x80000005) {
444 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
445 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
446 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
447 c->x86_cache_size=(ecx>>24)+(edx>>24);
448 /* On K8 L1 TLB is inclusive, so don't count it */
449 c->x86_tlbsize = 0;
450 }
451
452 if (n >= 0x80000006) {
453 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
454 ecx = cpuid_ecx(0x80000006);
455 c->x86_cache_size = ecx >> 16;
456 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
457
458 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
459 c->x86_cache_size, ecx & 0xFF);
460 }
461
462 if (n >= 0x80000007)
463 cpuid(0x80000007, &dummy, &dummy, &dummy, &c->x86_power);
464 if (n >= 0x80000008) {
465 cpuid(0x80000008, &eax, &dummy, &dummy, &dummy);
466 c->x86_virt_bits = (eax >> 8) & 0xff;
467 c->x86_phys_bits = eax & 0xff;
468 }
469}
470
Andi Kleen3f098c22005-09-12 18:49:24 +0200471#ifdef CONFIG_NUMA
472static int nearby_node(int apicid)
473{
474 int i;
475 for (i = apicid - 1; i >= 0; i--) {
476 int node = apicid_to_node[i];
477 if (node != NUMA_NO_NODE && node_online(node))
478 return node;
479 }
480 for (i = apicid + 1; i < MAX_LOCAL_APIC; i++) {
481 int node = apicid_to_node[i];
482 if (node != NUMA_NO_NODE && node_online(node))
483 return node;
484 }
485 return first_node(node_online_map); /* Shouldn't happen */
486}
487#endif
488
Andi Kleen63518642005-04-16 15:25:16 -0700489/*
490 * On a AMD dual core setup the lower bits of the APIC id distingush the cores.
491 * Assumes number of cores is a power of two.
492 */
493static void __init amd_detect_cmp(struct cpuinfo_x86 *c)
494{
495#ifdef CONFIG_SMP
Andi Kleenb41e2932005-05-20 14:27:55 -0700496 unsigned bits;
Andi Kleen3f098c22005-09-12 18:49:24 +0200497#ifdef CONFIG_NUMA
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200498 int cpu = smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200499 int node = 0;
Ravikiran G Thirumalai60c1bc82006-03-25 16:30:04 +0100500 unsigned apicid = hard_smp_processor_id();
Andi Kleen3f098c22005-09-12 18:49:24 +0200501#endif
Andi Kleenfaee9a52006-06-26 13:56:10 +0200502 unsigned ecx = cpuid_ecx(0x80000008);
Andi Kleenb41e2932005-05-20 14:27:55 -0700503
Andi Kleenfaee9a52006-06-26 13:56:10 +0200504 c->x86_max_cores = (ecx & 0xff) + 1;
505
506 /* CPU telling us the core id bits shift? */
507 bits = (ecx >> 12) & 0xF;
508
509 /* Otherwise recompute */
510 if (bits == 0) {
511 while ((1 << bits) < c->x86_max_cores)
512 bits++;
513 }
Andi Kleenb41e2932005-05-20 14:27:55 -0700514
515 /* Low order bits define the core id (index of core in socket) */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200516 c->cpu_core_id = c->phys_proc_id & ((1 << bits)-1);
Andi Kleenb41e2932005-05-20 14:27:55 -0700517 /* Convert the APIC ID into the socket ID */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200518 c->phys_proc_id = phys_pkg_id(bits);
Andi Kleen63518642005-04-16 15:25:16 -0700519
520#ifdef CONFIG_NUMA
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200521 node = c->phys_proc_id;
Andi Kleen3f098c22005-09-12 18:49:24 +0200522 if (apicid_to_node[apicid] != NUMA_NO_NODE)
523 node = apicid_to_node[apicid];
524 if (!node_online(node)) {
525 /* Two possibilities here:
526 - The CPU is missing memory and no node was created.
527 In that case try picking one from a nearby CPU
528 - The APIC IDs differ from the HyperTransport node IDs
529 which the K8 northbridge parsing fills in.
530 Assume they are all increased by a constant offset,
531 but in the same order as the HT nodeids.
532 If that doesn't result in a usable node fall back to the
533 path for the previous case. */
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200534 int ht_nodeid = apicid - (cpu_data[0].phys_proc_id << bits);
Andi Kleen3f098c22005-09-12 18:49:24 +0200535 if (ht_nodeid >= 0 &&
536 apicid_to_node[ht_nodeid] != NUMA_NO_NODE)
537 node = apicid_to_node[ht_nodeid];
538 /* Pick a nearby node */
539 if (!node_online(node))
540 node = nearby_node(apicid);
541 }
Andi Kleen69d81fc2005-11-05 17:25:53 +0100542 numa_set_node(cpu, node);
Andi Kleena1586082005-05-16 21:53:21 -0700543
Rohit Sethe42f9432006-06-26 13:59:14 +0200544 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleen3f098c22005-09-12 18:49:24 +0200545#endif
Andi Kleen63518642005-04-16 15:25:16 -0700546#endif
547}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200549#define ENABLE_C1E_MASK 0x18000000
550#define CPUID_PROCESSOR_SIGNATURE 1
551#define CPUID_XFAM 0x0ff00000
552#define CPUID_XFAM_K8 0x00000000
553#define CPUID_XFAM_10H 0x00100000
554#define CPUID_XFAM_11H 0x00200000
555#define CPUID_XMOD 0x000f0000
556#define CPUID_XMOD_REV_F 0x00040000
557
558/* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
559static __cpuinit int amd_apic_timer_broken(void)
560{
561 u32 lo, hi;
562 u32 eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
563 switch (eax & CPUID_XFAM) {
564 case CPUID_XFAM_K8:
565 if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
566 break;
567 case CPUID_XFAM_10H:
568 case CPUID_XFAM_11H:
569 rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
570 if (lo & ENABLE_C1E_MASK)
571 return 1;
572 break;
573 default:
574 /* err on the side of caution */
575 return 1;
576 }
577 return 0;
578}
579
Magnus Dammed775042006-09-26 10:52:36 +0200580static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581{
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100582 unsigned level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700584#ifdef CONFIG_SMP
585 unsigned long value;
586
Andi Kleen7d318d72005-09-29 22:05:55 +0200587 /*
588 * Disable TLB flush filter by setting HWCR.FFDIS on K8
589 * bit 6 of msr C001_0015
590 *
591 * Errata 63 for SH-B3 steppings
592 * Errata 122 for all steppings (F+ have it disabled by default)
593 */
594 if (c->x86 == 15) {
595 rdmsrl(MSR_K8_HWCR, value);
596 value |= 1 << 6;
597 wrmsrl(MSR_K8_HWCR, value);
598 }
Linus Torvaldsbc5e8fd2005-09-17 15:41:04 -0700599#endif
600
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 /* Bit 31 in normal CPUID used for nonstandard 3DNow ID;
602 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway */
603 clear_bit(0*32+31, &c->x86_capability);
604
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100605 /* On C+ stepping K8 rep microcode works well for copy/memset */
606 level = cpuid_eax(1);
607 if (c->x86 == 15 && ((level >= 0x0f48 && level < 0x0f50) || level >= 0x0f58))
608 set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
Andi Kleen5b74e3a2007-07-21 17:09:57 +0200609 if (c->x86 == 0x10)
610 set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
Andi Kleen7bcd3f32006-02-03 21:51:02 +0100611
Andi Kleen18bd0572006-04-20 02:36:45 +0200612 /* Enable workaround for FXSAVE leak */
613 if (c->x86 >= 6)
614 set_bit(X86_FEATURE_FXSAVE_LEAK, &c->x86_capability);
615
Rohit Sethe42f9432006-06-26 13:59:14 +0200616 level = get_model_name(c);
617 if (!level) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 switch (c->x86) {
619 case 15:
620 /* Should distinguish Models here, but this is only
621 a fallback anyways. */
622 strcpy(c->x86_model_id, "Hammer");
623 break;
624 }
625 }
626 display_cacheinfo(c);
627
Andi Kleen130951c2006-01-11 22:42:02 +0100628 /* c->x86_power is 8000_0007 edx. Bit 8 is constant TSC */
629 if (c->x86_power & (1<<8))
630 set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
631
Andi Kleenfaee9a52006-06-26 13:56:10 +0200632 /* Multi core CPU? */
633 if (c->extended_cpuid_level >= 0x80000008)
Andi Kleen63518642005-04-16 15:25:16 -0700634 amd_detect_cmp(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635
Andi Kleen67cddd92007-07-21 17:10:03 +0200636 if (c->extended_cpuid_level >= 0x80000006 &&
637 (cpuid_edx(0x80000006) & 0xf000))
638 num_cache_leaves = 4;
639 else
640 num_cache_leaves = 3;
Andi Kleen20493362006-09-26 10:52:41 +0200641
Andi Kleen0bd8acd2007-07-22 11:12:34 +0200642 if (c->x86 == 0xf || c->x86 == 0x10 || c->x86 == 0x11)
643 set_bit(X86_FEATURE_K8, &c->x86_capability);
644
Andi Kleen61677962006-12-07 02:14:12 +0100645 /* RDTSC can be speculated around */
646 clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
Andi Kleenf039b752007-05-02 19:27:12 +0200647
648 /* Family 10 doesn't support C states in MWAIT so don't use it */
649 if (c->x86 == 0x10 && !force_mwait)
650 clear_bit(X86_FEATURE_MWAIT, &c->x86_capability);
Thomas Gleixnerfb79d222007-10-12 23:04:07 +0200651
652 if (amd_apic_timer_broken())
653 disable_apic_timer = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654}
655
Ashok Raje6982c62005-06-25 14:54:58 -0700656static void __cpuinit detect_ht(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657{
658#ifdef CONFIG_SMP
659 u32 eax, ebx, ecx, edx;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100660 int index_msb, core_bits;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100661
662 cpuid(1, &eax, &ebx, &ecx, &edx);
663
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100664
Rohit Sethe42f9432006-06-26 13:59:14 +0200665 if (!cpu_has(c, X86_FEATURE_HT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 return;
Rohit Sethe42f9432006-06-26 13:59:14 +0200667 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
668 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 smp_num_siblings = (ebx & 0xff0000) >> 16;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100671
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 if (smp_num_siblings == 1) {
673 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100674 } else if (smp_num_siblings > 1 ) {
675
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 if (smp_num_siblings > NR_CPUS) {
677 printk(KERN_WARNING "CPU: Unsupported number of the siblings %d", smp_num_siblings);
678 smp_num_siblings = 1;
679 return;
680 }
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100681
682 index_msb = get_count_order(smp_num_siblings);
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200683 c->phys_proc_id = phys_pkg_id(index_msb);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700684
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100685 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700686
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100687 index_msb = get_count_order(smp_num_siblings) ;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700688
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100689 core_bits = get_count_order(c->x86_max_cores);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700690
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200691 c->cpu_core_id = phys_pkg_id(index_msb) &
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100692 ((1 << core_bits) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 }
Rohit Sethe42f9432006-06-26 13:59:14 +0200694out:
695 if ((c->x86_max_cores * smp_num_siblings) > 1) {
696 printk(KERN_INFO "CPU: Physical Processor ID: %d\n", c->phys_proc_id);
697 printk(KERN_INFO "CPU: Processor Core ID: %d\n", c->cpu_core_id);
698 }
699
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700#endif
701}
702
Andi Kleen3dd9d512005-04-16 15:25:15 -0700703/*
704 * find out the number of processor cores on the die
705 */
Ashok Raje6982c62005-06-25 14:54:58 -0700706static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
Andi Kleen3dd9d512005-04-16 15:25:15 -0700707{
Rohit Seth2bbc4192006-06-26 13:58:02 +0200708 unsigned int eax, t;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700709
710 if (c->cpuid_level < 4)
711 return 1;
712
Rohit Seth2bbc4192006-06-26 13:58:02 +0200713 cpuid_count(4, 0, &eax, &t, &t, &t);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700714
715 if (eax & 0x1f)
716 return ((eax >> 26) + 1);
717 else
718 return 1;
719}
720
Andi Kleendf0cc262005-09-12 18:49:24 +0200721static void srat_detect_node(void)
722{
723#ifdef CONFIG_NUMA
Ravikiran G Thirumalaiddea7be2005-10-03 10:36:28 -0700724 unsigned node;
Andi Kleendf0cc262005-09-12 18:49:24 +0200725 int cpu = smp_processor_id();
Rohit Sethe42f9432006-06-26 13:59:14 +0200726 int apicid = hard_smp_processor_id();
Andi Kleendf0cc262005-09-12 18:49:24 +0200727
728 /* Don't do the funky fallback heuristics the AMD version employs
729 for now. */
Rohit Sethe42f9432006-06-26 13:59:14 +0200730 node = apicid_to_node[apicid];
Andi Kleendf0cc262005-09-12 18:49:24 +0200731 if (node == NUMA_NO_NODE)
Daniel Yeisley0d015322006-05-30 22:47:57 +0200732 node = first_node(node_online_map);
Andi Kleen69d81fc2005-11-05 17:25:53 +0100733 numa_set_node(cpu, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200734
Andi Kleenc31fbb12006-09-26 10:52:33 +0200735 printk(KERN_INFO "CPU %d/%x -> Node %d\n", cpu, apicid, node);
Andi Kleendf0cc262005-09-12 18:49:24 +0200736#endif
737}
738
Ashok Raje6982c62005-06-25 14:54:58 -0700739static void __cpuinit init_intel(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740{
741 /* Cache sizes */
742 unsigned n;
743
744 init_intel_cacheinfo(c);
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200745 if (c->cpuid_level > 9 ) {
746 unsigned eax = cpuid_eax(10);
747 /* Check for version and the number of counters */
748 if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
749 set_bit(X86_FEATURE_ARCH_PERFMON, &c->x86_capability);
750 }
751
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100752 if (cpu_has_ds) {
753 unsigned int l1, l2;
754 rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
Stephane Eranianee58fad2006-12-07 02:14:11 +0100755 if (!(l1 & (1<<11)))
756 set_bit(X86_FEATURE_BTS, c->x86_capability);
Stephane Eranian36b2a8d2006-12-07 02:14:01 +0100757 if (!(l1 & (1<<12)))
758 set_bit(X86_FEATURE_PEBS, c->x86_capability);
759 }
760
Andi Kleenebfcaa92005-04-16 15:25:18 -0700761 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 if (n >= 0x80000008) {
763 unsigned eax = cpuid_eax(0x80000008);
764 c->x86_virt_bits = (eax >> 8) & 0xff;
765 c->x86_phys_bits = eax & 0xff;
Shaohua Liaf9c1422005-11-05 17:25:54 +0100766 /* CPUID workaround for Intel 0F34 CPU */
767 if (c->x86_vendor == X86_VENDOR_INTEL &&
768 c->x86 == 0xF && c->x86_model == 0x3 &&
769 c->x86_mask == 0x4)
770 c->x86_phys_bits = 36;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 }
772
773 if (c->x86 == 15)
774 c->x86_cache_alignment = c->x86_clflush_size * 2;
Andi Kleen39b3a792006-01-11 22:42:45 +0100775 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
776 (c->x86 == 0x6 && c->x86_model >= 0x0e))
Andi Kleenc29601e2005-04-16 15:25:05 -0700777 set_bit(X86_FEATURE_CONSTANT_TSC, &c->x86_capability);
Andi Kleen27fbe5b2006-09-26 10:52:41 +0200778 if (c->x86 == 6)
779 set_bit(X86_FEATURE_REP_GOOD, &c->x86_capability);
Arjan van de Venf3d73702006-12-07 02:14:12 +0100780 if (c->x86 == 15)
781 set_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
782 else
783 clear_bit(X86_FEATURE_SYNC_RDTSC, &c->x86_capability);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100784 c->x86_max_cores = intel_num_cpu_cores(c);
Andi Kleendf0cc262005-09-12 18:49:24 +0200785
786 srat_detect_node();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787}
788
Adrian Bunk672289e2005-09-10 00:27:21 -0700789static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790{
791 char *v = c->x86_vendor_id;
792
793 if (!strcmp(v, "AuthenticAMD"))
794 c->x86_vendor = X86_VENDOR_AMD;
795 else if (!strcmp(v, "GenuineIntel"))
796 c->x86_vendor = X86_VENDOR_INTEL;
797 else
798 c->x86_vendor = X86_VENDOR_UNKNOWN;
799}
800
801struct cpu_model_info {
802 int vendor;
803 int family;
804 char *model_names[16];
805};
806
807/* Do some early cpuid on the boot CPU to get some parameter that are
808 needed before check_bugs. Everything advanced is in identify_cpu
809 below. */
Ashok Raje6982c62005-06-25 14:54:58 -0700810void __cpuinit early_identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811{
812 u32 tfms;
813
814 c->loops_per_jiffy = loops_per_jiffy;
815 c->x86_cache_size = -1;
816 c->x86_vendor = X86_VENDOR_UNKNOWN;
817 c->x86_model = c->x86_mask = 0; /* So far unknown... */
818 c->x86_vendor_id[0] = '\0'; /* Unset */
819 c->x86_model_id[0] = '\0'; /* Unset */
820 c->x86_clflush_size = 64;
821 c->x86_cache_alignment = c->x86_clflush_size;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100822 c->x86_max_cores = 1;
Andi Kleenebfcaa92005-04-16 15:25:18 -0700823 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824 memset(&c->x86_capability, 0, sizeof c->x86_capability);
825
826 /* Get vendor name */
827 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
828 (unsigned int *)&c->x86_vendor_id[0],
829 (unsigned int *)&c->x86_vendor_id[8],
830 (unsigned int *)&c->x86_vendor_id[4]);
831
832 get_cpu_vendor(c);
833
834 /* Initialize the standard set of capabilities */
835 /* Note that the vendor-specific code below might override */
836
837 /* Intel-defined flags: level 0x00000001 */
838 if (c->cpuid_level >= 0x00000001) {
839 __u32 misc;
840 cpuid(0x00000001, &tfms, &misc, &c->x86_capability[4],
841 &c->x86_capability[0]);
842 c->x86 = (tfms >> 8) & 0xf;
843 c->x86_model = (tfms >> 4) & 0xf;
844 c->x86_mask = tfms & 0xf;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100845 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100847 if (c->x86 >= 0x6)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 c->x86_model += ((tfms >> 16) & 0xF) << 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849 if (c->x86_capability[0] & (1<<19))
850 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 } else {
852 /* Have CPUID level 0 only - unheard of */
853 c->x86 = 4;
854 }
Andi Kleena1586082005-05-16 21:53:21 -0700855
856#ifdef CONFIG_SMP
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200857 c->phys_proc_id = (cpuid_ebx(1) >> 24) & 0xff;
Andi Kleena1586082005-05-16 21:53:21 -0700858#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859}
860
861/*
862 * This does the hard work of actually picking apart the CPU stuff...
863 */
Ashok Raje6982c62005-06-25 14:54:58 -0700864void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865{
866 int i;
867 u32 xlvl;
868
869 early_identify_cpu(c);
870
871 /* AMD-defined flags: level 0x80000001 */
872 xlvl = cpuid_eax(0x80000000);
Andi Kleenebfcaa92005-04-16 15:25:18 -0700873 c->extended_cpuid_level = xlvl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874 if ((xlvl & 0xffff0000) == 0x80000000) {
875 if (xlvl >= 0x80000001) {
876 c->x86_capability[1] = cpuid_edx(0x80000001);
H. Peter Anvin5b7abc62005-05-01 08:58:49 -0700877 c->x86_capability[6] = cpuid_ecx(0x80000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 }
879 if (xlvl >= 0x80000004)
880 get_model_name(c); /* Default name */
881 }
882
883 /* Transmeta-defined flags: level 0x80860001 */
884 xlvl = cpuid_eax(0x80860000);
885 if ((xlvl & 0xffff0000) == 0x80860000) {
886 /* Don't set x86_cpuid_level here for now to not confuse. */
887 if (xlvl >= 0x80860001)
888 c->x86_capability[2] = cpuid_edx(0x80860001);
889 }
890
Venki Pallipadi1d679532007-07-11 12:18:32 -0700891 init_scattered_cpuid_features(c);
892
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800893 c->apicid = phys_pkg_id(0);
894
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 /*
896 * Vendor-specific initialization. In this section we
897 * canonicalize the feature flags, meaning if there are
898 * features a certain CPU supports which CPUID doesn't
899 * tell us, CPUID claiming incorrect flags, or other bugs,
900 * we handle them here.
901 *
902 * At the end of this section, c->x86_capability better
903 * indicate the features this CPU genuinely supports!
904 */
905 switch (c->x86_vendor) {
906 case X86_VENDOR_AMD:
907 init_amd(c);
908 break;
909
910 case X86_VENDOR_INTEL:
911 init_intel(c);
912 break;
913
914 case X86_VENDOR_UNKNOWN:
915 default:
916 display_cacheinfo(c);
917 break;
918 }
919
920 select_idle_routine(c);
921 detect_ht(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922
923 /*
924 * On SMP, boot_cpu_data holds the common feature set between
925 * all CPUs; so make sure that we indicate which features are
926 * common between the CPUs. The first time this routine gets
927 * executed, c == &boot_cpu_data.
928 */
929 if (c != &boot_cpu_data) {
930 /* AND the already accumulated flags with these */
931 for (i = 0 ; i < NCAPINTS ; i++)
932 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
933 }
934
935#ifdef CONFIG_X86_MCE
936 mcheck_init(c);
937#endif
Andi Kleen8bd99482007-05-11 11:23:20 +0200938 if (c != &boot_cpu_data)
Shaohua Li3b520b22005-07-07 17:56:38 -0700939 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940#ifdef CONFIG_NUMA
Andi Kleen3019e8e2005-07-28 21:15:28 -0700941 numa_add_cpu(smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942#endif
943}
944
945
Ashok Raje6982c62005-06-25 14:54:58 -0700946void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947{
948 if (c->x86_model_id[0])
949 printk("%s", c->x86_model_id);
950
951 if (c->x86_mask || c->cpuid_level >= 0)
952 printk(" stepping %02x\n", c->x86_mask);
953 else
954 printk("\n");
955}
956
957/*
958 * Get CPU information for use by the procfs.
959 */
960
961static int show_cpuinfo(struct seq_file *m, void *v)
962{
963 struct cpuinfo_x86 *c = v;
964
965 /*
966 * These flag bits must match the definitions in <asm/cpufeature.h>.
967 * NULL means this bit is undefined or reserved; either way it doesn't
968 * have meaning as far as Linux is concerned. Note that it's important
969 * to realize there is a difference between this table and CPUID -- if
970 * applications want to get the raw CPUID data, they should access
971 * /dev/cpu/<cpu_nr>/cpuid instead.
972 */
973 static char *x86_cap_flags[] = {
974 /* Intel-defined */
975 "fpu", "vme", "de", "pse", "tsc", "msr", "pae", "mce",
976 "cx8", "apic", NULL, "sep", "mtrr", "pge", "mca", "cmov",
977 "pat", "pse36", "pn", "clflush", NULL, "dts", "acpi", "mmx",
H. Peter Anvinec481532007-07-11 12:18:29 -0700978 "fxsr", "sse", "sse2", "ss", "ht", "tm", "ia64", "pbe",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979
980 /* AMD-defined */
Zwane Mwaikambo3c3b73b2005-05-01 08:58:51 -0700981 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982 NULL, NULL, NULL, "syscall", NULL, NULL, NULL, NULL,
983 NULL, NULL, NULL, NULL, "nx", NULL, "mmxext", NULL,
Andi Kleenf790cd32007-02-13 13:26:25 +0100984 NULL, "fxsr_opt", "pdpe1gb", "rdtscp", NULL, "lm",
985 "3dnowext", "3dnow",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986
987 /* Transmeta-defined */
988 "recovery", "longrun", NULL, "lrti", NULL, NULL, NULL, NULL,
989 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
990 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
991 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
992
993 /* Other (Linux-defined) */
H. Peter Anvinec481532007-07-11 12:18:29 -0700994 "cxmmx", "k6_mtrr", "cyrix_arr", "centaur_mcr",
995 NULL, NULL, NULL, NULL,
996 "constant_tsc", "up", NULL, "arch_perfmon",
997 "pebs", "bts", NULL, "sync_rdtsc",
998 "rep_good", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1000
1001 /* Intel-defined (#2) */
Andi Kleen9d95dd82006-03-25 16:31:22 +01001002 "pni", NULL, NULL, "monitor", "ds_cpl", "vmx", "smx", "est",
Dave Jonesdcf10302006-09-26 10:52:42 +02001003 "tm2", "ssse3", "cid", NULL, NULL, "cx16", "xtpr", NULL,
Andi Kleenf790cd32007-02-13 13:26:25 +01001004 NULL, NULL, "dca", NULL, NULL, NULL, NULL, "popcnt",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1006
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001007 /* VIA/Cyrix/Centaur-defined */
1008 NULL, NULL, "rng", "rng_en", NULL, NULL, "ace", "ace_en",
H. Peter Anvinec481532007-07-11 12:18:29 -07001009 "ace2", "ace2_en", "phe", "phe_en", "pmm", "pmm_en", NULL, NULL,
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001010 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1011 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1012
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 /* AMD-defined (#2) */
Andi Kleenf790cd32007-02-13 13:26:25 +01001014 "lahf_lm", "cmp_legacy", "svm", "extapic", "cr8_legacy",
1015 "altmovcr8", "abm", "sse4a",
1016 "misalignsse", "3dnowprefetch",
1017 "osvw", "ibs", NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
H. Peter Anvin5b7abc62005-05-01 08:58:49 -07001019 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Venki Pallipadi1d679532007-07-11 12:18:32 -07001020
1021 /* Auxiliary (Linux-defined) */
1022 "ida", NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1023 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1024 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
1025 NULL, NULL, NULL, NULL, NULL, NULL, NULL, NULL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 };
1027 static char *x86_power_flags[] = {
1028 "ts", /* temperature sensor */
1029 "fid", /* frequency id control */
1030 "vid", /* voltage id control */
1031 "ttp", /* thermal trip */
1032 "tm",
Andi Kleen3f98bc42006-01-11 22:42:51 +01001033 "stc",
Andi Kleenf790cd32007-02-13 13:26:25 +01001034 "100mhzsteps",
1035 "hwpstate",
Joerg Roedeld8243952007-05-02 19:27:09 +02001036 "", /* tsc invariant mapped to constant_tsc */
1037 /* nothing */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 };
1039
1040
1041#ifdef CONFIG_SMP
1042 if (!cpu_online(c-cpu_data))
1043 return 0;
1044#endif
1045
1046 seq_printf(m,"processor\t: %u\n"
1047 "vendor_id\t: %s\n"
1048 "cpu family\t: %d\n"
1049 "model\t\t: %d\n"
1050 "model name\t: %s\n",
1051 (unsigned)(c-cpu_data),
1052 c->x86_vendor_id[0] ? c->x86_vendor_id : "unknown",
1053 c->x86,
1054 (int)c->x86_model,
1055 c->x86_model_id[0] ? c->x86_model_id : "unknown");
1056
1057 if (c->x86_mask || c->cpuid_level >= 0)
1058 seq_printf(m, "stepping\t: %d\n", c->x86_mask);
1059 else
1060 seq_printf(m, "stepping\t: unknown\n");
1061
1062 if (cpu_has(c,X86_FEATURE_TSC)) {
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -08001063 unsigned int freq = cpufreq_quick_get((unsigned)(c-cpu_data));
1064 if (!freq)
1065 freq = cpu_khz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 seq_printf(m, "cpu MHz\t\t: %u.%03u\n",
Venkatesh Pallipadi95235ca2005-12-02 10:43:20 -08001067 freq / 1000, (freq % 1000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 }
1069
1070 /* Cache size */
1071 if (c->x86_cache_size >= 0)
1072 seq_printf(m, "cache size\t: %d KB\n", c->x86_cache_size);
1073
1074#ifdef CONFIG_SMP
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001075 if (smp_num_siblings * c->x86_max_cores > 1) {
Andi Kleendb468682005-04-16 15:24:51 -07001076 int cpu = c - cpu_data;
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001077 seq_printf(m, "physical id\t: %d\n", c->phys_proc_id);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001078 seq_printf(m, "siblings\t: %d\n", cpus_weight(cpu_core_map[cpu]));
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001079 seq_printf(m, "core id\t\t: %d\n", c->cpu_core_id);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001080 seq_printf(m, "cpu cores\t: %d\n", c->booted_cores);
Andi Kleendb468682005-04-16 15:24:51 -07001081 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082#endif
1083
1084 seq_printf(m,
1085 "fpu\t\t: yes\n"
1086 "fpu_exception\t: yes\n"
1087 "cpuid level\t: %d\n"
1088 "wp\t\t: yes\n"
1089 "flags\t\t:",
1090 c->cpuid_level);
1091
1092 {
1093 int i;
1094 for ( i = 0 ; i < 32*NCAPINTS ; i++ )
Akinobu Mita3d1712c2006-03-24 03:15:11 -08001095 if (cpu_has(c, i) && x86_cap_flags[i] != NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 seq_printf(m, " %s", x86_cap_flags[i]);
1097 }
1098
1099 seq_printf(m, "\nbogomips\t: %lu.%02lu\n",
1100 c->loops_per_jiffy/(500000/HZ),
1101 (c->loops_per_jiffy/(5000/HZ)) % 100);
1102
1103 if (c->x86_tlbsize > 0)
1104 seq_printf(m, "TLB size\t: %d 4K pages\n", c->x86_tlbsize);
1105 seq_printf(m, "clflush size\t: %d\n", c->x86_clflush_size);
1106 seq_printf(m, "cache_alignment\t: %d\n", c->x86_cache_alignment);
1107
1108 seq_printf(m, "address sizes\t: %u bits physical, %u bits virtual\n",
1109 c->x86_phys_bits, c->x86_virt_bits);
1110
1111 seq_printf(m, "power management:");
1112 {
1113 unsigned i;
1114 for (i = 0; i < 32; i++)
1115 if (c->x86_power & (1 << i)) {
Andi Kleen3f98bc42006-01-11 22:42:51 +01001116 if (i < ARRAY_SIZE(x86_power_flags) &&
1117 x86_power_flags[i])
1118 seq_printf(m, "%s%s",
1119 x86_power_flags[i][0]?" ":"",
1120 x86_power_flags[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 else
1122 seq_printf(m, " [%d]", i);
1123 }
1124 }
Andi Kleen3dd9d512005-04-16 15:25:15 -07001125
Siddha, Suresh Bd31ddaa2005-04-16 15:25:20 -07001126 seq_printf(m, "\n\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 return 0;
1129}
1130
1131static void *c_start(struct seq_file *m, loff_t *pos)
1132{
1133 return *pos < NR_CPUS ? cpu_data + *pos : NULL;
1134}
1135
1136static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1137{
1138 ++*pos;
1139 return c_start(m, pos);
1140}
1141
1142static void c_stop(struct seq_file *m, void *v)
1143{
1144}
1145
1146struct seq_operations cpuinfo_op = {
1147 .start =c_start,
1148 .next = c_next,
1149 .stop = c_stop,
1150 .show = show_cpuinfo,
1151};