blob: eb8ff7ecd34e999d74b1b009ad970c0e7fec4af6 [file] [log] [blame]
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001/* Copyright (c) 2012, Code Aurora Forum. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/err.h>
16#include <linux/ctype.h>
17#include <linux/io.h>
18#include <linux/spinlock.h>
19#include <linux/delay.h>
20#include <linux/clk.h>
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -070021#include <linux/iopoll.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070022
23#include <mach/clk.h>
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -070024#include <mach/rpm-regulator-smd.h>
Vikram Mulukutla19245e02012-07-23 15:58:04 -070025#include <mach/socinfo.h>
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070026
27#include "clock-local2.h"
28#include "clock-pll.h"
Vikram Mulukutlad08a1522012-05-24 15:24:01 -070029#include "clock-rpm.h"
30#include "clock-voter.h"
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070031
32enum {
33 GCC_BASE,
34 MMSS_BASE,
35 LPASS_BASE,
36 MSS_BASE,
Matt Wagantalledf2fad2012-08-06 16:11:46 -070037 APCS_BASE,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070038 N_BASES,
39};
40
41static void __iomem *virt_bases[N_BASES];
42
43#define GCC_REG_BASE(x) (void __iomem *)(virt_bases[GCC_BASE] + (x))
44#define MMSS_REG_BASE(x) (void __iomem *)(virt_bases[MMSS_BASE] + (x))
45#define LPASS_REG_BASE(x) (void __iomem *)(virt_bases[LPASS_BASE] + (x))
46#define MSS_REG_BASE(x) (void __iomem *)(virt_bases[MSS_BASE] + (x))
Matt Wagantalledf2fad2012-08-06 16:11:46 -070047#define APCS_REG_BASE(x) (void __iomem *)(virt_bases[APCS_BASE] + (x))
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -070048
49#define GPLL0_MODE_REG 0x0000
50#define GPLL0_L_REG 0x0004
51#define GPLL0_M_REG 0x0008
52#define GPLL0_N_REG 0x000C
53#define GPLL0_USER_CTL_REG 0x0010
54#define GPLL0_CONFIG_CTL_REG 0x0014
55#define GPLL0_TEST_CTL_REG 0x0018
56#define GPLL0_STATUS_REG 0x001C
57
58#define GPLL1_MODE_REG 0x0040
59#define GPLL1_L_REG 0x0044
60#define GPLL1_M_REG 0x0048
61#define GPLL1_N_REG 0x004C
62#define GPLL1_USER_CTL_REG 0x0050
63#define GPLL1_CONFIG_CTL_REG 0x0054
64#define GPLL1_TEST_CTL_REG 0x0058
65#define GPLL1_STATUS_REG 0x005C
66
67#define MMPLL0_MODE_REG 0x0000
68#define MMPLL0_L_REG 0x0004
69#define MMPLL0_M_REG 0x0008
70#define MMPLL0_N_REG 0x000C
71#define MMPLL0_USER_CTL_REG 0x0010
72#define MMPLL0_CONFIG_CTL_REG 0x0014
73#define MMPLL0_TEST_CTL_REG 0x0018
74#define MMPLL0_STATUS_REG 0x001C
75
76#define MMPLL1_MODE_REG 0x0040
77#define MMPLL1_L_REG 0x0044
78#define MMPLL1_M_REG 0x0048
79#define MMPLL1_N_REG 0x004C
80#define MMPLL1_USER_CTL_REG 0x0050
81#define MMPLL1_CONFIG_CTL_REG 0x0054
82#define MMPLL1_TEST_CTL_REG 0x0058
83#define MMPLL1_STATUS_REG 0x005C
84
85#define MMPLL3_MODE_REG 0x0080
86#define MMPLL3_L_REG 0x0084
87#define MMPLL3_M_REG 0x0088
88#define MMPLL3_N_REG 0x008C
89#define MMPLL3_USER_CTL_REG 0x0090
90#define MMPLL3_CONFIG_CTL_REG 0x0094
91#define MMPLL3_TEST_CTL_REG 0x0098
92#define MMPLL3_STATUS_REG 0x009C
93
94#define LPAPLL_MODE_REG 0x0000
95#define LPAPLL_L_REG 0x0004
96#define LPAPLL_M_REG 0x0008
97#define LPAPLL_N_REG 0x000C
98#define LPAPLL_USER_CTL_REG 0x0010
99#define LPAPLL_CONFIG_CTL_REG 0x0014
100#define LPAPLL_TEST_CTL_REG 0x0018
101#define LPAPLL_STATUS_REG 0x001C
102
103#define GCC_DEBUG_CLK_CTL_REG 0x1880
104#define CLOCK_FRQ_MEASURE_CTL_REG 0x1884
105#define CLOCK_FRQ_MEASURE_STATUS_REG 0x1888
106#define GCC_XO_DIV4_CBCR_REG 0x10C8
107#define APCS_GPLL_ENA_VOTE_REG 0x1480
108#define MMSS_PLL_VOTE_APCS_REG 0x0100
109#define MMSS_DEBUG_CLK_CTL_REG 0x0900
110#define LPASS_DEBUG_CLK_CTL_REG 0x29000
111#define LPASS_LPA_PLL_VOTE_APPS_REG 0x2000
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700112#define MSS_DEBUG_CLK_CTL_REG 0x0078
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700113
Matt Wagantalledf2fad2012-08-06 16:11:46 -0700114#define GLB_CLK_DIAG_REG 0x001C
115
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700116#define USB30_MASTER_CMD_RCGR 0x03D4
117#define USB30_MOCK_UTMI_CMD_RCGR 0x03E8
118#define USB_HSIC_SYSTEM_CMD_RCGR 0x041C
119#define USB_HSIC_CMD_RCGR 0x0440
120#define USB_HSIC_IO_CAL_CMD_RCGR 0x0458
121#define USB_HS_SYSTEM_CMD_RCGR 0x0490
122#define SDCC1_APPS_CMD_RCGR 0x04D0
123#define SDCC2_APPS_CMD_RCGR 0x0510
124#define SDCC3_APPS_CMD_RCGR 0x0550
125#define SDCC4_APPS_CMD_RCGR 0x0590
126#define BLSP1_QUP1_SPI_APPS_CMD_RCGR 0x064C
127#define BLSP1_UART1_APPS_CMD_RCGR 0x068C
128#define BLSP1_QUP2_SPI_APPS_CMD_RCGR 0x06CC
129#define BLSP1_UART2_APPS_CMD_RCGR 0x070C
130#define BLSP1_QUP3_SPI_APPS_CMD_RCGR 0x074C
131#define BLSP1_UART3_APPS_CMD_RCGR 0x078C
132#define BLSP1_QUP4_SPI_APPS_CMD_RCGR 0x07CC
133#define BLSP1_UART4_APPS_CMD_RCGR 0x080C
134#define BLSP1_QUP5_SPI_APPS_CMD_RCGR 0x084C
135#define BLSP1_UART5_APPS_CMD_RCGR 0x088C
136#define BLSP1_QUP6_SPI_APPS_CMD_RCGR 0x08CC
137#define BLSP1_UART6_APPS_CMD_RCGR 0x090C
138#define BLSP2_QUP1_SPI_APPS_CMD_RCGR 0x098C
139#define BLSP2_UART1_APPS_CMD_RCGR 0x09CC
140#define BLSP2_QUP2_SPI_APPS_CMD_RCGR 0x0A0C
141#define BLSP2_UART2_APPS_CMD_RCGR 0x0A4C
142#define BLSP2_QUP3_SPI_APPS_CMD_RCGR 0x0A8C
143#define BLSP2_UART3_APPS_CMD_RCGR 0x0ACC
144#define BLSP2_QUP4_SPI_APPS_CMD_RCGR 0x0B0C
145#define BLSP2_UART4_APPS_CMD_RCGR 0x0B4C
146#define BLSP2_QUP5_SPI_APPS_CMD_RCGR 0x0B8C
147#define BLSP2_UART5_APPS_CMD_RCGR 0x0BCC
148#define BLSP2_QUP6_SPI_APPS_CMD_RCGR 0x0C0C
149#define BLSP2_UART6_APPS_CMD_RCGR 0x0C4C
150#define PDM2_CMD_RCGR 0x0CD0
151#define TSIF_REF_CMD_RCGR 0x0D90
152#define CE1_CMD_RCGR 0x1050
153#define CE2_CMD_RCGR 0x1090
154#define GP1_CMD_RCGR 0x1904
155#define GP2_CMD_RCGR 0x1944
156#define GP3_CMD_RCGR 0x1984
157#define LPAIF_SPKR_CMD_RCGR 0xA000
158#define LPAIF_PRI_CMD_RCGR 0xB000
159#define LPAIF_SEC_CMD_RCGR 0xC000
160#define LPAIF_TER_CMD_RCGR 0xD000
161#define LPAIF_QUAD_CMD_RCGR 0xE000
162#define LPAIF_PCM0_CMD_RCGR 0xF000
163#define LPAIF_PCM1_CMD_RCGR 0x10000
164#define RESAMPLER_CMD_RCGR 0x11000
165#define SLIMBUS_CMD_RCGR 0x12000
166#define LPAIF_PCMOE_CMD_RCGR 0x13000
167#define AHBFABRIC_CMD_RCGR 0x18000
168#define VCODEC0_CMD_RCGR 0x1000
169#define PCLK0_CMD_RCGR 0x2000
170#define PCLK1_CMD_RCGR 0x2020
171#define MDP_CMD_RCGR 0x2040
172#define EXTPCLK_CMD_RCGR 0x2060
173#define VSYNC_CMD_RCGR 0x2080
174#define EDPPIXEL_CMD_RCGR 0x20A0
175#define EDPLINK_CMD_RCGR 0x20C0
176#define EDPAUX_CMD_RCGR 0x20E0
177#define HDMI_CMD_RCGR 0x2100
178#define BYTE0_CMD_RCGR 0x2120
179#define BYTE1_CMD_RCGR 0x2140
180#define ESC0_CMD_RCGR 0x2160
181#define ESC1_CMD_RCGR 0x2180
182#define CSI0PHYTIMER_CMD_RCGR 0x3000
183#define CSI1PHYTIMER_CMD_RCGR 0x3030
184#define CSI2PHYTIMER_CMD_RCGR 0x3060
185#define CSI0_CMD_RCGR 0x3090
186#define CSI1_CMD_RCGR 0x3100
187#define CSI2_CMD_RCGR 0x3160
188#define CSI3_CMD_RCGR 0x31C0
189#define CCI_CMD_RCGR 0x3300
190#define MCLK0_CMD_RCGR 0x3360
191#define MCLK1_CMD_RCGR 0x3390
192#define MCLK2_CMD_RCGR 0x33C0
193#define MCLK3_CMD_RCGR 0x33F0
194#define MMSS_GP0_CMD_RCGR 0x3420
195#define MMSS_GP1_CMD_RCGR 0x3450
196#define JPEG0_CMD_RCGR 0x3500
197#define JPEG1_CMD_RCGR 0x3520
198#define JPEG2_CMD_RCGR 0x3540
199#define VFE0_CMD_RCGR 0x3600
200#define VFE1_CMD_RCGR 0x3620
201#define CPP_CMD_RCGR 0x3640
202#define GFX3D_CMD_RCGR 0x4000
203#define RBCPR_CMD_RCGR 0x4060
204#define AHB_CMD_RCGR 0x5000
205#define AXI_CMD_RCGR 0x5040
206#define OCMEMNOC_CMD_RCGR 0x5090
Vikram Mulukutla274b2d92012-07-13 15:53:04 -0700207#define OCMEMCX_OCMEMNOC_CBCR 0x4058
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700208
209#define MMSS_BCR 0x0240
210#define USB_30_BCR 0x03C0
211#define USB3_PHY_BCR 0x03FC
212#define USB_HS_HSIC_BCR 0x0400
213#define USB_HS_BCR 0x0480
214#define SDCC1_BCR 0x04C0
215#define SDCC2_BCR 0x0500
216#define SDCC3_BCR 0x0540
217#define SDCC4_BCR 0x0580
218#define BLSP1_BCR 0x05C0
219#define BLSP1_QUP1_BCR 0x0640
220#define BLSP1_UART1_BCR 0x0680
221#define BLSP1_QUP2_BCR 0x06C0
222#define BLSP1_UART2_BCR 0x0700
223#define BLSP1_QUP3_BCR 0x0740
224#define BLSP1_UART3_BCR 0x0780
225#define BLSP1_QUP4_BCR 0x07C0
226#define BLSP1_UART4_BCR 0x0800
227#define BLSP1_QUP5_BCR 0x0840
228#define BLSP1_UART5_BCR 0x0880
229#define BLSP1_QUP6_BCR 0x08C0
230#define BLSP1_UART6_BCR 0x0900
231#define BLSP2_BCR 0x0940
232#define BLSP2_QUP1_BCR 0x0980
233#define BLSP2_UART1_BCR 0x09C0
234#define BLSP2_QUP2_BCR 0x0A00
235#define BLSP2_UART2_BCR 0x0A40
236#define BLSP2_QUP3_BCR 0x0A80
237#define BLSP2_UART3_BCR 0x0AC0
238#define BLSP2_QUP4_BCR 0x0B00
239#define BLSP2_UART4_BCR 0x0B40
240#define BLSP2_QUP5_BCR 0x0B80
241#define BLSP2_UART5_BCR 0x0BC0
242#define BLSP2_QUP6_BCR 0x0C00
243#define BLSP2_UART6_BCR 0x0C40
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700244#define BOOT_ROM_BCR 0x0E00
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700245#define PDM_BCR 0x0CC0
246#define PRNG_BCR 0x0D00
247#define BAM_DMA_BCR 0x0D40
248#define TSIF_BCR 0x0D80
249#define CE1_BCR 0x1040
250#define CE2_BCR 0x1080
251#define AUDIO_CORE_BCR 0x4000
252#define VENUS0_BCR 0x1020
253#define MDSS_BCR 0x2300
254#define CAMSS_PHY0_BCR 0x3020
255#define CAMSS_PHY1_BCR 0x3050
256#define CAMSS_PHY2_BCR 0x3080
257#define CAMSS_CSI0_BCR 0x30B0
258#define CAMSS_CSI0PHY_BCR 0x30C0
259#define CAMSS_CSI0RDI_BCR 0x30D0
260#define CAMSS_CSI0PIX_BCR 0x30E0
261#define CAMSS_CSI1_BCR 0x3120
262#define CAMSS_CSI1PHY_BCR 0x3130
263#define CAMSS_CSI1RDI_BCR 0x3140
264#define CAMSS_CSI1PIX_BCR 0x3150
265#define CAMSS_CSI2_BCR 0x3180
266#define CAMSS_CSI2PHY_BCR 0x3190
267#define CAMSS_CSI2RDI_BCR 0x31A0
268#define CAMSS_CSI2PIX_BCR 0x31B0
269#define CAMSS_CSI3_BCR 0x31E0
270#define CAMSS_CSI3PHY_BCR 0x31F0
271#define CAMSS_CSI3RDI_BCR 0x3200
272#define CAMSS_CSI3PIX_BCR 0x3210
273#define CAMSS_ISPIF_BCR 0x3220
274#define CAMSS_CCI_BCR 0x3340
275#define CAMSS_MCLK0_BCR 0x3380
276#define CAMSS_MCLK1_BCR 0x33B0
277#define CAMSS_MCLK2_BCR 0x33E0
278#define CAMSS_MCLK3_BCR 0x3410
279#define CAMSS_GP0_BCR 0x3440
280#define CAMSS_GP1_BCR 0x3470
281#define CAMSS_TOP_BCR 0x3480
282#define CAMSS_MICRO_BCR 0x3490
283#define CAMSS_JPEG_BCR 0x35A0
284#define CAMSS_VFE_BCR 0x36A0
285#define CAMSS_CSI_VFE0_BCR 0x3700
286#define CAMSS_CSI_VFE1_BCR 0x3710
287#define OCMEMNOC_BCR 0x50B0
288#define MMSSNOCAHB_BCR 0x5020
289#define MMSSNOCAXI_BCR 0x5060
290#define OXILI_GFX3D_CBCR 0x4028
291#define OXILICX_AHB_CBCR 0x403C
292#define OXILICX_AXI_CBCR 0x4038
293#define OXILI_BCR 0x4020
294#define OXILICX_BCR 0x4030
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700295#define LPASS_Q6SS_BCR 0x6000
296#define MSS_Q6SS_BCR 0x1068
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700297
298#define OCMEM_SYS_NOC_AXI_CBCR 0x0244
299#define OCMEM_NOC_CFG_AHB_CBCR 0x0248
300#define MMSS_NOC_CFG_AHB_CBCR 0x024C
301
302#define USB30_MASTER_CBCR 0x03C8
303#define USB30_MOCK_UTMI_CBCR 0x03D0
304#define USB_HSIC_AHB_CBCR 0x0408
305#define USB_HSIC_SYSTEM_CBCR 0x040C
306#define USB_HSIC_CBCR 0x0410
307#define USB_HSIC_IO_CAL_CBCR 0x0414
308#define USB_HS_SYSTEM_CBCR 0x0484
309#define USB_HS_AHB_CBCR 0x0488
310#define SDCC1_APPS_CBCR 0x04C4
311#define SDCC1_AHB_CBCR 0x04C8
312#define SDCC2_APPS_CBCR 0x0504
313#define SDCC2_AHB_CBCR 0x0508
314#define SDCC3_APPS_CBCR 0x0544
315#define SDCC3_AHB_CBCR 0x0548
316#define SDCC4_APPS_CBCR 0x0584
317#define SDCC4_AHB_CBCR 0x0588
318#define BLSP1_AHB_CBCR 0x05C4
319#define BLSP1_QUP1_SPI_APPS_CBCR 0x0644
320#define BLSP1_QUP1_I2C_APPS_CBCR 0x0648
321#define BLSP1_UART1_APPS_CBCR 0x0684
322#define BLSP1_UART1_SIM_CBCR 0x0688
323#define BLSP1_QUP2_SPI_APPS_CBCR 0x06C4
324#define BLSP1_QUP2_I2C_APPS_CBCR 0x06C8
325#define BLSP1_UART2_APPS_CBCR 0x0704
326#define BLSP1_UART2_SIM_CBCR 0x0708
327#define BLSP1_QUP3_SPI_APPS_CBCR 0x0744
328#define BLSP1_QUP3_I2C_APPS_CBCR 0x0748
329#define BLSP1_UART3_APPS_CBCR 0x0784
330#define BLSP1_UART3_SIM_CBCR 0x0788
331#define BLSP1_QUP4_SPI_APPS_CBCR 0x07C4
332#define BLSP1_QUP4_I2C_APPS_CBCR 0x07C8
333#define BLSP1_UART4_APPS_CBCR 0x0804
334#define BLSP1_UART4_SIM_CBCR 0x0808
335#define BLSP1_QUP5_SPI_APPS_CBCR 0x0844
336#define BLSP1_QUP5_I2C_APPS_CBCR 0x0848
337#define BLSP1_UART5_APPS_CBCR 0x0884
338#define BLSP1_UART5_SIM_CBCR 0x0888
339#define BLSP1_QUP6_SPI_APPS_CBCR 0x08C4
340#define BLSP1_QUP6_I2C_APPS_CBCR 0x08C8
341#define BLSP1_UART6_APPS_CBCR 0x0904
342#define BLSP1_UART6_SIM_CBCR 0x0908
343#define BLSP2_AHB_CBCR 0x0944
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700344#define BOOT_ROM_AHB_CBCR 0x0E04
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700345#define BLSP2_QUP1_SPI_APPS_CBCR 0x0984
346#define BLSP2_QUP1_I2C_APPS_CBCR 0x0988
347#define BLSP2_UART1_APPS_CBCR 0x09C4
348#define BLSP2_UART1_SIM_CBCR 0x09C8
349#define BLSP2_QUP2_SPI_APPS_CBCR 0x0A04
350#define BLSP2_QUP2_I2C_APPS_CBCR 0x0A08
351#define BLSP2_UART2_APPS_CBCR 0x0A44
352#define BLSP2_UART2_SIM_CBCR 0x0A48
353#define BLSP2_QUP3_SPI_APPS_CBCR 0x0A84
354#define BLSP2_QUP3_I2C_APPS_CBCR 0x0A88
355#define BLSP2_UART3_APPS_CBCR 0x0AC4
356#define BLSP2_UART3_SIM_CBCR 0x0AC8
357#define BLSP2_QUP4_SPI_APPS_CBCR 0x0B04
358#define BLSP2_QUP4_I2C_APPS_CBCR 0x0B08
359#define BLSP2_UART4_APPS_CBCR 0x0B44
360#define BLSP2_UART4_SIM_CBCR 0x0B48
361#define BLSP2_QUP5_SPI_APPS_CBCR 0x0B84
362#define BLSP2_QUP5_I2C_APPS_CBCR 0x0B88
363#define BLSP2_UART5_APPS_CBCR 0x0BC4
364#define BLSP2_UART5_SIM_CBCR 0x0BC8
365#define BLSP2_QUP6_SPI_APPS_CBCR 0x0C04
366#define BLSP2_QUP6_I2C_APPS_CBCR 0x0C08
367#define BLSP2_UART6_APPS_CBCR 0x0C44
368#define BLSP2_UART6_SIM_CBCR 0x0C48
369#define PDM_AHB_CBCR 0x0CC4
370#define PDM_XO4_CBCR 0x0CC8
371#define PDM2_CBCR 0x0CCC
372#define PRNG_AHB_CBCR 0x0D04
373#define BAM_DMA_AHB_CBCR 0x0D44
374#define TSIF_AHB_CBCR 0x0D84
375#define TSIF_REF_CBCR 0x0D88
376#define MSG_RAM_AHB_CBCR 0x0E44
377#define CE1_CBCR 0x1044
378#define CE1_AXI_CBCR 0x1048
379#define CE1_AHB_CBCR 0x104C
380#define CE2_CBCR 0x1084
381#define CE2_AXI_CBCR 0x1088
382#define CE2_AHB_CBCR 0x108C
383#define GCC_AHB_CBCR 0x10C0
384#define GP1_CBCR 0x1900
385#define GP2_CBCR 0x1940
386#define GP3_CBCR 0x1980
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -0700387#define AUDIO_CORE_GDSCR 0x7000
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700388#define AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR 0xA014
389#define AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR 0xA018
390#define AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR 0xA01C
391#define AUDIO_CORE_LPAIF_PRI_OSR_CBCR 0xB014
392#define AUDIO_CORE_LPAIF_PRI_IBIT_CBCR 0xB018
393#define AUDIO_CORE_LPAIF_PRI_EBIT_CBCR 0xB01C
394#define AUDIO_CORE_LPAIF_SEC_OSR_CBCR 0xC014
395#define AUDIO_CORE_LPAIF_SEC_IBIT_CBCR 0xC018
396#define AUDIO_CORE_LPAIF_SEC_EBIT_CBCR 0xC01C
397#define AUDIO_CORE_LPAIF_TER_OSR_CBCR 0xD014
398#define AUDIO_CORE_LPAIF_TER_IBIT_CBCR 0xD018
399#define AUDIO_CORE_LPAIF_TER_EBIT_CBCR 0xD01C
400#define AUDIO_CORE_LPAIF_QUAD_OSR_CBCR 0xE014
401#define AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR 0xE018
402#define AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR 0xE01C
403#define AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR 0xF014
404#define AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR 0xF018
405#define AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR 0x10014
406#define AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR 0x10018
407#define AUDIO_CORE_RESAMPLER_CORE_CBCR 0x11014
408#define AUDIO_CORE_RESAMPLER_LFABIF_CBCR 0x11018
409#define AUDIO_CORE_SLIMBUS_CORE_CBCR 0x12014
410#define AUDIO_CORE_SLIMBUS_LFABIF_CBCR 0x12018
411#define AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR 0x13014
412#define VENUS0_VCODEC0_CBCR 0x1028
413#define VENUS0_AHB_CBCR 0x1030
414#define VENUS0_AXI_CBCR 0x1034
415#define VENUS0_OCMEMNOC_CBCR 0x1038
416#define MDSS_AHB_CBCR 0x2308
417#define MDSS_HDMI_AHB_CBCR 0x230C
418#define MDSS_AXI_CBCR 0x2310
419#define MDSS_PCLK0_CBCR 0x2314
420#define MDSS_PCLK1_CBCR 0x2318
421#define MDSS_MDP_CBCR 0x231C
422#define MDSS_MDP_LUT_CBCR 0x2320
423#define MDSS_EXTPCLK_CBCR 0x2324
424#define MDSS_VSYNC_CBCR 0x2328
425#define MDSS_EDPPIXEL_CBCR 0x232C
426#define MDSS_EDPLINK_CBCR 0x2330
427#define MDSS_EDPAUX_CBCR 0x2334
428#define MDSS_HDMI_CBCR 0x2338
429#define MDSS_BYTE0_CBCR 0x233C
430#define MDSS_BYTE1_CBCR 0x2340
431#define MDSS_ESC0_CBCR 0x2344
432#define MDSS_ESC1_CBCR 0x2348
433#define CAMSS_PHY0_CSI0PHYTIMER_CBCR 0x3024
434#define CAMSS_PHY1_CSI1PHYTIMER_CBCR 0x3054
435#define CAMSS_PHY2_CSI2PHYTIMER_CBCR 0x3084
436#define CAMSS_CSI0_CBCR 0x30B4
437#define CAMSS_CSI0_AHB_CBCR 0x30BC
438#define CAMSS_CSI0PHY_CBCR 0x30C4
439#define CAMSS_CSI0RDI_CBCR 0x30D4
440#define CAMSS_CSI0PIX_CBCR 0x30E4
441#define CAMSS_CSI1_CBCR 0x3124
442#define CAMSS_CSI1_AHB_CBCR 0x3128
443#define CAMSS_CSI1PHY_CBCR 0x3134
444#define CAMSS_CSI1RDI_CBCR 0x3144
445#define CAMSS_CSI1PIX_CBCR 0x3154
446#define CAMSS_CSI2_CBCR 0x3184
447#define CAMSS_CSI2_AHB_CBCR 0x3188
448#define CAMSS_CSI2PHY_CBCR 0x3194
449#define CAMSS_CSI2RDI_CBCR 0x31A4
450#define CAMSS_CSI2PIX_CBCR 0x31B4
451#define CAMSS_CSI3_CBCR 0x31E4
452#define CAMSS_CSI3_AHB_CBCR 0x31E8
453#define CAMSS_CSI3PHY_CBCR 0x31F4
454#define CAMSS_CSI3RDI_CBCR 0x3204
455#define CAMSS_CSI3PIX_CBCR 0x3214
456#define CAMSS_ISPIF_AHB_CBCR 0x3224
457#define CAMSS_CCI_CCI_CBCR 0x3344
458#define CAMSS_CCI_CCI_AHB_CBCR 0x3348
459#define CAMSS_MCLK0_CBCR 0x3384
460#define CAMSS_MCLK1_CBCR 0x33B4
461#define CAMSS_MCLK2_CBCR 0x33E4
462#define CAMSS_MCLK3_CBCR 0x3414
463#define CAMSS_GP0_CBCR 0x3444
464#define CAMSS_GP1_CBCR 0x3474
465#define CAMSS_TOP_AHB_CBCR 0x3484
466#define CAMSS_MICRO_AHB_CBCR 0x3494
467#define CAMSS_JPEG_JPEG0_CBCR 0x35A8
468#define CAMSS_JPEG_JPEG1_CBCR 0x35AC
469#define CAMSS_JPEG_JPEG2_CBCR 0x35B0
470#define CAMSS_JPEG_JPEG_AHB_CBCR 0x35B4
471#define CAMSS_JPEG_JPEG_AXI_CBCR 0x35B8
472#define CAMSS_JPEG_JPEG_OCMEMNOC_CBCR 0x35BC
473#define CAMSS_VFE_VFE0_CBCR 0x36A8
474#define CAMSS_VFE_VFE1_CBCR 0x36AC
475#define CAMSS_VFE_CPP_CBCR 0x36B0
476#define CAMSS_VFE_CPP_AHB_CBCR 0x36B4
477#define CAMSS_VFE_VFE_AHB_CBCR 0x36B8
478#define CAMSS_VFE_VFE_AXI_CBCR 0x36BC
479#define CAMSS_VFE_VFE_OCMEMNOC_CBCR 0x36C0
480#define CAMSS_CSI_VFE0_CBCR 0x3704
481#define CAMSS_CSI_VFE1_CBCR 0x3714
482#define MMSS_MMSSNOC_AXI_CBCR 0x506C
483#define MMSS_MMSSNOC_AHB_CBCR 0x5024
484#define MMSS_MMSSNOC_BTO_AHB_CBCR 0x5028
485#define MMSS_MISC_AHB_CBCR 0x502C
486#define MMSS_S0_AXI_CBCR 0x5064
487#define OCMEMNOC_CBCR 0x50B4
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700488#define LPASS_Q6SS_AHB_LFABIF_CBCR 0x22000
489#define LPASS_Q6SS_XO_CBCR 0x26000
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -0700490#define Q6SS_AHBM_CBCR 0x22004
Vikram Mulukutlaa967db42012-05-10 16:20:40 -0700491#define MSS_XO_Q6_CBCR 0x108C
492#define MSS_BUS_Q6_CBCR 0x10A4
493#define MSS_CFG_AHB_CBCR 0x0280
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700494
Vikram Mulukutlafc3c55c2012-08-08 16:25:22 -0700495#define GCC_USB_BOOT_CLOCK_CTL 0x1A00
496#define GCC_KPSS_BOOT_CLOCK_CTL 0x19C0
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700497#define APCS_CLOCK_BRANCH_ENA_VOTE 0x1484
498#define APCS_CLOCK_SLEEP_ENA_VOTE 0x1488
499
500/* Mux source select values */
501#define cxo_source_val 0
502#define gpll0_source_val 1
503#define gpll1_source_val 2
504#define gnd_source_val 5
505#define mmpll0_mm_source_val 1
506#define mmpll1_mm_source_val 2
507#define mmpll3_mm_source_val 3
508#define gpll0_mm_source_val 5
509#define cxo_mm_source_val 0
510#define mm_gnd_source_val 6
511#define gpll1_hsic_source_val 4
512#define cxo_lpass_source_val 0
513#define lpapll0_lpass_source_val 1
514#define gpll0_lpass_source_val 5
515#define edppll_270_mm_source_val 4
516#define edppll_350_mm_source_val 4
517#define dsipll_750_mm_source_val 1
518#define dsipll_250_mm_source_val 2
519#define hdmipll_297_mm_source_val 3
520
521#define F(f, s, div, m, n) \
522 { \
523 .freq_hz = (f), \
524 .src_clk = &s##_clk_src.c, \
525 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700526 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700527 .d_val = ~(n),\
528 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
529 | BVAL(10, 8, s##_source_val), \
530 }
531
532#define F_MM(f, s, div, m, n) \
533 { \
534 .freq_hz = (f), \
535 .src_clk = &s##_clk_src.c, \
536 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700537 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700538 .d_val = ~(n),\
539 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
540 | BVAL(10, 8, s##_mm_source_val), \
541 }
542
543#define F_MDSS(f, s, div, m, n) \
544 { \
545 .freq_hz = (f), \
546 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700547 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700548 .d_val = ~(n),\
549 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
550 | BVAL(10, 8, s##_mm_source_val), \
551 }
552
553#define F_HSIC(f, s, div, m, n) \
554 { \
555 .freq_hz = (f), \
556 .src_clk = &s##_clk_src.c, \
557 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700558 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700559 .d_val = ~(n),\
560 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
561 | BVAL(10, 8, s##_hsic_source_val), \
562 }
563
564#define F_LPASS(f, s, div, m, n) \
565 { \
566 .freq_hz = (f), \
567 .src_clk = &s##_clk_src.c, \
568 .m_val = (m), \
Vikram Mulukutla60bfbb02012-08-08 00:49:20 -0700569 .n_val = ~((n)-(m)) * !!(n), \
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700570 .d_val = ~(n),\
571 .div_src_val = BVAL(4, 0, (int)(2*(div) - 1)) \
572 | BVAL(10, 8, s##_lpass_source_val), \
573 }
574
575#define VDD_DIG_FMAX_MAP1(l1, f1) \
576 .vdd_class = &vdd_dig, \
577 .fmax[VDD_DIG_##l1] = (f1)
578#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
579 .vdd_class = &vdd_dig, \
580 .fmax[VDD_DIG_##l1] = (f1), \
581 .fmax[VDD_DIG_##l2] = (f2)
582#define VDD_DIG_FMAX_MAP3(l1, f1, l2, f2, l3, f3) \
583 .vdd_class = &vdd_dig, \
584 .fmax[VDD_DIG_##l1] = (f1), \
585 .fmax[VDD_DIG_##l2] = (f2), \
586 .fmax[VDD_DIG_##l3] = (f3)
587
588enum vdd_dig_levels {
589 VDD_DIG_NONE,
590 VDD_DIG_LOW,
591 VDD_DIG_NOMINAL,
592 VDD_DIG_HIGH
593};
594
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700595static const int vdd_corner[] = {
596 [VDD_DIG_NONE] = RPM_REGULATOR_CORNER_NONE,
597 [VDD_DIG_LOW] = RPM_REGULATOR_CORNER_SVS_SOC,
598 [VDD_DIG_NOMINAL] = RPM_REGULATOR_CORNER_NORMAL,
599 [VDD_DIG_HIGH] = RPM_REGULATOR_CORNER_SUPER_TURBO,
600};
601
602static struct rpm_regulator *vdd_dig_reg;
603
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700604static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
605{
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -0700606 return rpm_regulator_set_voltage(vdd_dig_reg, vdd_corner[level],
607 RPM_REGULATOR_CORNER_SUPER_TURBO);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700608}
609
610static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
611
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700612#define RPM_MISC_CLK_TYPE 0x306b6c63
613#define RPM_BUS_CLK_TYPE 0x316b6c63
614#define RPM_MEM_CLK_TYPE 0x326b6c63
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700615
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700616#define CXO_ID 0x0
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700617#define QDSS_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700618
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700619#define PNOC_ID 0x0
620#define SNOC_ID 0x1
621#define CNOC_ID 0x2
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700622#define MMSSNOC_AHB_ID 0x4
Matt Wagantallc4388bf2012-05-14 23:03:00 -0700623
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700624#define BIMC_ID 0x0
625#define OCMEM_ID 0x1
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700626
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700627enum {
628 D0_ID = 1,
629 D1_ID,
630 A0_ID,
631 A1_ID,
632 A2_ID,
633};
634
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700635DEFINE_CLK_RPM_SMD(pnoc_clk, pnoc_a_clk, RPM_BUS_CLK_TYPE, PNOC_ID, NULL);
636DEFINE_CLK_RPM_SMD(snoc_clk, snoc_a_clk, RPM_BUS_CLK_TYPE, SNOC_ID, NULL);
637DEFINE_CLK_RPM_SMD(cnoc_clk, cnoc_a_clk, RPM_BUS_CLK_TYPE, CNOC_ID, NULL);
Vikram Mulukutla09e20812012-07-12 11:32:42 -0700638DEFINE_CLK_RPM_SMD(mmssnoc_ahb_clk, mmssnoc_ahb_a_clk, RPM_BUS_CLK_TYPE,
639 MMSSNOC_AHB_ID, NULL);
Vikram Mulukutla6ddff4e2012-06-22 15:11:28 -0700640
641DEFINE_CLK_RPM_SMD(bimc_clk, bimc_a_clk, RPM_MEM_CLK_TYPE, BIMC_ID, NULL);
642DEFINE_CLK_RPM_SMD(ocmemgx_clk, ocmemgx_a_clk, RPM_MEM_CLK_TYPE, OCMEM_ID,
643 NULL);
644
645DEFINE_CLK_RPM_SMD_BRANCH(cxo_clk_src, cxo_a_clk_src,
646 RPM_MISC_CLK_TYPE, CXO_ID, 19200000);
Vikram Mulukutla0f63e002012-06-28 14:29:44 -0700647DEFINE_CLK_RPM_SMD_QDSS(qdss_clk, qdss_a_clk, RPM_MISC_CLK_TYPE, QDSS_ID);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700648
Vikram Mulukutla80b7ab52012-07-26 19:03:15 -0700649DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d0, cxo_d0_a, D0_ID);
650DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_d1, cxo_d1_a, D1_ID);
651DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a0, cxo_a0_a, A0_ID);
652DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a1, cxo_a1_a, A1_ID);
653DEFINE_CLK_RPM_SMD_XO_BUFFER(cxo_a2, cxo_a2_a, A2_ID);
654
655DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d0_pin, cxo_d0_a_pin, D0_ID);
656DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_d1_pin, cxo_d1_a_pin, D1_ID);
657DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a0_pin, cxo_a0_a_pin, A0_ID);
658DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a1_pin, cxo_a1_a_pin, A1_ID);
659DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(cxo_a2_pin, cxo_a2_a_pin, A2_ID);
660
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700661static struct pll_vote_clk gpll0_clk_src = {
662 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700663 .status_reg = (void __iomem *)GPLL0_STATUS_REG,
664 .status_mask = BIT(17),
665 .parent = &cxo_clk_src.c,
666 .base = &virt_bases[GCC_BASE],
667 .c = {
668 .rate = 600000000,
669 .dbg_name = "gpll0_clk_src",
670 .ops = &clk_ops_pll_vote,
671 .warned = true,
672 CLK_INIT(gpll0_clk_src.c),
673 },
674};
675
676static struct pll_vote_clk gpll1_clk_src = {
677 .en_reg = (void __iomem *)APCS_GPLL_ENA_VOTE_REG,
678 .en_mask = BIT(1),
679 .status_reg = (void __iomem *)GPLL1_STATUS_REG,
680 .status_mask = BIT(17),
681 .parent = &cxo_clk_src.c,
682 .base = &virt_bases[GCC_BASE],
683 .c = {
684 .rate = 480000000,
685 .dbg_name = "gpll1_clk_src",
686 .ops = &clk_ops_pll_vote,
687 .warned = true,
688 CLK_INIT(gpll1_clk_src.c),
689 },
690};
691
692static struct pll_vote_clk lpapll0_clk_src = {
693 .en_reg = (void __iomem *)LPASS_LPA_PLL_VOTE_APPS_REG,
694 .en_mask = BIT(0),
695 .status_reg = (void __iomem *)LPAPLL_STATUS_REG,
696 .status_mask = BIT(17),
697 .parent = &cxo_clk_src.c,
698 .base = &virt_bases[LPASS_BASE],
699 .c = {
700 .rate = 491520000,
701 .dbg_name = "lpapll0_clk_src",
702 .ops = &clk_ops_pll_vote,
703 .warned = true,
704 CLK_INIT(lpapll0_clk_src.c),
705 },
706};
707
708static struct pll_vote_clk mmpll0_clk_src = {
709 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
710 .en_mask = BIT(0),
711 .status_reg = (void __iomem *)MMPLL0_STATUS_REG,
712 .status_mask = BIT(17),
713 .parent = &cxo_clk_src.c,
714 .base = &virt_bases[MMSS_BASE],
715 .c = {
716 .dbg_name = "mmpll0_clk_src",
717 .rate = 800000000,
718 .ops = &clk_ops_pll_vote,
719 .warned = true,
720 CLK_INIT(mmpll0_clk_src.c),
721 },
722};
723
724static struct pll_vote_clk mmpll1_clk_src = {
725 .en_reg = (void __iomem *)MMSS_PLL_VOTE_APCS_REG,
726 .en_mask = BIT(1),
727 .status_reg = (void __iomem *)MMPLL1_STATUS_REG,
728 .status_mask = BIT(17),
729 .parent = &cxo_clk_src.c,
730 .base = &virt_bases[MMSS_BASE],
731 .c = {
732 .dbg_name = "mmpll1_clk_src",
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -0700733 .rate = 846000000,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700734 .ops = &clk_ops_pll_vote,
735 .warned = true,
736 CLK_INIT(mmpll1_clk_src.c),
737 },
738};
739
740static struct pll_clk mmpll3_clk_src = {
741 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
742 .status_reg = (void __iomem *)MMPLL3_STATUS_REG,
743 .parent = &cxo_clk_src.c,
744 .base = &virt_bases[MMSS_BASE],
745 .c = {
746 .dbg_name = "mmpll3_clk_src",
747 .rate = 1000000000,
748 .ops = &clk_ops_local_pll,
Vikram Mulukutla08aae612012-07-24 12:34:44 -0700749 .warned = true,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700750 CLK_INIT(mmpll3_clk_src.c),
751 },
752};
753
Vikram Mulukutlad08a1522012-05-24 15:24:01 -0700754static DEFINE_CLK_VOTER(pnoc_msmbus_clk, &pnoc_clk.c, LONG_MAX);
755static DEFINE_CLK_VOTER(snoc_msmbus_clk, &snoc_clk.c, LONG_MAX);
756static DEFINE_CLK_VOTER(cnoc_msmbus_clk, &cnoc_clk.c, LONG_MAX);
757static DEFINE_CLK_VOTER(pnoc_msmbus_a_clk, &pnoc_a_clk.c, LONG_MAX);
758static DEFINE_CLK_VOTER(snoc_msmbus_a_clk, &snoc_a_clk.c, LONG_MAX);
759static DEFINE_CLK_VOTER(cnoc_msmbus_a_clk, &cnoc_a_clk.c, LONG_MAX);
760
761static DEFINE_CLK_VOTER(bimc_msmbus_clk, &bimc_clk.c, LONG_MAX);
762static DEFINE_CLK_VOTER(bimc_msmbus_a_clk, &bimc_a_clk.c, LONG_MAX);
763static DEFINE_CLK_VOTER(bimc_acpu_a_clk, &bimc_a_clk.c, LONG_MAX);
764static DEFINE_CLK_VOTER(ocmemgx_msmbus_clk, &ocmemgx_clk.c, LONG_MAX);
765static DEFINE_CLK_VOTER(ocmemgx_msmbus_a_clk, &ocmemgx_a_clk.c, LONG_MAX);
766
Sujit Reddy Thumma50247492012-06-18 09:39:36 +0530767static DEFINE_CLK_VOTER(pnoc_sdcc1_clk, &pnoc_clk.c, 0);
768static DEFINE_CLK_VOTER(pnoc_sdcc2_clk, &pnoc_clk.c, 0);
769static DEFINE_CLK_VOTER(pnoc_sdcc3_clk, &pnoc_clk.c, 0);
770static DEFINE_CLK_VOTER(pnoc_sdcc4_clk, &pnoc_clk.c, 0);
771
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -0700772static DEFINE_CLK_VOTER(pnoc_sps_clk, &pnoc_clk.c, 0);
773static DEFINE_CLK_VOTER(pnoc_qseecom_clk, &pnoc_clk.c, 0);
774
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -0700775static struct clk_freq_tbl ftbl_gcc_usb30_master_clk[] = {
776 F(125000000, gpll0, 1, 5, 24),
777 F_END
778};
779
780static struct rcg_clk usb30_master_clk_src = {
781 .cmd_rcgr_reg = USB30_MASTER_CMD_RCGR,
782 .set_rate = set_rate_mnd,
783 .freq_tbl = ftbl_gcc_usb30_master_clk,
784 .current_freq = &rcg_dummy_freq,
785 .base = &virt_bases[GCC_BASE],
786 .c = {
787 .dbg_name = "usb30_master_clk_src",
788 .ops = &clk_ops_rcg_mnd,
789 VDD_DIG_FMAX_MAP1(NOMINAL, 125000000),
790 CLK_INIT(usb30_master_clk_src.c),
791 },
792};
793
794static struct clk_freq_tbl ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk[] = {
795 F( 960000, cxo, 10, 1, 2),
796 F( 4800000, cxo, 4, 0, 0),
797 F( 9600000, cxo, 2, 0, 0),
798 F(15000000, gpll0, 10, 1, 4),
799 F(19200000, cxo, 1, 0, 0),
800 F(25000000, gpll0, 12, 1, 2),
801 F(50000000, gpll0, 12, 0, 0),
802 F_END
803};
804
805static struct rcg_clk blsp1_qup1_spi_apps_clk_src = {
806 .cmd_rcgr_reg = BLSP1_QUP1_SPI_APPS_CMD_RCGR,
807 .set_rate = set_rate_mnd,
808 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
809 .current_freq = &rcg_dummy_freq,
810 .base = &virt_bases[GCC_BASE],
811 .c = {
812 .dbg_name = "blsp1_qup1_spi_apps_clk_src",
813 .ops = &clk_ops_rcg_mnd,
814 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
815 CLK_INIT(blsp1_qup1_spi_apps_clk_src.c),
816 },
817};
818
819static struct rcg_clk blsp1_qup2_spi_apps_clk_src = {
820 .cmd_rcgr_reg = BLSP1_QUP2_SPI_APPS_CMD_RCGR,
821 .set_rate = set_rate_mnd,
822 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
823 .current_freq = &rcg_dummy_freq,
824 .base = &virt_bases[GCC_BASE],
825 .c = {
826 .dbg_name = "blsp1_qup2_spi_apps_clk_src",
827 .ops = &clk_ops_rcg_mnd,
828 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
829 CLK_INIT(blsp1_qup2_spi_apps_clk_src.c),
830 },
831};
832
833static struct rcg_clk blsp1_qup3_spi_apps_clk_src = {
834 .cmd_rcgr_reg = BLSP1_QUP3_SPI_APPS_CMD_RCGR,
835 .set_rate = set_rate_mnd,
836 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
837 .current_freq = &rcg_dummy_freq,
838 .base = &virt_bases[GCC_BASE],
839 .c = {
840 .dbg_name = "blsp1_qup3_spi_apps_clk_src",
841 .ops = &clk_ops_rcg_mnd,
842 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
843 CLK_INIT(blsp1_qup3_spi_apps_clk_src.c),
844 },
845};
846
847static struct rcg_clk blsp1_qup4_spi_apps_clk_src = {
848 .cmd_rcgr_reg = BLSP1_QUP4_SPI_APPS_CMD_RCGR,
849 .set_rate = set_rate_mnd,
850 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
851 .current_freq = &rcg_dummy_freq,
852 .base = &virt_bases[GCC_BASE],
853 .c = {
854 .dbg_name = "blsp1_qup4_spi_apps_clk_src",
855 .ops = &clk_ops_rcg_mnd,
856 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
857 CLK_INIT(blsp1_qup4_spi_apps_clk_src.c),
858 },
859};
860
861static struct rcg_clk blsp1_qup5_spi_apps_clk_src = {
862 .cmd_rcgr_reg = BLSP1_QUP5_SPI_APPS_CMD_RCGR,
863 .set_rate = set_rate_mnd,
864 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
865 .current_freq = &rcg_dummy_freq,
866 .base = &virt_bases[GCC_BASE],
867 .c = {
868 .dbg_name = "blsp1_qup5_spi_apps_clk_src",
869 .ops = &clk_ops_rcg_mnd,
870 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
871 CLK_INIT(blsp1_qup5_spi_apps_clk_src.c),
872 },
873};
874
875static struct rcg_clk blsp1_qup6_spi_apps_clk_src = {
876 .cmd_rcgr_reg = BLSP1_QUP6_SPI_APPS_CMD_RCGR,
877 .set_rate = set_rate_mnd,
878 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
879 .current_freq = &rcg_dummy_freq,
880 .base = &virt_bases[GCC_BASE],
881 .c = {
882 .dbg_name = "blsp1_qup6_spi_apps_clk_src",
883 .ops = &clk_ops_rcg_mnd,
884 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
885 CLK_INIT(blsp1_qup6_spi_apps_clk_src.c),
886 },
887};
888
889static struct clk_freq_tbl ftbl_gcc_blsp1_2_uart1_6_apps_clk[] = {
890 F( 3686400, gpll0, 1, 96, 15625),
891 F( 7372800, gpll0, 1, 192, 15625),
892 F(14745600, gpll0, 1, 384, 15625),
893 F(16000000, gpll0, 5, 2, 15),
894 F(19200000, cxo, 1, 0, 0),
895 F(24000000, gpll0, 5, 1, 5),
896 F(32000000, gpll0, 1, 4, 75),
897 F(40000000, gpll0, 15, 0, 0),
898 F(46400000, gpll0, 1, 29, 375),
899 F(48000000, gpll0, 12.5, 0, 0),
900 F(51200000, gpll0, 1, 32, 375),
901 F(56000000, gpll0, 1, 7, 75),
902 F(58982400, gpll0, 1, 1536, 15625),
903 F(60000000, gpll0, 10, 0, 0),
904 F_END
905};
906
907static struct rcg_clk blsp1_uart1_apps_clk_src = {
908 .cmd_rcgr_reg = BLSP1_UART1_APPS_CMD_RCGR,
909 .set_rate = set_rate_mnd,
910 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
911 .current_freq = &rcg_dummy_freq,
912 .base = &virt_bases[GCC_BASE],
913 .c = {
914 .dbg_name = "blsp1_uart1_apps_clk_src",
915 .ops = &clk_ops_rcg_mnd,
916 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
917 CLK_INIT(blsp1_uart1_apps_clk_src.c),
918 },
919};
920
921static struct rcg_clk blsp1_uart2_apps_clk_src = {
922 .cmd_rcgr_reg = BLSP1_UART2_APPS_CMD_RCGR,
923 .set_rate = set_rate_mnd,
924 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
925 .current_freq = &rcg_dummy_freq,
926 .base = &virt_bases[GCC_BASE],
927 .c = {
928 .dbg_name = "blsp1_uart2_apps_clk_src",
929 .ops = &clk_ops_rcg_mnd,
930 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
931 CLK_INIT(blsp1_uart2_apps_clk_src.c),
932 },
933};
934
935static struct rcg_clk blsp1_uart3_apps_clk_src = {
936 .cmd_rcgr_reg = BLSP1_UART3_APPS_CMD_RCGR,
937 .set_rate = set_rate_mnd,
938 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
939 .current_freq = &rcg_dummy_freq,
940 .base = &virt_bases[GCC_BASE],
941 .c = {
942 .dbg_name = "blsp1_uart3_apps_clk_src",
943 .ops = &clk_ops_rcg_mnd,
944 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
945 CLK_INIT(blsp1_uart3_apps_clk_src.c),
946 },
947};
948
949static struct rcg_clk blsp1_uart4_apps_clk_src = {
950 .cmd_rcgr_reg = BLSP1_UART4_APPS_CMD_RCGR,
951 .set_rate = set_rate_mnd,
952 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
953 .current_freq = &rcg_dummy_freq,
954 .base = &virt_bases[GCC_BASE],
955 .c = {
956 .dbg_name = "blsp1_uart4_apps_clk_src",
957 .ops = &clk_ops_rcg_mnd,
958 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
959 CLK_INIT(blsp1_uart4_apps_clk_src.c),
960 },
961};
962
963static struct rcg_clk blsp1_uart5_apps_clk_src = {
964 .cmd_rcgr_reg = BLSP1_UART5_APPS_CMD_RCGR,
965 .set_rate = set_rate_mnd,
966 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
967 .current_freq = &rcg_dummy_freq,
968 .base = &virt_bases[GCC_BASE],
969 .c = {
970 .dbg_name = "blsp1_uart5_apps_clk_src",
971 .ops = &clk_ops_rcg_mnd,
972 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
973 CLK_INIT(blsp1_uart5_apps_clk_src.c),
974 },
975};
976
977static struct rcg_clk blsp1_uart6_apps_clk_src = {
978 .cmd_rcgr_reg = BLSP1_UART6_APPS_CMD_RCGR,
979 .set_rate = set_rate_mnd,
980 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
981 .current_freq = &rcg_dummy_freq,
982 .base = &virt_bases[GCC_BASE],
983 .c = {
984 .dbg_name = "blsp1_uart6_apps_clk_src",
985 .ops = &clk_ops_rcg_mnd,
986 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
987 CLK_INIT(blsp1_uart6_apps_clk_src.c),
988 },
989};
990
991static struct rcg_clk blsp2_qup1_spi_apps_clk_src = {
992 .cmd_rcgr_reg = BLSP2_QUP1_SPI_APPS_CMD_RCGR,
993 .set_rate = set_rate_mnd,
994 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
995 .current_freq = &rcg_dummy_freq,
996 .base = &virt_bases[GCC_BASE],
997 .c = {
998 .dbg_name = "blsp2_qup1_spi_apps_clk_src",
999 .ops = &clk_ops_rcg_mnd,
1000 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1001 CLK_INIT(blsp2_qup1_spi_apps_clk_src.c),
1002 },
1003};
1004
1005static struct rcg_clk blsp2_qup2_spi_apps_clk_src = {
1006 .cmd_rcgr_reg = BLSP2_QUP2_SPI_APPS_CMD_RCGR,
1007 .set_rate = set_rate_mnd,
1008 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1009 .current_freq = &rcg_dummy_freq,
1010 .base = &virt_bases[GCC_BASE],
1011 .c = {
1012 .dbg_name = "blsp2_qup2_spi_apps_clk_src",
1013 .ops = &clk_ops_rcg_mnd,
1014 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1015 CLK_INIT(blsp2_qup2_spi_apps_clk_src.c),
1016 },
1017};
1018
1019static struct rcg_clk blsp2_qup3_spi_apps_clk_src = {
1020 .cmd_rcgr_reg = BLSP2_QUP3_SPI_APPS_CMD_RCGR,
1021 .set_rate = set_rate_mnd,
1022 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1023 .current_freq = &rcg_dummy_freq,
1024 .base = &virt_bases[GCC_BASE],
1025 .c = {
1026 .dbg_name = "blsp2_qup3_spi_apps_clk_src",
1027 .ops = &clk_ops_rcg_mnd,
1028 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1029 CLK_INIT(blsp2_qup3_spi_apps_clk_src.c),
1030 },
1031};
1032
1033static struct rcg_clk blsp2_qup4_spi_apps_clk_src = {
1034 .cmd_rcgr_reg = BLSP2_QUP4_SPI_APPS_CMD_RCGR,
1035 .set_rate = set_rate_mnd,
1036 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1037 .current_freq = &rcg_dummy_freq,
1038 .base = &virt_bases[GCC_BASE],
1039 .c = {
1040 .dbg_name = "blsp2_qup4_spi_apps_clk_src",
1041 .ops = &clk_ops_rcg_mnd,
1042 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1043 CLK_INIT(blsp2_qup4_spi_apps_clk_src.c),
1044 },
1045};
1046
1047static struct rcg_clk blsp2_qup5_spi_apps_clk_src = {
1048 .cmd_rcgr_reg = BLSP2_QUP5_SPI_APPS_CMD_RCGR,
1049 .set_rate = set_rate_mnd,
1050 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1051 .current_freq = &rcg_dummy_freq,
1052 .base = &virt_bases[GCC_BASE],
1053 .c = {
1054 .dbg_name = "blsp2_qup5_spi_apps_clk_src",
1055 .ops = &clk_ops_rcg_mnd,
1056 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1057 CLK_INIT(blsp2_qup5_spi_apps_clk_src.c),
1058 },
1059};
1060
1061static struct rcg_clk blsp2_qup6_spi_apps_clk_src = {
1062 .cmd_rcgr_reg = BLSP2_QUP6_SPI_APPS_CMD_RCGR,
1063 .set_rate = set_rate_mnd,
1064 .freq_tbl = ftbl_gcc_blsp1_2_qup1_6_spi_apps_clk,
1065 .current_freq = &rcg_dummy_freq,
1066 .base = &virt_bases[GCC_BASE],
1067 .c = {
1068 .dbg_name = "blsp2_qup6_spi_apps_clk_src",
1069 .ops = &clk_ops_rcg_mnd,
1070 VDD_DIG_FMAX_MAP2(LOW, 25000000, NOMINAL, 50000000),
1071 CLK_INIT(blsp2_qup6_spi_apps_clk_src.c),
1072 },
1073};
1074
1075static struct rcg_clk blsp2_uart1_apps_clk_src = {
1076 .cmd_rcgr_reg = BLSP2_UART1_APPS_CMD_RCGR,
1077 .set_rate = set_rate_mnd,
1078 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1079 .current_freq = &rcg_dummy_freq,
1080 .base = &virt_bases[GCC_BASE],
1081 .c = {
1082 .dbg_name = "blsp2_uart1_apps_clk_src",
1083 .ops = &clk_ops_rcg_mnd,
1084 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1085 CLK_INIT(blsp2_uart1_apps_clk_src.c),
1086 },
1087};
1088
1089static struct rcg_clk blsp2_uart2_apps_clk_src = {
1090 .cmd_rcgr_reg = BLSP2_UART2_APPS_CMD_RCGR,
1091 .set_rate = set_rate_mnd,
1092 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1093 .current_freq = &rcg_dummy_freq,
1094 .base = &virt_bases[GCC_BASE],
1095 .c = {
1096 .dbg_name = "blsp2_uart2_apps_clk_src",
1097 .ops = &clk_ops_rcg_mnd,
1098 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1099 CLK_INIT(blsp2_uart2_apps_clk_src.c),
1100 },
1101};
1102
1103static struct rcg_clk blsp2_uart3_apps_clk_src = {
1104 .cmd_rcgr_reg = BLSP2_UART3_APPS_CMD_RCGR,
1105 .set_rate = set_rate_mnd,
1106 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1107 .current_freq = &rcg_dummy_freq,
1108 .base = &virt_bases[GCC_BASE],
1109 .c = {
1110 .dbg_name = "blsp2_uart3_apps_clk_src",
1111 .ops = &clk_ops_rcg_mnd,
1112 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1113 CLK_INIT(blsp2_uart3_apps_clk_src.c),
1114 },
1115};
1116
1117static struct rcg_clk blsp2_uart4_apps_clk_src = {
1118 .cmd_rcgr_reg = BLSP2_UART4_APPS_CMD_RCGR,
1119 .set_rate = set_rate_mnd,
1120 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1121 .current_freq = &rcg_dummy_freq,
1122 .base = &virt_bases[GCC_BASE],
1123 .c = {
1124 .dbg_name = "blsp2_uart4_apps_clk_src",
1125 .ops = &clk_ops_rcg_mnd,
1126 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1127 CLK_INIT(blsp2_uart4_apps_clk_src.c),
1128 },
1129};
1130
1131static struct rcg_clk blsp2_uart5_apps_clk_src = {
1132 .cmd_rcgr_reg = BLSP2_UART5_APPS_CMD_RCGR,
1133 .set_rate = set_rate_mnd,
1134 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1135 .current_freq = &rcg_dummy_freq,
1136 .base = &virt_bases[GCC_BASE],
1137 .c = {
1138 .dbg_name = "blsp2_uart5_apps_clk_src",
1139 .ops = &clk_ops_rcg_mnd,
1140 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1141 CLK_INIT(blsp2_uart5_apps_clk_src.c),
1142 },
1143};
1144
1145static struct rcg_clk blsp2_uart6_apps_clk_src = {
1146 .cmd_rcgr_reg = BLSP2_UART6_APPS_CMD_RCGR,
1147 .set_rate = set_rate_mnd,
1148 .freq_tbl = ftbl_gcc_blsp1_2_uart1_6_apps_clk,
1149 .current_freq = &rcg_dummy_freq,
1150 .base = &virt_bases[GCC_BASE],
1151 .c = {
1152 .dbg_name = "blsp2_uart6_apps_clk_src",
1153 .ops = &clk_ops_rcg_mnd,
1154 VDD_DIG_FMAX_MAP2(LOW, 31580000, NOMINAL, 63160000),
1155 CLK_INIT(blsp2_uart6_apps_clk_src.c),
1156 },
1157};
1158
1159static struct clk_freq_tbl ftbl_gcc_ce1_clk[] = {
1160 F( 50000000, gpll0, 12, 0, 0),
1161 F(100000000, gpll0, 6, 0, 0),
1162 F_END
1163};
1164
1165static struct rcg_clk ce1_clk_src = {
1166 .cmd_rcgr_reg = CE1_CMD_RCGR,
1167 .set_rate = set_rate_hid,
1168 .freq_tbl = ftbl_gcc_ce1_clk,
1169 .current_freq = &rcg_dummy_freq,
1170 .base = &virt_bases[GCC_BASE],
1171 .c = {
1172 .dbg_name = "ce1_clk_src",
1173 .ops = &clk_ops_rcg,
1174 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1175 CLK_INIT(ce1_clk_src.c),
1176 },
1177};
1178
1179static struct clk_freq_tbl ftbl_gcc_ce2_clk[] = {
1180 F( 50000000, gpll0, 12, 0, 0),
1181 F(100000000, gpll0, 6, 0, 0),
1182 F_END
1183};
1184
1185static struct rcg_clk ce2_clk_src = {
1186 .cmd_rcgr_reg = CE2_CMD_RCGR,
1187 .set_rate = set_rate_hid,
1188 .freq_tbl = ftbl_gcc_ce2_clk,
1189 .current_freq = &rcg_dummy_freq,
1190 .base = &virt_bases[GCC_BASE],
1191 .c = {
1192 .dbg_name = "ce2_clk_src",
1193 .ops = &clk_ops_rcg,
1194 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1195 CLK_INIT(ce2_clk_src.c),
1196 },
1197};
1198
1199static struct clk_freq_tbl ftbl_gcc_gp_clk[] = {
1200 F(19200000, cxo, 1, 0, 0),
1201 F_END
1202};
1203
1204static struct rcg_clk gp1_clk_src = {
1205 .cmd_rcgr_reg = GP1_CMD_RCGR,
1206 .set_rate = set_rate_mnd,
1207 .freq_tbl = ftbl_gcc_gp_clk,
1208 .current_freq = &rcg_dummy_freq,
1209 .base = &virt_bases[GCC_BASE],
1210 .c = {
1211 .dbg_name = "gp1_clk_src",
1212 .ops = &clk_ops_rcg_mnd,
1213 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1214 CLK_INIT(gp1_clk_src.c),
1215 },
1216};
1217
1218static struct rcg_clk gp2_clk_src = {
1219 .cmd_rcgr_reg = GP2_CMD_RCGR,
1220 .set_rate = set_rate_mnd,
1221 .freq_tbl = ftbl_gcc_gp_clk,
1222 .current_freq = &rcg_dummy_freq,
1223 .base = &virt_bases[GCC_BASE],
1224 .c = {
1225 .dbg_name = "gp2_clk_src",
1226 .ops = &clk_ops_rcg_mnd,
1227 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1228 CLK_INIT(gp2_clk_src.c),
1229 },
1230};
1231
1232static struct rcg_clk gp3_clk_src = {
1233 .cmd_rcgr_reg = GP3_CMD_RCGR,
1234 .set_rate = set_rate_mnd,
1235 .freq_tbl = ftbl_gcc_gp_clk,
1236 .current_freq = &rcg_dummy_freq,
1237 .base = &virt_bases[GCC_BASE],
1238 .c = {
1239 .dbg_name = "gp3_clk_src",
1240 .ops = &clk_ops_rcg_mnd,
1241 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1242 CLK_INIT(gp3_clk_src.c),
1243 },
1244};
1245
1246static struct clk_freq_tbl ftbl_gcc_pdm2_clk[] = {
1247 F(60000000, gpll0, 10, 0, 0),
1248 F_END
1249};
1250
1251static struct rcg_clk pdm2_clk_src = {
1252 .cmd_rcgr_reg = PDM2_CMD_RCGR,
1253 .set_rate = set_rate_hid,
1254 .freq_tbl = ftbl_gcc_pdm2_clk,
1255 .current_freq = &rcg_dummy_freq,
1256 .base = &virt_bases[GCC_BASE],
1257 .c = {
1258 .dbg_name = "pdm2_clk_src",
1259 .ops = &clk_ops_rcg,
1260 VDD_DIG_FMAX_MAP1(LOW, 60000000),
1261 CLK_INIT(pdm2_clk_src.c),
1262 },
1263};
1264
1265static struct clk_freq_tbl ftbl_gcc_sdcc1_2_apps_clk[] = {
1266 F( 144000, cxo, 16, 3, 25),
1267 F( 400000, cxo, 12, 1, 4),
1268 F( 20000000, gpll0, 15, 1, 2),
1269 F( 25000000, gpll0, 12, 1, 2),
1270 F( 50000000, gpll0, 12, 0, 0),
1271 F(100000000, gpll0, 6, 0, 0),
1272 F(200000000, gpll0, 3, 0, 0),
1273 F_END
1274};
1275
1276static struct clk_freq_tbl ftbl_gcc_sdcc3_4_apps_clk[] = {
1277 F( 144000, cxo, 16, 3, 25),
1278 F( 400000, cxo, 12, 1, 4),
1279 F( 20000000, gpll0, 15, 1, 2),
1280 F( 25000000, gpll0, 12, 1, 2),
1281 F( 50000000, gpll0, 12, 0, 0),
1282 F(100000000, gpll0, 6, 0, 0),
1283 F_END
1284};
1285
Vikram Mulukutla19245e02012-07-23 15:58:04 -07001286static struct clk_freq_tbl ftbl_gcc_sdcc_apps_rumi_clk[] = {
1287 F( 400000, cxo, 12, 1, 4),
1288 F( 19200000, cxo, 1, 0, 0),
1289 F_END
1290};
1291
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001292static struct rcg_clk sdcc1_apps_clk_src = {
1293 .cmd_rcgr_reg = SDCC1_APPS_CMD_RCGR,
1294 .set_rate = set_rate_mnd,
1295 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1296 .current_freq = &rcg_dummy_freq,
1297 .base = &virt_bases[GCC_BASE],
1298 .c = {
1299 .dbg_name = "sdcc1_apps_clk_src",
1300 .ops = &clk_ops_rcg_mnd,
1301 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1302 CLK_INIT(sdcc1_apps_clk_src.c),
1303 },
1304};
1305
1306static struct rcg_clk sdcc2_apps_clk_src = {
1307 .cmd_rcgr_reg = SDCC2_APPS_CMD_RCGR,
1308 .set_rate = set_rate_mnd,
1309 .freq_tbl = ftbl_gcc_sdcc1_2_apps_clk,
1310 .current_freq = &rcg_dummy_freq,
1311 .base = &virt_bases[GCC_BASE],
1312 .c = {
1313 .dbg_name = "sdcc2_apps_clk_src",
1314 .ops = &clk_ops_rcg_mnd,
1315 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
1316 CLK_INIT(sdcc2_apps_clk_src.c),
1317 },
1318};
1319
1320static struct rcg_clk sdcc3_apps_clk_src = {
1321 .cmd_rcgr_reg = SDCC3_APPS_CMD_RCGR,
1322 .set_rate = set_rate_mnd,
1323 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1324 .current_freq = &rcg_dummy_freq,
1325 .base = &virt_bases[GCC_BASE],
1326 .c = {
1327 .dbg_name = "sdcc3_apps_clk_src",
1328 .ops = &clk_ops_rcg_mnd,
1329 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1330 CLK_INIT(sdcc3_apps_clk_src.c),
1331 },
1332};
1333
1334static struct rcg_clk sdcc4_apps_clk_src = {
1335 .cmd_rcgr_reg = SDCC4_APPS_CMD_RCGR,
1336 .set_rate = set_rate_mnd,
1337 .freq_tbl = ftbl_gcc_sdcc3_4_apps_clk,
1338 .current_freq = &rcg_dummy_freq,
1339 .base = &virt_bases[GCC_BASE],
1340 .c = {
1341 .dbg_name = "sdcc4_apps_clk_src",
1342 .ops = &clk_ops_rcg_mnd,
1343 VDD_DIG_FMAX_MAP2(LOW, 50000000, NOMINAL, 100000000),
1344 CLK_INIT(sdcc4_apps_clk_src.c),
1345 },
1346};
1347
1348static struct clk_freq_tbl ftbl_gcc_tsif_ref_clk[] = {
1349 F(105000, cxo, 2, 1, 91),
1350 F_END
1351};
1352
1353static struct rcg_clk tsif_ref_clk_src = {
1354 .cmd_rcgr_reg = TSIF_REF_CMD_RCGR,
1355 .set_rate = set_rate_mnd,
1356 .freq_tbl = ftbl_gcc_tsif_ref_clk,
1357 .current_freq = &rcg_dummy_freq,
1358 .base = &virt_bases[GCC_BASE],
1359 .c = {
1360 .dbg_name = "tsif_ref_clk_src",
1361 .ops = &clk_ops_rcg_mnd,
1362 VDD_DIG_FMAX_MAP1(LOW, 105500),
1363 CLK_INIT(tsif_ref_clk_src.c),
1364 },
1365};
1366
1367static struct clk_freq_tbl ftbl_gcc_usb30_mock_utmi_clk[] = {
1368 F(60000000, gpll0, 10, 0, 0),
1369 F_END
1370};
1371
1372static struct rcg_clk usb30_mock_utmi_clk_src = {
1373 .cmd_rcgr_reg = USB30_MOCK_UTMI_CMD_RCGR,
1374 .set_rate = set_rate_hid,
1375 .freq_tbl = ftbl_gcc_usb30_mock_utmi_clk,
1376 .current_freq = &rcg_dummy_freq,
1377 .base = &virt_bases[GCC_BASE],
1378 .c = {
1379 .dbg_name = "usb30_mock_utmi_clk_src",
1380 .ops = &clk_ops_rcg,
1381 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
1382 CLK_INIT(usb30_mock_utmi_clk_src.c),
1383 },
1384};
1385
1386static struct clk_freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
1387 F(75000000, gpll0, 8, 0, 0),
1388 F_END
1389};
1390
1391static struct rcg_clk usb_hs_system_clk_src = {
1392 .cmd_rcgr_reg = USB_HS_SYSTEM_CMD_RCGR,
1393 .set_rate = set_rate_hid,
1394 .freq_tbl = ftbl_gcc_usb_hs_system_clk,
1395 .current_freq = &rcg_dummy_freq,
1396 .base = &virt_bases[GCC_BASE],
1397 .c = {
1398 .dbg_name = "usb_hs_system_clk_src",
1399 .ops = &clk_ops_rcg,
1400 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1401 CLK_INIT(usb_hs_system_clk_src.c),
1402 },
1403};
1404
1405static struct clk_freq_tbl ftbl_gcc_usb_hsic_clk[] = {
1406 F_HSIC(480000000, gpll1, 1, 0, 0),
1407 F_END
1408};
1409
1410static struct rcg_clk usb_hsic_clk_src = {
1411 .cmd_rcgr_reg = USB_HSIC_CMD_RCGR,
1412 .set_rate = set_rate_hid,
1413 .freq_tbl = ftbl_gcc_usb_hsic_clk,
1414 .current_freq = &rcg_dummy_freq,
1415 .base = &virt_bases[GCC_BASE],
1416 .c = {
1417 .dbg_name = "usb_hsic_clk_src",
1418 .ops = &clk_ops_rcg,
1419 VDD_DIG_FMAX_MAP1(LOW, 480000000),
1420 CLK_INIT(usb_hsic_clk_src.c),
1421 },
1422};
1423
1424static struct clk_freq_tbl ftbl_gcc_usb_hsic_io_cal_clk[] = {
1425 F(9600000, cxo, 2, 0, 0),
1426 F_END
1427};
1428
1429static struct rcg_clk usb_hsic_io_cal_clk_src = {
1430 .cmd_rcgr_reg = USB_HSIC_IO_CAL_CMD_RCGR,
1431 .set_rate = set_rate_hid,
1432 .freq_tbl = ftbl_gcc_usb_hsic_io_cal_clk,
1433 .current_freq = &rcg_dummy_freq,
1434 .base = &virt_bases[GCC_BASE],
1435 .c = {
1436 .dbg_name = "usb_hsic_io_cal_clk_src",
1437 .ops = &clk_ops_rcg,
1438 VDD_DIG_FMAX_MAP1(LOW, 9600000),
1439 CLK_INIT(usb_hsic_io_cal_clk_src.c),
1440 },
1441};
1442
1443static struct clk_freq_tbl ftbl_gcc_usb_hsic_system_clk[] = {
1444 F(75000000, gpll0, 8, 0, 0),
1445 F_END
1446};
1447
1448static struct rcg_clk usb_hsic_system_clk_src = {
1449 .cmd_rcgr_reg = USB_HSIC_SYSTEM_CMD_RCGR,
1450 .set_rate = set_rate_hid,
1451 .freq_tbl = ftbl_gcc_usb_hsic_system_clk,
1452 .current_freq = &rcg_dummy_freq,
1453 .base = &virt_bases[GCC_BASE],
1454 .c = {
1455 .dbg_name = "usb_hsic_system_clk_src",
1456 .ops = &clk_ops_rcg,
1457 VDD_DIG_FMAX_MAP2(LOW, 37500000, NOMINAL, 75000000),
1458 CLK_INIT(usb_hsic_system_clk_src.c),
1459 },
1460};
1461
1462static struct local_vote_clk gcc_bam_dma_ahb_clk = {
1463 .cbcr_reg = BAM_DMA_AHB_CBCR,
1464 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1465 .en_mask = BIT(12),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001466 .base = &virt_bases[GCC_BASE],
1467 .c = {
1468 .dbg_name = "gcc_bam_dma_ahb_clk",
1469 .ops = &clk_ops_vote,
1470 CLK_INIT(gcc_bam_dma_ahb_clk.c),
1471 },
1472};
1473
1474static struct local_vote_clk gcc_blsp1_ahb_clk = {
1475 .cbcr_reg = BLSP1_AHB_CBCR,
1476 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1477 .en_mask = BIT(17),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001478 .base = &virt_bases[GCC_BASE],
1479 .c = {
1480 .dbg_name = "gcc_blsp1_ahb_clk",
1481 .ops = &clk_ops_vote,
1482 CLK_INIT(gcc_blsp1_ahb_clk.c),
1483 },
1484};
1485
1486static struct branch_clk gcc_blsp1_qup1_i2c_apps_clk = {
1487 .cbcr_reg = BLSP1_QUP1_I2C_APPS_CBCR,
1488 .parent = &cxo_clk_src.c,
1489 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001490 .base = &virt_bases[GCC_BASE],
1491 .c = {
1492 .dbg_name = "gcc_blsp1_qup1_i2c_apps_clk",
1493 .ops = &clk_ops_branch,
1494 CLK_INIT(gcc_blsp1_qup1_i2c_apps_clk.c),
1495 },
1496};
1497
1498static struct branch_clk gcc_blsp1_qup1_spi_apps_clk = {
1499 .cbcr_reg = BLSP1_QUP1_SPI_APPS_CBCR,
1500 .parent = &blsp1_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001501 .base = &virt_bases[GCC_BASE],
1502 .c = {
1503 .dbg_name = "gcc_blsp1_qup1_spi_apps_clk",
1504 .ops = &clk_ops_branch,
1505 CLK_INIT(gcc_blsp1_qup1_spi_apps_clk.c),
1506 },
1507};
1508
1509static struct branch_clk gcc_blsp1_qup2_i2c_apps_clk = {
1510 .cbcr_reg = BLSP1_QUP2_I2C_APPS_CBCR,
1511 .parent = &cxo_clk_src.c,
1512 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001513 .base = &virt_bases[GCC_BASE],
1514 .c = {
1515 .dbg_name = "gcc_blsp1_qup2_i2c_apps_clk",
1516 .ops = &clk_ops_branch,
1517 CLK_INIT(gcc_blsp1_qup2_i2c_apps_clk.c),
1518 },
1519};
1520
1521static struct branch_clk gcc_blsp1_qup2_spi_apps_clk = {
1522 .cbcr_reg = BLSP1_QUP2_SPI_APPS_CBCR,
1523 .parent = &blsp1_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001524 .base = &virt_bases[GCC_BASE],
1525 .c = {
1526 .dbg_name = "gcc_blsp1_qup2_spi_apps_clk",
1527 .ops = &clk_ops_branch,
1528 CLK_INIT(gcc_blsp1_qup2_spi_apps_clk.c),
1529 },
1530};
1531
1532static struct branch_clk gcc_blsp1_qup3_i2c_apps_clk = {
1533 .cbcr_reg = BLSP1_QUP3_I2C_APPS_CBCR,
1534 .parent = &cxo_clk_src.c,
1535 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001536 .base = &virt_bases[GCC_BASE],
1537 .c = {
1538 .dbg_name = "gcc_blsp1_qup3_i2c_apps_clk",
1539 .ops = &clk_ops_branch,
1540 CLK_INIT(gcc_blsp1_qup3_i2c_apps_clk.c),
1541 },
1542};
1543
1544static struct branch_clk gcc_blsp1_qup3_spi_apps_clk = {
1545 .cbcr_reg = BLSP1_QUP3_SPI_APPS_CBCR,
1546 .parent = &blsp1_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001547 .base = &virt_bases[GCC_BASE],
1548 .c = {
1549 .dbg_name = "gcc_blsp1_qup3_spi_apps_clk",
1550 .ops = &clk_ops_branch,
1551 CLK_INIT(gcc_blsp1_qup3_spi_apps_clk.c),
1552 },
1553};
1554
1555static struct branch_clk gcc_blsp1_qup4_i2c_apps_clk = {
1556 .cbcr_reg = BLSP1_QUP4_I2C_APPS_CBCR,
1557 .parent = &cxo_clk_src.c,
1558 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001559 .base = &virt_bases[GCC_BASE],
1560 .c = {
1561 .dbg_name = "gcc_blsp1_qup4_i2c_apps_clk",
1562 .ops = &clk_ops_branch,
1563 CLK_INIT(gcc_blsp1_qup4_i2c_apps_clk.c),
1564 },
1565};
1566
1567static struct branch_clk gcc_blsp1_qup4_spi_apps_clk = {
1568 .cbcr_reg = BLSP1_QUP4_SPI_APPS_CBCR,
1569 .parent = &blsp1_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001570 .base = &virt_bases[GCC_BASE],
1571 .c = {
1572 .dbg_name = "gcc_blsp1_qup4_spi_apps_clk",
1573 .ops = &clk_ops_branch,
1574 CLK_INIT(gcc_blsp1_qup4_spi_apps_clk.c),
1575 },
1576};
1577
1578static struct branch_clk gcc_blsp1_qup5_i2c_apps_clk = {
1579 .cbcr_reg = BLSP1_QUP5_I2C_APPS_CBCR,
1580 .parent = &cxo_clk_src.c,
1581 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001582 .base = &virt_bases[GCC_BASE],
1583 .c = {
1584 .dbg_name = "gcc_blsp1_qup5_i2c_apps_clk",
1585 .ops = &clk_ops_branch,
1586 CLK_INIT(gcc_blsp1_qup5_i2c_apps_clk.c),
1587 },
1588};
1589
1590static struct branch_clk gcc_blsp1_qup5_spi_apps_clk = {
1591 .cbcr_reg = BLSP1_QUP5_SPI_APPS_CBCR,
1592 .parent = &blsp1_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001593 .base = &virt_bases[GCC_BASE],
1594 .c = {
1595 .dbg_name = "gcc_blsp1_qup5_spi_apps_clk",
1596 .ops = &clk_ops_branch,
1597 CLK_INIT(gcc_blsp1_qup5_spi_apps_clk.c),
1598 },
1599};
1600
1601static struct branch_clk gcc_blsp1_qup6_i2c_apps_clk = {
1602 .cbcr_reg = BLSP1_QUP6_I2C_APPS_CBCR,
1603 .parent = &cxo_clk_src.c,
1604 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001605 .base = &virt_bases[GCC_BASE],
1606 .c = {
1607 .dbg_name = "gcc_blsp1_qup6_i2c_apps_clk",
1608 .ops = &clk_ops_branch,
1609 CLK_INIT(gcc_blsp1_qup6_i2c_apps_clk.c),
1610 },
1611};
1612
1613static struct branch_clk gcc_blsp1_qup6_spi_apps_clk = {
1614 .cbcr_reg = BLSP1_QUP6_SPI_APPS_CBCR,
1615 .parent = &blsp1_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001616 .base = &virt_bases[GCC_BASE],
1617 .c = {
1618 .dbg_name = "gcc_blsp1_qup6_spi_apps_clk",
1619 .ops = &clk_ops_branch,
1620 CLK_INIT(gcc_blsp1_qup6_spi_apps_clk.c),
1621 },
1622};
1623
1624static struct branch_clk gcc_blsp1_uart1_apps_clk = {
1625 .cbcr_reg = BLSP1_UART1_APPS_CBCR,
1626 .parent = &blsp1_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001627 .base = &virt_bases[GCC_BASE],
1628 .c = {
1629 .dbg_name = "gcc_blsp1_uart1_apps_clk",
1630 .ops = &clk_ops_branch,
1631 CLK_INIT(gcc_blsp1_uart1_apps_clk.c),
1632 },
1633};
1634
1635static struct branch_clk gcc_blsp1_uart2_apps_clk = {
1636 .cbcr_reg = BLSP1_UART2_APPS_CBCR,
1637 .parent = &blsp1_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001638 .base = &virt_bases[GCC_BASE],
1639 .c = {
1640 .dbg_name = "gcc_blsp1_uart2_apps_clk",
1641 .ops = &clk_ops_branch,
1642 CLK_INIT(gcc_blsp1_uart2_apps_clk.c),
1643 },
1644};
1645
1646static struct branch_clk gcc_blsp1_uart3_apps_clk = {
1647 .cbcr_reg = BLSP1_UART3_APPS_CBCR,
1648 .parent = &blsp1_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001649 .base = &virt_bases[GCC_BASE],
1650 .c = {
1651 .dbg_name = "gcc_blsp1_uart3_apps_clk",
1652 .ops = &clk_ops_branch,
1653 CLK_INIT(gcc_blsp1_uart3_apps_clk.c),
1654 },
1655};
1656
1657static struct branch_clk gcc_blsp1_uart4_apps_clk = {
1658 .cbcr_reg = BLSP1_UART4_APPS_CBCR,
1659 .parent = &blsp1_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001660 .base = &virt_bases[GCC_BASE],
1661 .c = {
1662 .dbg_name = "gcc_blsp1_uart4_apps_clk",
1663 .ops = &clk_ops_branch,
1664 CLK_INIT(gcc_blsp1_uart4_apps_clk.c),
1665 },
1666};
1667
1668static struct branch_clk gcc_blsp1_uart5_apps_clk = {
1669 .cbcr_reg = BLSP1_UART5_APPS_CBCR,
1670 .parent = &blsp1_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001671 .base = &virt_bases[GCC_BASE],
1672 .c = {
1673 .dbg_name = "gcc_blsp1_uart5_apps_clk",
1674 .ops = &clk_ops_branch,
1675 CLK_INIT(gcc_blsp1_uart5_apps_clk.c),
1676 },
1677};
1678
1679static struct branch_clk gcc_blsp1_uart6_apps_clk = {
1680 .cbcr_reg = BLSP1_UART6_APPS_CBCR,
1681 .parent = &blsp1_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001682 .base = &virt_bases[GCC_BASE],
1683 .c = {
1684 .dbg_name = "gcc_blsp1_uart6_apps_clk",
1685 .ops = &clk_ops_branch,
1686 CLK_INIT(gcc_blsp1_uart6_apps_clk.c),
1687 },
1688};
1689
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001690static struct local_vote_clk gcc_boot_rom_ahb_clk = {
1691 .cbcr_reg = BOOT_ROM_AHB_CBCR,
1692 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1693 .en_mask = BIT(10),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07001694 .base = &virt_bases[GCC_BASE],
1695 .c = {
1696 .dbg_name = "gcc_boot_rom_ahb_clk",
1697 .ops = &clk_ops_vote,
1698 CLK_INIT(gcc_boot_rom_ahb_clk.c),
1699 },
1700};
1701
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001702static struct local_vote_clk gcc_blsp2_ahb_clk = {
1703 .cbcr_reg = BLSP2_AHB_CBCR,
1704 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1705 .en_mask = BIT(15),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001706 .base = &virt_bases[GCC_BASE],
1707 .c = {
1708 .dbg_name = "gcc_blsp2_ahb_clk",
1709 .ops = &clk_ops_vote,
1710 CLK_INIT(gcc_blsp2_ahb_clk.c),
1711 },
1712};
1713
1714static struct branch_clk gcc_blsp2_qup1_i2c_apps_clk = {
1715 .cbcr_reg = BLSP2_QUP1_I2C_APPS_CBCR,
1716 .parent = &cxo_clk_src.c,
1717 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001718 .base = &virt_bases[GCC_BASE],
1719 .c = {
1720 .dbg_name = "gcc_blsp2_qup1_i2c_apps_clk",
1721 .ops = &clk_ops_branch,
1722 CLK_INIT(gcc_blsp2_qup1_i2c_apps_clk.c),
1723 },
1724};
1725
1726static struct branch_clk gcc_blsp2_qup1_spi_apps_clk = {
1727 .cbcr_reg = BLSP2_QUP1_SPI_APPS_CBCR,
1728 .parent = &blsp2_qup1_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001729 .base = &virt_bases[GCC_BASE],
1730 .c = {
1731 .dbg_name = "gcc_blsp2_qup1_spi_apps_clk",
1732 .ops = &clk_ops_branch,
1733 CLK_INIT(gcc_blsp2_qup1_spi_apps_clk.c),
1734 },
1735};
1736
1737static struct branch_clk gcc_blsp2_qup2_i2c_apps_clk = {
1738 .cbcr_reg = BLSP2_QUP2_I2C_APPS_CBCR,
1739 .parent = &cxo_clk_src.c,
1740 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001741 .base = &virt_bases[GCC_BASE],
1742 .c = {
1743 .dbg_name = "gcc_blsp2_qup2_i2c_apps_clk",
1744 .ops = &clk_ops_branch,
1745 CLK_INIT(gcc_blsp2_qup2_i2c_apps_clk.c),
1746 },
1747};
1748
1749static struct branch_clk gcc_blsp2_qup2_spi_apps_clk = {
1750 .cbcr_reg = BLSP2_QUP2_SPI_APPS_CBCR,
1751 .parent = &blsp2_qup2_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001752 .base = &virt_bases[GCC_BASE],
1753 .c = {
1754 .dbg_name = "gcc_blsp2_qup2_spi_apps_clk",
1755 .ops = &clk_ops_branch,
1756 CLK_INIT(gcc_blsp2_qup2_spi_apps_clk.c),
1757 },
1758};
1759
1760static struct branch_clk gcc_blsp2_qup3_i2c_apps_clk = {
1761 .cbcr_reg = BLSP2_QUP3_I2C_APPS_CBCR,
1762 .parent = &cxo_clk_src.c,
1763 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001764 .base = &virt_bases[GCC_BASE],
1765 .c = {
1766 .dbg_name = "gcc_blsp2_qup3_i2c_apps_clk",
1767 .ops = &clk_ops_branch,
1768 CLK_INIT(gcc_blsp2_qup3_i2c_apps_clk.c),
1769 },
1770};
1771
1772static struct branch_clk gcc_blsp2_qup3_spi_apps_clk = {
1773 .cbcr_reg = BLSP2_QUP3_SPI_APPS_CBCR,
1774 .parent = &blsp2_qup3_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001775 .base = &virt_bases[GCC_BASE],
1776 .c = {
1777 .dbg_name = "gcc_blsp2_qup3_spi_apps_clk",
1778 .ops = &clk_ops_branch,
1779 CLK_INIT(gcc_blsp2_qup3_spi_apps_clk.c),
1780 },
1781};
1782
1783static struct branch_clk gcc_blsp2_qup4_i2c_apps_clk = {
1784 .cbcr_reg = BLSP2_QUP4_I2C_APPS_CBCR,
1785 .parent = &cxo_clk_src.c,
1786 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001787 .base = &virt_bases[GCC_BASE],
1788 .c = {
1789 .dbg_name = "gcc_blsp2_qup4_i2c_apps_clk",
1790 .ops = &clk_ops_branch,
1791 CLK_INIT(gcc_blsp2_qup4_i2c_apps_clk.c),
1792 },
1793};
1794
1795static struct branch_clk gcc_blsp2_qup4_spi_apps_clk = {
1796 .cbcr_reg = BLSP2_QUP4_SPI_APPS_CBCR,
1797 .parent = &blsp2_qup4_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001798 .base = &virt_bases[GCC_BASE],
1799 .c = {
1800 .dbg_name = "gcc_blsp2_qup4_spi_apps_clk",
1801 .ops = &clk_ops_branch,
1802 CLK_INIT(gcc_blsp2_qup4_spi_apps_clk.c),
1803 },
1804};
1805
1806static struct branch_clk gcc_blsp2_qup5_i2c_apps_clk = {
1807 .cbcr_reg = BLSP2_QUP5_I2C_APPS_CBCR,
1808 .parent = &cxo_clk_src.c,
1809 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001810 .base = &virt_bases[GCC_BASE],
1811 .c = {
1812 .dbg_name = "gcc_blsp2_qup5_i2c_apps_clk",
1813 .ops = &clk_ops_branch,
1814 CLK_INIT(gcc_blsp2_qup5_i2c_apps_clk.c),
1815 },
1816};
1817
1818static struct branch_clk gcc_blsp2_qup5_spi_apps_clk = {
1819 .cbcr_reg = BLSP2_QUP5_SPI_APPS_CBCR,
1820 .parent = &blsp2_qup5_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001821 .base = &virt_bases[GCC_BASE],
1822 .c = {
1823 .dbg_name = "gcc_blsp2_qup5_spi_apps_clk",
1824 .ops = &clk_ops_branch,
1825 CLK_INIT(gcc_blsp2_qup5_spi_apps_clk.c),
1826 },
1827};
1828
1829static struct branch_clk gcc_blsp2_qup6_i2c_apps_clk = {
1830 .cbcr_reg = BLSP2_QUP6_I2C_APPS_CBCR,
1831 .parent = &cxo_clk_src.c,
1832 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001833 .base = &virt_bases[GCC_BASE],
1834 .c = {
1835 .dbg_name = "gcc_blsp2_qup6_i2c_apps_clk",
1836 .ops = &clk_ops_branch,
1837 CLK_INIT(gcc_blsp2_qup6_i2c_apps_clk.c),
1838 },
1839};
1840
1841static struct branch_clk gcc_blsp2_qup6_spi_apps_clk = {
1842 .cbcr_reg = BLSP2_QUP6_SPI_APPS_CBCR,
1843 .parent = &blsp2_qup6_spi_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001844 .base = &virt_bases[GCC_BASE],
1845 .c = {
1846 .dbg_name = "gcc_blsp2_qup6_spi_apps_clk",
1847 .ops = &clk_ops_branch,
1848 CLK_INIT(gcc_blsp2_qup6_spi_apps_clk.c),
1849 },
1850};
1851
1852static struct branch_clk gcc_blsp2_uart1_apps_clk = {
1853 .cbcr_reg = BLSP2_UART1_APPS_CBCR,
1854 .parent = &blsp2_uart1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001855 .base = &virt_bases[GCC_BASE],
1856 .c = {
1857 .dbg_name = "gcc_blsp2_uart1_apps_clk",
1858 .ops = &clk_ops_branch,
1859 CLK_INIT(gcc_blsp2_uart1_apps_clk.c),
1860 },
1861};
1862
1863static struct branch_clk gcc_blsp2_uart2_apps_clk = {
1864 .cbcr_reg = BLSP2_UART2_APPS_CBCR,
1865 .parent = &blsp2_uart2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001866 .base = &virt_bases[GCC_BASE],
1867 .c = {
1868 .dbg_name = "gcc_blsp2_uart2_apps_clk",
1869 .ops = &clk_ops_branch,
1870 CLK_INIT(gcc_blsp2_uart2_apps_clk.c),
1871 },
1872};
1873
1874static struct branch_clk gcc_blsp2_uart3_apps_clk = {
1875 .cbcr_reg = BLSP2_UART3_APPS_CBCR,
1876 .parent = &blsp2_uart3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001877 .base = &virt_bases[GCC_BASE],
1878 .c = {
1879 .dbg_name = "gcc_blsp2_uart3_apps_clk",
1880 .ops = &clk_ops_branch,
1881 CLK_INIT(gcc_blsp2_uart3_apps_clk.c),
1882 },
1883};
1884
1885static struct branch_clk gcc_blsp2_uart4_apps_clk = {
1886 .cbcr_reg = BLSP2_UART4_APPS_CBCR,
1887 .parent = &blsp2_uart4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001888 .base = &virt_bases[GCC_BASE],
1889 .c = {
1890 .dbg_name = "gcc_blsp2_uart4_apps_clk",
1891 .ops = &clk_ops_branch,
1892 CLK_INIT(gcc_blsp2_uart4_apps_clk.c),
1893 },
1894};
1895
1896static struct branch_clk gcc_blsp2_uart5_apps_clk = {
1897 .cbcr_reg = BLSP2_UART5_APPS_CBCR,
1898 .parent = &blsp2_uart5_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001899 .base = &virt_bases[GCC_BASE],
1900 .c = {
1901 .dbg_name = "gcc_blsp2_uart5_apps_clk",
1902 .ops = &clk_ops_branch,
1903 CLK_INIT(gcc_blsp2_uart5_apps_clk.c),
1904 },
1905};
1906
1907static struct branch_clk gcc_blsp2_uart6_apps_clk = {
1908 .cbcr_reg = BLSP2_UART6_APPS_CBCR,
1909 .parent = &blsp2_uart6_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001910 .base = &virt_bases[GCC_BASE],
1911 .c = {
1912 .dbg_name = "gcc_blsp2_uart6_apps_clk",
1913 .ops = &clk_ops_branch,
1914 CLK_INIT(gcc_blsp2_uart6_apps_clk.c),
1915 },
1916};
1917
1918static struct local_vote_clk gcc_ce1_clk = {
1919 .cbcr_reg = CE1_CBCR,
1920 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1921 .en_mask = BIT(5),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001922 .base = &virt_bases[GCC_BASE],
1923 .c = {
1924 .dbg_name = "gcc_ce1_clk",
1925 .ops = &clk_ops_vote,
1926 CLK_INIT(gcc_ce1_clk.c),
1927 },
1928};
1929
1930static struct local_vote_clk gcc_ce1_ahb_clk = {
1931 .cbcr_reg = CE1_AHB_CBCR,
1932 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1933 .en_mask = BIT(3),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001934 .base = &virt_bases[GCC_BASE],
1935 .c = {
1936 .dbg_name = "gcc_ce1_ahb_clk",
1937 .ops = &clk_ops_vote,
1938 CLK_INIT(gcc_ce1_ahb_clk.c),
1939 },
1940};
1941
1942static struct local_vote_clk gcc_ce1_axi_clk = {
1943 .cbcr_reg = CE1_AXI_CBCR,
1944 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1945 .en_mask = BIT(4),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001946 .base = &virt_bases[GCC_BASE],
1947 .c = {
1948 .dbg_name = "gcc_ce1_axi_clk",
1949 .ops = &clk_ops_vote,
1950 CLK_INIT(gcc_ce1_axi_clk.c),
1951 },
1952};
1953
1954static struct local_vote_clk gcc_ce2_clk = {
1955 .cbcr_reg = CE2_CBCR,
1956 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1957 .en_mask = BIT(2),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001958 .base = &virt_bases[GCC_BASE],
1959 .c = {
1960 .dbg_name = "gcc_ce2_clk",
1961 .ops = &clk_ops_vote,
1962 CLK_INIT(gcc_ce2_clk.c),
1963 },
1964};
1965
1966static struct local_vote_clk gcc_ce2_ahb_clk = {
1967 .cbcr_reg = CE2_AHB_CBCR,
1968 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1969 .en_mask = BIT(0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001970 .base = &virt_bases[GCC_BASE],
1971 .c = {
1972 .dbg_name = "gcc_ce1_ahb_clk",
1973 .ops = &clk_ops_vote,
1974 CLK_INIT(gcc_ce1_ahb_clk.c),
1975 },
1976};
1977
1978static struct local_vote_clk gcc_ce2_axi_clk = {
1979 .cbcr_reg = CE2_AXI_CBCR,
1980 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
1981 .en_mask = BIT(1),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07001982 .base = &virt_bases[GCC_BASE],
1983 .c = {
1984 .dbg_name = "gcc_ce1_axi_clk",
1985 .ops = &clk_ops_vote,
1986 CLK_INIT(gcc_ce2_axi_clk.c),
1987 },
1988};
1989
1990static struct branch_clk gcc_gp1_clk = {
1991 .cbcr_reg = GP1_CBCR,
1992 .parent = &gp1_clk_src.c,
1993 .base = &virt_bases[GCC_BASE],
1994 .c = {
1995 .dbg_name = "gcc_gp1_clk",
1996 .ops = &clk_ops_branch,
1997 CLK_INIT(gcc_gp1_clk.c),
1998 },
1999};
2000
2001static struct branch_clk gcc_gp2_clk = {
2002 .cbcr_reg = GP2_CBCR,
2003 .parent = &gp2_clk_src.c,
2004 .base = &virt_bases[GCC_BASE],
2005 .c = {
2006 .dbg_name = "gcc_gp2_clk",
2007 .ops = &clk_ops_branch,
2008 CLK_INIT(gcc_gp2_clk.c),
2009 },
2010};
2011
2012static struct branch_clk gcc_gp3_clk = {
2013 .cbcr_reg = GP3_CBCR,
2014 .parent = &gp3_clk_src.c,
2015 .base = &virt_bases[GCC_BASE],
2016 .c = {
2017 .dbg_name = "gcc_gp3_clk",
2018 .ops = &clk_ops_branch,
2019 CLK_INIT(gcc_gp3_clk.c),
2020 },
2021};
2022
2023static struct branch_clk gcc_pdm2_clk = {
2024 .cbcr_reg = PDM2_CBCR,
2025 .parent = &pdm2_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002026 .base = &virt_bases[GCC_BASE],
2027 .c = {
2028 .dbg_name = "gcc_pdm2_clk",
2029 .ops = &clk_ops_branch,
2030 CLK_INIT(gcc_pdm2_clk.c),
2031 },
2032};
2033
2034static struct branch_clk gcc_pdm_ahb_clk = {
2035 .cbcr_reg = PDM_AHB_CBCR,
2036 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002037 .base = &virt_bases[GCC_BASE],
2038 .c = {
2039 .dbg_name = "gcc_pdm_ahb_clk",
2040 .ops = &clk_ops_branch,
2041 CLK_INIT(gcc_pdm_ahb_clk.c),
2042 },
2043};
2044
2045static struct local_vote_clk gcc_prng_ahb_clk = {
2046 .cbcr_reg = PRNG_AHB_CBCR,
2047 .vote_reg = APCS_CLOCK_BRANCH_ENA_VOTE,
2048 .en_mask = BIT(13),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002049 .base = &virt_bases[GCC_BASE],
2050 .c = {
2051 .dbg_name = "gcc_prng_ahb_clk",
2052 .ops = &clk_ops_vote,
2053 CLK_INIT(gcc_prng_ahb_clk.c),
2054 },
2055};
2056
2057static struct branch_clk gcc_sdcc1_ahb_clk = {
2058 .cbcr_reg = SDCC1_AHB_CBCR,
2059 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002060 .base = &virt_bases[GCC_BASE],
2061 .c = {
2062 .dbg_name = "gcc_sdcc1_ahb_clk",
2063 .ops = &clk_ops_branch,
2064 CLK_INIT(gcc_sdcc1_ahb_clk.c),
2065 },
2066};
2067
2068static struct branch_clk gcc_sdcc1_apps_clk = {
2069 .cbcr_reg = SDCC1_APPS_CBCR,
2070 .parent = &sdcc1_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002071 .base = &virt_bases[GCC_BASE],
2072 .c = {
2073 .dbg_name = "gcc_sdcc1_apps_clk",
2074 .ops = &clk_ops_branch,
2075 CLK_INIT(gcc_sdcc1_apps_clk.c),
2076 },
2077};
2078
2079static struct branch_clk gcc_sdcc2_ahb_clk = {
2080 .cbcr_reg = SDCC2_AHB_CBCR,
2081 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002082 .base = &virt_bases[GCC_BASE],
2083 .c = {
2084 .dbg_name = "gcc_sdcc2_ahb_clk",
2085 .ops = &clk_ops_branch,
2086 CLK_INIT(gcc_sdcc2_ahb_clk.c),
2087 },
2088};
2089
2090static struct branch_clk gcc_sdcc2_apps_clk = {
2091 .cbcr_reg = SDCC2_APPS_CBCR,
2092 .parent = &sdcc2_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002093 .base = &virt_bases[GCC_BASE],
2094 .c = {
2095 .dbg_name = "gcc_sdcc2_apps_clk",
2096 .ops = &clk_ops_branch,
2097 CLK_INIT(gcc_sdcc2_apps_clk.c),
2098 },
2099};
2100
2101static struct branch_clk gcc_sdcc3_ahb_clk = {
2102 .cbcr_reg = SDCC3_AHB_CBCR,
2103 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002104 .base = &virt_bases[GCC_BASE],
2105 .c = {
2106 .dbg_name = "gcc_sdcc3_ahb_clk",
2107 .ops = &clk_ops_branch,
2108 CLK_INIT(gcc_sdcc3_ahb_clk.c),
2109 },
2110};
2111
2112static struct branch_clk gcc_sdcc3_apps_clk = {
2113 .cbcr_reg = SDCC3_APPS_CBCR,
2114 .parent = &sdcc3_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002115 .base = &virt_bases[GCC_BASE],
2116 .c = {
2117 .dbg_name = "gcc_sdcc3_apps_clk",
2118 .ops = &clk_ops_branch,
2119 CLK_INIT(gcc_sdcc3_apps_clk.c),
2120 },
2121};
2122
2123static struct branch_clk gcc_sdcc4_ahb_clk = {
2124 .cbcr_reg = SDCC4_AHB_CBCR,
2125 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002126 .base = &virt_bases[GCC_BASE],
2127 .c = {
2128 .dbg_name = "gcc_sdcc4_ahb_clk",
2129 .ops = &clk_ops_branch,
2130 CLK_INIT(gcc_sdcc4_ahb_clk.c),
2131 },
2132};
2133
2134static struct branch_clk gcc_sdcc4_apps_clk = {
2135 .cbcr_reg = SDCC4_APPS_CBCR,
2136 .parent = &sdcc4_apps_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002137 .base = &virt_bases[GCC_BASE],
2138 .c = {
2139 .dbg_name = "gcc_sdcc4_apps_clk",
2140 .ops = &clk_ops_branch,
2141 CLK_INIT(gcc_sdcc4_apps_clk.c),
2142 },
2143};
2144
2145static struct branch_clk gcc_tsif_ahb_clk = {
2146 .cbcr_reg = TSIF_AHB_CBCR,
2147 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002148 .base = &virt_bases[GCC_BASE],
2149 .c = {
2150 .dbg_name = "gcc_tsif_ahb_clk",
2151 .ops = &clk_ops_branch,
2152 CLK_INIT(gcc_tsif_ahb_clk.c),
2153 },
2154};
2155
2156static struct branch_clk gcc_tsif_ref_clk = {
2157 .cbcr_reg = TSIF_REF_CBCR,
2158 .parent = &tsif_ref_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002159 .base = &virt_bases[GCC_BASE],
2160 .c = {
2161 .dbg_name = "gcc_tsif_ref_clk",
2162 .ops = &clk_ops_branch,
2163 CLK_INIT(gcc_tsif_ref_clk.c),
2164 },
2165};
2166
2167static struct branch_clk gcc_usb30_master_clk = {
2168 .cbcr_reg = USB30_MASTER_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002169 .bcr_reg = USB_30_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002170 .parent = &usb30_master_clk_src.c,
2171 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002172 .base = &virt_bases[GCC_BASE],
2173 .c = {
2174 .dbg_name = "gcc_usb30_master_clk",
2175 .ops = &clk_ops_branch,
2176 CLK_INIT(gcc_usb30_master_clk.c),
2177 },
2178};
2179
2180static struct branch_clk gcc_usb30_mock_utmi_clk = {
2181 .cbcr_reg = USB30_MOCK_UTMI_CBCR,
2182 .parent = &usb30_mock_utmi_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002183 .base = &virt_bases[GCC_BASE],
2184 .c = {
2185 .dbg_name = "gcc_usb30_mock_utmi_clk",
2186 .ops = &clk_ops_branch,
2187 CLK_INIT(gcc_usb30_mock_utmi_clk.c),
2188 },
2189};
2190
2191static struct branch_clk gcc_usb_hs_ahb_clk = {
2192 .cbcr_reg = USB_HS_AHB_CBCR,
2193 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002194 .base = &virt_bases[GCC_BASE],
2195 .c = {
2196 .dbg_name = "gcc_usb_hs_ahb_clk",
2197 .ops = &clk_ops_branch,
2198 CLK_INIT(gcc_usb_hs_ahb_clk.c),
2199 },
2200};
2201
2202static struct branch_clk gcc_usb_hs_system_clk = {
2203 .cbcr_reg = USB_HS_SYSTEM_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002204 .bcr_reg = USB_HS_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002205 .parent = &usb_hs_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002206 .base = &virt_bases[GCC_BASE],
2207 .c = {
2208 .dbg_name = "gcc_usb_hs_system_clk",
2209 .ops = &clk_ops_branch,
2210 CLK_INIT(gcc_usb_hs_system_clk.c),
2211 },
2212};
2213
2214static struct branch_clk gcc_usb_hsic_ahb_clk = {
2215 .cbcr_reg = USB_HSIC_AHB_CBCR,
2216 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002217 .base = &virt_bases[GCC_BASE],
2218 .c = {
2219 .dbg_name = "gcc_usb_hsic_ahb_clk",
2220 .ops = &clk_ops_branch,
2221 CLK_INIT(gcc_usb_hsic_ahb_clk.c),
2222 },
2223};
2224
2225static struct branch_clk gcc_usb_hsic_clk = {
2226 .cbcr_reg = USB_HSIC_CBCR,
Vikram Mulukutla777c3ce2012-07-03 20:02:55 -07002227 .bcr_reg = USB_HS_HSIC_BCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002228 .parent = &usb_hsic_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002229 .base = &virt_bases[GCC_BASE],
2230 .c = {
2231 .dbg_name = "gcc_usb_hsic_clk",
2232 .ops = &clk_ops_branch,
2233 CLK_INIT(gcc_usb_hsic_clk.c),
2234 },
2235};
2236
2237static struct branch_clk gcc_usb_hsic_io_cal_clk = {
2238 .cbcr_reg = USB_HSIC_IO_CAL_CBCR,
2239 .parent = &usb_hsic_io_cal_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002240 .base = &virt_bases[GCC_BASE],
2241 .c = {
2242 .dbg_name = "gcc_usb_hsic_io_cal_clk",
2243 .ops = &clk_ops_branch,
2244 CLK_INIT(gcc_usb_hsic_io_cal_clk.c),
2245 },
2246};
2247
2248static struct branch_clk gcc_usb_hsic_system_clk = {
2249 .cbcr_reg = USB_HSIC_SYSTEM_CBCR,
2250 .parent = &usb_hsic_system_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002251 .base = &virt_bases[GCC_BASE],
2252 .c = {
2253 .dbg_name = "gcc_usb_hsic_system_clk",
2254 .ops = &clk_ops_branch,
2255 CLK_INIT(gcc_usb_hsic_system_clk.c),
2256 },
2257};
2258
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07002259struct branch_clk gcc_mmss_noc_cfg_ahb_clk = {
2260 .cbcr_reg = MMSS_NOC_CFG_AHB_CBCR,
2261 .has_sibling = 1,
2262 .base = &virt_bases[GCC_BASE],
2263 .c = {
2264 .dbg_name = "gcc_mmss_noc_cfg_ahb_clk",
2265 .ops = &clk_ops_branch,
2266 CLK_INIT(gcc_mmss_noc_cfg_ahb_clk.c),
2267 },
2268};
2269
2270struct branch_clk gcc_ocmem_noc_cfg_ahb_clk = {
2271 .cbcr_reg = OCMEM_NOC_CFG_AHB_CBCR,
2272 .has_sibling = 1,
2273 .base = &virt_bases[GCC_BASE],
2274 .c = {
2275 .dbg_name = "gcc_ocmem_noc_cfg_ahb_clk",
2276 .ops = &clk_ops_branch,
2277 CLK_INIT(gcc_ocmem_noc_cfg_ahb_clk.c),
2278 },
2279};
2280
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07002281static struct branch_clk gcc_mss_cfg_ahb_clk = {
2282 .cbcr_reg = MSS_CFG_AHB_CBCR,
2283 .has_sibling = 1,
2284 .base = &virt_bases[GCC_BASE],
2285 .c = {
2286 .dbg_name = "gcc_mss_cfg_ahb_clk",
2287 .ops = &clk_ops_branch,
2288 CLK_INIT(gcc_mss_cfg_ahb_clk.c),
2289 },
2290};
2291
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002292static struct clk_freq_tbl ftbl_mmss_axi_clk[] = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002293 F_MM( 19200000, cxo, 1, 0, 0),
2294 F_MM(150000000, gpll0, 4, 0, 0),
2295 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutla20078652012-07-31 11:22:40 -07002296 F_MM(320000000, mmpll0, 2.5, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002297 F_MM(400000000, mmpll0, 2, 0, 0),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002298 F_END
2299};
2300
2301static struct rcg_clk axi_clk_src = {
2302 .cmd_rcgr_reg = 0x5040,
2303 .set_rate = set_rate_hid,
2304 .freq_tbl = ftbl_mmss_axi_clk,
2305 .current_freq = &rcg_dummy_freq,
2306 .base = &virt_bases[MMSS_BASE],
2307 .c = {
2308 .dbg_name = "axi_clk_src",
2309 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002310 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
2311 HIGH, 320000000),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002312 CLK_INIT(axi_clk_src.c),
2313 },
2314};
2315
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002316static struct clk_freq_tbl ftbl_ocmemnoc_clk[] = {
2317 F_MM( 19200000, cxo, 1, 0, 0),
2318 F_MM(150000000, gpll0, 4, 0, 0),
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002319 F_MM(282000000, mmpll1, 3, 0, 0),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002320 F_MM(400000000, mmpll0, 2, 0, 0),
2321 F_END
2322};
2323
2324struct rcg_clk ocmemnoc_clk_src = {
2325 .cmd_rcgr_reg = OCMEMNOC_CMD_RCGR,
2326 .set_rate = set_rate_hid,
2327 .freq_tbl = ftbl_ocmemnoc_clk,
2328 .current_freq = &rcg_dummy_freq,
2329 .base = &virt_bases[MMSS_BASE],
2330 .c = {
2331 .dbg_name = "ocmemnoc_clk_src",
2332 .ops = &clk_ops_rcg,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07002333 VDD_DIG_FMAX_MAP3(LOW, 150000000, NOMINAL, 282000000,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07002334 HIGH, 400000000),
2335 CLK_INIT(ocmemnoc_clk_src.c),
2336 },
2337};
2338
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002339static struct clk_freq_tbl ftbl_camss_csi0_3_clk[] = {
2340 F_MM(100000000, gpll0, 6, 0, 0),
2341 F_MM(200000000, mmpll0, 4, 0, 0),
2342 F_END
2343};
2344
2345static struct rcg_clk csi0_clk_src = {
2346 .cmd_rcgr_reg = CSI0_CMD_RCGR,
2347 .set_rate = set_rate_hid,
2348 .freq_tbl = ftbl_camss_csi0_3_clk,
2349 .current_freq = &rcg_dummy_freq,
2350 .base = &virt_bases[MMSS_BASE],
2351 .c = {
2352 .dbg_name = "csi0_clk_src",
2353 .ops = &clk_ops_rcg,
2354 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2355 CLK_INIT(csi0_clk_src.c),
2356 },
2357};
2358
2359static struct rcg_clk csi1_clk_src = {
2360 .cmd_rcgr_reg = CSI1_CMD_RCGR,
2361 .set_rate = set_rate_hid,
2362 .freq_tbl = ftbl_camss_csi0_3_clk,
2363 .current_freq = &rcg_dummy_freq,
2364 .base = &virt_bases[MMSS_BASE],
2365 .c = {
2366 .dbg_name = "csi1_clk_src",
2367 .ops = &clk_ops_rcg,
2368 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2369 CLK_INIT(csi1_clk_src.c),
2370 },
2371};
2372
2373static struct rcg_clk csi2_clk_src = {
2374 .cmd_rcgr_reg = CSI2_CMD_RCGR,
2375 .set_rate = set_rate_hid,
2376 .freq_tbl = ftbl_camss_csi0_3_clk,
2377 .current_freq = &rcg_dummy_freq,
2378 .base = &virt_bases[MMSS_BASE],
2379 .c = {
2380 .dbg_name = "csi2_clk_src",
2381 .ops = &clk_ops_rcg,
2382 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2383 CLK_INIT(csi2_clk_src.c),
2384 },
2385};
2386
2387static struct rcg_clk csi3_clk_src = {
2388 .cmd_rcgr_reg = CSI3_CMD_RCGR,
2389 .set_rate = set_rate_hid,
2390 .freq_tbl = ftbl_camss_csi0_3_clk,
2391 .current_freq = &rcg_dummy_freq,
2392 .base = &virt_bases[MMSS_BASE],
2393 .c = {
2394 .dbg_name = "csi3_clk_src",
2395 .ops = &clk_ops_rcg,
2396 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2397 CLK_INIT(csi3_clk_src.c),
2398 },
2399};
2400
2401static struct clk_freq_tbl ftbl_camss_vfe_vfe0_1_clk[] = {
2402 F_MM( 37500000, gpll0, 16, 0, 0),
2403 F_MM( 50000000, gpll0, 12, 0, 0),
2404 F_MM( 60000000, gpll0, 10, 0, 0),
2405 F_MM( 80000000, gpll0, 7.5, 0, 0),
2406 F_MM(100000000, gpll0, 6, 0, 0),
2407 F_MM(109090000, gpll0, 5.5, 0, 0),
2408 F_MM(150000000, gpll0, 4, 0, 0),
2409 F_MM(200000000, gpll0, 3, 0, 0),
2410 F_MM(228570000, mmpll0, 3.5, 0, 0),
2411 F_MM(266670000, mmpll0, 3, 0, 0),
2412 F_MM(320000000, mmpll0, 2.5, 0, 0),
2413 F_END
2414};
2415
2416static struct rcg_clk vfe0_clk_src = {
2417 .cmd_rcgr_reg = VFE0_CMD_RCGR,
2418 .set_rate = set_rate_hid,
2419 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2420 .current_freq = &rcg_dummy_freq,
2421 .base = &virt_bases[MMSS_BASE],
2422 .c = {
2423 .dbg_name = "vfe0_clk_src",
2424 .ops = &clk_ops_rcg,
2425 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2426 HIGH, 320000000),
2427 CLK_INIT(vfe0_clk_src.c),
2428 },
2429};
2430
2431static struct rcg_clk vfe1_clk_src = {
2432 .cmd_rcgr_reg = VFE1_CMD_RCGR,
2433 .set_rate = set_rate_hid,
2434 .freq_tbl = ftbl_camss_vfe_vfe0_1_clk,
2435 .current_freq = &rcg_dummy_freq,
2436 .base = &virt_bases[MMSS_BASE],
2437 .c = {
2438 .dbg_name = "vfe1_clk_src",
2439 .ops = &clk_ops_rcg,
2440 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2441 HIGH, 320000000),
2442 CLK_INIT(vfe1_clk_src.c),
2443 },
2444};
2445
2446static struct clk_freq_tbl ftbl_mdss_mdp_clk[] = {
2447 F_MM( 37500000, gpll0, 16, 0, 0),
2448 F_MM( 60000000, gpll0, 10, 0, 0),
2449 F_MM( 75000000, gpll0, 8, 0, 0),
2450 F_MM( 85710000, gpll0, 7, 0, 0),
2451 F_MM(100000000, gpll0, 6, 0, 0),
2452 F_MM(133330000, mmpll0, 6, 0, 0),
2453 F_MM(160000000, mmpll0, 5, 0, 0),
2454 F_MM(200000000, mmpll0, 4, 0, 0),
2455 F_MM(266670000, mmpll0, 3, 0, 0),
2456 F_MM(320000000, mmpll0, 2.5, 0, 0),
2457 F_END
2458};
2459
2460static struct rcg_clk mdp_clk_src = {
2461 .cmd_rcgr_reg = MDP_CMD_RCGR,
2462 .set_rate = set_rate_hid,
2463 .freq_tbl = ftbl_mdss_mdp_clk,
2464 .current_freq = &rcg_dummy_freq,
2465 .base = &virt_bases[MMSS_BASE],
2466 .c = {
2467 .dbg_name = "mdp_clk_src",
2468 .ops = &clk_ops_rcg,
2469 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2470 HIGH, 320000000),
2471 CLK_INIT(mdp_clk_src.c),
2472 },
2473};
2474
2475static struct clk_freq_tbl ftbl_camss_cci_cci_clk[] = {
2476 F_MM(19200000, cxo, 1, 0, 0),
2477 F_END
2478};
2479
2480static struct rcg_clk cci_clk_src = {
2481 .cmd_rcgr_reg = CCI_CMD_RCGR,
2482 .set_rate = set_rate_hid,
2483 .freq_tbl = ftbl_camss_cci_cci_clk,
2484 .current_freq = &rcg_dummy_freq,
2485 .base = &virt_bases[MMSS_BASE],
2486 .c = {
2487 .dbg_name = "cci_clk_src",
2488 .ops = &clk_ops_rcg,
2489 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2490 CLK_INIT(cci_clk_src.c),
2491 },
2492};
2493
2494static struct clk_freq_tbl ftbl_camss_gp0_1_clk[] = {
2495 F_MM( 10000, cxo, 16, 1, 120),
2496 F_MM( 20000, cxo, 16, 1, 50),
2497 F_MM( 6000000, gpll0, 10, 1, 10),
2498 F_MM(12000000, gpll0, 10, 1, 5),
2499 F_MM(13000000, gpll0, 10, 13, 60),
2500 F_MM(24000000, gpll0, 5, 1, 5),
2501 F_END
2502};
2503
2504static struct rcg_clk mmss_gp0_clk_src = {
2505 .cmd_rcgr_reg = MMSS_GP0_CMD_RCGR,
2506 .set_rate = set_rate_mnd,
2507 .freq_tbl = ftbl_camss_gp0_1_clk,
2508 .current_freq = &rcg_dummy_freq,
2509 .base = &virt_bases[MMSS_BASE],
2510 .c = {
2511 .dbg_name = "mmss_gp0_clk_src",
2512 .ops = &clk_ops_rcg_mnd,
2513 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2514 CLK_INIT(mmss_gp0_clk_src.c),
2515 },
2516};
2517
2518static struct rcg_clk mmss_gp1_clk_src = {
2519 .cmd_rcgr_reg = MMSS_GP1_CMD_RCGR,
2520 .set_rate = set_rate_mnd,
2521 .freq_tbl = ftbl_camss_gp0_1_clk,
2522 .current_freq = &rcg_dummy_freq,
2523 .base = &virt_bases[MMSS_BASE],
2524 .c = {
2525 .dbg_name = "mmss_gp1_clk_src",
2526 .ops = &clk_ops_rcg_mnd,
2527 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2528 CLK_INIT(mmss_gp1_clk_src.c),
2529 },
2530};
2531
2532static struct clk_freq_tbl ftbl_camss_jpeg_jpeg0_2_clk[] = {
2533 F_MM( 75000000, gpll0, 8, 0, 0),
2534 F_MM(150000000, gpll0, 4, 0, 0),
2535 F_MM(200000000, gpll0, 3, 0, 0),
2536 F_MM(228570000, mmpll0, 3.5, 0, 0),
2537 F_MM(266670000, mmpll0, 3, 0, 0),
2538 F_MM(320000000, mmpll0, 2.5, 0, 0),
2539 F_END
2540};
2541
2542static struct rcg_clk jpeg0_clk_src = {
2543 .cmd_rcgr_reg = JPEG0_CMD_RCGR,
2544 .set_rate = set_rate_hid,
2545 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2546 .current_freq = &rcg_dummy_freq,
2547 .base = &virt_bases[MMSS_BASE],
2548 .c = {
2549 .dbg_name = "jpeg0_clk_src",
2550 .ops = &clk_ops_rcg,
2551 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2552 HIGH, 320000000),
2553 CLK_INIT(jpeg0_clk_src.c),
2554 },
2555};
2556
2557static struct rcg_clk jpeg1_clk_src = {
2558 .cmd_rcgr_reg = JPEG1_CMD_RCGR,
2559 .set_rate = set_rate_hid,
2560 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2561 .current_freq = &rcg_dummy_freq,
2562 .base = &virt_bases[MMSS_BASE],
2563 .c = {
2564 .dbg_name = "jpeg1_clk_src",
2565 .ops = &clk_ops_rcg,
2566 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2567 HIGH, 320000000),
2568 CLK_INIT(jpeg1_clk_src.c),
2569 },
2570};
2571
2572static struct rcg_clk jpeg2_clk_src = {
2573 .cmd_rcgr_reg = JPEG2_CMD_RCGR,
2574 .set_rate = set_rate_hid,
2575 .freq_tbl = ftbl_camss_jpeg_jpeg0_2_clk,
2576 .current_freq = &rcg_dummy_freq,
2577 .base = &virt_bases[MMSS_BASE],
2578 .c = {
2579 .dbg_name = "jpeg2_clk_src",
2580 .ops = &clk_ops_rcg,
2581 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2582 HIGH, 320000000),
2583 CLK_INIT(jpeg2_clk_src.c),
2584 },
2585};
2586
2587static struct clk_freq_tbl ftbl_camss_mclk0_3_clk[] = {
2588 F_MM(66670000, gpll0, 9, 0, 0),
2589 F_END
2590};
2591
2592static struct rcg_clk mclk0_clk_src = {
2593 .cmd_rcgr_reg = MCLK0_CMD_RCGR,
2594 .set_rate = set_rate_hid,
2595 .freq_tbl = ftbl_camss_mclk0_3_clk,
2596 .current_freq = &rcg_dummy_freq,
2597 .base = &virt_bases[MMSS_BASE],
2598 .c = {
2599 .dbg_name = "mclk0_clk_src",
2600 .ops = &clk_ops_rcg,
2601 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2602 CLK_INIT(mclk0_clk_src.c),
2603 },
2604};
2605
2606static struct rcg_clk mclk1_clk_src = {
2607 .cmd_rcgr_reg = MCLK1_CMD_RCGR,
2608 .set_rate = set_rate_hid,
2609 .freq_tbl = ftbl_camss_mclk0_3_clk,
2610 .current_freq = &rcg_dummy_freq,
2611 .base = &virt_bases[MMSS_BASE],
2612 .c = {
2613 .dbg_name = "mclk1_clk_src",
2614 .ops = &clk_ops_rcg,
2615 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2616 CLK_INIT(mclk1_clk_src.c),
2617 },
2618};
2619
2620static struct rcg_clk mclk2_clk_src = {
2621 .cmd_rcgr_reg = MCLK2_CMD_RCGR,
2622 .set_rate = set_rate_hid,
2623 .freq_tbl = ftbl_camss_mclk0_3_clk,
2624 .current_freq = &rcg_dummy_freq,
2625 .base = &virt_bases[MMSS_BASE],
2626 .c = {
2627 .dbg_name = "mclk2_clk_src",
2628 .ops = &clk_ops_rcg,
2629 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2630 CLK_INIT(mclk2_clk_src.c),
2631 },
2632};
2633
2634static struct rcg_clk mclk3_clk_src = {
2635 .cmd_rcgr_reg = MCLK3_CMD_RCGR,
2636 .set_rate = set_rate_hid,
2637 .freq_tbl = ftbl_camss_mclk0_3_clk,
2638 .current_freq = &rcg_dummy_freq,
2639 .base = &virt_bases[MMSS_BASE],
2640 .c = {
2641 .dbg_name = "mclk3_clk_src",
2642 .ops = &clk_ops_rcg,
2643 VDD_DIG_FMAX_MAP1(LOW, 66670000),
2644 CLK_INIT(mclk3_clk_src.c),
2645 },
2646};
2647
2648static struct clk_freq_tbl ftbl_camss_phy0_2_csi0_2phytimer_clk[] = {
2649 F_MM(100000000, gpll0, 6, 0, 0),
2650 F_MM(200000000, mmpll0, 4, 0, 0),
2651 F_END
2652};
2653
2654static struct rcg_clk csi0phytimer_clk_src = {
2655 .cmd_rcgr_reg = CSI0PHYTIMER_CMD_RCGR,
2656 .set_rate = set_rate_hid,
2657 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2658 .current_freq = &rcg_dummy_freq,
2659 .base = &virt_bases[MMSS_BASE],
2660 .c = {
2661 .dbg_name = "csi0phytimer_clk_src",
2662 .ops = &clk_ops_rcg,
2663 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2664 CLK_INIT(csi0phytimer_clk_src.c),
2665 },
2666};
2667
2668static struct rcg_clk csi1phytimer_clk_src = {
2669 .cmd_rcgr_reg = CSI1PHYTIMER_CMD_RCGR,
2670 .set_rate = set_rate_hid,
2671 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2672 .current_freq = &rcg_dummy_freq,
2673 .base = &virt_bases[MMSS_BASE],
2674 .c = {
2675 .dbg_name = "csi1phytimer_clk_src",
2676 .ops = &clk_ops_rcg,
2677 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2678 CLK_INIT(csi1phytimer_clk_src.c),
2679 },
2680};
2681
2682static struct rcg_clk csi2phytimer_clk_src = {
2683 .cmd_rcgr_reg = CSI2PHYTIMER_CMD_RCGR,
2684 .set_rate = set_rate_hid,
2685 .freq_tbl = ftbl_camss_phy0_2_csi0_2phytimer_clk,
2686 .current_freq = &rcg_dummy_freq,
2687 .base = &virt_bases[MMSS_BASE],
2688 .c = {
2689 .dbg_name = "csi2phytimer_clk_src",
2690 .ops = &clk_ops_rcg,
2691 VDD_DIG_FMAX_MAP2(LOW, 100000000, NOMINAL, 200000000),
2692 CLK_INIT(csi2phytimer_clk_src.c),
2693 },
2694};
2695
2696static struct clk_freq_tbl ftbl_camss_vfe_cpp_clk[] = {
2697 F_MM(150000000, gpll0, 4, 0, 0),
2698 F_MM(266670000, mmpll0, 3, 0, 0),
2699 F_MM(320000000, mmpll0, 2.5, 0, 0),
2700 F_END
2701};
2702
2703static struct rcg_clk cpp_clk_src = {
2704 .cmd_rcgr_reg = CPP_CMD_RCGR,
2705 .set_rate = set_rate_hid,
2706 .freq_tbl = ftbl_camss_vfe_cpp_clk,
2707 .current_freq = &rcg_dummy_freq,
2708 .base = &virt_bases[MMSS_BASE],
2709 .c = {
2710 .dbg_name = "cpp_clk_src",
2711 .ops = &clk_ops_rcg,
2712 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2713 HIGH, 320000000),
2714 CLK_INIT(cpp_clk_src.c),
2715 },
2716};
2717
2718static struct clk_freq_tbl ftbl_mdss_byte0_1_clk[] = {
2719 F_MDSS( 93750000, dsipll_750, 8, 0, 0),
2720 F_MDSS(187500000, dsipll_750, 4, 0, 0),
2721 F_END
2722};
2723
2724static struct rcg_clk byte0_clk_src = {
2725 .cmd_rcgr_reg = BYTE0_CMD_RCGR,
2726 .set_rate = set_rate_hid,
2727 .freq_tbl = ftbl_mdss_byte0_1_clk,
2728 .current_freq = &rcg_dummy_freq,
2729 .base = &virt_bases[MMSS_BASE],
2730 .c = {
2731 .dbg_name = "byte0_clk_src",
2732 .ops = &clk_ops_rcg,
2733 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2734 HIGH, 188000000),
2735 CLK_INIT(byte0_clk_src.c),
2736 },
2737};
2738
2739static struct rcg_clk byte1_clk_src = {
2740 .cmd_rcgr_reg = BYTE1_CMD_RCGR,
2741 .set_rate = set_rate_hid,
2742 .freq_tbl = ftbl_mdss_byte0_1_clk,
2743 .current_freq = &rcg_dummy_freq,
2744 .base = &virt_bases[MMSS_BASE],
2745 .c = {
2746 .dbg_name = "byte1_clk_src",
2747 .ops = &clk_ops_rcg,
2748 VDD_DIG_FMAX_MAP3(LOW, 93800000, NOMINAL, 187500000,
2749 HIGH, 188000000),
2750 CLK_INIT(byte1_clk_src.c),
2751 },
2752};
2753
2754static struct clk_freq_tbl ftbl_mdss_edpaux_clk[] = {
2755 F_MM(19200000, cxo, 1, 0, 0),
2756 F_END
2757};
2758
2759static struct rcg_clk edpaux_clk_src = {
2760 .cmd_rcgr_reg = EDPAUX_CMD_RCGR,
2761 .set_rate = set_rate_hid,
2762 .freq_tbl = ftbl_mdss_edpaux_clk,
2763 .current_freq = &rcg_dummy_freq,
2764 .base = &virt_bases[MMSS_BASE],
2765 .c = {
2766 .dbg_name = "edpaux_clk_src",
2767 .ops = &clk_ops_rcg,
2768 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2769 CLK_INIT(edpaux_clk_src.c),
2770 },
2771};
2772
2773static struct clk_freq_tbl ftbl_mdss_edplink_clk[] = {
2774 F_MDSS(135000000, edppll_270, 2, 0, 0),
2775 F_MDSS(270000000, edppll_270, 11, 0, 0),
2776 F_END
2777};
2778
2779static struct rcg_clk edplink_clk_src = {
2780 .cmd_rcgr_reg = EDPLINK_CMD_RCGR,
2781 .set_rate = set_rate_hid,
2782 .freq_tbl = ftbl_mdss_edplink_clk,
2783 .current_freq = &rcg_dummy_freq,
2784 .base = &virt_bases[MMSS_BASE],
2785 .c = {
2786 .dbg_name = "edplink_clk_src",
2787 .ops = &clk_ops_rcg,
2788 VDD_DIG_FMAX_MAP2(LOW, 135000000, NOMINAL, 270000000),
2789 CLK_INIT(edplink_clk_src.c),
2790 },
2791};
2792
2793static struct clk_freq_tbl ftbl_mdss_edppixel_clk[] = {
2794 F_MDSS(175000000, edppll_350, 2, 0, 0),
2795 F_MDSS(350000000, edppll_350, 11, 0, 0),
2796 F_END
2797};
2798
2799static struct rcg_clk edppixel_clk_src = {
2800 .cmd_rcgr_reg = EDPPIXEL_CMD_RCGR,
2801 .set_rate = set_rate_mnd,
2802 .freq_tbl = ftbl_mdss_edppixel_clk,
2803 .current_freq = &rcg_dummy_freq,
2804 .base = &virt_bases[MMSS_BASE],
2805 .c = {
2806 .dbg_name = "edppixel_clk_src",
2807 .ops = &clk_ops_rcg_mnd,
2808 VDD_DIG_FMAX_MAP2(LOW, 175000000, NOMINAL, 350000000),
2809 CLK_INIT(edppixel_clk_src.c),
2810 },
2811};
2812
2813static struct clk_freq_tbl ftbl_mdss_esc0_1_clk[] = {
2814 F_MM(19200000, cxo, 1, 0, 0),
2815 F_END
2816};
2817
2818static struct rcg_clk esc0_clk_src = {
2819 .cmd_rcgr_reg = ESC0_CMD_RCGR,
2820 .set_rate = set_rate_hid,
2821 .freq_tbl = ftbl_mdss_esc0_1_clk,
2822 .current_freq = &rcg_dummy_freq,
2823 .base = &virt_bases[MMSS_BASE],
2824 .c = {
2825 .dbg_name = "esc0_clk_src",
2826 .ops = &clk_ops_rcg,
2827 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2828 CLK_INIT(esc0_clk_src.c),
2829 },
2830};
2831
2832static struct rcg_clk esc1_clk_src = {
2833 .cmd_rcgr_reg = ESC1_CMD_RCGR,
2834 .set_rate = set_rate_hid,
2835 .freq_tbl = ftbl_mdss_esc0_1_clk,
2836 .current_freq = &rcg_dummy_freq,
2837 .base = &virt_bases[MMSS_BASE],
2838 .c = {
2839 .dbg_name = "esc1_clk_src",
2840 .ops = &clk_ops_rcg,
2841 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2842 CLK_INIT(esc1_clk_src.c),
2843 },
2844};
2845
2846static struct clk_freq_tbl ftbl_mdss_extpclk_clk[] = {
2847 F_MDSS(148500000, hdmipll_297, 2, 0, 0),
2848 F_END
2849};
2850
2851static struct rcg_clk extpclk_clk_src = {
2852 .cmd_rcgr_reg = EXTPCLK_CMD_RCGR,
2853 .set_rate = set_rate_hid,
2854 .freq_tbl = ftbl_mdss_extpclk_clk,
2855 .current_freq = &rcg_dummy_freq,
2856 .base = &virt_bases[MMSS_BASE],
2857 .c = {
2858 .dbg_name = "extpclk_clk_src",
2859 .ops = &clk_ops_rcg,
2860 VDD_DIG_FMAX_MAP2(LOW, 148500000, NOMINAL, 297000000),
2861 CLK_INIT(extpclk_clk_src.c),
2862 },
2863};
2864
2865static struct clk_freq_tbl ftbl_mdss_hdmi_clk[] = {
2866 F_MDSS(19200000, cxo, 1, 0, 0),
2867 F_END
2868};
2869
2870static struct rcg_clk hdmi_clk_src = {
2871 .cmd_rcgr_reg = HDMI_CMD_RCGR,
2872 .set_rate = set_rate_hid,
2873 .freq_tbl = ftbl_mdss_hdmi_clk,
2874 .current_freq = &rcg_dummy_freq,
2875 .base = &virt_bases[MMSS_BASE],
2876 .c = {
2877 .dbg_name = "hdmi_clk_src",
2878 .ops = &clk_ops_rcg,
2879 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2880 CLK_INIT(hdmi_clk_src.c),
2881 },
2882};
2883
2884static struct clk_freq_tbl ftbl_mdss_pclk0_1_clk[] = {
2885 F_MDSS(125000000, dsipll_250, 2, 0, 0),
2886 F_MDSS(250000000, dsipll_250, 1, 0, 0),
2887 F_END
2888};
2889
2890static struct rcg_clk pclk0_clk_src = {
2891 .cmd_rcgr_reg = PCLK0_CMD_RCGR,
2892 .set_rate = set_rate_mnd,
2893 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2894 .current_freq = &rcg_dummy_freq,
2895 .base = &virt_bases[MMSS_BASE],
2896 .c = {
2897 .dbg_name = "pclk0_clk_src",
2898 .ops = &clk_ops_rcg_mnd,
2899 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2900 CLK_INIT(pclk0_clk_src.c),
2901 },
2902};
2903
2904static struct rcg_clk pclk1_clk_src = {
2905 .cmd_rcgr_reg = PCLK1_CMD_RCGR,
2906 .set_rate = set_rate_mnd,
2907 .freq_tbl = ftbl_mdss_pclk0_1_clk,
2908 .current_freq = &rcg_dummy_freq,
2909 .base = &virt_bases[MMSS_BASE],
2910 .c = {
2911 .dbg_name = "pclk1_clk_src",
2912 .ops = &clk_ops_rcg_mnd,
2913 VDD_DIG_FMAX_MAP2(LOW, 125000000, NOMINAL, 250000000),
2914 CLK_INIT(pclk1_clk_src.c),
2915 },
2916};
2917
2918static struct clk_freq_tbl ftbl_mdss_vsync_clk[] = {
2919 F_MDSS(19200000, cxo, 1, 0, 0),
2920 F_END
2921};
2922
2923static struct rcg_clk vsync_clk_src = {
2924 .cmd_rcgr_reg = VSYNC_CMD_RCGR,
2925 .set_rate = set_rate_hid,
2926 .freq_tbl = ftbl_mdss_vsync_clk,
2927 .current_freq = &rcg_dummy_freq,
2928 .base = &virt_bases[MMSS_BASE],
2929 .c = {
2930 .dbg_name = "vsync_clk_src",
2931 .ops = &clk_ops_rcg,
2932 VDD_DIG_FMAX_MAP2(LOW, 20000000, NOMINAL, 40000000),
2933 CLK_INIT(vsync_clk_src.c),
2934 },
2935};
2936
2937static struct clk_freq_tbl ftbl_venus0_vcodec0_clk[] = {
2938 F_MM( 50000000, gpll0, 12, 0, 0),
2939 F_MM(100000000, gpll0, 6, 0, 0),
2940 F_MM(133330000, mmpll0, 6, 0, 0),
2941 F_MM(200000000, mmpll0, 4, 0, 0),
2942 F_MM(266670000, mmpll0, 3, 0, 0),
2943 F_MM(410000000, mmpll3, 2, 0, 0),
2944 F_END
2945};
2946
2947static struct rcg_clk vcodec0_clk_src = {
2948 .cmd_rcgr_reg = VCODEC0_CMD_RCGR,
2949 .set_rate = set_rate_mnd,
2950 .freq_tbl = ftbl_venus0_vcodec0_clk,
2951 .current_freq = &rcg_dummy_freq,
2952 .base = &virt_bases[MMSS_BASE],
2953 .c = {
2954 .dbg_name = "vcodec0_clk_src",
2955 .ops = &clk_ops_rcg_mnd,
2956 VDD_DIG_FMAX_MAP3(LOW, 133330000, NOMINAL, 266670000,
2957 HIGH, 410000000),
2958 CLK_INIT(vcodec0_clk_src.c),
2959 },
2960};
2961
2962static struct branch_clk camss_cci_cci_ahb_clk = {
2963 .cbcr_reg = CAMSS_CCI_CCI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002964 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002965 .base = &virt_bases[MMSS_BASE],
2966 .c = {
2967 .dbg_name = "camss_cci_cci_ahb_clk",
2968 .ops = &clk_ops_branch,
2969 CLK_INIT(camss_cci_cci_ahb_clk.c),
2970 },
2971};
2972
2973static struct branch_clk camss_cci_cci_clk = {
2974 .cbcr_reg = CAMSS_CCI_CCI_CBCR,
2975 .parent = &cci_clk_src.c,
2976 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002977 .base = &virt_bases[MMSS_BASE],
2978 .c = {
2979 .dbg_name = "camss_cci_cci_clk",
2980 .ops = &clk_ops_branch,
2981 CLK_INIT(camss_cci_cci_clk.c),
2982 },
2983};
2984
2985static struct branch_clk camss_csi0_ahb_clk = {
2986 .cbcr_reg = CAMSS_CSI0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002987 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07002988 .base = &virt_bases[MMSS_BASE],
2989 .c = {
2990 .dbg_name = "camss_csi0_ahb_clk",
2991 .ops = &clk_ops_branch,
2992 CLK_INIT(camss_csi0_ahb_clk.c),
2993 },
2994};
2995
2996static struct branch_clk camss_csi0_clk = {
2997 .cbcr_reg = CAMSS_CSI0_CBCR,
2998 .parent = &csi0_clk_src.c,
2999 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003000 .base = &virt_bases[MMSS_BASE],
3001 .c = {
3002 .dbg_name = "camss_csi0_clk",
3003 .ops = &clk_ops_branch,
3004 CLK_INIT(camss_csi0_clk.c),
3005 },
3006};
3007
3008static struct branch_clk camss_csi0phy_clk = {
3009 .cbcr_reg = CAMSS_CSI0PHY_CBCR,
3010 .parent = &csi0_clk_src.c,
3011 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003012 .base = &virt_bases[MMSS_BASE],
3013 .c = {
3014 .dbg_name = "camss_csi0phy_clk",
3015 .ops = &clk_ops_branch,
3016 CLK_INIT(camss_csi0phy_clk.c),
3017 },
3018};
3019
3020static struct branch_clk camss_csi0pix_clk = {
3021 .cbcr_reg = CAMSS_CSI0PIX_CBCR,
3022 .parent = &csi0_clk_src.c,
3023 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003024 .base = &virt_bases[MMSS_BASE],
3025 .c = {
3026 .dbg_name = "camss_csi0pix_clk",
3027 .ops = &clk_ops_branch,
3028 CLK_INIT(camss_csi0pix_clk.c),
3029 },
3030};
3031
3032static struct branch_clk camss_csi0rdi_clk = {
3033 .cbcr_reg = CAMSS_CSI0RDI_CBCR,
3034 .parent = &csi0_clk_src.c,
3035 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003036 .base = &virt_bases[MMSS_BASE],
3037 .c = {
3038 .dbg_name = "camss_csi0rdi_clk",
3039 .ops = &clk_ops_branch,
3040 CLK_INIT(camss_csi0rdi_clk.c),
3041 },
3042};
3043
3044static struct branch_clk camss_csi1_ahb_clk = {
3045 .cbcr_reg = CAMSS_CSI1_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003046 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003047 .base = &virt_bases[MMSS_BASE],
3048 .c = {
3049 .dbg_name = "camss_csi1_ahb_clk",
3050 .ops = &clk_ops_branch,
3051 CLK_INIT(camss_csi1_ahb_clk.c),
3052 },
3053};
3054
3055static struct branch_clk camss_csi1_clk = {
3056 .cbcr_reg = CAMSS_CSI1_CBCR,
3057 .parent = &csi1_clk_src.c,
3058 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003059 .base = &virt_bases[MMSS_BASE],
3060 .c = {
3061 .dbg_name = "camss_csi1_clk",
3062 .ops = &clk_ops_branch,
3063 CLK_INIT(camss_csi1_clk.c),
3064 },
3065};
3066
3067static struct branch_clk camss_csi1phy_clk = {
3068 .cbcr_reg = CAMSS_CSI1PHY_CBCR,
3069 .parent = &csi1_clk_src.c,
3070 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003071 .base = &virt_bases[MMSS_BASE],
3072 .c = {
3073 .dbg_name = "camss_csi1phy_clk",
3074 .ops = &clk_ops_branch,
3075 CLK_INIT(camss_csi1phy_clk.c),
3076 },
3077};
3078
3079static struct branch_clk camss_csi1pix_clk = {
3080 .cbcr_reg = CAMSS_CSI1PIX_CBCR,
3081 .parent = &csi1_clk_src.c,
3082 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003083 .base = &virt_bases[MMSS_BASE],
3084 .c = {
3085 .dbg_name = "camss_csi1pix_clk",
3086 .ops = &clk_ops_branch,
3087 CLK_INIT(camss_csi1pix_clk.c),
3088 },
3089};
3090
3091static struct branch_clk camss_csi1rdi_clk = {
3092 .cbcr_reg = CAMSS_CSI1RDI_CBCR,
3093 .parent = &csi1_clk_src.c,
3094 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003095 .base = &virt_bases[MMSS_BASE],
3096 .c = {
3097 .dbg_name = "camss_csi1rdi_clk",
3098 .ops = &clk_ops_branch,
3099 CLK_INIT(camss_csi1rdi_clk.c),
3100 },
3101};
3102
3103static struct branch_clk camss_csi2_ahb_clk = {
3104 .cbcr_reg = CAMSS_CSI2_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003105 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003106 .base = &virt_bases[MMSS_BASE],
3107 .c = {
3108 .dbg_name = "camss_csi2_ahb_clk",
3109 .ops = &clk_ops_branch,
3110 CLK_INIT(camss_csi2_ahb_clk.c),
3111 },
3112};
3113
3114static struct branch_clk camss_csi2_clk = {
3115 .cbcr_reg = CAMSS_CSI2_CBCR,
3116 .parent = &csi2_clk_src.c,
3117 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003118 .base = &virt_bases[MMSS_BASE],
3119 .c = {
3120 .dbg_name = "camss_csi2_clk",
3121 .ops = &clk_ops_branch,
3122 CLK_INIT(camss_csi2_clk.c),
3123 },
3124};
3125
3126static struct branch_clk camss_csi2phy_clk = {
3127 .cbcr_reg = CAMSS_CSI2PHY_CBCR,
3128 .parent = &csi2_clk_src.c,
3129 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003130 .base = &virt_bases[MMSS_BASE],
3131 .c = {
3132 .dbg_name = "camss_csi2phy_clk",
3133 .ops = &clk_ops_branch,
3134 CLK_INIT(camss_csi2phy_clk.c),
3135 },
3136};
3137
3138static struct branch_clk camss_csi2pix_clk = {
3139 .cbcr_reg = CAMSS_CSI2PIX_CBCR,
3140 .parent = &csi2_clk_src.c,
3141 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003142 .base = &virt_bases[MMSS_BASE],
3143 .c = {
3144 .dbg_name = "camss_csi2pix_clk",
3145 .ops = &clk_ops_branch,
3146 CLK_INIT(camss_csi2pix_clk.c),
3147 },
3148};
3149
3150static struct branch_clk camss_csi2rdi_clk = {
3151 .cbcr_reg = CAMSS_CSI2RDI_CBCR,
3152 .parent = &csi2_clk_src.c,
3153 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003154 .base = &virt_bases[MMSS_BASE],
3155 .c = {
3156 .dbg_name = "camss_csi2rdi_clk",
3157 .ops = &clk_ops_branch,
3158 CLK_INIT(camss_csi2rdi_clk.c),
3159 },
3160};
3161
3162static struct branch_clk camss_csi3_ahb_clk = {
3163 .cbcr_reg = CAMSS_CSI3_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003164 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003165 .base = &virt_bases[MMSS_BASE],
3166 .c = {
3167 .dbg_name = "camss_csi3_ahb_clk",
3168 .ops = &clk_ops_branch,
3169 CLK_INIT(camss_csi3_ahb_clk.c),
3170 },
3171};
3172
3173static struct branch_clk camss_csi3_clk = {
3174 .cbcr_reg = CAMSS_CSI3_CBCR,
3175 .parent = &csi3_clk_src.c,
3176 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003177 .base = &virt_bases[MMSS_BASE],
3178 .c = {
3179 .dbg_name = "camss_csi3_clk",
3180 .ops = &clk_ops_branch,
3181 CLK_INIT(camss_csi3_clk.c),
3182 },
3183};
3184
3185static struct branch_clk camss_csi3phy_clk = {
3186 .cbcr_reg = CAMSS_CSI3PHY_CBCR,
3187 .parent = &csi3_clk_src.c,
3188 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003189 .base = &virt_bases[MMSS_BASE],
3190 .c = {
3191 .dbg_name = "camss_csi3phy_clk",
3192 .ops = &clk_ops_branch,
3193 CLK_INIT(camss_csi3phy_clk.c),
3194 },
3195};
3196
3197static struct branch_clk camss_csi3pix_clk = {
3198 .cbcr_reg = CAMSS_CSI3PIX_CBCR,
3199 .parent = &csi3_clk_src.c,
3200 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003201 .base = &virt_bases[MMSS_BASE],
3202 .c = {
3203 .dbg_name = "camss_csi3pix_clk",
3204 .ops = &clk_ops_branch,
3205 CLK_INIT(camss_csi3pix_clk.c),
3206 },
3207};
3208
3209static struct branch_clk camss_csi3rdi_clk = {
3210 .cbcr_reg = CAMSS_CSI3RDI_CBCR,
3211 .parent = &csi3_clk_src.c,
3212 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003213 .base = &virt_bases[MMSS_BASE],
3214 .c = {
3215 .dbg_name = "camss_csi3rdi_clk",
3216 .ops = &clk_ops_branch,
3217 CLK_INIT(camss_csi3rdi_clk.c),
3218 },
3219};
3220
3221static struct branch_clk camss_csi_vfe0_clk = {
3222 .cbcr_reg = CAMSS_CSI_VFE0_CBCR,
3223 .parent = &vfe0_clk_src.c,
3224 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003225 .base = &virt_bases[MMSS_BASE],
3226 .c = {
3227 .dbg_name = "camss_csi_vfe0_clk",
3228 .ops = &clk_ops_branch,
3229 CLK_INIT(camss_csi_vfe0_clk.c),
3230 },
3231};
3232
3233static struct branch_clk camss_csi_vfe1_clk = {
3234 .cbcr_reg = CAMSS_CSI_VFE1_CBCR,
3235 .parent = &vfe1_clk_src.c,
3236 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003237 .base = &virt_bases[MMSS_BASE],
3238 .c = {
3239 .dbg_name = "camss_csi_vfe1_clk",
3240 .ops = &clk_ops_branch,
3241 CLK_INIT(camss_csi_vfe1_clk.c),
3242 },
3243};
3244
3245static struct branch_clk camss_gp0_clk = {
3246 .cbcr_reg = CAMSS_GP0_CBCR,
3247 .parent = &mmss_gp0_clk_src.c,
3248 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003249 .base = &virt_bases[MMSS_BASE],
3250 .c = {
3251 .dbg_name = "camss_gp0_clk",
3252 .ops = &clk_ops_branch,
3253 CLK_INIT(camss_gp0_clk.c),
3254 },
3255};
3256
3257static struct branch_clk camss_gp1_clk = {
3258 .cbcr_reg = CAMSS_GP1_CBCR,
3259 .parent = &mmss_gp1_clk_src.c,
3260 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003261 .base = &virt_bases[MMSS_BASE],
3262 .c = {
3263 .dbg_name = "camss_gp1_clk",
3264 .ops = &clk_ops_branch,
3265 CLK_INIT(camss_gp1_clk.c),
3266 },
3267};
3268
3269static struct branch_clk camss_ispif_ahb_clk = {
3270 .cbcr_reg = CAMSS_ISPIF_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003271 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003272 .base = &virt_bases[MMSS_BASE],
3273 .c = {
3274 .dbg_name = "camss_ispif_ahb_clk",
3275 .ops = &clk_ops_branch,
3276 CLK_INIT(camss_ispif_ahb_clk.c),
3277 },
3278};
3279
3280static struct branch_clk camss_jpeg_jpeg0_clk = {
3281 .cbcr_reg = CAMSS_JPEG_JPEG0_CBCR,
3282 .parent = &jpeg0_clk_src.c,
3283 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003284 .base = &virt_bases[MMSS_BASE],
3285 .c = {
3286 .dbg_name = "camss_jpeg_jpeg0_clk",
3287 .ops = &clk_ops_branch,
3288 CLK_INIT(camss_jpeg_jpeg0_clk.c),
3289 },
3290};
3291
3292static struct branch_clk camss_jpeg_jpeg1_clk = {
3293 .cbcr_reg = CAMSS_JPEG_JPEG1_CBCR,
3294 .parent = &jpeg1_clk_src.c,
3295 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003296 .base = &virt_bases[MMSS_BASE],
3297 .c = {
3298 .dbg_name = "camss_jpeg_jpeg1_clk",
3299 .ops = &clk_ops_branch,
3300 CLK_INIT(camss_jpeg_jpeg1_clk.c),
3301 },
3302};
3303
3304static struct branch_clk camss_jpeg_jpeg2_clk = {
3305 .cbcr_reg = CAMSS_JPEG_JPEG2_CBCR,
3306 .parent = &jpeg2_clk_src.c,
3307 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003308 .base = &virt_bases[MMSS_BASE],
3309 .c = {
3310 .dbg_name = "camss_jpeg_jpeg2_clk",
3311 .ops = &clk_ops_branch,
3312 CLK_INIT(camss_jpeg_jpeg2_clk.c),
3313 },
3314};
3315
3316static struct branch_clk camss_jpeg_jpeg_ahb_clk = {
3317 .cbcr_reg = CAMSS_JPEG_JPEG_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003318 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003319 .base = &virt_bases[MMSS_BASE],
3320 .c = {
3321 .dbg_name = "camss_jpeg_jpeg_ahb_clk",
3322 .ops = &clk_ops_branch,
3323 CLK_INIT(camss_jpeg_jpeg_ahb_clk.c),
3324 },
3325};
3326
3327static struct branch_clk camss_jpeg_jpeg_axi_clk = {
3328 .cbcr_reg = CAMSS_JPEG_JPEG_AXI_CBCR,
3329 .parent = &axi_clk_src.c,
3330 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003331 .base = &virt_bases[MMSS_BASE],
3332 .c = {
3333 .dbg_name = "camss_jpeg_jpeg_axi_clk",
3334 .ops = &clk_ops_branch,
3335 CLK_INIT(camss_jpeg_jpeg_axi_clk.c),
3336 },
3337};
3338
3339static struct branch_clk camss_jpeg_jpeg_ocmemnoc_clk = {
3340 .cbcr_reg = CAMSS_JPEG_JPEG_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003341 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003342 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003343 .base = &virt_bases[MMSS_BASE],
3344 .c = {
3345 .dbg_name = "camss_jpeg_jpeg_ocmemnoc_clk",
3346 .ops = &clk_ops_branch,
3347 CLK_INIT(camss_jpeg_jpeg_ocmemnoc_clk.c),
3348 },
3349};
3350
3351static struct branch_clk camss_mclk0_clk = {
3352 .cbcr_reg = CAMSS_MCLK0_CBCR,
3353 .parent = &mclk0_clk_src.c,
3354 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003355 .base = &virt_bases[MMSS_BASE],
3356 .c = {
3357 .dbg_name = "camss_mclk0_clk",
3358 .ops = &clk_ops_branch,
3359 CLK_INIT(camss_mclk0_clk.c),
3360 },
3361};
3362
3363static struct branch_clk camss_mclk1_clk = {
3364 .cbcr_reg = CAMSS_MCLK1_CBCR,
3365 .parent = &mclk1_clk_src.c,
3366 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003367 .base = &virt_bases[MMSS_BASE],
3368 .c = {
3369 .dbg_name = "camss_mclk1_clk",
3370 .ops = &clk_ops_branch,
3371 CLK_INIT(camss_mclk1_clk.c),
3372 },
3373};
3374
3375static struct branch_clk camss_mclk2_clk = {
3376 .cbcr_reg = CAMSS_MCLK2_CBCR,
3377 .parent = &mclk2_clk_src.c,
3378 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003379 .base = &virt_bases[MMSS_BASE],
3380 .c = {
3381 .dbg_name = "camss_mclk2_clk",
3382 .ops = &clk_ops_branch,
3383 CLK_INIT(camss_mclk2_clk.c),
3384 },
3385};
3386
3387static struct branch_clk camss_mclk3_clk = {
3388 .cbcr_reg = CAMSS_MCLK3_CBCR,
3389 .parent = &mclk3_clk_src.c,
3390 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003391 .base = &virt_bases[MMSS_BASE],
3392 .c = {
3393 .dbg_name = "camss_mclk3_clk",
3394 .ops = &clk_ops_branch,
3395 CLK_INIT(camss_mclk3_clk.c),
3396 },
3397};
3398
3399static struct branch_clk camss_micro_ahb_clk = {
3400 .cbcr_reg = CAMSS_MICRO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003401 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003402 .base = &virt_bases[MMSS_BASE],
3403 .c = {
3404 .dbg_name = "camss_micro_ahb_clk",
3405 .ops = &clk_ops_branch,
3406 CLK_INIT(camss_micro_ahb_clk.c),
3407 },
3408};
3409
3410static struct branch_clk camss_phy0_csi0phytimer_clk = {
3411 .cbcr_reg = CAMSS_PHY0_CSI0PHYTIMER_CBCR,
3412 .parent = &csi0phytimer_clk_src.c,
3413 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003414 .base = &virt_bases[MMSS_BASE],
3415 .c = {
3416 .dbg_name = "camss_phy0_csi0phytimer_clk",
3417 .ops = &clk_ops_branch,
3418 CLK_INIT(camss_phy0_csi0phytimer_clk.c),
3419 },
3420};
3421
3422static struct branch_clk camss_phy1_csi1phytimer_clk = {
3423 .cbcr_reg = CAMSS_PHY1_CSI1PHYTIMER_CBCR,
3424 .parent = &csi1phytimer_clk_src.c,
3425 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003426 .base = &virt_bases[MMSS_BASE],
3427 .c = {
3428 .dbg_name = "camss_phy1_csi1phytimer_clk",
3429 .ops = &clk_ops_branch,
3430 CLK_INIT(camss_phy1_csi1phytimer_clk.c),
3431 },
3432};
3433
3434static struct branch_clk camss_phy2_csi2phytimer_clk = {
3435 .cbcr_reg = CAMSS_PHY2_CSI2PHYTIMER_CBCR,
3436 .parent = &csi2phytimer_clk_src.c,
3437 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003438 .base = &virt_bases[MMSS_BASE],
3439 .c = {
3440 .dbg_name = "camss_phy2_csi2phytimer_clk",
3441 .ops = &clk_ops_branch,
3442 CLK_INIT(camss_phy2_csi2phytimer_clk.c),
3443 },
3444};
3445
3446static struct branch_clk camss_top_ahb_clk = {
3447 .cbcr_reg = CAMSS_TOP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003448 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003449 .base = &virt_bases[MMSS_BASE],
3450 .c = {
3451 .dbg_name = "camss_top_ahb_clk",
3452 .ops = &clk_ops_branch,
3453 CLK_INIT(camss_top_ahb_clk.c),
3454 },
3455};
3456
3457static struct branch_clk camss_vfe_cpp_ahb_clk = {
3458 .cbcr_reg = CAMSS_VFE_CPP_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003459 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003460 .base = &virt_bases[MMSS_BASE],
3461 .c = {
3462 .dbg_name = "camss_vfe_cpp_ahb_clk",
3463 .ops = &clk_ops_branch,
3464 CLK_INIT(camss_vfe_cpp_ahb_clk.c),
3465 },
3466};
3467
3468static struct branch_clk camss_vfe_cpp_clk = {
3469 .cbcr_reg = CAMSS_VFE_CPP_CBCR,
3470 .parent = &cpp_clk_src.c,
3471 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003472 .base = &virt_bases[MMSS_BASE],
3473 .c = {
3474 .dbg_name = "camss_vfe_cpp_clk",
3475 .ops = &clk_ops_branch,
3476 CLK_INIT(camss_vfe_cpp_clk.c),
3477 },
3478};
3479
3480static struct branch_clk camss_vfe_vfe0_clk = {
3481 .cbcr_reg = CAMSS_VFE_VFE0_CBCR,
3482 .parent = &vfe0_clk_src.c,
3483 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003484 .base = &virt_bases[MMSS_BASE],
3485 .c = {
3486 .dbg_name = "camss_vfe_vfe0_clk",
3487 .ops = &clk_ops_branch,
3488 CLK_INIT(camss_vfe_vfe0_clk.c),
3489 },
3490};
3491
3492static struct branch_clk camss_vfe_vfe1_clk = {
3493 .cbcr_reg = CAMSS_VFE_VFE1_CBCR,
3494 .parent = &vfe1_clk_src.c,
3495 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003496 .base = &virt_bases[MMSS_BASE],
3497 .c = {
3498 .dbg_name = "camss_vfe_vfe1_clk",
3499 .ops = &clk_ops_branch,
3500 CLK_INIT(camss_vfe_vfe1_clk.c),
3501 },
3502};
3503
3504static struct branch_clk camss_vfe_vfe_ahb_clk = {
3505 .cbcr_reg = CAMSS_VFE_VFE_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003506 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003507 .base = &virt_bases[MMSS_BASE],
3508 .c = {
3509 .dbg_name = "camss_vfe_vfe_ahb_clk",
3510 .ops = &clk_ops_branch,
3511 CLK_INIT(camss_vfe_vfe_ahb_clk.c),
3512 },
3513};
3514
3515static struct branch_clk camss_vfe_vfe_axi_clk = {
3516 .cbcr_reg = CAMSS_VFE_VFE_AXI_CBCR,
3517 .parent = &axi_clk_src.c,
3518 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003519 .base = &virt_bases[MMSS_BASE],
3520 .c = {
3521 .dbg_name = "camss_vfe_vfe_axi_clk",
3522 .ops = &clk_ops_branch,
3523 CLK_INIT(camss_vfe_vfe_axi_clk.c),
3524 },
3525};
3526
3527static struct branch_clk camss_vfe_vfe_ocmemnoc_clk = {
3528 .cbcr_reg = CAMSS_VFE_VFE_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003529 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003530 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003531 .base = &virt_bases[MMSS_BASE],
3532 .c = {
3533 .dbg_name = "camss_vfe_vfe_ocmemnoc_clk",
3534 .ops = &clk_ops_branch,
3535 CLK_INIT(camss_vfe_vfe_ocmemnoc_clk.c),
3536 },
3537};
3538
3539static struct branch_clk mdss_ahb_clk = {
3540 .cbcr_reg = MDSS_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003541 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003542 .base = &virt_bases[MMSS_BASE],
3543 .c = {
3544 .dbg_name = "mdss_ahb_clk",
3545 .ops = &clk_ops_branch,
3546 CLK_INIT(mdss_ahb_clk.c),
3547 },
3548};
3549
3550static struct branch_clk mdss_axi_clk = {
3551 .cbcr_reg = MDSS_AXI_CBCR,
3552 .parent = &axi_clk_src.c,
3553 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003554 .base = &virt_bases[MMSS_BASE],
3555 .c = {
3556 .dbg_name = "mdss_axi_clk",
3557 .ops = &clk_ops_branch,
3558 CLK_INIT(mdss_axi_clk.c),
3559 },
3560};
3561
3562static struct branch_clk mdss_byte0_clk = {
3563 .cbcr_reg = MDSS_BYTE0_CBCR,
3564 .parent = &byte0_clk_src.c,
3565 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003566 .base = &virt_bases[MMSS_BASE],
3567 .c = {
3568 .dbg_name = "mdss_byte0_clk",
3569 .ops = &clk_ops_branch,
3570 CLK_INIT(mdss_byte0_clk.c),
3571 },
3572};
3573
3574static struct branch_clk mdss_byte1_clk = {
3575 .cbcr_reg = MDSS_BYTE1_CBCR,
3576 .parent = &byte1_clk_src.c,
3577 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003578 .base = &virt_bases[MMSS_BASE],
3579 .c = {
3580 .dbg_name = "mdss_byte1_clk",
3581 .ops = &clk_ops_branch,
3582 CLK_INIT(mdss_byte1_clk.c),
3583 },
3584};
3585
3586static struct branch_clk mdss_edpaux_clk = {
3587 .cbcr_reg = MDSS_EDPAUX_CBCR,
3588 .parent = &edpaux_clk_src.c,
3589 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003590 .base = &virt_bases[MMSS_BASE],
3591 .c = {
3592 .dbg_name = "mdss_edpaux_clk",
3593 .ops = &clk_ops_branch,
3594 CLK_INIT(mdss_edpaux_clk.c),
3595 },
3596};
3597
3598static struct branch_clk mdss_edplink_clk = {
3599 .cbcr_reg = MDSS_EDPLINK_CBCR,
3600 .parent = &edplink_clk_src.c,
3601 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003602 .base = &virt_bases[MMSS_BASE],
3603 .c = {
3604 .dbg_name = "mdss_edplink_clk",
3605 .ops = &clk_ops_branch,
3606 CLK_INIT(mdss_edplink_clk.c),
3607 },
3608};
3609
3610static struct branch_clk mdss_edppixel_clk = {
3611 .cbcr_reg = MDSS_EDPPIXEL_CBCR,
3612 .parent = &edppixel_clk_src.c,
3613 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003614 .base = &virt_bases[MMSS_BASE],
3615 .c = {
3616 .dbg_name = "mdss_edppixel_clk",
3617 .ops = &clk_ops_branch,
3618 CLK_INIT(mdss_edppixel_clk.c),
3619 },
3620};
3621
3622static struct branch_clk mdss_esc0_clk = {
3623 .cbcr_reg = MDSS_ESC0_CBCR,
3624 .parent = &esc0_clk_src.c,
3625 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003626 .base = &virt_bases[MMSS_BASE],
3627 .c = {
3628 .dbg_name = "mdss_esc0_clk",
3629 .ops = &clk_ops_branch,
3630 CLK_INIT(mdss_esc0_clk.c),
3631 },
3632};
3633
3634static struct branch_clk mdss_esc1_clk = {
3635 .cbcr_reg = MDSS_ESC1_CBCR,
3636 .parent = &esc1_clk_src.c,
3637 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003638 .base = &virt_bases[MMSS_BASE],
3639 .c = {
3640 .dbg_name = "mdss_esc1_clk",
3641 .ops = &clk_ops_branch,
3642 CLK_INIT(mdss_esc1_clk.c),
3643 },
3644};
3645
3646static struct branch_clk mdss_extpclk_clk = {
3647 .cbcr_reg = MDSS_EXTPCLK_CBCR,
3648 .parent = &extpclk_clk_src.c,
3649 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003650 .base = &virt_bases[MMSS_BASE],
3651 .c = {
3652 .dbg_name = "mdss_extpclk_clk",
3653 .ops = &clk_ops_branch,
3654 CLK_INIT(mdss_extpclk_clk.c),
3655 },
3656};
3657
3658static struct branch_clk mdss_hdmi_ahb_clk = {
3659 .cbcr_reg = MDSS_HDMI_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003660 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003661 .base = &virt_bases[MMSS_BASE],
3662 .c = {
3663 .dbg_name = "mdss_hdmi_ahb_clk",
3664 .ops = &clk_ops_branch,
3665 CLK_INIT(mdss_hdmi_ahb_clk.c),
3666 },
3667};
3668
3669static struct branch_clk mdss_hdmi_clk = {
3670 .cbcr_reg = MDSS_HDMI_CBCR,
3671 .parent = &hdmi_clk_src.c,
3672 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003673 .base = &virt_bases[MMSS_BASE],
3674 .c = {
3675 .dbg_name = "mdss_hdmi_clk",
3676 .ops = &clk_ops_branch,
3677 CLK_INIT(mdss_hdmi_clk.c),
3678 },
3679};
3680
3681static struct branch_clk mdss_mdp_clk = {
3682 .cbcr_reg = MDSS_MDP_CBCR,
3683 .parent = &mdp_clk_src.c,
3684 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003685 .base = &virt_bases[MMSS_BASE],
3686 .c = {
3687 .dbg_name = "mdss_mdp_clk",
3688 .ops = &clk_ops_branch,
3689 CLK_INIT(mdss_mdp_clk.c),
3690 },
3691};
3692
3693static struct branch_clk mdss_mdp_lut_clk = {
3694 .cbcr_reg = MDSS_MDP_LUT_CBCR,
3695 .parent = &mdp_clk_src.c,
3696 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003697 .base = &virt_bases[MMSS_BASE],
3698 .c = {
3699 .dbg_name = "mdss_mdp_lut_clk",
3700 .ops = &clk_ops_branch,
3701 CLK_INIT(mdss_mdp_lut_clk.c),
3702 },
3703};
3704
3705static struct branch_clk mdss_pclk0_clk = {
3706 .cbcr_reg = MDSS_PCLK0_CBCR,
3707 .parent = &pclk0_clk_src.c,
3708 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003709 .base = &virt_bases[MMSS_BASE],
3710 .c = {
3711 .dbg_name = "mdss_pclk0_clk",
3712 .ops = &clk_ops_branch,
3713 CLK_INIT(mdss_pclk0_clk.c),
3714 },
3715};
3716
3717static struct branch_clk mdss_pclk1_clk = {
3718 .cbcr_reg = MDSS_PCLK1_CBCR,
3719 .parent = &pclk1_clk_src.c,
3720 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003721 .base = &virt_bases[MMSS_BASE],
3722 .c = {
3723 .dbg_name = "mdss_pclk1_clk",
3724 .ops = &clk_ops_branch,
3725 CLK_INIT(mdss_pclk1_clk.c),
3726 },
3727};
3728
3729static struct branch_clk mdss_vsync_clk = {
3730 .cbcr_reg = MDSS_VSYNC_CBCR,
3731 .parent = &vsync_clk_src.c,
3732 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003733 .base = &virt_bases[MMSS_BASE],
3734 .c = {
3735 .dbg_name = "mdss_vsync_clk",
3736 .ops = &clk_ops_branch,
3737 CLK_INIT(mdss_vsync_clk.c),
3738 },
3739};
3740
3741static struct branch_clk mmss_misc_ahb_clk = {
3742 .cbcr_reg = MMSS_MISC_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003743 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003744 .base = &virt_bases[MMSS_BASE],
3745 .c = {
3746 .dbg_name = "mmss_misc_ahb_clk",
3747 .ops = &clk_ops_branch,
3748 CLK_INIT(mmss_misc_ahb_clk.c),
3749 },
3750};
3751
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003752static struct branch_clk mmss_mmssnoc_bto_ahb_clk = {
3753 .cbcr_reg = MMSS_MMSSNOC_BTO_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003754 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003755 .base = &virt_bases[MMSS_BASE],
3756 .c = {
3757 .dbg_name = "mmss_mmssnoc_bto_ahb_clk",
3758 .ops = &clk_ops_branch,
3759 CLK_INIT(mmss_mmssnoc_bto_ahb_clk.c),
3760 },
3761};
3762
3763static struct branch_clk mmss_mmssnoc_axi_clk = {
3764 .cbcr_reg = MMSS_MMSSNOC_AXI_CBCR,
3765 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003766 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003767 .base = &virt_bases[MMSS_BASE],
3768 .c = {
3769 .dbg_name = "mmss_mmssnoc_axi_clk",
3770 .ops = &clk_ops_branch,
3771 CLK_INIT(mmss_mmssnoc_axi_clk.c),
3772 },
3773};
3774
3775static struct branch_clk mmss_s0_axi_clk = {
3776 .cbcr_reg = MMSS_S0_AXI_CBCR,
3777 .parent = &axi_clk_src.c,
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003778 /* The bus driver needs set_rate to go through to the parent */
3779 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003780 .base = &virt_bases[MMSS_BASE],
3781 .c = {
3782 .dbg_name = "mmss_s0_axi_clk",
3783 .ops = &clk_ops_branch,
3784 CLK_INIT(mmss_s0_axi_clk.c),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07003785 .depends = &mmss_mmssnoc_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003786 },
3787};
3788
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003789struct branch_clk ocmemnoc_clk = {
3790 .cbcr_reg = OCMEMNOC_CBCR,
3791 .parent = &ocmemnoc_clk_src.c,
3792 .has_sibling = 0,
3793 .bcr_reg = 0x50b0,
3794 .base = &virt_bases[MMSS_BASE],
3795 .c = {
3796 .dbg_name = "ocmemnoc_clk",
3797 .ops = &clk_ops_branch,
3798 CLK_INIT(ocmemnoc_clk.c),
3799 },
3800};
3801
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07003802struct branch_clk ocmemcx_ocmemnoc_clk = {
3803 .cbcr_reg = OCMEMCX_OCMEMNOC_CBCR,
3804 .parent = &ocmemnoc_clk_src.c,
3805 .has_sibling = 1,
3806 .base = &virt_bases[MMSS_BASE],
3807 .c = {
3808 .dbg_name = "ocmemcx_ocmemnoc_clk",
3809 .ops = &clk_ops_branch,
3810 CLK_INIT(ocmemcx_ocmemnoc_clk.c),
3811 },
3812};
3813
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003814static struct branch_clk venus0_ahb_clk = {
3815 .cbcr_reg = VENUS0_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003816 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003817 .base = &virt_bases[MMSS_BASE],
3818 .c = {
3819 .dbg_name = "venus0_ahb_clk",
3820 .ops = &clk_ops_branch,
3821 CLK_INIT(venus0_ahb_clk.c),
3822 },
3823};
3824
3825static struct branch_clk venus0_axi_clk = {
3826 .cbcr_reg = VENUS0_AXI_CBCR,
3827 .parent = &axi_clk_src.c,
3828 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003829 .base = &virt_bases[MMSS_BASE],
3830 .c = {
3831 .dbg_name = "venus0_axi_clk",
3832 .ops = &clk_ops_branch,
3833 CLK_INIT(venus0_axi_clk.c),
3834 },
3835};
3836
3837static struct branch_clk venus0_ocmemnoc_clk = {
3838 .cbcr_reg = VENUS0_OCMEMNOC_CBCR,
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07003839 .parent = &ocmemnoc_clk_src.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003840 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003841 .base = &virt_bases[MMSS_BASE],
3842 .c = {
3843 .dbg_name = "venus0_ocmemnoc_clk",
3844 .ops = &clk_ops_branch,
3845 CLK_INIT(venus0_ocmemnoc_clk.c),
3846 },
3847};
3848
3849static struct branch_clk venus0_vcodec0_clk = {
3850 .cbcr_reg = VENUS0_VCODEC0_CBCR,
3851 .parent = &vcodec0_clk_src.c,
3852 .has_sibling = 0,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003853 .base = &virt_bases[MMSS_BASE],
3854 .c = {
3855 .dbg_name = "venus0_vcodec0_clk",
3856 .ops = &clk_ops_branch,
3857 CLK_INIT(venus0_vcodec0_clk.c),
3858 },
3859};
3860
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003861static struct branch_clk oxilicx_axi_clk = {
3862 .cbcr_reg = OXILICX_AXI_CBCR,
3863 .parent = &axi_clk_src.c,
3864 .has_sibling = 1,
3865 .base = &virt_bases[MMSS_BASE],
3866 .c = {
3867 .dbg_name = "oxilicx_axi_clk",
3868 .ops = &clk_ops_branch,
3869 CLK_INIT(oxilicx_axi_clk.c),
3870 },
3871};
3872
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003873static struct branch_clk oxili_gfx3d_clk = {
3874 .cbcr_reg = OXILI_GFX3D_CBCR,
3875 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003876 .base = &virt_bases[MMSS_BASE],
3877 .c = {
3878 .dbg_name = "oxili_gfx3d_clk",
3879 .ops = &clk_ops_branch,
3880 CLK_INIT(oxili_gfx3d_clk.c),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07003881 .depends = &oxilicx_axi_clk.c,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003882 },
3883};
3884
3885static struct branch_clk oxilicx_ahb_clk = {
3886 .cbcr_reg = OXILICX_AHB_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003887 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003888 .base = &virt_bases[MMSS_BASE],
3889 .c = {
3890 .dbg_name = "oxilicx_ahb_clk",
3891 .ops = &clk_ops_branch,
3892 CLK_INIT(oxilicx_ahb_clk.c),
3893 },
3894};
3895
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003896static struct clk_freq_tbl ftbl_audio_core_slimbus_core_clock[] = {
3897 F_LPASS(28800000, lpapll0, 1, 15, 256),
3898 F_END
3899};
3900
3901static struct rcg_clk audio_core_slimbus_core_clk_src = {
3902 .cmd_rcgr_reg = SLIMBUS_CMD_RCGR,
3903 .set_rate = set_rate_mnd,
3904 .freq_tbl = ftbl_audio_core_slimbus_core_clock,
3905 .current_freq = &rcg_dummy_freq,
3906 .base = &virt_bases[LPASS_BASE],
3907 .c = {
3908 .dbg_name = "audio_core_slimbus_core_clk_src",
3909 .ops = &clk_ops_rcg_mnd,
3910 VDD_DIG_FMAX_MAP2(LOW, 70000000, NOMINAL, 140000000),
3911 CLK_INIT(audio_core_slimbus_core_clk_src.c),
3912 },
3913};
3914
3915static struct branch_clk audio_core_slimbus_core_clk = {
3916 .cbcr_reg = AUDIO_CORE_SLIMBUS_CORE_CBCR,
3917 .parent = &audio_core_slimbus_core_clk_src.c,
3918 .base = &virt_bases[LPASS_BASE],
3919 .c = {
3920 .dbg_name = "audio_core_slimbus_core_clk",
3921 .ops = &clk_ops_branch,
3922 CLK_INIT(audio_core_slimbus_core_clk.c),
3923 },
3924};
3925
3926static struct branch_clk audio_core_slimbus_lfabif_clk = {
3927 .cbcr_reg = AUDIO_CORE_SLIMBUS_LFABIF_CBCR,
3928 .has_sibling = 1,
3929 .base = &virt_bases[LPASS_BASE],
3930 .c = {
3931 .dbg_name = "audio_core_slimbus_lfabif_clk",
3932 .ops = &clk_ops_branch,
3933 CLK_INIT(audio_core_slimbus_lfabif_clk.c),
3934 },
3935};
3936
3937static struct clk_freq_tbl ftbl_audio_core_lpaif_clock[] = {
3938 F_LPASS( 512000, lpapll0, 16, 1, 60),
3939 F_LPASS( 768000, lpapll0, 16, 1, 40),
3940 F_LPASS( 1024000, lpapll0, 16, 1, 30),
Vikram Mulukutla27da8de2012-08-09 19:28:51 -07003941 F_LPASS( 1536000, lpapll0, 16, 1, 20),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07003942 F_LPASS( 2048000, lpapll0, 16, 1, 15),
3943 F_LPASS( 3072000, lpapll0, 16, 1, 10),
3944 F_LPASS( 4096000, lpapll0, 15, 1, 8),
3945 F_LPASS( 6144000, lpapll0, 10, 1, 8),
3946 F_LPASS( 8192000, lpapll0, 15, 1, 4),
3947 F_LPASS(12288000, lpapll0, 10, 1, 4),
3948 F_END
3949};
3950
3951static struct rcg_clk audio_core_lpaif_codec_spkr_clk_src = {
3952 .cmd_rcgr_reg = LPAIF_SPKR_CMD_RCGR,
3953 .set_rate = set_rate_mnd,
3954 .freq_tbl = ftbl_audio_core_lpaif_clock,
3955 .current_freq = &rcg_dummy_freq,
3956 .base = &virt_bases[LPASS_BASE],
3957 .c = {
3958 .dbg_name = "audio_core_lpaif_codec_spkr_clk_src",
3959 .ops = &clk_ops_rcg_mnd,
3960 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3961 CLK_INIT(audio_core_lpaif_codec_spkr_clk_src.c),
3962 },
3963};
3964
3965static struct rcg_clk audio_core_lpaif_pri_clk_src = {
3966 .cmd_rcgr_reg = LPAIF_PRI_CMD_RCGR,
3967 .set_rate = set_rate_mnd,
3968 .freq_tbl = ftbl_audio_core_lpaif_clock,
3969 .current_freq = &rcg_dummy_freq,
3970 .base = &virt_bases[LPASS_BASE],
3971 .c = {
3972 .dbg_name = "audio_core_lpaif_pri_clk_src",
3973 .ops = &clk_ops_rcg_mnd,
3974 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3975 CLK_INIT(audio_core_lpaif_pri_clk_src.c),
3976 },
3977};
3978
3979static struct rcg_clk audio_core_lpaif_sec_clk_src = {
3980 .cmd_rcgr_reg = LPAIF_SEC_CMD_RCGR,
3981 .set_rate = set_rate_mnd,
3982 .freq_tbl = ftbl_audio_core_lpaif_clock,
3983 .current_freq = &rcg_dummy_freq,
3984 .base = &virt_bases[LPASS_BASE],
3985 .c = {
3986 .dbg_name = "audio_core_lpaif_sec_clk_src",
3987 .ops = &clk_ops_rcg_mnd,
3988 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
3989 CLK_INIT(audio_core_lpaif_sec_clk_src.c),
3990 },
3991};
3992
3993static struct rcg_clk audio_core_lpaif_ter_clk_src = {
3994 .cmd_rcgr_reg = LPAIF_TER_CMD_RCGR,
3995 .set_rate = set_rate_mnd,
3996 .freq_tbl = ftbl_audio_core_lpaif_clock,
3997 .current_freq = &rcg_dummy_freq,
3998 .base = &virt_bases[LPASS_BASE],
3999 .c = {
4000 .dbg_name = "audio_core_lpaif_ter_clk_src",
4001 .ops = &clk_ops_rcg_mnd,
4002 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4003 CLK_INIT(audio_core_lpaif_ter_clk_src.c),
4004 },
4005};
4006
4007static struct rcg_clk audio_core_lpaif_quad_clk_src = {
4008 .cmd_rcgr_reg = LPAIF_QUAD_CMD_RCGR,
4009 .set_rate = set_rate_mnd,
4010 .freq_tbl = ftbl_audio_core_lpaif_clock,
4011 .current_freq = &rcg_dummy_freq,
4012 .base = &virt_bases[LPASS_BASE],
4013 .c = {
4014 .dbg_name = "audio_core_lpaif_quad_clk_src",
4015 .ops = &clk_ops_rcg_mnd,
4016 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4017 CLK_INIT(audio_core_lpaif_quad_clk_src.c),
4018 },
4019};
4020
4021static struct rcg_clk audio_core_lpaif_pcm0_clk_src = {
4022 .cmd_rcgr_reg = LPAIF_PCM0_CMD_RCGR,
4023 .set_rate = set_rate_mnd,
4024 .freq_tbl = ftbl_audio_core_lpaif_clock,
4025 .current_freq = &rcg_dummy_freq,
4026 .base = &virt_bases[LPASS_BASE],
4027 .c = {
4028 .dbg_name = "audio_core_lpaif_pcm0_clk_src",
4029 .ops = &clk_ops_rcg_mnd,
4030 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4031 CLK_INIT(audio_core_lpaif_pcm0_clk_src.c),
4032 },
4033};
4034
4035static struct rcg_clk audio_core_lpaif_pcm1_clk_src = {
4036 .cmd_rcgr_reg = LPAIF_PCM1_CMD_RCGR,
4037 .set_rate = set_rate_mnd,
4038 .freq_tbl = ftbl_audio_core_lpaif_clock,
4039 .current_freq = &rcg_dummy_freq,
4040 .base = &virt_bases[LPASS_BASE],
4041 .c = {
4042 .dbg_name = "audio_core_lpaif_pcm1_clk_src",
4043 .ops = &clk_ops_rcg_mnd,
4044 VDD_DIG_FMAX_MAP2(LOW, 12000000, NOMINAL, 25000000),
4045 CLK_INIT(audio_core_lpaif_pcm1_clk_src.c),
4046 },
4047};
4048
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004049struct rcg_clk audio_core_lpaif_pcmoe_clk_src = {
4050 .cmd_rcgr_reg = LPAIF_PCMOE_CMD_RCGR,
4051 .set_rate = set_rate_mnd,
4052 .freq_tbl = ftbl_audio_core_lpaif_clock,
4053 .current_freq = &rcg_dummy_freq,
4054 .base = &virt_bases[LPASS_BASE],
4055 .c = {
4056 .dbg_name = "audio_core_lpaif_pcmoe_clk_src",
4057 .ops = &clk_ops_rcg_mnd,
4058 VDD_DIG_FMAX_MAP1(LOW, 12290000),
4059 CLK_INIT(audio_core_lpaif_pcmoe_clk_src.c),
4060 },
4061};
4062
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004063static struct branch_clk audio_core_lpaif_codec_spkr_osr_clk = {
4064 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_OSR_CBCR,
4065 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4066 .has_sibling = 1,
4067 .base = &virt_bases[LPASS_BASE],
4068 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004069 .dbg_name = "audio_core_lpaif_codec_spkr_osr_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004070 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004071 CLK_INIT(audio_core_lpaif_codec_spkr_osr_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004072 },
4073};
4074
4075static struct branch_clk audio_core_lpaif_codec_spkr_ebit_clk = {
4076 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004077 .has_sibling = 1,
4078 .base = &virt_bases[LPASS_BASE],
4079 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004080 .dbg_name = "audio_core_lpaif_codec_spkr_ebit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004081 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004082 CLK_INIT(audio_core_lpaif_codec_spkr_ebit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004083 },
4084};
4085
4086static struct branch_clk audio_core_lpaif_codec_spkr_ibit_clk = {
4087 .cbcr_reg = AUDIO_CORE_LPAIF_CODEC_SPKR_IBIT_CBCR,
4088 .parent = &audio_core_lpaif_codec_spkr_clk_src.c,
4089 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004090 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004091 .base = &virt_bases[LPASS_BASE],
4092 .c = {
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004093 .dbg_name = "audio_core_lpaif_codec_spkr_ibit_clk",
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004094 .ops = &clk_ops_branch,
Vikram Mulukutlafed770b2012-07-13 15:10:52 -07004095 CLK_INIT(audio_core_lpaif_codec_spkr_ibit_clk.c),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004096 },
4097};
4098
4099static struct branch_clk audio_core_lpaif_pri_osr_clk = {
4100 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_OSR_CBCR,
4101 .parent = &audio_core_lpaif_pri_clk_src.c,
4102 .has_sibling = 1,
4103 .base = &virt_bases[LPASS_BASE],
4104 .c = {
4105 .dbg_name = "audio_core_lpaif_pri_osr_clk",
4106 .ops = &clk_ops_branch,
4107 CLK_INIT(audio_core_lpaif_pri_osr_clk.c),
4108 },
4109};
4110
4111static struct branch_clk audio_core_lpaif_pri_ebit_clk = {
4112 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004113 .has_sibling = 1,
4114 .base = &virt_bases[LPASS_BASE],
4115 .c = {
4116 .dbg_name = "audio_core_lpaif_pri_ebit_clk",
4117 .ops = &clk_ops_branch,
4118 CLK_INIT(audio_core_lpaif_pri_ebit_clk.c),
4119 },
4120};
4121
4122static struct branch_clk audio_core_lpaif_pri_ibit_clk = {
4123 .cbcr_reg = AUDIO_CORE_LPAIF_PRI_IBIT_CBCR,
4124 .parent = &audio_core_lpaif_pri_clk_src.c,
4125 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004126 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004127 .base = &virt_bases[LPASS_BASE],
4128 .c = {
4129 .dbg_name = "audio_core_lpaif_pri_ibit_clk",
4130 .ops = &clk_ops_branch,
4131 CLK_INIT(audio_core_lpaif_pri_ibit_clk.c),
4132 },
4133};
4134
4135static struct branch_clk audio_core_lpaif_sec_osr_clk = {
4136 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_OSR_CBCR,
4137 .parent = &audio_core_lpaif_sec_clk_src.c,
4138 .has_sibling = 1,
4139 .base = &virt_bases[LPASS_BASE],
4140 .c = {
4141 .dbg_name = "audio_core_lpaif_sec_osr_clk",
4142 .ops = &clk_ops_branch,
4143 CLK_INIT(audio_core_lpaif_sec_osr_clk.c),
4144 },
4145};
4146
4147static struct branch_clk audio_core_lpaif_sec_ebit_clk = {
4148 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004149 .has_sibling = 1,
4150 .base = &virt_bases[LPASS_BASE],
4151 .c = {
4152 .dbg_name = "audio_core_lpaif_sec_ebit_clk",
4153 .ops = &clk_ops_branch,
4154 CLK_INIT(audio_core_lpaif_sec_ebit_clk.c),
4155 },
4156};
4157
4158static struct branch_clk audio_core_lpaif_sec_ibit_clk = {
4159 .cbcr_reg = AUDIO_CORE_LPAIF_SEC_IBIT_CBCR,
4160 .parent = &audio_core_lpaif_sec_clk_src.c,
4161 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004162 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004163 .base = &virt_bases[LPASS_BASE],
4164 .c = {
4165 .dbg_name = "audio_core_lpaif_sec_ibit_clk",
4166 .ops = &clk_ops_branch,
4167 CLK_INIT(audio_core_lpaif_sec_ibit_clk.c),
4168 },
4169};
4170
4171static struct branch_clk audio_core_lpaif_ter_osr_clk = {
4172 .cbcr_reg = AUDIO_CORE_LPAIF_TER_OSR_CBCR,
4173 .parent = &audio_core_lpaif_ter_clk_src.c,
4174 .has_sibling = 1,
4175 .base = &virt_bases[LPASS_BASE],
4176 .c = {
4177 .dbg_name = "audio_core_lpaif_ter_osr_clk",
4178 .ops = &clk_ops_branch,
4179 CLK_INIT(audio_core_lpaif_ter_osr_clk.c),
4180 },
4181};
4182
4183static struct branch_clk audio_core_lpaif_ter_ebit_clk = {
4184 .cbcr_reg = AUDIO_CORE_LPAIF_TER_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004185 .has_sibling = 1,
4186 .base = &virt_bases[LPASS_BASE],
4187 .c = {
4188 .dbg_name = "audio_core_lpaif_ter_ebit_clk",
4189 .ops = &clk_ops_branch,
4190 CLK_INIT(audio_core_lpaif_ter_ebit_clk.c),
4191 },
4192};
4193
4194static struct branch_clk audio_core_lpaif_ter_ibit_clk = {
4195 .cbcr_reg = AUDIO_CORE_LPAIF_TER_IBIT_CBCR,
4196 .parent = &audio_core_lpaif_ter_clk_src.c,
4197 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004198 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004199 .base = &virt_bases[LPASS_BASE],
4200 .c = {
4201 .dbg_name = "audio_core_lpaif_ter_ibit_clk",
4202 .ops = &clk_ops_branch,
4203 CLK_INIT(audio_core_lpaif_ter_ibit_clk.c),
4204 },
4205};
4206
4207static struct branch_clk audio_core_lpaif_quad_osr_clk = {
4208 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_OSR_CBCR,
4209 .parent = &audio_core_lpaif_quad_clk_src.c,
4210 .has_sibling = 1,
4211 .base = &virt_bases[LPASS_BASE],
4212 .c = {
4213 .dbg_name = "audio_core_lpaif_quad_osr_clk",
4214 .ops = &clk_ops_branch,
4215 CLK_INIT(audio_core_lpaif_quad_osr_clk.c),
4216 },
4217};
4218
4219static struct branch_clk audio_core_lpaif_quad_ebit_clk = {
4220 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004221 .has_sibling = 1,
4222 .base = &virt_bases[LPASS_BASE],
4223 .c = {
4224 .dbg_name = "audio_core_lpaif_quad_ebit_clk",
4225 .ops = &clk_ops_branch,
4226 CLK_INIT(audio_core_lpaif_quad_ebit_clk.c),
4227 },
4228};
4229
4230static struct branch_clk audio_core_lpaif_quad_ibit_clk = {
4231 .cbcr_reg = AUDIO_CORE_LPAIF_QUAD_IBIT_CBCR,
4232 .parent = &audio_core_lpaif_quad_clk_src.c,
4233 .has_sibling = 1,
Vikram Mulukutla94ee5bb2012-05-16 13:57:28 -07004234 .max_div = 15,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004235 .base = &virt_bases[LPASS_BASE],
4236 .c = {
4237 .dbg_name = "audio_core_lpaif_quad_ibit_clk",
4238 .ops = &clk_ops_branch,
4239 CLK_INIT(audio_core_lpaif_quad_ibit_clk.c),
4240 },
4241};
4242
4243static struct branch_clk audio_core_lpaif_pcm0_ebit_clk = {
4244 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_EBIT_CBCR,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004245 .has_sibling = 1,
4246 .base = &virt_bases[LPASS_BASE],
4247 .c = {
4248 .dbg_name = "audio_core_lpaif_pcm0_ebit_clk",
4249 .ops = &clk_ops_branch,
4250 CLK_INIT(audio_core_lpaif_pcm0_ebit_clk.c),
4251 },
4252};
4253
4254static struct branch_clk audio_core_lpaif_pcm0_ibit_clk = {
4255 .cbcr_reg = AUDIO_CORE_LPAIF_PCM0_IBIT_CBCR,
4256 .parent = &audio_core_lpaif_pcm0_clk_src.c,
4257 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004258 .base = &virt_bases[LPASS_BASE],
4259 .c = {
4260 .dbg_name = "audio_core_lpaif_pcm0_ibit_clk",
4261 .ops = &clk_ops_branch,
4262 CLK_INIT(audio_core_lpaif_pcm0_ibit_clk.c),
4263 },
4264};
4265
4266static struct branch_clk audio_core_lpaif_pcm1_ebit_clk = {
4267 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_EBIT_CBCR,
4268 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4269 .has_sibling = 1,
4270 .base = &virt_bases[LPASS_BASE],
4271 .c = {
4272 .dbg_name = "audio_core_lpaif_pcm1_ebit_clk",
4273 .ops = &clk_ops_branch,
4274 CLK_INIT(audio_core_lpaif_pcm1_ebit_clk.c),
4275 },
4276};
4277
4278static struct branch_clk audio_core_lpaif_pcm1_ibit_clk = {
4279 .cbcr_reg = AUDIO_CORE_LPAIF_PCM1_IBIT_CBCR,
4280 .parent = &audio_core_lpaif_pcm1_clk_src.c,
4281 .has_sibling = 1,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004282 .base = &virt_bases[LPASS_BASE],
4283 .c = {
4284 .dbg_name = "audio_core_lpaif_pcm1_ibit_clk",
4285 .ops = &clk_ops_branch,
4286 CLK_INIT(audio_core_lpaif_pcm1_ibit_clk.c),
4287 },
4288};
4289
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004290struct branch_clk audio_core_lpaif_pcmoe_clk = {
4291 .cbcr_reg = AUDIO_CORE_LPAIF_PCM_DATA_OE_CBCR,
4292 .parent = &audio_core_lpaif_pcmoe_clk_src.c,
4293 .base = &virt_bases[LPASS_BASE],
4294 .c = {
4295 .dbg_name = "audio_core_lpaif_pcmoe_clk",
4296 .ops = &clk_ops_branch,
4297 CLK_INIT(audio_core_lpaif_pcmoe_clk.c),
4298 },
4299};
4300
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004301static struct branch_clk q6ss_ahb_lfabif_clk = {
4302 .cbcr_reg = LPASS_Q6SS_AHB_LFABIF_CBCR,
4303 .has_sibling = 1,
4304 .base = &virt_bases[LPASS_BASE],
4305 .c = {
4306 .dbg_name = "q6ss_ahb_lfabif_clk",
4307 .ops = &clk_ops_branch,
4308 CLK_INIT(q6ss_ahb_lfabif_clk.c),
4309 },
4310};
4311
4312static struct branch_clk q6ss_xo_clk = {
4313 .cbcr_reg = LPASS_Q6SS_XO_CBCR,
4314 .bcr_reg = LPASS_Q6SS_BCR,
4315 .has_sibling = 1,
4316 .base = &virt_bases[LPASS_BASE],
4317 .c = {
4318 .dbg_name = "q6ss_xo_clk",
4319 .ops = &clk_ops_branch,
4320 CLK_INIT(q6ss_xo_clk.c),
4321 },
4322};
4323
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004324static struct branch_clk q6ss_ahbm_clk = {
4325 .cbcr_reg = Q6SS_AHBM_CBCR,
4326 .has_sibling = 1,
4327 .base = &virt_bases[LPASS_BASE],
4328 .c = {
4329 .dbg_name = "q6ss_ahbm_clk",
4330 .ops = &clk_ops_branch,
4331 CLK_INIT(q6ss_ahbm_clk.c),
4332 },
4333};
4334
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004335static struct branch_clk mss_xo_q6_clk = {
4336 .cbcr_reg = MSS_XO_Q6_CBCR,
4337 .bcr_reg = MSS_Q6SS_BCR,
4338 .has_sibling = 1,
4339 .base = &virt_bases[MSS_BASE],
4340 .c = {
4341 .dbg_name = "mss_xo_q6_clk",
4342 .ops = &clk_ops_branch,
4343 CLK_INIT(mss_xo_q6_clk.c),
4344 .depends = &gcc_mss_cfg_ahb_clk.c,
4345 },
4346};
4347
4348static struct branch_clk mss_bus_q6_clk = {
4349 .cbcr_reg = MSS_BUS_Q6_CBCR,
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004350 .has_sibling = 1,
4351 .base = &virt_bases[MSS_BASE],
4352 .c = {
4353 .dbg_name = "mss_bus_q6_clk",
4354 .ops = &clk_ops_branch,
4355 CLK_INIT(mss_bus_q6_clk.c),
4356 .depends = &gcc_mss_cfg_ahb_clk.c,
4357 },
4358};
4359
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004360static DEFINE_CLK_MEASURE(l2_m_clk);
4361static DEFINE_CLK_MEASURE(krait0_m_clk);
4362static DEFINE_CLK_MEASURE(krait1_m_clk);
4363static DEFINE_CLK_MEASURE(krait2_m_clk);
4364static DEFINE_CLK_MEASURE(krait3_m_clk);
4365
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004366#ifdef CONFIG_DEBUG_FS
4367
4368struct measure_mux_entry {
4369 struct clk *c;
4370 int base;
4371 u32 debug_mux;
4372};
4373
4374struct measure_mux_entry measure_mux[] = {
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004375 {&gcc_pdm_ahb_clk.c, GCC_BASE, 0x00d0},
4376 {&gcc_blsp2_qup1_i2c_apps_clk.c, GCC_BASE, 0x00ab},
4377 {&gcc_blsp2_qup3_spi_apps_clk.c, GCC_BASE, 0x00b3},
4378 {&gcc_blsp2_uart5_apps_clk.c, GCC_BASE, 0x00be},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004379 {&gcc_usb30_master_clk.c, GCC_BASE, 0x0050},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004380 {&gcc_blsp2_qup3_i2c_apps_clk.c, GCC_BASE, 0x00b4},
4381 {&gcc_usb_hsic_system_clk.c, GCC_BASE, 0x0059},
4382 {&gcc_blsp2_uart3_apps_clk.c, GCC_BASE, 0x00b5},
4383 {&gcc_usb_hsic_io_cal_clk.c, GCC_BASE, 0x005b},
4384 {&gcc_ce2_axi_clk.c, GCC_BASE, 0x0141},
4385 {&gcc_sdcc3_ahb_clk.c, GCC_BASE, 0x0079},
4386 {&gcc_blsp1_qup5_i2c_apps_clk.c, GCC_BASE, 0x009d},
4387 {&gcc_blsp1_qup1_spi_apps_clk.c, GCC_BASE, 0x008a},
4388 {&gcc_blsp2_uart4_apps_clk.c, GCC_BASE, 0x00ba},
4389 {&gcc_ce2_clk.c, GCC_BASE, 0x0140},
4390 {&gcc_blsp1_uart2_apps_clk.c, GCC_BASE, 0x0091},
4391 {&gcc_sdcc1_ahb_clk.c, GCC_BASE, 0x0069},
4392 {&gcc_mss_cfg_ahb_clk.c, GCC_BASE, 0x0030},
4393 {&gcc_tsif_ahb_clk.c, GCC_BASE, 0x00e8},
4394 {&gcc_sdcc4_ahb_clk.c, GCC_BASE, 0x0081},
4395 {&gcc_blsp1_qup4_spi_apps_clk.c, GCC_BASE, 0x0098},
4396 {&gcc_blsp2_qup4_spi_apps_clk.c, GCC_BASE, 0x00b8},
4397 {&gcc_blsp1_qup3_spi_apps_clk.c, GCC_BASE, 0x0093},
4398 {&gcc_blsp1_qup6_i2c_apps_clk.c, GCC_BASE, 0x00a2},
4399 {&gcc_blsp2_qup6_i2c_apps_clk.c, GCC_BASE, 0x00c2},
4400 {&gcc_bam_dma_ahb_clk.c, GCC_BASE, 0x00e0},
4401 {&gcc_sdcc3_apps_clk.c, GCC_BASE, 0x0078},
4402 {&gcc_usb_hs_system_clk.c, GCC_BASE, 0x0060},
4403 {&gcc_blsp1_ahb_clk.c, GCC_BASE, 0x0088},
4404 {&gcc_sdcc1_apps_clk.c, GCC_BASE, 0x0068},
4405 {&gcc_blsp2_qup5_i2c_apps_clk.c, GCC_BASE, 0x00bd},
4406 {&gcc_blsp1_uart4_apps_clk.c, GCC_BASE, 0x009a},
4407 {&gcc_blsp2_qup2_spi_apps_clk.c, GCC_BASE, 0x00ae},
4408 {&gcc_blsp2_qup6_spi_apps_clk.c, GCC_BASE, 0x00c1},
4409 {&gcc_blsp2_uart2_apps_clk.c, GCC_BASE, 0x00b1},
4410 {&gcc_blsp1_qup2_spi_apps_clk.c, GCC_BASE, 0x008e},
4411 {&gcc_usb_hsic_ahb_clk.c, GCC_BASE, 0x0058},
4412 {&gcc_blsp1_uart3_apps_clk.c, GCC_BASE, 0x0095},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004413 {&gcc_usb30_mock_utmi_clk.c, GCC_BASE, 0x0052},
Vikram Mulukutla9cd8f0f2012-07-27 14:15:24 -07004414 {&gcc_ce1_axi_clk.c, GCC_BASE, 0x0139},
4415 {&gcc_sdcc4_apps_clk.c, GCC_BASE, 0x0080},
4416 {&gcc_blsp1_qup5_spi_apps_clk.c, GCC_BASE, 0x009c},
4417 {&gcc_usb_hs_ahb_clk.c, GCC_BASE, 0x0061},
4418 {&gcc_blsp1_qup6_spi_apps_clk.c, GCC_BASE, 0x00a1},
4419 {&gcc_blsp2_qup2_i2c_apps_clk.c, GCC_BASE, 0x00b0},
4420 {&gcc_prng_ahb_clk.c, GCC_BASE, 0x00d8},
4421 {&gcc_blsp1_qup3_i2c_apps_clk.c, GCC_BASE, 0x0094},
4422 {&gcc_usb_hsic_clk.c, GCC_BASE, 0x005a},
4423 {&gcc_blsp1_uart6_apps_clk.c, GCC_BASE, 0x00a3},
4424 {&gcc_sdcc2_apps_clk.c, GCC_BASE, 0x0070},
4425 {&gcc_tsif_ref_clk.c, GCC_BASE, 0x00e9},
4426 {&gcc_blsp1_uart1_apps_clk.c, GCC_BASE, 0x008c},
4427 {&gcc_blsp2_qup5_spi_apps_clk.c, GCC_BASE, 0x00bc},
4428 {&gcc_blsp1_qup4_i2c_apps_clk.c, GCC_BASE, 0x0099},
4429 {&gcc_mmss_noc_cfg_ahb_clk.c, GCC_BASE, 0x002a},
4430 {&gcc_blsp2_ahb_clk.c, GCC_BASE, 0x00a8},
4431 {&gcc_boot_rom_ahb_clk.c, GCC_BASE, 0x00f8},
4432 {&gcc_ce1_ahb_clk.c, GCC_BASE, 0x013a},
4433 {&gcc_pdm2_clk.c, GCC_BASE, 0x00d2},
4434 {&gcc_blsp2_qup4_i2c_apps_clk.c, GCC_BASE, 0x00b9},
4435 {&gcc_ce2_ahb_clk.c, GCC_BASE, 0x0142},
4436 {&gcc_blsp1_uart5_apps_clk.c, GCC_BASE, 0x009e},
4437 {&gcc_blsp2_qup1_spi_apps_clk.c, GCC_BASE, 0x00aa},
4438 {&gcc_blsp1_qup2_i2c_apps_clk.c, GCC_BASE, 0x0090},
4439 {&gcc_blsp2_uart1_apps_clk.c, GCC_BASE, 0x00ac},
4440 {&gcc_blsp1_qup1_i2c_apps_clk.c, GCC_BASE, 0x008b},
4441 {&gcc_blsp2_uart6_apps_clk.c, GCC_BASE, 0x00c3},
4442 {&gcc_sdcc2_ahb_clk.c, GCC_BASE, 0x0071},
4443 {&gcc_ocmem_noc_cfg_ahb_clk.c, GCC_BASE, 0x0029},
4444 {&gcc_ce1_clk.c, GCC_BASE, 0x0138},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004445 {&mmss_mmssnoc_axi_clk.c, MMSS_BASE, 0x0004},
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07004446 {&ocmemnoc_clk.c, MMSS_BASE, 0x0007},
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004447 {&ocmemcx_ocmemnoc_clk.c, MMSS_BASE, 0x0009},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004448 {&camss_cci_cci_ahb_clk.c, MMSS_BASE, 0x002e},
4449 {&camss_cci_cci_clk.c, MMSS_BASE, 0x002d},
4450 {&camss_csi0_ahb_clk.c, MMSS_BASE, 0x0042},
4451 {&camss_csi0_clk.c, MMSS_BASE, 0x0041},
4452 {&camss_csi0phy_clk.c, MMSS_BASE, 0x0043},
4453 {&camss_csi0pix_clk.c, MMSS_BASE, 0x0045},
4454 {&camss_csi0rdi_clk.c, MMSS_BASE, 0x0044},
4455 {&camss_csi1_ahb_clk.c, MMSS_BASE, 0x0047},
4456 {&camss_csi1_clk.c, MMSS_BASE, 0x0046},
4457 {&camss_csi1phy_clk.c, MMSS_BASE, 0x0048},
4458 {&camss_csi1pix_clk.c, MMSS_BASE, 0x004a},
4459 {&camss_csi1rdi_clk.c, MMSS_BASE, 0x0049},
4460 {&camss_csi2_ahb_clk.c, MMSS_BASE, 0x004c},
4461 {&camss_csi2_clk.c, MMSS_BASE, 0x004b},
4462 {&camss_csi2phy_clk.c, MMSS_BASE, 0x004d},
4463 {&camss_csi2pix_clk.c, MMSS_BASE, 0x004f},
4464 {&camss_csi2rdi_clk.c, MMSS_BASE, 0x004e},
4465 {&camss_csi3_ahb_clk.c, MMSS_BASE, 0x0051},
4466 {&camss_csi3_clk.c, MMSS_BASE, 0x0050},
4467 {&camss_csi3phy_clk.c, MMSS_BASE, 0x0052},
4468 {&camss_csi3pix_clk.c, MMSS_BASE, 0x0054},
4469 {&camss_csi3rdi_clk.c, MMSS_BASE, 0x0053},
4470 {&camss_csi_vfe0_clk.c, MMSS_BASE, 0x003f},
4471 {&camss_csi_vfe1_clk.c, MMSS_BASE, 0x0040},
4472 {&camss_gp0_clk.c, MMSS_BASE, 0x0027},
4473 {&camss_gp1_clk.c, MMSS_BASE, 0x0028},
4474 {&camss_ispif_ahb_clk.c, MMSS_BASE, 0x0055},
4475 {&camss_jpeg_jpeg0_clk.c, MMSS_BASE, 0x0032},
4476 {&camss_jpeg_jpeg1_clk.c, MMSS_BASE, 0x0033},
4477 {&camss_jpeg_jpeg2_clk.c, MMSS_BASE, 0x0034},
4478 {&camss_jpeg_jpeg_ahb_clk.c, MMSS_BASE, 0x0035},
4479 {&camss_jpeg_jpeg_axi_clk.c, MMSS_BASE, 0x0036},
4480 {&camss_jpeg_jpeg_ocmemnoc_clk.c, MMSS_BASE, 0x0037},
4481 {&camss_mclk0_clk.c, MMSS_BASE, 0x0029},
4482 {&camss_mclk1_clk.c, MMSS_BASE, 0x002a},
4483 {&camss_mclk2_clk.c, MMSS_BASE, 0x002b},
4484 {&camss_mclk3_clk.c, MMSS_BASE, 0x002c},
4485 {&camss_micro_ahb_clk.c, MMSS_BASE, 0x0026},
4486 {&camss_phy0_csi0phytimer_clk.c, MMSS_BASE, 0x002f},
4487 {&camss_phy1_csi1phytimer_clk.c, MMSS_BASE, 0x0030},
4488 {&camss_phy2_csi2phytimer_clk.c, MMSS_BASE, 0x0031},
4489 {&camss_top_ahb_clk.c, MMSS_BASE, 0x0025},
4490 {&camss_vfe_cpp_ahb_clk.c, MMSS_BASE, 0x003b},
4491 {&camss_vfe_cpp_clk.c, MMSS_BASE, 0x003a},
4492 {&camss_vfe_vfe0_clk.c, MMSS_BASE, 0x0038},
4493 {&camss_vfe_vfe1_clk.c, MMSS_BASE, 0x0039},
4494 {&camss_vfe_vfe_ahb_clk.c, MMSS_BASE, 0x003c},
4495 {&camss_vfe_vfe_axi_clk.c, MMSS_BASE, 0x003d},
4496 {&camss_vfe_vfe_ocmemnoc_clk.c, MMSS_BASE, 0x003e},
4497 {&mdss_ahb_clk.c, MMSS_BASE, 0x0022},
4498 {&mdss_hdmi_clk.c, MMSS_BASE, 0x001d},
4499 {&mdss_mdp_clk.c, MMSS_BASE, 0x0014},
4500 {&mdss_mdp_lut_clk.c, MMSS_BASE, 0x0015},
4501 {&mdss_axi_clk.c, MMSS_BASE, 0x0024},
4502 {&mdss_vsync_clk.c, MMSS_BASE, 0x001c},
4503 {&mdss_esc0_clk.c, MMSS_BASE, 0x0020},
4504 {&mdss_esc1_clk.c, MMSS_BASE, 0x0021},
4505 {&mdss_edpaux_clk.c, MMSS_BASE, 0x001b},
4506 {&mdss_byte0_clk.c, MMSS_BASE, 0x001e},
4507 {&mdss_byte1_clk.c, MMSS_BASE, 0x001f},
4508 {&mdss_edplink_clk.c, MMSS_BASE, 0x001a},
4509 {&mdss_edppixel_clk.c, MMSS_BASE, 0x0019},
4510 {&mdss_extpclk_clk.c, MMSS_BASE, 0x0018},
4511 {&mdss_hdmi_ahb_clk.c, MMSS_BASE, 0x0023},
4512 {&mdss_pclk0_clk.c, MMSS_BASE, 0x0016},
4513 {&mdss_pclk1_clk.c, MMSS_BASE, 0x0017},
4514 {&audio_core_lpaif_pri_clk_src.c, LPASS_BASE, 0x0017},
4515 {&audio_core_lpaif_sec_clk_src.c, LPASS_BASE, 0x0016},
4516 {&audio_core_lpaif_ter_clk_src.c, LPASS_BASE, 0x0015},
4517 {&audio_core_lpaif_quad_clk_src.c, LPASS_BASE, 0x0014},
4518 {&audio_core_lpaif_pcm0_clk_src.c, LPASS_BASE, 0x0013},
4519 {&audio_core_lpaif_pcm1_clk_src.c, LPASS_BASE, 0x0012},
Vikram Mulukutla1d252182012-07-13 10:51:44 -07004520 {&audio_core_lpaif_pcmoe_clk_src.c, LPASS_BASE, 0x000f},
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004521 {&audio_core_slimbus_core_clk.c, LPASS_BASE, 0x003d},
4522 {&audio_core_slimbus_lfabif_clk.c, LPASS_BASE, 0x003e},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004523 {&q6ss_xo_clk.c, LPASS_BASE, 0x002b},
4524 {&q6ss_ahb_lfabif_clk.c, LPASS_BASE, 0x001e},
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07004525 {&q6ss_ahbm_clk.c, LPASS_BASE, 0x001d},
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004526 {&mss_bus_q6_clk.c, MSS_BASE, 0x003c},
4527 {&mss_xo_q6_clk.c, MSS_BASE, 0x0007},
4528
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004529 {&l2_m_clk, APCS_BASE, 0x0081},
4530 {&krait0_m_clk, APCS_BASE, 0x0080},
4531 {&krait1_m_clk, APCS_BASE, 0x0088},
4532 {&krait2_m_clk, APCS_BASE, 0x0090},
4533 {&krait3_m_clk, APCS_BASE, 0x0098},
4534
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004535 {&dummy_clk, N_BASES, 0x0000},
4536};
4537
4538static int measure_clk_set_parent(struct clk *c, struct clk *parent)
4539{
4540 struct measure_clk *clk = to_measure_clk(c);
4541 unsigned long flags;
4542 u32 regval, clk_sel, i;
4543
4544 if (!parent)
4545 return -EINVAL;
4546
4547 for (i = 0; i < (ARRAY_SIZE(measure_mux) - 1); i++)
4548 if (measure_mux[i].c == parent)
4549 break;
4550
4551 if (measure_mux[i].c == &dummy_clk)
4552 return -EINVAL;
4553
4554 spin_lock_irqsave(&local_clock_reg_lock, flags);
4555 /*
4556 * Program the test vector, measurement period (sample_ticks)
4557 * and scaling multiplier.
4558 */
4559 clk->sample_ticks = 0x10000;
4560 clk->multiplier = 1;
4561
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004562 writel_relaxed(0, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004563 writel_relaxed(0, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4564 writel_relaxed(0, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4565 writel_relaxed(0, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4566
4567 switch (measure_mux[i].base) {
4568
4569 case GCC_BASE:
4570 clk_sel = measure_mux[i].debug_mux;
4571 break;
4572
4573 case MMSS_BASE:
4574 clk_sel = 0x02C;
4575 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4576 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4577
4578 /* Activate debug clock output */
4579 regval |= BIT(16);
4580 writel_relaxed(regval, MMSS_REG_BASE(MMSS_DEBUG_CLK_CTL_REG));
4581 break;
4582
4583 case LPASS_BASE:
Vikram Mulukutla93537012012-08-08 14:44:33 -07004584 clk_sel = 0x161;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004585 regval = BVAL(11, 0, measure_mux[i].debug_mux);
4586 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4587
4588 /* Activate debug clock output */
Vikram Mulukutla93537012012-08-08 14:44:33 -07004589 regval |= BIT(20);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004590 writel_relaxed(regval, LPASS_REG_BASE(LPASS_DEBUG_CLK_CTL_REG));
4591 break;
4592
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07004593 case MSS_BASE:
4594 clk_sel = 0x32;
4595 regval = BVAL(5, 0, measure_mux[i].debug_mux);
4596 writel_relaxed(regval, MSS_REG_BASE(MSS_DEBUG_CLK_CTL_REG));
4597 break;
4598
Matt Wagantalledf2fad2012-08-06 16:11:46 -07004599 case APCS_BASE:
4600 clk->multiplier = 4;
4601 clk_sel = 0x16A;
4602 regval = measure_mux[i].debug_mux;
4603 writel_relaxed(regval, APCS_REG_BASE(GLB_CLK_DIAG_REG));
4604 break;
4605
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004606 default:
4607 return -EINVAL;
4608 }
4609
4610 /* Set debug mux clock index */
4611 regval = BVAL(8, 0, clk_sel);
4612 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4613
4614 /* Activate debug clock output */
4615 regval |= BIT(16);
4616 writel_relaxed(regval, GCC_REG_BASE(GCC_DEBUG_CLK_CTL_REG));
4617
4618 /* Make sure test vector is set before starting measurements. */
4619 mb();
4620 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4621
4622 return 0;
4623}
4624
4625/* Sample clock for 'ticks' reference clock ticks. */
4626static u32 run_measurement(unsigned ticks)
4627{
4628 /* Stop counters and set the XO4 counter start value. */
4629 writel_relaxed(ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4630
4631 /* Wait for timer to become ready. */
4632 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4633 BIT(25)) != 0)
4634 cpu_relax();
4635
4636 /* Run measurement and wait for completion. */
4637 writel_relaxed(BIT(20)|ticks, GCC_REG_BASE(CLOCK_FRQ_MEASURE_CTL_REG));
4638 while ((readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4639 BIT(25)) == 0)
4640 cpu_relax();
4641
4642 /* Return measured ticks. */
4643 return readl_relaxed(GCC_REG_BASE(CLOCK_FRQ_MEASURE_STATUS_REG)) &
4644 BM(24, 0);
4645}
4646
4647/*
4648 * Perform a hardware rate measurement for a given clock.
4649 * FOR DEBUG USE ONLY: Measurements take ~15 ms!
4650 */
4651static unsigned long measure_clk_get_rate(struct clk *c)
4652{
4653 unsigned long flags;
4654 u32 gcc_xo4_reg_backup;
4655 u64 raw_count_short, raw_count_full;
4656 struct measure_clk *clk = to_measure_clk(c);
4657 unsigned ret;
4658
4659 ret = clk_prepare_enable(&cxo_clk_src.c);
4660 if (ret) {
4661 pr_warning("CXO clock failed to enable. Can't measure\n");
4662 return 0;
4663 }
4664
4665 spin_lock_irqsave(&local_clock_reg_lock, flags);
4666
4667 /* Enable CXO/4 and RINGOSC branch. */
4668 gcc_xo4_reg_backup = readl_relaxed(GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4669 writel_relaxed(0x1, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4670
4671 /*
4672 * The ring oscillator counter will not reset if the measured clock
4673 * is not running. To detect this, run a short measurement before
4674 * the full measurement. If the raw results of the two are the same
4675 * then the clock must be off.
4676 */
4677
4678 /* Run a short measurement. (~1 ms) */
4679 raw_count_short = run_measurement(0x1000);
4680 /* Run a full measurement. (~14 ms) */
4681 raw_count_full = run_measurement(clk->sample_ticks);
4682
4683 writel_relaxed(gcc_xo4_reg_backup, GCC_REG_BASE(GCC_XO_DIV4_CBCR_REG));
4684
4685 /* Return 0 if the clock is off. */
4686 if (raw_count_full == raw_count_short) {
4687 ret = 0;
4688 } else {
4689 /* Compute rate in Hz. */
4690 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
4691 do_div(raw_count_full, ((clk->sample_ticks * 10) + 35));
4692 ret = (raw_count_full * clk->multiplier);
4693 }
4694
4695 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
4696
4697 clk_disable_unprepare(&cxo_clk_src.c);
4698
4699 return ret;
4700}
4701#else /* !CONFIG_DEBUG_FS */
4702static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
4703{
4704 return -EINVAL;
4705}
4706
4707static unsigned long measure_clk_get_rate(struct clk *clk)
4708{
4709 return 0;
4710}
4711#endif /* CONFIG_DEBUG_FS */
4712
Matt Wagantallae053222012-05-14 19:42:07 -07004713static struct clk_ops clk_ops_measure = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004714 .set_parent = measure_clk_set_parent,
4715 .get_rate = measure_clk_get_rate,
4716};
4717
4718static struct measure_clk measure_clk = {
4719 .c = {
4720 .dbg_name = "measure_clk",
Matt Wagantallae053222012-05-14 19:42:07 -07004721 .ops = &clk_ops_measure,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004722 CLK_INIT(measure_clk.c),
4723 },
4724 .multiplier = 1,
4725};
4726
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004727
4728static struct clk_lookup msm_clocks_8974_rumi[] = {
4729 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4730 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
4731 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
4732 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4733 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
4734 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
4735 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4736 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
4737 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
4738 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4739 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
4740 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
4741 CLK_DUMMY("xo", XO_CLK, NULL, OFF),
4742 CLK_DUMMY("xo", XO_CLK, "pil_pronto", OFF),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004743 CLK_DUMMY("core_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
4744 CLK_DUMMY("iface_clk", BLSP2_UART_CLK, "f991f000.serial", OFF),
Vikram Mulukutla19245e02012-07-23 15:58:04 -07004745 CLK_DUMMY("core_clk", SDC1_CLK, NULL, OFF),
4746 CLK_DUMMY("iface_clk", SDC1_P_CLK, NULL, OFF),
4747 CLK_DUMMY("core_clk", SDC3_CLK, NULL, OFF),
4748 CLK_DUMMY("iface_clk", SDC3_P_CLK, NULL, OFF),
4749 CLK_DUMMY("phy_clk", NULL, "msm_otg", OFF),
4750 CLK_DUMMY("core_clk", NULL, "msm_otg", OFF),
4751 CLK_DUMMY("iface_clk", NULL, "msm_otg", OFF),
4752 CLK_DUMMY("xo", NULL, "msm_otg", OFF),
4753 CLK_DUMMY("dfab_clk", DFAB_CLK, NULL, 0),
4754 CLK_DUMMY("dma_bam_pclk", DMA_BAM_P_CLK, NULL, 0),
4755 CLK_DUMMY("mem_clk", NULL, NULL, 0),
4756 CLK_DUMMY("core_clk", SPI_CLK, "spi_qsd.1", OFF),
4757 CLK_DUMMY("iface_clk", SPI_P_CLK, "spi_qsd.1", OFF),
4758 CLK_DUMMY("core_clk", NULL, "f9966000.i2c", 0),
4759 CLK_DUMMY("iface_clk", NULL, "f9966000.i2c", 0),
4760 CLK_DUMMY("core_clk", NULL, "fe12f000.slim", OFF),
4761 CLK_DUMMY("core_clk", "mdp.0", NULL, 0),
4762 CLK_DUMMY("core_clk_src", "mdp.0", NULL, 0),
4763 CLK_DUMMY("lut_clk", "mdp.0", NULL, 0),
4764 CLK_DUMMY("vsync_clk", "mdp.0", NULL, 0),
4765 CLK_DUMMY("iface_clk", "mdp.0", NULL, 0),
4766 CLK_DUMMY("bus_clk", "mdp.0", NULL, 0),
4767};
4768
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07004769static struct clk_lookup msm_clocks_8974[] = {
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004770 CLK_LOOKUP("xo", cxo_clk_src.c, "msm_otg"),
4771 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-lpass"),
Matt Wagantall4e2599e2012-03-21 22:31:35 -07004772 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-q6v5-mss"),
Matt Wagantalle6e00d52012-03-08 17:39:07 -08004773 CLK_LOOKUP("xo", cxo_clk_src.c, "pil-mba"),
Tianyi Gou4307d6c2012-05-31 18:36:07 -07004774 CLK_LOOKUP("xo", cxo_clk_src.c, "pil_pronto"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004775 CLK_LOOKUP("measure", measure_clk.c, "debug"),
4776
4777 CLK_LOOKUP("dma_bam_pclk", gcc_bam_dma_ahb_clk.c, "msm_sps"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004778 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991f000.serial"),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004779 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "f991e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004780 CLK_LOOKUP("iface_clk", gcc_blsp1_ahb_clk.c, "spi_qsd.1"),
4781 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004782 CLK_LOOKUP("core_clk", gcc_blsp1_qup1_spi_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004783 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_i2c_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004784 CLK_LOOKUP("core_clk", gcc_blsp1_qup2_spi_apps_clk.c, "spi_qsd.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004785 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_i2c_apps_clk.c, ""),
4786 CLK_LOOKUP("core_clk", gcc_blsp1_qup3_spi_apps_clk.c, ""),
4787 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_i2c_apps_clk.c, ""),
4788 CLK_LOOKUP("core_clk", gcc_blsp1_qup4_spi_apps_clk.c, ""),
4789 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_i2c_apps_clk.c, ""),
4790 CLK_LOOKUP("core_clk", gcc_blsp1_qup5_spi_apps_clk.c, ""),
4791 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_i2c_apps_clk.c, ""),
4792 CLK_LOOKUP("core_clk", gcc_blsp1_qup6_spi_apps_clk.c, ""),
4793 CLK_LOOKUP("core_clk", gcc_blsp1_uart1_apps_clk.c, ""),
Stepan Moskovchenko5269b602012-08-08 17:57:09 -07004794 CLK_LOOKUP("core_clk", gcc_blsp1_uart2_apps_clk.c, "f991e000.serial"),
Stepan Moskovchenkof97dede72012-08-08 17:40:44 -07004795 CLK_LOOKUP("core_clk", gcc_blsp1_uart3_apps_clk.c, "f991f000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004796 CLK_LOOKUP("core_clk", gcc_blsp1_uart4_apps_clk.c, ""),
4797 CLK_LOOKUP("core_clk", gcc_blsp1_uart5_apps_clk.c, ""),
4798 CLK_LOOKUP("core_clk", gcc_blsp1_uart6_apps_clk.c, ""),
4799
4800 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f9966000.i2c"),
4801 CLK_LOOKUP("iface_clk", gcc_blsp2_ahb_clk.c, "f995e000.serial"),
4802 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_i2c_apps_clk.c, ""),
4803 CLK_LOOKUP("core_clk", gcc_blsp2_qup1_spi_apps_clk.c, ""),
4804 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_i2c_apps_clk.c, ""),
4805 CLK_LOOKUP("core_clk", gcc_blsp2_qup2_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004806 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_i2c_apps_clk.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004807 CLK_LOOKUP("core_clk", gcc_blsp2_qup3_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004808 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_i2c_apps_clk.c, "f9966000.i2c"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004809 CLK_LOOKUP("core_clk", gcc_blsp2_qup4_spi_apps_clk.c, ""),
4810 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_i2c_apps_clk.c, ""),
4811 CLK_LOOKUP("core_clk", gcc_blsp2_qup5_spi_apps_clk.c, ""),
4812 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_i2c_apps_clk.c, ""),
4813 CLK_LOOKUP("core_clk", gcc_blsp2_qup6_spi_apps_clk.c, ""),
Vikram Mulukutla82da88d2012-05-04 11:24:03 -07004814 CLK_LOOKUP("core_clk", gcc_blsp2_uart1_apps_clk.c, ""),
4815 CLK_LOOKUP("core_clk", gcc_blsp2_uart2_apps_clk.c, "f995e000.serial"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004816 CLK_LOOKUP("core_clk", gcc_blsp2_uart3_apps_clk.c, ""),
4817 CLK_LOOKUP("core_clk", gcc_blsp2_uart4_apps_clk.c, ""),
4818 CLK_LOOKUP("core_clk", gcc_blsp2_uart5_apps_clk.c, ""),
4819 CLK_LOOKUP("core_clk", gcc_blsp2_uart6_apps_clk.c, ""),
4820
4821 CLK_LOOKUP("core_clk", gcc_ce1_clk.c, ""),
4822 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, ""),
4823 CLK_LOOKUP("iface_clk", gcc_ce1_ahb_clk.c, ""),
4824 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, ""),
4825 CLK_LOOKUP("bus_clk", gcc_ce1_axi_clk.c, ""),
4826 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, ""),
4827
Mona Hossainb43e94b2012-05-07 08:52:06 -07004828 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcedev.0"),
4829 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcedev.0"),
4830 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcedev.0"),
4831 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcedev.0"),
4832
4833 CLK_LOOKUP("core_clk", gcc_ce2_clk.c, "qcrypto.0"),
4834 CLK_LOOKUP("iface_clk", gcc_ce2_ahb_clk.c, "qcrypto.0"),
4835 CLK_LOOKUP("bus_clk", gcc_ce2_axi_clk.c, "qcrypto.0"),
4836 CLK_LOOKUP("core_clk_src", ce2_clk_src.c, "qcrypto.0"),
4837
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004838 CLK_LOOKUP("core_clk", gcc_gp1_clk.c, ""),
4839 CLK_LOOKUP("core_clk", gcc_gp2_clk.c, ""),
4840 CLK_LOOKUP("core_clk", gcc_gp3_clk.c, ""),
4841
4842 CLK_LOOKUP("core_clk", gcc_pdm2_clk.c, ""),
4843 CLK_LOOKUP("iface_clk", gcc_pdm_ahb_clk.c, ""),
4844 CLK_LOOKUP("iface_clk", gcc_prng_ahb_clk.c, ""),
4845
4846 CLK_LOOKUP("iface_clk", gcc_sdcc1_ahb_clk.c, "msm_sdcc.1"),
4847 CLK_LOOKUP("core_clk", gcc_sdcc1_apps_clk.c, "msm_sdcc.1"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304848 CLK_LOOKUP("bus_clk", pnoc_sdcc1_clk.c, "msm_sdcc.1"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004849 CLK_LOOKUP("iface_clk", gcc_sdcc2_ahb_clk.c, "msm_sdcc.2"),
4850 CLK_LOOKUP("core_clk", gcc_sdcc2_apps_clk.c, "msm_sdcc.2"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304851 CLK_LOOKUP("bus_clk", pnoc_sdcc2_clk.c, "msm_sdcc.2"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004852 CLK_LOOKUP("iface_clk", gcc_sdcc3_ahb_clk.c, "msm_sdcc.3"),
4853 CLK_LOOKUP("core_clk", gcc_sdcc3_apps_clk.c, "msm_sdcc.3"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304854 CLK_LOOKUP("bus_clk", pnoc_sdcc3_clk.c, "msm_sdcc.3"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004855 CLK_LOOKUP("iface_clk", gcc_sdcc4_ahb_clk.c, "msm_sdcc.4"),
4856 CLK_LOOKUP("core_clk", gcc_sdcc4_apps_clk.c, "msm_sdcc.4"),
Sujit Reddy Thumma50247492012-06-18 09:39:36 +05304857 CLK_LOOKUP("bus_clk", pnoc_sdcc4_clk.c, "msm_sdcc.4"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004858
4859 CLK_LOOKUP("iface_clk", gcc_tsif_ahb_clk.c, ""),
4860 CLK_LOOKUP("ref_clk", gcc_tsif_ref_clk.c, ""),
4861
Manu Gautam51be9712012-06-06 14:54:52 +05304862 CLK_LOOKUP("core_clk", gcc_usb30_master_clk.c, "msm_dwc3"),
4863 CLK_LOOKUP("utmi_clk", gcc_usb30_mock_utmi_clk.c, "msm_dwc3"),
4864 CLK_LOOKUP("iface_clk", gcc_usb_hs_ahb_clk.c, "msm_otg"),
4865 CLK_LOOKUP("core_clk", gcc_usb_hs_system_clk.c, "msm_otg"),
4866 CLK_LOOKUP("iface_clk", gcc_usb_hsic_ahb_clk.c, "msm_hsic_host"),
4867 CLK_LOOKUP("phy_clk", gcc_usb_hsic_clk.c, "msm_hsic_host"),
4868 CLK_LOOKUP("cal_clk", gcc_usb_hsic_io_cal_clk.c, "msm_hsic_host"),
4869 CLK_LOOKUP("core_clk", gcc_usb_hsic_system_clk.c, "msm_hsic_host"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004870
4871 /* Multimedia clocks */
4872 CLK_LOOKUP("bus_clk_src", axi_clk_src.c, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004873 CLK_LOOKUP("bus_clk", mmss_mmssnoc_axi_clk.c, ""),
4874 CLK_LOOKUP("core_clk", mdss_edpaux_clk.c, ""),
4875 CLK_LOOKUP("core_clk", mdss_edppixel_clk.c, ""),
Chandan Uddaraju19203fa2012-07-31 00:28:02 -07004876 CLK_LOOKUP("byte_clk", mdss_byte0_clk.c, "fd922800.qcom,mdss_dsi"),
4877 CLK_LOOKUP("byte_clk", mdss_byte1_clk.c, ""),
4878 CLK_LOOKUP("core_clk", mdss_esc0_clk.c, "fd922800.qcom,mdss_dsi"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004879 CLK_LOOKUP("core_clk", mdss_esc1_clk.c, ""),
4880 CLK_LOOKUP("iface_clk", mdss_hdmi_ahb_clk.c, ""),
4881 CLK_LOOKUP("core_clk", mdss_hdmi_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004882 CLK_LOOKUP("core_clk", mdss_mdp_clk.c, "mdp.0"),
4883 CLK_LOOKUP("lut_clk", mdss_mdp_lut_clk.c, "mdp.0"),
4884 CLK_LOOKUP("core_clk_src", mdp_clk_src.c, "mdp.0"),
4885 CLK_LOOKUP("vsync_clk", mdss_vsync_clk.c, "mdp.0"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004886 CLK_LOOKUP("iface_clk", camss_cci_cci_ahb_clk.c, ""),
4887 CLK_LOOKUP("core_clk", camss_cci_cci_clk.c, ""),
4888 CLK_LOOKUP("iface_clk", camss_csi0_ahb_clk.c, ""),
4889 CLK_LOOKUP("camss_csi0_clk", camss_csi0_clk.c, ""),
4890 CLK_LOOKUP("camss_csi0phy_clk", camss_csi0phy_clk.c, ""),
4891 CLK_LOOKUP("camss_csi0pix_clk", camss_csi0pix_clk.c, ""),
4892 CLK_LOOKUP("camss_csi0rdi_clk", camss_csi0rdi_clk.c, ""),
4893 CLK_LOOKUP("iface_clk", camss_csi1_ahb_clk.c, ""),
4894 CLK_LOOKUP("camss_csi1_clk", camss_csi1_clk.c, ""),
4895 CLK_LOOKUP("camss_csi1phy_clk", camss_csi1phy_clk.c, ""),
4896 CLK_LOOKUP("camss_csi1pix_clk", camss_csi1pix_clk.c, ""),
4897 CLK_LOOKUP("camss_csi1rdi_clk", camss_csi1rdi_clk.c, ""),
4898 CLK_LOOKUP("iface_clk", camss_csi2_ahb_clk.c, ""),
4899 CLK_LOOKUP("camss_csi2_clk", camss_csi2_clk.c, ""),
4900 CLK_LOOKUP("camss_csi2phy_clk", camss_csi2phy_clk.c, ""),
4901 CLK_LOOKUP("camss_csi2pix_clk", camss_csi2pix_clk.c, ""),
4902 CLK_LOOKUP("camss_csi2rdi_clk", camss_csi2rdi_clk.c, ""),
4903 CLK_LOOKUP("iface_clk", camss_csi3_ahb_clk.c, ""),
4904 CLK_LOOKUP("camss_csi3_clk", camss_csi3_clk.c, ""),
4905 CLK_LOOKUP("camss_csi3phy_clk", camss_csi3phy_clk.c, ""),
4906 CLK_LOOKUP("camss_csi3pix_clk", camss_csi3pix_clk.c, ""),
4907 CLK_LOOKUP("camss_csi3rdi_clk", camss_csi3rdi_clk.c, ""),
4908 CLK_LOOKUP("camss_csi0_clk_src", csi0_clk_src.c, ""),
4909 CLK_LOOKUP("camss_csi1_clk_src", csi1_clk_src.c, ""),
4910 CLK_LOOKUP("camss_csi2_clk_src", csi2_clk_src.c, ""),
4911 CLK_LOOKUP("camss_csi3_clk_src", csi3_clk_src.c, ""),
4912 CLK_LOOKUP("camss_csi_vfe0_clk", camss_csi_vfe0_clk.c, ""),
4913 CLK_LOOKUP("camss_csi_vfe1_clk", camss_csi_vfe1_clk.c, ""),
4914 CLK_LOOKUP("core_clk", camss_gp0_clk.c, ""),
4915 CLK_LOOKUP("core_clk", camss_gp1_clk.c, ""),
4916 CLK_LOOKUP("iface_clk", camss_ispif_ahb_clk.c, ""),
4917 CLK_LOOKUP("core_clk", camss_jpeg_jpeg0_clk.c, ""),
4918 CLK_LOOKUP("core_clk", camss_jpeg_jpeg1_clk.c, ""),
4919 CLK_LOOKUP("core_clk", camss_jpeg_jpeg2_clk.c, ""),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004920 CLK_LOOKUP("iface_clk", camss_jpeg_jpeg_ahb_clk.c,
4921 "fda64000.qcom,iommu"),
4922 CLK_LOOKUP("core_clk", camss_jpeg_jpeg_axi_clk.c,
4923 "fda64000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004924 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_axi_clk.c, ""),
4925 CLK_LOOKUP("bus_clk", camss_jpeg_jpeg_ocmemnoc_clk.c, ""),
4926 CLK_LOOKUP("core_clk", camss_mclk0_clk.c, ""),
4927 CLK_LOOKUP("core_clk", camss_mclk1_clk.c, ""),
4928 CLK_LOOKUP("core_clk", camss_mclk2_clk.c, ""),
4929 CLK_LOOKUP("core_clk", camss_mclk3_clk.c, ""),
4930 CLK_LOOKUP("iface_clk", camss_micro_ahb_clk.c, ""),
4931 CLK_LOOKUP("core_clk", camss_phy0_csi0phytimer_clk.c, ""),
4932 CLK_LOOKUP("core_clk", camss_phy1_csi1phytimer_clk.c, ""),
4933 CLK_LOOKUP("core_clk", camss_phy2_csi2phytimer_clk.c, ""),
4934 CLK_LOOKUP("iface_clk", camss_top_ahb_clk.c, ""),
Stepan Moskovchenko372cfb42012-07-10 20:19:11 -07004935 CLK_LOOKUP("iface_clk", camss_vfe_cpp_ahb_clk.c, "fda44000.qcom,iommu"),
4936 CLK_LOOKUP("core_clk", camss_vfe_cpp_clk.c, "fda44000.qcom,iommu"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004937 CLK_LOOKUP("camss_vfe_vfe0_clk", camss_vfe_vfe0_clk.c, ""),
4938 CLK_LOOKUP("camss_vfe_vfe1_clk", camss_vfe_vfe1_clk.c, ""),
4939 CLK_LOOKUP("vfe0_clk_src", vfe0_clk_src.c, ""),
4940 CLK_LOOKUP("vfe1_clk_src", vfe1_clk_src.c, ""),
4941 CLK_LOOKUP("iface_clk", camss_vfe_vfe_ahb_clk.c, ""),
4942 CLK_LOOKUP("bus_clk", camss_vfe_vfe_axi_clk.c, ""),
4943 CLK_LOOKUP("bus_clk", camss_vfe_vfe_ocmemnoc_clk.c, ""),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004944 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "mdp.0"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004945 CLK_LOOKUP("iface_clk", mdss_ahb_clk.c, "fd928000.qcom,iommu"),
4946 CLK_LOOKUP("core_clk", mdss_axi_clk.c, "fd928000.qcom,iommu"),
Adrian Salido-Moreno5ef3ac02012-05-14 18:40:47 -07004947 CLK_LOOKUP("bus_clk", mdss_axi_clk.c, "mdp.0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004948 CLK_LOOKUP("core_clk", oxili_gfx3d_clk.c, "fdb00000.qcom,kgsl-3d0"),
4949 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07004950 CLK_LOOKUP("mem_iface_clk", ocmemcx_ocmemnoc_clk.c,
4951 "fdb00000.qcom,kgsl-3d0"),
Vikram Mulukutlae3b03062012-05-16 12:07:08 -07004952 CLK_LOOKUP("core_clk", oxilicx_axi_clk.c, "fdb10000.qcom,iommu"),
4953 CLK_LOOKUP("iface_clk", oxilicx_ahb_clk.c, "fdb10000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004954 CLK_LOOKUP("alt_core_clk", oxili_gfx3d_clk.c, "fdb10000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004955 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc84000.qcom,iommu"),
Stepan Moskovchenkob26b8ca2012-07-24 19:42:44 -07004956 CLK_LOOKUP("alt_core_clk", venus0_vcodec0_clk.c, "fdc84000.qcom,iommu"),
Sathish Ambleyd1b89ed2012-02-07 21:47:47 -08004957 CLK_LOOKUP("core_clk", venus0_axi_clk.c, "fdc84000.qcom,iommu"),
4958 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, ""),
Tianyi Gou828798d2012-05-02 21:12:38 -07004959 CLK_LOOKUP("src_clk", vcodec0_clk_src.c, "fdce0000.qcom,venus"),
4960 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdce0000.qcom,venus"),
4961 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdce0000.qcom,venus"),
4962 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdce0000.qcom,venus"),
4963 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdce0000.qcom,venus"),
Vinay Kalia40680aa2012-07-23 12:45:39 -07004964 CLK_LOOKUP("core_clk", venus0_vcodec0_clk.c, "fdc00000.qcom,vidc"),
4965 CLK_LOOKUP("iface_clk", venus0_ahb_clk.c, "fdc00000.qcom,vidc"),
4966 CLK_LOOKUP("bus_clk", venus0_axi_clk.c, "fdc00000.qcom,vidc"),
4967 CLK_LOOKUP("mem_clk", venus0_ocmemnoc_clk.c, "fdc00000.qcom,vidc"),
Tianyi Gou828798d2012-05-02 21:12:38 -07004968
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004969
4970 /* LPASS clocks */
4971 CLK_LOOKUP("core_clk", audio_core_slimbus_core_clk.c, "fe12f000.slim"),
4972 CLK_LOOKUP("iface_clk", audio_core_slimbus_lfabif_clk.c,
4973 "fe12f000.slim"),
4974 CLK_LOOKUP("core_clk", audio_core_lpaif_codec_spkr_clk_src.c, ""),
4975 CLK_LOOKUP("osr_clk", audio_core_lpaif_codec_spkr_osr_clk.c, ""),
4976 CLK_LOOKUP("ebit_clk", audio_core_lpaif_codec_spkr_ebit_clk.c, ""),
4977 CLK_LOOKUP("ibit_clk", audio_core_lpaif_codec_spkr_ibit_clk.c, ""),
4978 CLK_LOOKUP("core_clk", audio_core_lpaif_pri_clk_src.c, ""),
4979 CLK_LOOKUP("osr_clk", audio_core_lpaif_pri_osr_clk.c, ""),
4980 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pri_ebit_clk.c, ""),
4981 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pri_ibit_clk.c, ""),
4982 CLK_LOOKUP("core_clk", audio_core_lpaif_sec_clk_src.c, ""),
4983 CLK_LOOKUP("osr_clk", audio_core_lpaif_sec_osr_clk.c, ""),
4984 CLK_LOOKUP("ebit_clk", audio_core_lpaif_sec_ebit_clk.c, ""),
4985 CLK_LOOKUP("ibit_clk", audio_core_lpaif_sec_ibit_clk.c, ""),
4986 CLK_LOOKUP("core_clk", audio_core_lpaif_ter_clk_src.c, ""),
4987 CLK_LOOKUP("osr_clk", audio_core_lpaif_ter_osr_clk.c, ""),
4988 CLK_LOOKUP("ebit_clk", audio_core_lpaif_ter_ebit_clk.c, ""),
4989 CLK_LOOKUP("ibit_clk", audio_core_lpaif_ter_ibit_clk.c, ""),
4990 CLK_LOOKUP("core_clk", audio_core_lpaif_quad_clk_src.c, ""),
4991 CLK_LOOKUP("osr_clk", audio_core_lpaif_quad_osr_clk.c, ""),
4992 CLK_LOOKUP("ebit_clk", audio_core_lpaif_quad_ebit_clk.c, ""),
4993 CLK_LOOKUP("ibit_clk", audio_core_lpaif_quad_ibit_clk.c, ""),
Phani Kumar Uppalapati978f18d2012-08-08 15:49:39 -07004994 CLK_LOOKUP("pcm_clk", audio_core_lpaif_pcm0_clk_src.c,
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07004995 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004996 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm0_ebit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07004997 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c,
4998 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07004999 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm0_ibit_clk.c, ""),
5000 CLK_LOOKUP("core_clk", audio_core_lpaif_pcm1_clk_src.c, ""),
5001 CLK_LOOKUP("ebit_clk", audio_core_lpaif_pcm1_ebit_clk.c, ""),
5002 CLK_LOOKUP("ibit_clk", audio_core_lpaif_pcm1_ibit_clk.c, ""),
Phani Kumar Uppalapati7474f3d2012-07-19 18:54:53 -07005003 CLK_LOOKUP("core_oe_src_clk", audio_core_lpaif_pcmoe_clk_src.c,
5004 "msm-dai-q6.4106"),
5005 CLK_LOOKUP("core_oe_clk", audio_core_lpaif_pcmoe_clk.c,
5006 "msm-dai-q6.4106"),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005007
Matt Wagantall4e2599e2012-03-21 22:31:35 -07005008 CLK_LOOKUP("core_clk", mss_xo_q6_clk.c, "pil-q6v5-mss"),
5009 CLK_LOOKUP("bus_clk", mss_bus_q6_clk.c, "pil-q6v5-mss"),
5010 CLK_LOOKUP("bus_clk", gcc_mss_cfg_ahb_clk.c, ""),
5011 CLK_LOOKUP("mem_clk", gcc_boot_rom_ahb_clk.c, "pil-q6v5-mss"),
Matt Wagantalld41ce772012-05-10 23:16:41 -07005012 CLK_LOOKUP("core_clk", q6ss_xo_clk.c, "pil-q6v5-lpass"),
5013 CLK_LOOKUP("bus_clk", q6ss_ahb_lfabif_clk.c, "pil-q6v5-lpass"),
Vikram Mulukutlab5b311e2012-08-09 14:58:48 -07005014 CLK_LOOKUP("reg_clk", q6ss_ahbm_clk.c, "pil-q6v5-lpass"),
Hariprasad Dhalinarasimhade991f02012-05-31 13:15:51 -07005015 CLK_LOOKUP("core_clk", gcc_prng_ahb_clk.c, "msm_rng"),
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005016
Vikram Mulukutlab0ad9f32012-07-03 12:57:24 -07005017 CLK_LOOKUP("dfab_clk", pnoc_sps_clk.c, "msm_sps"),
5018 CLK_LOOKUP("bus_clk", pnoc_qseecom_clk.c, "qseecom"),
Vikram Mulukutlad08a1522012-05-24 15:24:01 -07005019
5020 CLK_LOOKUP("bus_clk", snoc_clk.c, ""),
5021 CLK_LOOKUP("bus_clk", pnoc_clk.c, ""),
5022 CLK_LOOKUP("bus_clk", cnoc_clk.c, ""),
5023 CLK_LOOKUP("mem_clk", bimc_clk.c, ""),
5024 CLK_LOOKUP("mem_clk", ocmemgx_clk.c, ""),
5025 CLK_LOOKUP("bus_clk", snoc_a_clk.c, ""),
5026 CLK_LOOKUP("bus_clk", pnoc_a_clk.c, ""),
5027 CLK_LOOKUP("bus_clk", cnoc_a_clk.c, ""),
5028 CLK_LOOKUP("mem_clk", bimc_a_clk.c, ""),
5029 CLK_LOOKUP("mem_clk", ocmemgx_a_clk.c, ""),
5030
5031 CLK_LOOKUP("bus_clk", cnoc_msmbus_clk.c, "msm_config_noc"),
5032 CLK_LOOKUP("bus_a_clk", cnoc_msmbus_a_clk.c, "msm_config_noc"),
5033 CLK_LOOKUP("bus_clk", snoc_msmbus_clk.c, "msm_sys_noc"),
5034 CLK_LOOKUP("bus_a_clk", snoc_msmbus_a_clk.c, "msm_sys_noc"),
5035 CLK_LOOKUP("bus_clk", pnoc_msmbus_clk.c, "msm_periph_noc"),
5036 CLK_LOOKUP("bus_a_clk", pnoc_msmbus_a_clk.c, "msm_periph_noc"),
5037 CLK_LOOKUP("mem_clk", bimc_msmbus_clk.c, "msm_bimc"),
5038 CLK_LOOKUP("mem_a_clk", bimc_msmbus_a_clk.c, "msm_bimc"),
5039 CLK_LOOKUP("mem_clk", bimc_acpu_a_clk.c, ""),
5040 CLK_LOOKUP("ocmem_clk", ocmemgx_msmbus_clk.c, "msm_bus"),
5041 CLK_LOOKUP("ocmem_a_clk", ocmemgx_msmbus_a_clk.c, "msm_bus"),
5042 CLK_LOOKUP("bus_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
5043 CLK_LOOKUP("bus_a_clk", ocmemnoc_clk.c, "msm_ocmem_noc"),
Vikram Mulukutlac15dac02012-08-09 13:31:08 -07005044 CLK_LOOKUP("bus_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
5045 CLK_LOOKUP("bus_a_clk", mmss_s0_axi_clk.c, "msm_mmss_noc"),
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005046 CLK_LOOKUP("iface_clk", gcc_mmss_noc_cfg_ahb_clk.c, ""),
5047 CLK_LOOKUP("iface_clk", gcc_ocmem_noc_cfg_ahb_clk.c, ""),
Vikram Mulukutla0f63e002012-06-28 14:29:44 -07005048
5049 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etr"),
5050 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tpiu"),
5051 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-replicator"),
5052 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-tmc-etf"),
5053 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-merg"),
5054 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in0"),
5055 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-in1"),
5056 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-kpss"),
5057 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-funnel-mmss"),
5058 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-stm"),
5059 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm0"),
5060 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm1"),
5061 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm2"),
5062 CLK_LOOKUP("core_clk", qdss_clk.c, "coresight-etm3"),
5063
5064 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etr"),
5065 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tpiu"),
5066 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-replicator"),
5067 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-tmc-etf"),
5068 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-merg"),
5069 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in0"),
5070 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-in1"),
5071 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-kpss"),
5072 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-funnel-mmss"),
5073 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-stm"),
5074 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm0"),
5075 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm1"),
5076 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm2"),
5077 CLK_LOOKUP("core_a_clk", qdss_a_clk.c, "coresight-etm3"),
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005078
5079 CLK_LOOKUP("l2_m_clk", l2_m_clk, ""),
5080 CLK_LOOKUP("krait0_m_clk", krait0_m_clk, ""),
5081 CLK_LOOKUP("krait1_m_clk", krait1_m_clk, ""),
5082 CLK_LOOKUP("krait2_m_clk", krait2_m_clk, ""),
5083 CLK_LOOKUP("krait3_m_clk", krait3_m_clk, ""),
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005084};
5085
5086static struct pll_config_regs gpll0_regs __initdata = {
5087 .l_reg = (void __iomem *)GPLL0_L_REG,
5088 .m_reg = (void __iomem *)GPLL0_M_REG,
5089 .n_reg = (void __iomem *)GPLL0_N_REG,
5090 .config_reg = (void __iomem *)GPLL0_USER_CTL_REG,
5091 .mode_reg = (void __iomem *)GPLL0_MODE_REG,
5092 .base = &virt_bases[GCC_BASE],
5093};
5094
5095/* GPLL0 at 600 MHz, main output enabled. */
5096static struct pll_config gpll0_config __initdata = {
5097 .l = 0x1f,
5098 .m = 0x1,
5099 .n = 0x4,
5100 .vco_val = 0x0,
5101 .vco_mask = BM(21, 20),
5102 .pre_div_val = 0x0,
5103 .pre_div_mask = BM(14, 12),
5104 .post_div_val = 0x0,
5105 .post_div_mask = BM(9, 8),
5106 .mn_ena_val = BIT(24),
5107 .mn_ena_mask = BIT(24),
5108 .main_output_val = BIT(0),
5109 .main_output_mask = BIT(0),
5110};
5111
5112static struct pll_config_regs gpll1_regs __initdata = {
5113 .l_reg = (void __iomem *)GPLL1_L_REG,
5114 .m_reg = (void __iomem *)GPLL1_M_REG,
5115 .n_reg = (void __iomem *)GPLL1_N_REG,
5116 .config_reg = (void __iomem *)GPLL1_USER_CTL_REG,
5117 .mode_reg = (void __iomem *)GPLL1_MODE_REG,
5118 .base = &virt_bases[GCC_BASE],
5119};
5120
5121/* GPLL1 at 480 MHz, main output enabled. */
5122static struct pll_config gpll1_config __initdata = {
5123 .l = 0x19,
5124 .m = 0x0,
5125 .n = 0x1,
5126 .vco_val = 0x0,
5127 .vco_mask = BM(21, 20),
5128 .pre_div_val = 0x0,
5129 .pre_div_mask = BM(14, 12),
5130 .post_div_val = 0x0,
5131 .post_div_mask = BM(9, 8),
5132 .main_output_val = BIT(0),
5133 .main_output_mask = BIT(0),
5134};
5135
5136static struct pll_config_regs mmpll0_regs __initdata = {
5137 .l_reg = (void __iomem *)MMPLL0_L_REG,
5138 .m_reg = (void __iomem *)MMPLL0_M_REG,
5139 .n_reg = (void __iomem *)MMPLL0_N_REG,
5140 .config_reg = (void __iomem *)MMPLL0_USER_CTL_REG,
5141 .mode_reg = (void __iomem *)MMPLL0_MODE_REG,
5142 .base = &virt_bases[MMSS_BASE],
5143};
5144
5145/* MMPLL0 at 800 MHz, main output enabled. */
5146static struct pll_config mmpll0_config __initdata = {
5147 .l = 0x29,
5148 .m = 0x2,
5149 .n = 0x3,
5150 .vco_val = 0x0,
5151 .vco_mask = BM(21, 20),
5152 .pre_div_val = 0x0,
5153 .pre_div_mask = BM(14, 12),
5154 .post_div_val = 0x0,
5155 .post_div_mask = BM(9, 8),
5156 .mn_ena_val = BIT(24),
5157 .mn_ena_mask = BIT(24),
5158 .main_output_val = BIT(0),
5159 .main_output_mask = BIT(0),
5160};
5161
5162static struct pll_config_regs mmpll1_regs __initdata = {
5163 .l_reg = (void __iomem *)MMPLL1_L_REG,
5164 .m_reg = (void __iomem *)MMPLL1_M_REG,
5165 .n_reg = (void __iomem *)MMPLL1_N_REG,
5166 .config_reg = (void __iomem *)MMPLL1_USER_CTL_REG,
5167 .mode_reg = (void __iomem *)MMPLL1_MODE_REG,
5168 .base = &virt_bases[MMSS_BASE],
5169};
5170
5171/* MMPLL1 at 1000 MHz, main output enabled. */
5172static struct pll_config mmpll1_config __initdata = {
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005173 .l = 0x2C,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005174 .m = 0x1,
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005175 .n = 0x10,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005176 .vco_val = 0x0,
5177 .vco_mask = BM(21, 20),
5178 .pre_div_val = 0x0,
5179 .pre_div_mask = BM(14, 12),
5180 .post_div_val = 0x0,
5181 .post_div_mask = BM(9, 8),
5182 .mn_ena_val = BIT(24),
5183 .mn_ena_mask = BIT(24),
5184 .main_output_val = BIT(0),
5185 .main_output_mask = BIT(0),
5186};
5187
5188static struct pll_config_regs mmpll3_regs __initdata = {
5189 .l_reg = (void __iomem *)MMPLL3_L_REG,
5190 .m_reg = (void __iomem *)MMPLL3_M_REG,
5191 .n_reg = (void __iomem *)MMPLL3_N_REG,
5192 .config_reg = (void __iomem *)MMPLL3_USER_CTL_REG,
5193 .mode_reg = (void __iomem *)MMPLL3_MODE_REG,
5194 .base = &virt_bases[MMSS_BASE],
5195};
5196
5197/* MMPLL3 at 820 MHz, main output enabled. */
5198static struct pll_config mmpll3_config __initdata = {
5199 .l = 0x2A,
5200 .m = 0x11,
5201 .n = 0x18,
5202 .vco_val = 0x0,
5203 .vco_mask = BM(21, 20),
5204 .pre_div_val = 0x0,
5205 .pre_div_mask = BM(14, 12),
5206 .post_div_val = 0x0,
5207 .post_div_mask = BM(9, 8),
5208 .mn_ena_val = BIT(24),
5209 .mn_ena_mask = BIT(24),
5210 .main_output_val = BIT(0),
5211 .main_output_mask = BIT(0),
5212};
5213
5214static struct pll_config_regs lpapll0_regs __initdata = {
5215 .l_reg = (void __iomem *)LPAPLL_L_REG,
5216 .m_reg = (void __iomem *)LPAPLL_M_REG,
5217 .n_reg = (void __iomem *)LPAPLL_N_REG,
5218 .config_reg = (void __iomem *)LPAPLL_USER_CTL_REG,
5219 .mode_reg = (void __iomem *)LPAPLL_MODE_REG,
5220 .base = &virt_bases[LPASS_BASE],
5221};
5222
5223/* LPAPLL0 at 491.52 MHz, main output enabled. */
5224static struct pll_config lpapll0_config __initdata = {
5225 .l = 0x33,
5226 .m = 0x1,
5227 .n = 0x5,
5228 .vco_val = 0x0,
5229 .vco_mask = BM(21, 20),
5230 .pre_div_val = BVAL(14, 12, 0x1),
5231 .pre_div_mask = BM(14, 12),
5232 .post_div_val = 0x0,
5233 .post_div_mask = BM(9, 8),
5234 .mn_ena_val = BIT(24),
5235 .mn_ena_mask = BIT(24),
5236 .main_output_val = BIT(0),
5237 .main_output_mask = BIT(0),
5238};
5239
Matt Wagantall8c55d7e2012-07-17 19:46:32 -07005240#define PLL_AUX_OUTPUT_BIT 1
Matt Wagantalle7502372012-08-08 00:10:10 -07005241#define PLL_AUX2_OUTPUT_BIT 2
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005242
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005243#define PWR_ON_MASK BIT(31)
5244#define EN_REST_WAIT_MASK (0xF << 20)
5245#define EN_FEW_WAIT_MASK (0xF << 16)
5246#define CLK_DIS_WAIT_MASK (0xF << 12)
5247#define SW_OVERRIDE_MASK BIT(2)
5248#define HW_CONTROL_MASK BIT(1)
5249#define SW_COLLAPSE_MASK BIT(0)
5250
5251/* Wait 2^n CXO cycles between all states. Here, n=2 (4 cycles). */
5252#define EN_REST_WAIT_VAL (0x2 << 20)
5253#define EN_FEW_WAIT_VAL (0x2 << 16)
5254#define CLK_DIS_WAIT_VAL (0x2 << 12)
5255#define GDSC_TIMEOUT_US 50000
5256
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005257static void __init reg_init(void)
5258{
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005259 u32 regval, status;
5260 int ret;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005261
5262 if (!(readl_relaxed(GCC_REG_BASE(GPLL0_STATUS_REG))
5263 & gpll0_clk_src.status_mask))
5264 configure_pll(&gpll0_config, &gpll0_regs, 1);
5265
5266 if (!(readl_relaxed(GCC_REG_BASE(GPLL1_STATUS_REG))
5267 & gpll1_clk_src.status_mask))
5268 configure_pll(&gpll1_config, &gpll1_regs, 1);
5269
5270 configure_pll(&mmpll0_config, &mmpll0_regs, 1);
5271 configure_pll(&mmpll1_config, &mmpll1_regs, 1);
5272 configure_pll(&mmpll3_config, &mmpll3_regs, 0);
5273 configure_pll(&lpapll0_config, &lpapll0_regs, 1);
5274
Matt Wagantalle7502372012-08-08 00:10:10 -07005275 /* Enable GPLL0's aux outputs. */
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005276 regval = readl_relaxed(GCC_REG_BASE(GPLL0_USER_CTL_REG));
Matt Wagantalle7502372012-08-08 00:10:10 -07005277 regval |= BIT(PLL_AUX_OUTPUT_BIT) | BIT(PLL_AUX2_OUTPUT_BIT);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005278 writel_relaxed(regval, GCC_REG_BASE(GPLL0_USER_CTL_REG));
5279
5280 /* Vote for GPLL0 to turn on. Needed by acpuclock. */
5281 regval = readl_relaxed(GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5282 regval |= BIT(0);
5283 writel_relaxed(regval, GCC_REG_BASE(APCS_GPLL_ENA_VOTE_REG));
5284
5285 /*
5286 * TODO: Confirm that no clocks need to be voted on in this sleep vote
5287 * register.
5288 */
5289 writel_relaxed(0x0, GCC_REG_BASE(APCS_CLOCK_SLEEP_ENA_VOTE));
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005290
Vikram Mulukutlafc3c55c2012-08-08 16:25:22 -07005291 /* Clear a bit that forces-on certain USB HS and Krait clocks */
5292 writel_relaxed(0x0, GCC_REG_BASE(GCC_USB_BOOT_CLOCK_CTL));
5293 writel_relaxed(0x0, GCC_REG_BASE(GCC_KPSS_BOOT_CLOCK_CTL));
5294
Vikram Mulukutla14ee37d2012-08-08 15:18:09 -07005295 /*
5296 * TODO: The following sequence enables the LPASS audio core GDSC.
5297 * Remove when this becomes unnecessary.
5298 */
5299
5300 /*
5301 * Disable HW trigger: collapse/restore occur based on registers writes.
5302 * Disable SW override: Use hardware state-machine for sequencing.
5303 */
5304 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5305 regval &= ~(HW_CONTROL_MASK | SW_OVERRIDE_MASK);
5306
5307 /* Configure wait time between states. */
5308 regval &= ~(EN_REST_WAIT_MASK | EN_FEW_WAIT_MASK | CLK_DIS_WAIT_MASK);
5309 regval |= EN_REST_WAIT_VAL | EN_FEW_WAIT_VAL | CLK_DIS_WAIT_VAL;
5310 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5311
5312 regval = readl_relaxed(LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5313 regval &= ~BIT(0);
5314 writel_relaxed(regval, LPASS_REG_BASE(AUDIO_CORE_GDSCR));
5315
5316 ret = readl_poll_timeout(LPASS_REG_BASE(AUDIO_CORE_GDSCR), status,
5317 status & PWR_ON_MASK, 50, GDSC_TIMEOUT_US);
5318 WARN(ret, "LPASS Audio Core GDSC did not power on.\n");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005319}
5320
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005321static void __init msm8974_clock_post_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005322{
Vikram Mulukutlad16a8f12012-07-20 13:33:45 -07005323 clk_set_rate(&axi_clk_src.c, 282000000);
5324 clk_set_rate(&ocmemnoc_clk_src.c, 282000000);
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005325
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005326 /*
Vikram Mulukutla09e20812012-07-12 11:32:42 -07005327 * Hold an active set vote at a rate of 40MHz for the MMSS NOC AHB
5328 * source. Sleep set vote is 0.
5329 */
5330 clk_set_rate(&mmssnoc_ahb_a_clk.c, 40000000);
5331 clk_prepare_enable(&mmssnoc_ahb_a_clk.c);
5332
5333 /*
Vikram Mulukutlaf8634bb2012-06-28 16:21:21 -07005334 * Hold an active set vote for CXO; this is because CXO is expected
5335 * to remain on whenever CPUs aren't power collapsed.
5336 */
5337 clk_prepare_enable(&cxo_a_clk_src.c);
5338
Vikram Mulukutla274b2d92012-07-13 15:53:04 -07005339 /*
5340 * TODO: Temporarily enable NOC configuration AHB clocks. Remove when
5341 * the bus driver is ready.
5342 */
5343 clk_prepare_enable(&gcc_mmss_noc_cfg_ahb_clk.c);
5344 clk_prepare_enable(&gcc_ocmem_noc_cfg_ahb_clk.c);
5345
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005346 /* Set rates for single-rate clocks. */
5347 clk_set_rate(&usb30_master_clk_src.c,
5348 usb30_master_clk_src.freq_tbl[0].freq_hz);
5349 clk_set_rate(&tsif_ref_clk_src.c,
5350 tsif_ref_clk_src.freq_tbl[0].freq_hz);
5351 clk_set_rate(&usb_hs_system_clk_src.c,
5352 usb_hs_system_clk_src.freq_tbl[0].freq_hz);
5353 clk_set_rate(&usb_hsic_clk_src.c,
5354 usb_hsic_clk_src.freq_tbl[0].freq_hz);
5355 clk_set_rate(&usb_hsic_io_cal_clk_src.c,
5356 usb_hsic_io_cal_clk_src.freq_tbl[0].freq_hz);
5357 clk_set_rate(&usb_hsic_system_clk_src.c,
5358 usb_hsic_system_clk_src.freq_tbl[0].freq_hz);
5359 clk_set_rate(&usb30_mock_utmi_clk_src.c,
5360 usb30_mock_utmi_clk_src.freq_tbl[0].freq_hz);
5361 clk_set_rate(&pdm2_clk_src.c, pdm2_clk_src.freq_tbl[0].freq_hz);
5362 clk_set_rate(&cci_clk_src.c, cci_clk_src.freq_tbl[0].freq_hz);
5363 clk_set_rate(&mclk0_clk_src.c, mclk0_clk_src.freq_tbl[0].freq_hz);
5364 clk_set_rate(&mclk1_clk_src.c, mclk1_clk_src.freq_tbl[0].freq_hz);
5365 clk_set_rate(&mclk2_clk_src.c, mclk2_clk_src.freq_tbl[0].freq_hz);
5366 clk_set_rate(&edpaux_clk_src.c, edpaux_clk_src.freq_tbl[0].freq_hz);
5367 clk_set_rate(&esc0_clk_src.c, esc0_clk_src.freq_tbl[0].freq_hz);
5368 clk_set_rate(&esc1_clk_src.c, esc1_clk_src.freq_tbl[0].freq_hz);
5369 clk_set_rate(&hdmi_clk_src.c, hdmi_clk_src.freq_tbl[0].freq_hz);
5370 clk_set_rate(&vsync_clk_src.c, vsync_clk_src.freq_tbl[0].freq_hz);
5371 clk_set_rate(&audio_core_slimbus_core_clk_src.c,
5372 audio_core_slimbus_core_clk_src.freq_tbl[0].freq_hz);
5373}
5374
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005375#define GCC_CC_PHYS 0xFC400000
5376#define GCC_CC_SIZE SZ_16K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005377
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005378#define MMSS_CC_PHYS 0xFD8C0000
5379#define MMSS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005380
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005381#define LPASS_CC_PHYS 0xFE000000
5382#define LPASS_CC_SIZE SZ_256K
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005383
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005384#define MSS_CC_PHYS 0xFC980000
5385#define MSS_CC_SIZE SZ_16K
5386
5387#define APCS_GCC_CC_PHYS 0xF9011000
5388#define APCS_GCC_CC_SIZE SZ_4K
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005389
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005390static void __init msm8974_clock_pre_init(void)
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005391{
5392 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5393 if (!virt_bases[GCC_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005394 panic("clock-8974: Unable to ioremap GCC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005395
5396 virt_bases[MMSS_BASE] = ioremap(MMSS_CC_PHYS, MMSS_CC_SIZE);
5397 if (!virt_bases[MMSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005398 panic("clock-8974: Unable to ioremap MMSS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005399
5400 virt_bases[LPASS_BASE] = ioremap(LPASS_CC_PHYS, LPASS_CC_SIZE);
5401 if (!virt_bases[LPASS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005402 panic("clock-8974: Unable to ioremap LPASS_CC memory!");
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005403
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005404 virt_bases[MSS_BASE] = ioremap(MSS_CC_PHYS, MSS_CC_SIZE);
5405 if (!virt_bases[MSS_BASE])
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005406 panic("clock-8974: Unable to ioremap MSS_CC memory!");
Vikram Mulukutlaa967db42012-05-10 16:20:40 -07005407
Matt Wagantalledf2fad2012-08-06 16:11:46 -07005408 virt_bases[APCS_BASE] = ioremap(APCS_GCC_CC_PHYS, APCS_GCC_CC_SIZE);
5409 if (!virt_bases[APCS_BASE])
5410 panic("clock-8974: Unable to ioremap APCS_GCC_CC memory!");
5411
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005412 clk_ops_local_pll.enable = msm8974_pll_clk_enable;
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005413
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005414 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5415 if (IS_ERR(vdd_dig_reg))
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005416 panic("clock-8974: Unable to get the vdd_dig regulator!");
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005417
5418 /*
5419 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5420 * until late_init. This may not be necessary with clock handoff;
5421 * Investigate this code on a real non-simulator target to determine
5422 * its necessity.
5423 */
5424 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5425 rpm_regulator_enable(vdd_dig_reg);
5426
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005427 reg_init();
5428}
5429
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005430static int __init msm8974_clock_late_init(void)
5431{
5432 return unvote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5433}
5434
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005435static void __init msm8974_rumi_clock_pre_init(void)
5436{
5437 virt_bases[GCC_BASE] = ioremap(GCC_CC_PHYS, GCC_CC_SIZE);
5438 if (!virt_bases[GCC_BASE])
5439 panic("clock-8974: Unable to ioremap GCC memory!");
5440
5441 /* SDCC clocks are partially emulated in the RUMI */
5442 sdcc1_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5443 sdcc2_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5444 sdcc3_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5445 sdcc4_apps_clk_src.freq_tbl = ftbl_gcc_sdcc_apps_rumi_clk;
5446
5447 vdd_dig_reg = rpm_regulator_get(NULL, "vdd_dig");
5448 if (IS_ERR(vdd_dig_reg))
5449 panic("clock-8974: Unable to get the vdd_dig regulator!");
5450
5451 /*
5452 * TODO: Set a voltage and enable vdd_dig, leaving the voltage high
5453 * until late_init. This may not be necessary with clock handoff;
5454 * Investigate this code on a real non-simulator target to determine
5455 * its necessity.
5456 */
5457 vote_vdd_level(&vdd_dig, VDD_DIG_HIGH);
5458 rpm_regulator_enable(vdd_dig_reg);
5459}
5460
Abhimanyu Kapur90ced6e2012-06-26 17:41:25 -07005461struct clock_init_data msm8974_clock_init_data __initdata = {
5462 .table = msm_clocks_8974,
5463 .size = ARRAY_SIZE(msm_clocks_8974),
5464 .pre_init = msm8974_clock_pre_init,
5465 .post_init = msm8974_clock_post_init,
Vikram Mulukutlab7a1a742012-05-30 17:24:33 -07005466 .late_init = msm8974_clock_late_init,
Vikram Mulukutlaaa3e0112012-04-23 14:40:51 -07005467};
Vikram Mulukutla19245e02012-07-23 15:58:04 -07005468
5469struct clock_init_data msm8974_rumi_clock_init_data __initdata = {
5470 .table = msm_clocks_8974_rumi,
5471 .size = ARRAY_SIZE(msm_clocks_8974_rumi),
5472 .pre_init = msm8974_rumi_clock_pre_init,
5473};