blob: 211fdaeeef84abe74fbcf5d8ee4bac5e44859ea4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 1995-1999 Gary Thomas, Paul Mackerras, Cort Dougan.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 */
Kumar Gala5f7c6902005-09-09 15:02:25 -05004#ifndef _ASM_POWERPC_PPC_ASM_H
5#define _ASM_POWERPC_PPC_ASM_H
6
Paul Mackerras40ef8cb2005-10-10 22:50:37 +10007#include <linux/stringify.h>
David Gibson3ddfbcf2005-11-10 12:56:55 +11008#include <asm/asm-compat.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +10009
David Gibson3ddfbcf2005-11-10 12:56:55 +110010#ifndef __ASSEMBLY__
11#error __FILE__ should only be used in assembler files
12#else
13
14#define SZL (BITS_PER_LONG/8)
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16/*
Paul Mackerrasc6622f62006-02-24 10:06:59 +110017 * Stuff for accurate CPU time accounting.
18 * These macros handle transitions between user and system state
19 * in exception entry and exit and accumulate time to the
20 * user_time and system_time fields in the paca.
21 */
22
23#ifndef CONFIG_VIRT_CPU_ACCOUNTING
24#define ACCOUNT_CPU_USER_ENTRY(ra, rb)
25#define ACCOUNT_CPU_USER_EXIT(ra, rb)
26#else
27#define ACCOUNT_CPU_USER_ENTRY(ra, rb) \
28 beq 2f; /* if from kernel mode */ \
29BEGIN_FTR_SECTION; \
30 mfspr ra,SPRN_PURR; /* get processor util. reg */ \
31END_FTR_SECTION_IFSET(CPU_FTR_PURR); \
32BEGIN_FTR_SECTION; \
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +100033 MFTB(ra); /* or get TB if no PURR */ \
Paul Mackerrasc6622f62006-02-24 10:06:59 +110034END_FTR_SECTION_IFCLR(CPU_FTR_PURR); \
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +100035 ld rb,PACA_STARTPURR(r13); \
Paul Mackerrasc6622f62006-02-24 10:06:59 +110036 std ra,PACA_STARTPURR(r13); \
37 subf rb,rb,ra; /* subtract start value */ \
38 ld ra,PACA_USER_TIME(r13); \
39 add ra,ra,rb; /* add on to user time */ \
40 std ra,PACA_USER_TIME(r13); \
412:
42
43#define ACCOUNT_CPU_USER_EXIT(ra, rb) \
44BEGIN_FTR_SECTION; \
45 mfspr ra,SPRN_PURR; /* get processor util. reg */ \
46END_FTR_SECTION_IFSET(CPU_FTR_PURR); \
47BEGIN_FTR_SECTION; \
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +100048 MFTB(ra); /* or get TB if no PURR */ \
Paul Mackerrasc6622f62006-02-24 10:06:59 +110049END_FTR_SECTION_IFCLR(CPU_FTR_PURR); \
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +100050 ld rb,PACA_STARTPURR(r13); \
Paul Mackerrasc6622f62006-02-24 10:06:59 +110051 std ra,PACA_STARTPURR(r13); \
52 subf rb,rb,ra; /* subtract start value */ \
53 ld ra,PACA_SYSTEM_TIME(r13); \
54 add ra,ra,rb; /* add on to user time */ \
55 std ra,PACA_SYSTEM_TIME(r13);
56#endif
57
58/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 * Macros for storing registers into and loading registers from
60 * exception frames.
61 */
Kumar Gala5f7c6902005-09-09 15:02:25 -050062#ifdef __powerpc64__
63#define SAVE_GPR(n, base) std n,GPR0+8*(n)(base)
64#define REST_GPR(n, base) ld n,GPR0+8*(n)(base)
65#define SAVE_NVGPRS(base) SAVE_8GPRS(14, base); SAVE_10GPRS(22, base)
66#define REST_NVGPRS(base) REST_8GPRS(14, base); REST_10GPRS(22, base)
67#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#define SAVE_GPR(n, base) stw n,GPR0+4*(n)(base)
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#define REST_GPR(n, base) lwz n,GPR0+4*(n)(base)
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define SAVE_NVGPRS(base) SAVE_GPR(13, base); SAVE_8GPRS(14, base); \
71 SAVE_10GPRS(22, base)
72#define REST_NVGPRS(base) REST_GPR(13, base); REST_8GPRS(14, base); \
73 REST_10GPRS(22, base)
Kumar Gala5f7c6902005-09-09 15:02:25 -050074#endif
75
76
77#define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base)
78#define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base)
79#define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base)
80#define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base)
81#define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base)
82#define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base)
83#define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base)
84#define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base)
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86#define SAVE_FPR(n, base) stfd n,THREAD_FPR0+8*(n)(base)
87#define SAVE_2FPRS(n, base) SAVE_FPR(n, base); SAVE_FPR(n+1, base)
88#define SAVE_4FPRS(n, base) SAVE_2FPRS(n, base); SAVE_2FPRS(n+2, base)
89#define SAVE_8FPRS(n, base) SAVE_4FPRS(n, base); SAVE_4FPRS(n+4, base)
90#define SAVE_16FPRS(n, base) SAVE_8FPRS(n, base); SAVE_8FPRS(n+8, base)
91#define SAVE_32FPRS(n, base) SAVE_16FPRS(n, base); SAVE_16FPRS(n+16, base)
92#define REST_FPR(n, base) lfd n,THREAD_FPR0+8*(n)(base)
93#define REST_2FPRS(n, base) REST_FPR(n, base); REST_FPR(n+1, base)
94#define REST_4FPRS(n, base) REST_2FPRS(n, base); REST_2FPRS(n+2, base)
95#define REST_8FPRS(n, base) REST_4FPRS(n, base); REST_4FPRS(n+4, base)
96#define REST_16FPRS(n, base) REST_8FPRS(n, base); REST_8FPRS(n+8, base)
97#define REST_32FPRS(n, base) REST_16FPRS(n, base); REST_16FPRS(n+16, base)
98
99#define SAVE_VR(n,b,base) li b,THREAD_VR0+(16*(n)); stvx n,b,base
Kumar Gala5f7c6902005-09-09 15:02:25 -0500100#define SAVE_2VRS(n,b,base) SAVE_VR(n,b,base); SAVE_VR(n+1,b,base)
101#define SAVE_4VRS(n,b,base) SAVE_2VRS(n,b,base); SAVE_2VRS(n+2,b,base)
102#define SAVE_8VRS(n,b,base) SAVE_4VRS(n,b,base); SAVE_4VRS(n+4,b,base)
103#define SAVE_16VRS(n,b,base) SAVE_8VRS(n,b,base); SAVE_8VRS(n+8,b,base)
104#define SAVE_32VRS(n,b,base) SAVE_16VRS(n,b,base); SAVE_16VRS(n+16,b,base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105#define REST_VR(n,b,base) li b,THREAD_VR0+(16*(n)); lvx n,b,base
Kumar Gala5f7c6902005-09-09 15:02:25 -0500106#define REST_2VRS(n,b,base) REST_VR(n,b,base); REST_VR(n+1,b,base)
107#define REST_4VRS(n,b,base) REST_2VRS(n,b,base); REST_2VRS(n+2,b,base)
108#define REST_8VRS(n,b,base) REST_4VRS(n,b,base); REST_4VRS(n+4,b,base)
109#define REST_16VRS(n,b,base) REST_8VRS(n,b,base); REST_8VRS(n+8,b,base)
110#define REST_32VRS(n,b,base) REST_16VRS(n,b,base); REST_16VRS(n+16,b,base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
112#define SAVE_EVR(n,s,base) evmergehi s,s,n; stw s,THREAD_EVR0+4*(n)(base)
Kumar Gala5f7c6902005-09-09 15:02:25 -0500113#define SAVE_2EVRS(n,s,base) SAVE_EVR(n,s,base); SAVE_EVR(n+1,s,base)
114#define SAVE_4EVRS(n,s,base) SAVE_2EVRS(n,s,base); SAVE_2EVRS(n+2,s,base)
115#define SAVE_8EVRS(n,s,base) SAVE_4EVRS(n,s,base); SAVE_4EVRS(n+4,s,base)
116#define SAVE_16EVRS(n,s,base) SAVE_8EVRS(n,s,base); SAVE_8EVRS(n+8,s,base)
117#define SAVE_32EVRS(n,s,base) SAVE_16EVRS(n,s,base); SAVE_16EVRS(n+16,s,base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118#define REST_EVR(n,s,base) lwz s,THREAD_EVR0+4*(n)(base); evmergelo n,s,n
Kumar Gala5f7c6902005-09-09 15:02:25 -0500119#define REST_2EVRS(n,s,base) REST_EVR(n,s,base); REST_EVR(n+1,s,base)
120#define REST_4EVRS(n,s,base) REST_2EVRS(n,s,base); REST_2EVRS(n+2,s,base)
121#define REST_8EVRS(n,s,base) REST_4EVRS(n,s,base); REST_4EVRS(n+4,s,base)
122#define REST_16EVRS(n,s,base) REST_8EVRS(n,s,base); REST_8EVRS(n+8,s,base)
123#define REST_32EVRS(n,s,base) REST_16EVRS(n,s,base); REST_16EVRS(n+16,s,base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124
Michael Ellerman8c716322005-10-24 15:07:27 +1000125/* Macros to adjust thread priority for hardware multithreading */
126#define HMT_VERY_LOW or 31,31,31 # very low priority
127#define HMT_LOW or 1,1,1
128#define HMT_MEDIUM_LOW or 6,6,6 # medium low priority
129#define HMT_MEDIUM or 2,2,2
130#define HMT_MEDIUM_HIGH or 5,5,5 # medium high priority
131#define HMT_HIGH or 3,3,3
Kumar Gala5f7c6902005-09-09 15:02:25 -0500132
133/* handle instructions that older assemblers may not know */
134#define RFCI .long 0x4c000066 /* rfci instruction */
135#define RFDI .long 0x4c00004e /* rfdi instruction */
136#define RFMCI .long 0x4c00004c /* rfmci instruction */
137
Arnd Bergmann88ced032005-12-16 22:43:46 +0100138#ifdef __KERNEL__
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000139#ifdef CONFIG_PPC64
140
141#define XGLUE(a,b) a##b
142#define GLUE(a,b) XGLUE(a,b)
143
144#define _GLOBAL(name) \
145 .section ".text"; \
146 .align 2 ; \
147 .globl name; \
148 .globl GLUE(.,name); \
149 .section ".opd","aw"; \
150name: \
151 .quad GLUE(.,name); \
152 .quad .TOC.@tocbase; \
153 .quad 0; \
154 .previous; \
155 .type GLUE(.,name),@function; \
156GLUE(.,name):
157
Stephen Rothwellfc68e862007-08-22 13:44:58 +1000158#define _INIT_GLOBAL(name) \
159 .section ".text.init.refok"; \
160 .align 2 ; \
161 .globl name; \
162 .globl GLUE(.,name); \
163 .section ".opd","aw"; \
164name: \
165 .quad GLUE(.,name); \
166 .quad .TOC.@tocbase; \
167 .quad 0; \
168 .previous; \
169 .type GLUE(.,name),@function; \
170GLUE(.,name):
171
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000172#define _KPROBE(name) \
173 .section ".kprobes.text","a"; \
174 .align 2 ; \
175 .globl name; \
176 .globl GLUE(.,name); \
177 .section ".opd","aw"; \
178name: \
179 .quad GLUE(.,name); \
180 .quad .TOC.@tocbase; \
181 .quad 0; \
182 .previous; \
183 .type GLUE(.,name),@function; \
184GLUE(.,name):
185
186#define _STATIC(name) \
187 .section ".text"; \
188 .align 2 ; \
189 .section ".opd","aw"; \
190name: \
191 .quad GLUE(.,name); \
192 .quad .TOC.@tocbase; \
193 .quad 0; \
194 .previous; \
195 .type GLUE(.,name),@function; \
196GLUE(.,name):
197
Stephen Rothwellc40b91b2007-07-25 09:27:35 +1000198#define _INIT_STATIC(name) \
199 .section ".text.init.refok"; \
200 .align 2 ; \
201 .section ".opd","aw"; \
202name: \
203 .quad GLUE(.,name); \
204 .quad .TOC.@tocbase; \
205 .quad 0; \
206 .previous; \
207 .type GLUE(.,name),@function; \
208GLUE(.,name):
209
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000210#else /* 32-bit */
211
212#define _GLOBAL(n) \
213 .text; \
214 .stabs __stringify(n:F-1),N_FUN,0,0,n;\
215 .globl n; \
216n:
217
218#define _KPROBE(n) \
219 .section ".kprobes.text","a"; \
220 .globl n; \
221n:
222
223#endif
224
Kumar Gala5f7c6902005-09-09 15:02:25 -0500225/*
David Gibsone58c3492006-01-13 14:56:25 +1100226 * LOAD_REG_IMMEDIATE(rn, expr)
227 * Loads the value of the constant expression 'expr' into register 'rn'
228 * using immediate instructions only. Use this when it's important not
229 * to reference other data (i.e. on ppc64 when the TOC pointer is not
230 * valid).
Kumar Gala5f7c6902005-09-09 15:02:25 -0500231 *
David Gibsone58c3492006-01-13 14:56:25 +1100232 * LOAD_REG_ADDR(rn, name)
233 * Loads the address of label 'name' into register 'rn'. Use this when
234 * you don't particularly need immediate instructions only, but you need
235 * the whole address in one register (e.g. it's a structure address and
236 * you want to access various offsets within it). On ppc32 this is
237 * identical to LOAD_REG_IMMEDIATE.
238 *
239 * LOAD_REG_ADDRBASE(rn, name)
240 * ADDROFF(name)
241 * LOAD_REG_ADDRBASE loads part of the address of label 'name' into
242 * register 'rn'. ADDROFF(name) returns the remainder of the address as
243 * a constant expression. ADDROFF(name) is a signed expression < 16 bits
244 * in size, so is suitable for use directly as an offset in load and store
245 * instructions. Use this when loading/storing a single word or less as:
246 * LOAD_REG_ADDRBASE(rX, name)
247 * ld rY,ADDROFF(name)(rX)
Kumar Gala5f7c6902005-09-09 15:02:25 -0500248 */
249#ifdef __powerpc64__
David Gibsone58c3492006-01-13 14:56:25 +1100250#define LOAD_REG_IMMEDIATE(reg,expr) \
251 lis (reg),(expr)@highest; \
252 ori (reg),(reg),(expr)@higher; \
253 rldicr (reg),(reg),32,31; \
254 oris (reg),(reg),(expr)@h; \
255 ori (reg),(reg),(expr)@l;
Kumar Gala5f7c6902005-09-09 15:02:25 -0500256
David Gibsone58c3492006-01-13 14:56:25 +1100257#define LOAD_REG_ADDR(reg,name) \
258 ld (reg),name@got(r2)
Kumar Gala5f7c6902005-09-09 15:02:25 -0500259
David Gibsone58c3492006-01-13 14:56:25 +1100260#define LOAD_REG_ADDRBASE(reg,name) LOAD_REG_ADDR(reg,name)
261#define ADDROFF(name) 0
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000262
Paul Mackerrasf78541d2005-10-28 22:53:37 +1000263/* offsets for stack frame layout */
264#define LRSAVE 16
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000265
266#else /* 32-bit */
Stephen Rothwell70620182005-10-12 17:44:55 +1000267
David Gibsone58c3492006-01-13 14:56:25 +1100268#define LOAD_REG_IMMEDIATE(reg,expr) \
269 lis (reg),(expr)@ha; \
270 addi (reg),(reg),(expr)@l;
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000271
David Gibsone58c3492006-01-13 14:56:25 +1100272#define LOAD_REG_ADDR(reg,name) LOAD_REG_IMMEDIATE(reg, name)
273
274#define LOAD_REG_ADDRBASE(reg, name) lis (reg),name@ha
275#define ADDROFF(name) name@l
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000276
Paul Mackerrasf78541d2005-10-28 22:53:37 +1000277/* offsets for stack frame layout */
278#define LRSAVE 4
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000279
Kumar Gala5f7c6902005-09-09 15:02:25 -0500280#endif
281
282/* various errata or part fixups */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283#ifdef CONFIG_PPC601_SYNC_FIX
284#define SYNC \
285BEGIN_FTR_SECTION \
286 sync; \
287 isync; \
288END_FTR_SECTION_IFSET(CPU_FTR_601)
289#define SYNC_601 \
290BEGIN_FTR_SECTION \
291 sync; \
292END_FTR_SECTION_IFSET(CPU_FTR_601)
293#define ISYNC_601 \
294BEGIN_FTR_SECTION \
295 isync; \
296END_FTR_SECTION_IFSET(CPU_FTR_601)
297#else
298#define SYNC
299#define SYNC_601
300#define ISYNC_601
301#endif
302
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +1000303#ifdef CONFIG_PPC_CELL
304#define MFTB(dest) \
30590: mftb dest; \
306BEGIN_FTR_SECTION_NESTED(96); \
307 cmpwi dest,0; \
308 beq- 90b; \
309END_FTR_SECTION_NESTED(CPU_FTR_CELL_TB_BUG, CPU_FTR_CELL_TB_BUG, 96)
310#else
311#define MFTB(dest) mftb dest
312#endif
Kumar Gala5f7c6902005-09-09 15:02:25 -0500313
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314#ifndef CONFIG_SMP
315#define TLBSYNC
316#else /* CONFIG_SMP */
317/* tlbsync is not implemented on 601 */
318#define TLBSYNC \
319BEGIN_FTR_SECTION \
320 tlbsync; \
321 sync; \
322END_FTR_SECTION_IFCLR(CPU_FTR_601)
323#endif
324
Kumar Gala5f7c6902005-09-09 15:02:25 -0500325
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326/*
327 * This instruction is not implemented on the PPC 603 or 601; however, on
328 * the 403GCX and 405GP tlbia IS defined and tlbie is not.
329 * All of these instructions exist in the 8xx, they have magical powers,
330 * and they must be used.
331 */
332
333#if !defined(CONFIG_4xx) && !defined(CONFIG_8xx)
334#define tlbia \
335 li r4,1024; \
336 mtctr r4; \
337 lis r4,KERNELBASE@h; \
3380: tlbie r4; \
339 addi r4,r4,0x1000; \
340 bdnz 0b
341#endif
342
Kumar Gala5f7c6902005-09-09 15:02:25 -0500343
Kumar Gala5f7c6902005-09-09 15:02:25 -0500344#ifdef CONFIG_IBM440EP_ERR42
345#define PPC440EP_ERR42 isync
346#else
347#define PPC440EP_ERR42
348#endif
349
350
351#if defined(CONFIG_BOOKE)
Paul Mackerras63162222005-10-27 22:44:39 +1000352#define toreal(rd)
353#define fromreal(rd)
354
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355#define tophys(rd,rs) \
356 addis rd,rs,0
357
358#define tovirt(rd,rs) \
359 addis rd,rs,0
360
Kumar Gala5f7c6902005-09-09 15:02:25 -0500361#elif defined(CONFIG_PPC64)
Paul Mackerras63162222005-10-27 22:44:39 +1000362#define toreal(rd) /* we can access c000... in real mode */
363#define fromreal(rd)
364
Kumar Gala5f7c6902005-09-09 15:02:25 -0500365#define tophys(rd,rs) \
Paul Mackerras63162222005-10-27 22:44:39 +1000366 clrldi rd,rs,2
Kumar Gala5f7c6902005-09-09 15:02:25 -0500367
368#define tovirt(rd,rs) \
Paul Mackerras63162222005-10-27 22:44:39 +1000369 rotldi rd,rs,16; \
370 ori rd,rd,((KERNELBASE>>48)&0xFFFF);\
371 rotldi rd,rd,48
Kumar Gala5f7c6902005-09-09 15:02:25 -0500372#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373/*
374 * On APUS (Amiga PowerPC cpu upgrade board), we don't know the
375 * physical base address of RAM at compile time.
376 */
Paul Mackerras63162222005-10-27 22:44:39 +1000377#define toreal(rd) tophys(rd,rd)
378#define fromreal(rd) tovirt(rd,rd)
379
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380#define tophys(rd,rs) \
3810: addis rd,rs,-KERNELBASE@h; \
382 .section ".vtop_fixup","aw"; \
383 .align 1; \
384 .long 0b; \
385 .previous
386
387#define tovirt(rd,rs) \
3880: addis rd,rs,KERNELBASE@h; \
389 .section ".ptov_fixup","aw"; \
390 .align 1; \
391 .long 0b; \
392 .previous
Kumar Gala5f7c6902005-09-09 15:02:25 -0500393#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000395#ifdef CONFIG_PPC64
396#define RFI rfid
397#define MTMSRD(r) mtmsrd r
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
399#else
400#define FIX_SRR1(ra, rb)
401#ifndef CONFIG_40x
402#define RFI rfi
403#else
404#define RFI rfi; b . /* Prevent prefetch past rfi */
405#endif
406#define MTMSRD(r) mtmsr r
407#define CLR_TOP32(r)
Matt Porterc9cf73a2005-07-31 22:34:52 -0700408#endif
409
Arnd Bergmann88ced032005-12-16 22:43:46 +0100410#endif /* __KERNEL__ */
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412/* The boring bits... */
413
414/* Condition Register Bit Fields */
415
416#define cr0 0
417#define cr1 1
418#define cr2 2
419#define cr3 3
420#define cr4 4
421#define cr5 5
422#define cr6 6
423#define cr7 7
424
425
426/* General Purpose Registers (GPRs) */
427
428#define r0 0
429#define r1 1
430#define r2 2
431#define r3 3
432#define r4 4
433#define r5 5
434#define r6 6
435#define r7 7
436#define r8 8
437#define r9 9
438#define r10 10
439#define r11 11
440#define r12 12
441#define r13 13
442#define r14 14
443#define r15 15
444#define r16 16
445#define r17 17
446#define r18 18
447#define r19 19
448#define r20 20
449#define r21 21
450#define r22 22
451#define r23 23
452#define r24 24
453#define r25 25
454#define r26 26
455#define r27 27
456#define r28 28
457#define r29 29
458#define r30 30
459#define r31 31
460
461
462/* Floating Point Registers (FPRs) */
463
464#define fr0 0
465#define fr1 1
466#define fr2 2
467#define fr3 3
468#define fr4 4
469#define fr5 5
470#define fr6 6
471#define fr7 7
472#define fr8 8
473#define fr9 9
474#define fr10 10
475#define fr11 11
476#define fr12 12
477#define fr13 13
478#define fr14 14
479#define fr15 15
480#define fr16 16
481#define fr17 17
482#define fr18 18
483#define fr19 19
484#define fr20 20
485#define fr21 21
486#define fr22 22
487#define fr23 23
488#define fr24 24
489#define fr25 25
490#define fr26 26
491#define fr27 27
492#define fr28 28
493#define fr29 29
494#define fr30 30
495#define fr31 31
496
Kumar Gala5f7c6902005-09-09 15:02:25 -0500497/* AltiVec Registers (VPRs) */
498
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499#define vr0 0
500#define vr1 1
501#define vr2 2
502#define vr3 3
503#define vr4 4
504#define vr5 5
505#define vr6 6
506#define vr7 7
507#define vr8 8
508#define vr9 9
509#define vr10 10
510#define vr11 11
511#define vr12 12
512#define vr13 13
513#define vr14 14
514#define vr15 15
515#define vr16 16
516#define vr17 17
517#define vr18 18
518#define vr19 19
519#define vr20 20
520#define vr21 21
521#define vr22 22
522#define vr23 23
523#define vr24 24
524#define vr25 25
525#define vr26 26
526#define vr27 27
527#define vr28 28
528#define vr29 29
529#define vr30 30
530#define vr31 31
531
Kumar Gala5f7c6902005-09-09 15:02:25 -0500532/* SPE Registers (EVPRs) */
533
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534#define evr0 0
535#define evr1 1
536#define evr2 2
537#define evr3 3
538#define evr4 4
539#define evr5 5
540#define evr6 6
541#define evr7 7
542#define evr8 8
543#define evr9 9
544#define evr10 10
545#define evr11 11
546#define evr12 12
547#define evr13 13
548#define evr14 14
549#define evr15 15
550#define evr16 16
551#define evr17 17
552#define evr18 18
553#define evr19 19
554#define evr20 20
555#define evr21 21
556#define evr22 22
557#define evr23 23
558#define evr24 24
559#define evr25 25
560#define evr26 26
561#define evr27 27
562#define evr28 28
563#define evr29 29
564#define evr30 30
565#define evr31 31
566
567/* some stab codes */
568#define N_FUN 36
569#define N_RSYM 64
570#define N_SLINE 68
571#define N_SO 100
Kumar Gala5f7c6902005-09-09 15:02:25 -0500572
Kumar Gala5f7c6902005-09-09 15:02:25 -0500573#endif /* __ASSEMBLY__ */
574
575#endif /* _ASM_POWERPC_PPC_ASM_H */