blob: 54ba8d3ad317f4ce8cead8dd813aedd7d9ce9128 [file] [log] [blame]
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001/*
2 * linux/drivers/video/omap2/dss/dispc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DISPC"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
28#include <linux/clk.h>
29#include <linux/io.h>
30#include <linux/jiffies.h>
31#include <linux/seq_file.h>
32#include <linux/delay.h>
33#include <linux/workqueue.h>
Tomi Valkeinenab83b142010-06-09 15:31:01 +030034#include <linux/hardirq.h>
Tomi Valkeinen80c39712009-11-12 11:41:42 +020035
36#include <plat/sram.h>
37#include <plat/clock.h>
38
39#include <plat/display.h>
40
41#include "dss.h"
Archit Tanejaa0acb552010-09-15 19:20:00 +053042#include "dss_features.h"
Tomi Valkeinen80c39712009-11-12 11:41:42 +020043
44/* DISPC */
45#define DISPC_BASE 0x48050400
46
47#define DISPC_SZ_REGS SZ_1K
48
49struct dispc_reg { u16 idx; };
50
51#define DISPC_REG(idx) ((const struct dispc_reg) { idx })
52
53/* DISPC common */
54#define DISPC_REVISION DISPC_REG(0x0000)
55#define DISPC_SYSCONFIG DISPC_REG(0x0010)
56#define DISPC_SYSSTATUS DISPC_REG(0x0014)
57#define DISPC_IRQSTATUS DISPC_REG(0x0018)
58#define DISPC_IRQENABLE DISPC_REG(0x001C)
59#define DISPC_CONTROL DISPC_REG(0x0040)
60#define DISPC_CONFIG DISPC_REG(0x0044)
61#define DISPC_CAPABLE DISPC_REG(0x0048)
62#define DISPC_DEFAULT_COLOR0 DISPC_REG(0x004C)
63#define DISPC_DEFAULT_COLOR1 DISPC_REG(0x0050)
64#define DISPC_TRANS_COLOR0 DISPC_REG(0x0054)
65#define DISPC_TRANS_COLOR1 DISPC_REG(0x0058)
66#define DISPC_LINE_STATUS DISPC_REG(0x005C)
67#define DISPC_LINE_NUMBER DISPC_REG(0x0060)
68#define DISPC_TIMING_H DISPC_REG(0x0064)
69#define DISPC_TIMING_V DISPC_REG(0x0068)
70#define DISPC_POL_FREQ DISPC_REG(0x006C)
71#define DISPC_DIVISOR DISPC_REG(0x0070)
72#define DISPC_GLOBAL_ALPHA DISPC_REG(0x0074)
73#define DISPC_SIZE_DIG DISPC_REG(0x0078)
74#define DISPC_SIZE_LCD DISPC_REG(0x007C)
75
76/* DISPC GFX plane */
77#define DISPC_GFX_BA0 DISPC_REG(0x0080)
78#define DISPC_GFX_BA1 DISPC_REG(0x0084)
79#define DISPC_GFX_POSITION DISPC_REG(0x0088)
80#define DISPC_GFX_SIZE DISPC_REG(0x008C)
81#define DISPC_GFX_ATTRIBUTES DISPC_REG(0x00A0)
82#define DISPC_GFX_FIFO_THRESHOLD DISPC_REG(0x00A4)
83#define DISPC_GFX_FIFO_SIZE_STATUS DISPC_REG(0x00A8)
84#define DISPC_GFX_ROW_INC DISPC_REG(0x00AC)
85#define DISPC_GFX_PIXEL_INC DISPC_REG(0x00B0)
86#define DISPC_GFX_WINDOW_SKIP DISPC_REG(0x00B4)
87#define DISPC_GFX_TABLE_BA DISPC_REG(0x00B8)
88
89#define DISPC_DATA_CYCLE1 DISPC_REG(0x01D4)
90#define DISPC_DATA_CYCLE2 DISPC_REG(0x01D8)
91#define DISPC_DATA_CYCLE3 DISPC_REG(0x01DC)
92
93#define DISPC_CPR_COEF_R DISPC_REG(0x0220)
94#define DISPC_CPR_COEF_G DISPC_REG(0x0224)
95#define DISPC_CPR_COEF_B DISPC_REG(0x0228)
96
97#define DISPC_GFX_PRELOAD DISPC_REG(0x022C)
98
99/* DISPC Video plane, n = 0 for VID1 and n = 1 for VID2 */
100#define DISPC_VID_REG(n, idx) DISPC_REG(0x00BC + (n)*0x90 + idx)
101
102#define DISPC_VID_BA0(n) DISPC_VID_REG(n, 0x0000)
103#define DISPC_VID_BA1(n) DISPC_VID_REG(n, 0x0004)
104#define DISPC_VID_POSITION(n) DISPC_VID_REG(n, 0x0008)
105#define DISPC_VID_SIZE(n) DISPC_VID_REG(n, 0x000C)
106#define DISPC_VID_ATTRIBUTES(n) DISPC_VID_REG(n, 0x0010)
107#define DISPC_VID_FIFO_THRESHOLD(n) DISPC_VID_REG(n, 0x0014)
108#define DISPC_VID_FIFO_SIZE_STATUS(n) DISPC_VID_REG(n, 0x0018)
109#define DISPC_VID_ROW_INC(n) DISPC_VID_REG(n, 0x001C)
110#define DISPC_VID_PIXEL_INC(n) DISPC_VID_REG(n, 0x0020)
111#define DISPC_VID_FIR(n) DISPC_VID_REG(n, 0x0024)
112#define DISPC_VID_PICTURE_SIZE(n) DISPC_VID_REG(n, 0x0028)
113#define DISPC_VID_ACCU0(n) DISPC_VID_REG(n, 0x002C)
114#define DISPC_VID_ACCU1(n) DISPC_VID_REG(n, 0x0030)
115
116/* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
117#define DISPC_VID_FIR_COEF_H(n, i) DISPC_REG(0x00F0 + (n)*0x90 + (i)*0x8)
118/* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
119#define DISPC_VID_FIR_COEF_HV(n, i) DISPC_REG(0x00F4 + (n)*0x90 + (i)*0x8)
120/* coef index i = {0, 1, 2, 3, 4} */
121#define DISPC_VID_CONV_COEF(n, i) DISPC_REG(0x0130 + (n)*0x90 + (i)*0x4)
122/* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
123#define DISPC_VID_FIR_COEF_V(n, i) DISPC_REG(0x01E0 + (n)*0x20 + (i)*0x4)
124
125#define DISPC_VID_PRELOAD(n) DISPC_REG(0x230 + (n)*0x04)
126
127
128#define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
129 DISPC_IRQ_OCP_ERR | \
130 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
131 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
132 DISPC_IRQ_SYNC_LOST | \
133 DISPC_IRQ_SYNC_LOST_DIGIT)
134
135#define DISPC_MAX_NR_ISRS 8
136
137struct omap_dispc_isr_data {
138 omap_dispc_isr_t isr;
139 void *arg;
140 u32 mask;
141};
142
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200143struct dispc_h_coef {
144 s8 hc4;
145 s8 hc3;
146 u8 hc2;
147 s8 hc1;
148 s8 hc0;
149};
150
151struct dispc_v_coef {
152 s8 vc22;
153 s8 vc2;
154 u8 vc1;
155 s8 vc0;
156 s8 vc00;
157};
158
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200159#define REG_GET(idx, start, end) \
160 FLD_GET(dispc_read_reg(idx), start, end)
161
162#define REG_FLD_MOD(idx, val, start, end) \
163 dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
164
165static const struct dispc_reg dispc_reg_att[] = { DISPC_GFX_ATTRIBUTES,
166 DISPC_VID_ATTRIBUTES(0),
167 DISPC_VID_ATTRIBUTES(1) };
168
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200169struct dispc_irq_stats {
170 unsigned long last_reset;
171 unsigned irq_count;
172 unsigned irqs[32];
173};
174
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200175static struct {
176 void __iomem *base;
177
178 u32 fifo_size[3];
179
180 spinlock_t irq_lock;
181 u32 irq_error_mask;
182 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
183 u32 error_irqs;
184 struct work_struct error_work;
185
186 u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200187
188#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
189 spinlock_t irq_stats_lock;
190 struct dispc_irq_stats irq_stats;
191#endif
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200192} dispc;
193
194static void _omap_dispc_set_irqs(void);
195
196static inline void dispc_write_reg(const struct dispc_reg idx, u32 val)
197{
198 __raw_writel(val, dispc.base + idx.idx);
199}
200
201static inline u32 dispc_read_reg(const struct dispc_reg idx)
202{
203 return __raw_readl(dispc.base + idx.idx);
204}
205
206#define SR(reg) \
207 dispc.ctx[(DISPC_##reg).idx / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
208#define RR(reg) \
209 dispc_write_reg(DISPC_##reg, dispc.ctx[(DISPC_##reg).idx / sizeof(u32)])
210
211void dispc_save_context(void)
212{
213 if (cpu_is_omap24xx())
214 return;
215
216 SR(SYSCONFIG);
217 SR(IRQENABLE);
218 SR(CONTROL);
219 SR(CONFIG);
220 SR(DEFAULT_COLOR0);
221 SR(DEFAULT_COLOR1);
222 SR(TRANS_COLOR0);
223 SR(TRANS_COLOR1);
224 SR(LINE_NUMBER);
225 SR(TIMING_H);
226 SR(TIMING_V);
227 SR(POL_FREQ);
228 SR(DIVISOR);
229 SR(GLOBAL_ALPHA);
230 SR(SIZE_DIG);
231 SR(SIZE_LCD);
232
233 SR(GFX_BA0);
234 SR(GFX_BA1);
235 SR(GFX_POSITION);
236 SR(GFX_SIZE);
237 SR(GFX_ATTRIBUTES);
238 SR(GFX_FIFO_THRESHOLD);
239 SR(GFX_ROW_INC);
240 SR(GFX_PIXEL_INC);
241 SR(GFX_WINDOW_SKIP);
242 SR(GFX_TABLE_BA);
243
244 SR(DATA_CYCLE1);
245 SR(DATA_CYCLE2);
246 SR(DATA_CYCLE3);
247
248 SR(CPR_COEF_R);
249 SR(CPR_COEF_G);
250 SR(CPR_COEF_B);
251
252 SR(GFX_PRELOAD);
253
254 /* VID1 */
255 SR(VID_BA0(0));
256 SR(VID_BA1(0));
257 SR(VID_POSITION(0));
258 SR(VID_SIZE(0));
259 SR(VID_ATTRIBUTES(0));
260 SR(VID_FIFO_THRESHOLD(0));
261 SR(VID_ROW_INC(0));
262 SR(VID_PIXEL_INC(0));
263 SR(VID_FIR(0));
264 SR(VID_PICTURE_SIZE(0));
265 SR(VID_ACCU0(0));
266 SR(VID_ACCU1(0));
267
268 SR(VID_FIR_COEF_H(0, 0));
269 SR(VID_FIR_COEF_H(0, 1));
270 SR(VID_FIR_COEF_H(0, 2));
271 SR(VID_FIR_COEF_H(0, 3));
272 SR(VID_FIR_COEF_H(0, 4));
273 SR(VID_FIR_COEF_H(0, 5));
274 SR(VID_FIR_COEF_H(0, 6));
275 SR(VID_FIR_COEF_H(0, 7));
276
277 SR(VID_FIR_COEF_HV(0, 0));
278 SR(VID_FIR_COEF_HV(0, 1));
279 SR(VID_FIR_COEF_HV(0, 2));
280 SR(VID_FIR_COEF_HV(0, 3));
281 SR(VID_FIR_COEF_HV(0, 4));
282 SR(VID_FIR_COEF_HV(0, 5));
283 SR(VID_FIR_COEF_HV(0, 6));
284 SR(VID_FIR_COEF_HV(0, 7));
285
286 SR(VID_CONV_COEF(0, 0));
287 SR(VID_CONV_COEF(0, 1));
288 SR(VID_CONV_COEF(0, 2));
289 SR(VID_CONV_COEF(0, 3));
290 SR(VID_CONV_COEF(0, 4));
291
292 SR(VID_FIR_COEF_V(0, 0));
293 SR(VID_FIR_COEF_V(0, 1));
294 SR(VID_FIR_COEF_V(0, 2));
295 SR(VID_FIR_COEF_V(0, 3));
296 SR(VID_FIR_COEF_V(0, 4));
297 SR(VID_FIR_COEF_V(0, 5));
298 SR(VID_FIR_COEF_V(0, 6));
299 SR(VID_FIR_COEF_V(0, 7));
300
301 SR(VID_PRELOAD(0));
302
303 /* VID2 */
304 SR(VID_BA0(1));
305 SR(VID_BA1(1));
306 SR(VID_POSITION(1));
307 SR(VID_SIZE(1));
308 SR(VID_ATTRIBUTES(1));
309 SR(VID_FIFO_THRESHOLD(1));
310 SR(VID_ROW_INC(1));
311 SR(VID_PIXEL_INC(1));
312 SR(VID_FIR(1));
313 SR(VID_PICTURE_SIZE(1));
314 SR(VID_ACCU0(1));
315 SR(VID_ACCU1(1));
316
317 SR(VID_FIR_COEF_H(1, 0));
318 SR(VID_FIR_COEF_H(1, 1));
319 SR(VID_FIR_COEF_H(1, 2));
320 SR(VID_FIR_COEF_H(1, 3));
321 SR(VID_FIR_COEF_H(1, 4));
322 SR(VID_FIR_COEF_H(1, 5));
323 SR(VID_FIR_COEF_H(1, 6));
324 SR(VID_FIR_COEF_H(1, 7));
325
326 SR(VID_FIR_COEF_HV(1, 0));
327 SR(VID_FIR_COEF_HV(1, 1));
328 SR(VID_FIR_COEF_HV(1, 2));
329 SR(VID_FIR_COEF_HV(1, 3));
330 SR(VID_FIR_COEF_HV(1, 4));
331 SR(VID_FIR_COEF_HV(1, 5));
332 SR(VID_FIR_COEF_HV(1, 6));
333 SR(VID_FIR_COEF_HV(1, 7));
334
335 SR(VID_CONV_COEF(1, 0));
336 SR(VID_CONV_COEF(1, 1));
337 SR(VID_CONV_COEF(1, 2));
338 SR(VID_CONV_COEF(1, 3));
339 SR(VID_CONV_COEF(1, 4));
340
341 SR(VID_FIR_COEF_V(1, 0));
342 SR(VID_FIR_COEF_V(1, 1));
343 SR(VID_FIR_COEF_V(1, 2));
344 SR(VID_FIR_COEF_V(1, 3));
345 SR(VID_FIR_COEF_V(1, 4));
346 SR(VID_FIR_COEF_V(1, 5));
347 SR(VID_FIR_COEF_V(1, 6));
348 SR(VID_FIR_COEF_V(1, 7));
349
350 SR(VID_PRELOAD(1));
351}
352
353void dispc_restore_context(void)
354{
355 RR(SYSCONFIG);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200356 /*RR(IRQENABLE);*/
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200357 /*RR(CONTROL);*/
358 RR(CONFIG);
359 RR(DEFAULT_COLOR0);
360 RR(DEFAULT_COLOR1);
361 RR(TRANS_COLOR0);
362 RR(TRANS_COLOR1);
363 RR(LINE_NUMBER);
364 RR(TIMING_H);
365 RR(TIMING_V);
366 RR(POL_FREQ);
367 RR(DIVISOR);
368 RR(GLOBAL_ALPHA);
369 RR(SIZE_DIG);
370 RR(SIZE_LCD);
371
372 RR(GFX_BA0);
373 RR(GFX_BA1);
374 RR(GFX_POSITION);
375 RR(GFX_SIZE);
376 RR(GFX_ATTRIBUTES);
377 RR(GFX_FIFO_THRESHOLD);
378 RR(GFX_ROW_INC);
379 RR(GFX_PIXEL_INC);
380 RR(GFX_WINDOW_SKIP);
381 RR(GFX_TABLE_BA);
382
383 RR(DATA_CYCLE1);
384 RR(DATA_CYCLE2);
385 RR(DATA_CYCLE3);
386
387 RR(CPR_COEF_R);
388 RR(CPR_COEF_G);
389 RR(CPR_COEF_B);
390
391 RR(GFX_PRELOAD);
392
393 /* VID1 */
394 RR(VID_BA0(0));
395 RR(VID_BA1(0));
396 RR(VID_POSITION(0));
397 RR(VID_SIZE(0));
398 RR(VID_ATTRIBUTES(0));
399 RR(VID_FIFO_THRESHOLD(0));
400 RR(VID_ROW_INC(0));
401 RR(VID_PIXEL_INC(0));
402 RR(VID_FIR(0));
403 RR(VID_PICTURE_SIZE(0));
404 RR(VID_ACCU0(0));
405 RR(VID_ACCU1(0));
406
407 RR(VID_FIR_COEF_H(0, 0));
408 RR(VID_FIR_COEF_H(0, 1));
409 RR(VID_FIR_COEF_H(0, 2));
410 RR(VID_FIR_COEF_H(0, 3));
411 RR(VID_FIR_COEF_H(0, 4));
412 RR(VID_FIR_COEF_H(0, 5));
413 RR(VID_FIR_COEF_H(0, 6));
414 RR(VID_FIR_COEF_H(0, 7));
415
416 RR(VID_FIR_COEF_HV(0, 0));
417 RR(VID_FIR_COEF_HV(0, 1));
418 RR(VID_FIR_COEF_HV(0, 2));
419 RR(VID_FIR_COEF_HV(0, 3));
420 RR(VID_FIR_COEF_HV(0, 4));
421 RR(VID_FIR_COEF_HV(0, 5));
422 RR(VID_FIR_COEF_HV(0, 6));
423 RR(VID_FIR_COEF_HV(0, 7));
424
425 RR(VID_CONV_COEF(0, 0));
426 RR(VID_CONV_COEF(0, 1));
427 RR(VID_CONV_COEF(0, 2));
428 RR(VID_CONV_COEF(0, 3));
429 RR(VID_CONV_COEF(0, 4));
430
431 RR(VID_FIR_COEF_V(0, 0));
432 RR(VID_FIR_COEF_V(0, 1));
433 RR(VID_FIR_COEF_V(0, 2));
434 RR(VID_FIR_COEF_V(0, 3));
435 RR(VID_FIR_COEF_V(0, 4));
436 RR(VID_FIR_COEF_V(0, 5));
437 RR(VID_FIR_COEF_V(0, 6));
438 RR(VID_FIR_COEF_V(0, 7));
439
440 RR(VID_PRELOAD(0));
441
442 /* VID2 */
443 RR(VID_BA0(1));
444 RR(VID_BA1(1));
445 RR(VID_POSITION(1));
446 RR(VID_SIZE(1));
447 RR(VID_ATTRIBUTES(1));
448 RR(VID_FIFO_THRESHOLD(1));
449 RR(VID_ROW_INC(1));
450 RR(VID_PIXEL_INC(1));
451 RR(VID_FIR(1));
452 RR(VID_PICTURE_SIZE(1));
453 RR(VID_ACCU0(1));
454 RR(VID_ACCU1(1));
455
456 RR(VID_FIR_COEF_H(1, 0));
457 RR(VID_FIR_COEF_H(1, 1));
458 RR(VID_FIR_COEF_H(1, 2));
459 RR(VID_FIR_COEF_H(1, 3));
460 RR(VID_FIR_COEF_H(1, 4));
461 RR(VID_FIR_COEF_H(1, 5));
462 RR(VID_FIR_COEF_H(1, 6));
463 RR(VID_FIR_COEF_H(1, 7));
464
465 RR(VID_FIR_COEF_HV(1, 0));
466 RR(VID_FIR_COEF_HV(1, 1));
467 RR(VID_FIR_COEF_HV(1, 2));
468 RR(VID_FIR_COEF_HV(1, 3));
469 RR(VID_FIR_COEF_HV(1, 4));
470 RR(VID_FIR_COEF_HV(1, 5));
471 RR(VID_FIR_COEF_HV(1, 6));
472 RR(VID_FIR_COEF_HV(1, 7));
473
474 RR(VID_CONV_COEF(1, 0));
475 RR(VID_CONV_COEF(1, 1));
476 RR(VID_CONV_COEF(1, 2));
477 RR(VID_CONV_COEF(1, 3));
478 RR(VID_CONV_COEF(1, 4));
479
480 RR(VID_FIR_COEF_V(1, 0));
481 RR(VID_FIR_COEF_V(1, 1));
482 RR(VID_FIR_COEF_V(1, 2));
483 RR(VID_FIR_COEF_V(1, 3));
484 RR(VID_FIR_COEF_V(1, 4));
485 RR(VID_FIR_COEF_V(1, 5));
486 RR(VID_FIR_COEF_V(1, 6));
487 RR(VID_FIR_COEF_V(1, 7));
488
489 RR(VID_PRELOAD(1));
490
491 /* enable last, because LCD & DIGIT enable are here */
492 RR(CONTROL);
Ville Syrjälä75c7d592010-03-05 01:13:11 +0200493
494 /* clear spurious SYNC_LOST_DIGIT interrupts */
495 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
496
497 /*
498 * enable last so IRQs won't trigger before
499 * the context is fully restored
500 */
501 RR(IRQENABLE);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200502}
503
504#undef SR
505#undef RR
506
507static inline void enable_clocks(bool enable)
508{
509 if (enable)
510 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK1);
511 else
512 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK1);
513}
514
515bool dispc_go_busy(enum omap_channel channel)
516{
517 int bit;
518
519 if (channel == OMAP_DSS_CHANNEL_LCD)
520 bit = 5; /* GOLCD */
521 else
522 bit = 6; /* GODIGIT */
523
524 return REG_GET(DISPC_CONTROL, bit, bit) == 1;
525}
526
527void dispc_go(enum omap_channel channel)
528{
529 int bit;
530
531 enable_clocks(1);
532
533 if (channel == OMAP_DSS_CHANNEL_LCD)
534 bit = 0; /* LCDENABLE */
535 else
536 bit = 1; /* DIGITALENABLE */
537
538 /* if the channel is not enabled, we don't need GO */
539 if (REG_GET(DISPC_CONTROL, bit, bit) == 0)
540 goto end;
541
542 if (channel == OMAP_DSS_CHANNEL_LCD)
543 bit = 5; /* GOLCD */
544 else
545 bit = 6; /* GODIGIT */
546
547 if (REG_GET(DISPC_CONTROL, bit, bit) == 1) {
548 DSSERR("GO bit not down for channel %d\n", channel);
549 goto end;
550 }
551
552 DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" : "DIGIT");
553
554 REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
555end:
556 enable_clocks(0);
557}
558
559static void _dispc_write_firh_reg(enum omap_plane plane, int reg, u32 value)
560{
561 BUG_ON(plane == OMAP_DSS_GFX);
562
563 dispc_write_reg(DISPC_VID_FIR_COEF_H(plane-1, reg), value);
564}
565
566static void _dispc_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
567{
568 BUG_ON(plane == OMAP_DSS_GFX);
569
570 dispc_write_reg(DISPC_VID_FIR_COEF_HV(plane-1, reg), value);
571}
572
573static void _dispc_write_firv_reg(enum omap_plane plane, int reg, u32 value)
574{
575 BUG_ON(plane == OMAP_DSS_GFX);
576
577 dispc_write_reg(DISPC_VID_FIR_COEF_V(plane-1, reg), value);
578}
579
580static void _dispc_set_scale_coef(enum omap_plane plane, int hscaleup,
581 int vscaleup, int five_taps)
582{
583 /* Coefficients for horizontal up-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200584 static const struct dispc_h_coef coef_hup[8] = {
585 { 0, 0, 128, 0, 0 },
586 { -1, 13, 124, -8, 0 },
587 { -2, 30, 112, -11, -1 },
588 { -5, 51, 95, -11, -2 },
589 { 0, -9, 73, 73, -9 },
590 { -2, -11, 95, 51, -5 },
591 { -1, -11, 112, 30, -2 },
592 { 0, -8, 124, 13, -1 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200593 };
594
595 /* Coefficients for vertical up-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200596 static const struct dispc_v_coef coef_vup_3tap[8] = {
597 { 0, 0, 128, 0, 0 },
598 { 0, 3, 123, 2, 0 },
599 { 0, 12, 111, 5, 0 },
600 { 0, 32, 89, 7, 0 },
601 { 0, 0, 64, 64, 0 },
602 { 0, 7, 89, 32, 0 },
603 { 0, 5, 111, 12, 0 },
604 { 0, 2, 123, 3, 0 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200605 };
606
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200607 static const struct dispc_v_coef coef_vup_5tap[8] = {
608 { 0, 0, 128, 0, 0 },
609 { -1, 13, 124, -8, 0 },
610 { -2, 30, 112, -11, -1 },
611 { -5, 51, 95, -11, -2 },
612 { 0, -9, 73, 73, -9 },
613 { -2, -11, 95, 51, -5 },
614 { -1, -11, 112, 30, -2 },
615 { 0, -8, 124, 13, -1 },
616 };
617
618 /* Coefficients for horizontal down-sampling */
619 static const struct dispc_h_coef coef_hdown[8] = {
620 { 0, 36, 56, 36, 0 },
621 { 4, 40, 55, 31, -2 },
622 { 8, 44, 54, 27, -5 },
623 { 12, 48, 53, 22, -7 },
624 { -9, 17, 52, 51, 17 },
625 { -7, 22, 53, 48, 12 },
626 { -5, 27, 54, 44, 8 },
627 { -2, 31, 55, 40, 4 },
628 };
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200629
630 /* Coefficients for vertical down-sampling */
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200631 static const struct dispc_v_coef coef_vdown_3tap[8] = {
632 { 0, 36, 56, 36, 0 },
633 { 0, 40, 57, 31, 0 },
634 { 0, 45, 56, 27, 0 },
635 { 0, 50, 55, 23, 0 },
636 { 0, 18, 55, 55, 0 },
637 { 0, 23, 55, 50, 0 },
638 { 0, 27, 56, 45, 0 },
639 { 0, 31, 57, 40, 0 },
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200640 };
641
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200642 static const struct dispc_v_coef coef_vdown_5tap[8] = {
643 { 0, 36, 56, 36, 0 },
644 { 4, 40, 55, 31, -2 },
645 { 8, 44, 54, 27, -5 },
646 { 12, 48, 53, 22, -7 },
647 { -9, 17, 52, 51, 17 },
648 { -7, 22, 53, 48, 12 },
649 { -5, 27, 54, 44, 8 },
650 { -2, 31, 55, 40, 4 },
651 };
652
653 const struct dispc_h_coef *h_coef;
654 const struct dispc_v_coef *v_coef;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200655 int i;
656
657 if (hscaleup)
658 h_coef = coef_hup;
659 else
660 h_coef = coef_hdown;
661
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200662 if (vscaleup)
663 v_coef = five_taps ? coef_vup_5tap : coef_vup_3tap;
664 else
665 v_coef = five_taps ? coef_vdown_5tap : coef_vdown_3tap;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200666
667 for (i = 0; i < 8; i++) {
668 u32 h, hv;
669
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200670 h = FLD_VAL(h_coef[i].hc0, 7, 0)
671 | FLD_VAL(h_coef[i].hc1, 15, 8)
672 | FLD_VAL(h_coef[i].hc2, 23, 16)
673 | FLD_VAL(h_coef[i].hc3, 31, 24);
674 hv = FLD_VAL(h_coef[i].hc4, 7, 0)
675 | FLD_VAL(v_coef[i].vc0, 15, 8)
676 | FLD_VAL(v_coef[i].vc1, 23, 16)
677 | FLD_VAL(v_coef[i].vc2, 31, 24);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200678
679 _dispc_write_firh_reg(plane, i, h);
680 _dispc_write_firhv_reg(plane, i, hv);
681 }
682
Grazvydas Ignotas66be8f62010-08-24 15:18:43 +0200683 if (five_taps) {
684 for (i = 0; i < 8; i++) {
685 u32 v;
686 v = FLD_VAL(v_coef[i].vc00, 7, 0)
687 | FLD_VAL(v_coef[i].vc22, 15, 8);
688 _dispc_write_firv_reg(plane, i, v);
689 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200690 }
691}
692
693static void _dispc_setup_color_conv_coef(void)
694{
695 const struct color_conv_coef {
696 int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
697 int full_range;
698 } ctbl_bt601_5 = {
699 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
700 };
701
702 const struct color_conv_coef *ct;
703
704#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
705
706 ct = &ctbl_bt601_5;
707
708 dispc_write_reg(DISPC_VID_CONV_COEF(0, 0), CVAL(ct->rcr, ct->ry));
709 dispc_write_reg(DISPC_VID_CONV_COEF(0, 1), CVAL(ct->gy, ct->rcb));
710 dispc_write_reg(DISPC_VID_CONV_COEF(0, 2), CVAL(ct->gcb, ct->gcr));
711 dispc_write_reg(DISPC_VID_CONV_COEF(0, 3), CVAL(ct->bcr, ct->by));
712 dispc_write_reg(DISPC_VID_CONV_COEF(0, 4), CVAL(0, ct->bcb));
713
714 dispc_write_reg(DISPC_VID_CONV_COEF(1, 0), CVAL(ct->rcr, ct->ry));
715 dispc_write_reg(DISPC_VID_CONV_COEF(1, 1), CVAL(ct->gy, ct->rcb));
716 dispc_write_reg(DISPC_VID_CONV_COEF(1, 2), CVAL(ct->gcb, ct->gcr));
717 dispc_write_reg(DISPC_VID_CONV_COEF(1, 3), CVAL(ct->bcr, ct->by));
718 dispc_write_reg(DISPC_VID_CONV_COEF(1, 4), CVAL(0, ct->bcb));
719
720#undef CVAL
721
722 REG_FLD_MOD(DISPC_VID_ATTRIBUTES(0), ct->full_range, 11, 11);
723 REG_FLD_MOD(DISPC_VID_ATTRIBUTES(1), ct->full_range, 11, 11);
724}
725
726
727static void _dispc_set_plane_ba0(enum omap_plane plane, u32 paddr)
728{
729 const struct dispc_reg ba0_reg[] = { DISPC_GFX_BA0,
730 DISPC_VID_BA0(0),
731 DISPC_VID_BA0(1) };
732
733 dispc_write_reg(ba0_reg[plane], paddr);
734}
735
736static void _dispc_set_plane_ba1(enum omap_plane plane, u32 paddr)
737{
738 const struct dispc_reg ba1_reg[] = { DISPC_GFX_BA1,
739 DISPC_VID_BA1(0),
740 DISPC_VID_BA1(1) };
741
742 dispc_write_reg(ba1_reg[plane], paddr);
743}
744
745static void _dispc_set_plane_pos(enum omap_plane plane, int x, int y)
746{
747 const struct dispc_reg pos_reg[] = { DISPC_GFX_POSITION,
748 DISPC_VID_POSITION(0),
749 DISPC_VID_POSITION(1) };
750
751 u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
752 dispc_write_reg(pos_reg[plane], val);
753}
754
755static void _dispc_set_pic_size(enum omap_plane plane, int width, int height)
756{
757 const struct dispc_reg siz_reg[] = { DISPC_GFX_SIZE,
758 DISPC_VID_PICTURE_SIZE(0),
759 DISPC_VID_PICTURE_SIZE(1) };
760 u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
761 dispc_write_reg(siz_reg[plane], val);
762}
763
764static void _dispc_set_vid_size(enum omap_plane plane, int width, int height)
765{
766 u32 val;
767 const struct dispc_reg vsi_reg[] = { DISPC_VID_SIZE(0),
768 DISPC_VID_SIZE(1) };
769
770 BUG_ON(plane == OMAP_DSS_GFX);
771
772 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
773 dispc_write_reg(vsi_reg[plane-1], val);
774}
775
Rajkumar Nfd28a392010-11-04 12:28:42 +0100776static void _dispc_set_pre_mult_alpha(enum omap_plane plane, bool enable)
777{
778 if (!dss_has_feature(FEAT_PRE_MULT_ALPHA))
779 return;
780
781 if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
782 plane == OMAP_DSS_VIDEO1)
783 return;
784
785 REG_FLD_MOD(dispc_reg_att[plane], enable ? 1 : 0, 28, 28);
786}
787
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200788static void _dispc_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
789{
Archit Tanejaa0acb552010-09-15 19:20:00 +0530790 if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200791 return;
792
Rajkumar Nfd28a392010-11-04 12:28:42 +0100793 if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
794 plane == OMAP_DSS_VIDEO1)
795 return;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530796
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200797 if (plane == OMAP_DSS_GFX)
798 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 7, 0);
799 else if (plane == OMAP_DSS_VIDEO2)
800 REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 23, 16);
801}
802
803static void _dispc_set_pix_inc(enum omap_plane plane, s32 inc)
804{
805 const struct dispc_reg ri_reg[] = { DISPC_GFX_PIXEL_INC,
806 DISPC_VID_PIXEL_INC(0),
807 DISPC_VID_PIXEL_INC(1) };
808
809 dispc_write_reg(ri_reg[plane], inc);
810}
811
812static void _dispc_set_row_inc(enum omap_plane plane, s32 inc)
813{
814 const struct dispc_reg ri_reg[] = { DISPC_GFX_ROW_INC,
815 DISPC_VID_ROW_INC(0),
816 DISPC_VID_ROW_INC(1) };
817
818 dispc_write_reg(ri_reg[plane], inc);
819}
820
821static void _dispc_set_color_mode(enum omap_plane plane,
822 enum omap_color_mode color_mode)
823{
824 u32 m = 0;
825
826 switch (color_mode) {
827 case OMAP_DSS_COLOR_CLUT1:
828 m = 0x0; break;
829 case OMAP_DSS_COLOR_CLUT2:
830 m = 0x1; break;
831 case OMAP_DSS_COLOR_CLUT4:
832 m = 0x2; break;
833 case OMAP_DSS_COLOR_CLUT8:
834 m = 0x3; break;
835 case OMAP_DSS_COLOR_RGB12U:
836 m = 0x4; break;
837 case OMAP_DSS_COLOR_ARGB16:
838 m = 0x5; break;
839 case OMAP_DSS_COLOR_RGB16:
840 m = 0x6; break;
841 case OMAP_DSS_COLOR_RGB24U:
842 m = 0x8; break;
843 case OMAP_DSS_COLOR_RGB24P:
844 m = 0x9; break;
845 case OMAP_DSS_COLOR_YUV2:
846 m = 0xa; break;
847 case OMAP_DSS_COLOR_UYVY:
848 m = 0xb; break;
849 case OMAP_DSS_COLOR_ARGB32:
850 m = 0xc; break;
851 case OMAP_DSS_COLOR_RGBA32:
852 m = 0xd; break;
853 case OMAP_DSS_COLOR_RGBX32:
854 m = 0xe; break;
855 default:
856 BUG(); break;
857 }
858
859 REG_FLD_MOD(dispc_reg_att[plane], m, 4, 1);
860}
861
862static void _dispc_set_channel_out(enum omap_plane plane,
863 enum omap_channel channel)
864{
865 int shift;
866 u32 val;
867
868 switch (plane) {
869 case OMAP_DSS_GFX:
870 shift = 8;
871 break;
872 case OMAP_DSS_VIDEO1:
873 case OMAP_DSS_VIDEO2:
874 shift = 16;
875 break;
876 default:
877 BUG();
878 return;
879 }
880
881 val = dispc_read_reg(dispc_reg_att[plane]);
882 val = FLD_MOD(val, channel, shift, shift);
883 dispc_write_reg(dispc_reg_att[plane], val);
884}
885
886void dispc_set_burst_size(enum omap_plane plane,
887 enum omap_burst_size burst_size)
888{
889 int shift;
890 u32 val;
891
892 enable_clocks(1);
893
894 switch (plane) {
895 case OMAP_DSS_GFX:
896 shift = 6;
897 break;
898 case OMAP_DSS_VIDEO1:
899 case OMAP_DSS_VIDEO2:
900 shift = 14;
901 break;
902 default:
903 BUG();
904 return;
905 }
906
907 val = dispc_read_reg(dispc_reg_att[plane]);
908 val = FLD_MOD(val, burst_size, shift+1, shift);
909 dispc_write_reg(dispc_reg_att[plane], val);
910
911 enable_clocks(0);
912}
913
914static void _dispc_set_vid_color_conv(enum omap_plane plane, bool enable)
915{
916 u32 val;
917
918 BUG_ON(plane == OMAP_DSS_GFX);
919
920 val = dispc_read_reg(dispc_reg_att[plane]);
921 val = FLD_MOD(val, enable, 9, 9);
922 dispc_write_reg(dispc_reg_att[plane], val);
923}
924
925void dispc_enable_replication(enum omap_plane plane, bool enable)
926{
927 int bit;
928
929 if (plane == OMAP_DSS_GFX)
930 bit = 5;
931 else
932 bit = 10;
933
934 enable_clocks(1);
935 REG_FLD_MOD(dispc_reg_att[plane], enable, bit, bit);
936 enable_clocks(0);
937}
938
939void dispc_set_lcd_size(u16 width, u16 height)
940{
941 u32 val;
942 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
943 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
944 enable_clocks(1);
945 dispc_write_reg(DISPC_SIZE_LCD, val);
946 enable_clocks(0);
947}
948
949void dispc_set_digit_size(u16 width, u16 height)
950{
951 u32 val;
952 BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
953 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
954 enable_clocks(1);
955 dispc_write_reg(DISPC_SIZE_DIG, val);
956 enable_clocks(0);
957}
958
959static void dispc_read_plane_fifo_sizes(void)
960{
961 const struct dispc_reg fsz_reg[] = { DISPC_GFX_FIFO_SIZE_STATUS,
962 DISPC_VID_FIFO_SIZE_STATUS(0),
963 DISPC_VID_FIFO_SIZE_STATUS(1) };
964 u32 size;
965 int plane;
Archit Tanejaa0acb552010-09-15 19:20:00 +0530966 u8 start, end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200967
968 enable_clocks(1);
969
Archit Tanejaa0acb552010-09-15 19:20:00 +0530970 dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200971
Archit Tanejaa0acb552010-09-15 19:20:00 +0530972 for (plane = 0; plane < ARRAY_SIZE(dispc.fifo_size); ++plane) {
973 size = FLD_GET(dispc_read_reg(fsz_reg[plane]), start, end);
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200974 dispc.fifo_size[plane] = size;
975 }
976
977 enable_clocks(0);
978}
979
980u32 dispc_get_plane_fifo_size(enum omap_plane plane)
981{
982 return dispc.fifo_size[plane];
983}
984
985void dispc_setup_plane_fifo(enum omap_plane plane, u32 low, u32 high)
986{
987 const struct dispc_reg ftrs_reg[] = { DISPC_GFX_FIFO_THRESHOLD,
988 DISPC_VID_FIFO_THRESHOLD(0),
989 DISPC_VID_FIFO_THRESHOLD(1) };
Archit Tanejaa0acb552010-09-15 19:20:00 +0530990 u8 hi_start, hi_end, lo_start, lo_end;
991
Tomi Valkeinen80c39712009-11-12 11:41:42 +0200992 enable_clocks(1);
993
994 DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n",
995 plane,
996 REG_GET(ftrs_reg[plane], 11, 0),
997 REG_GET(ftrs_reg[plane], 27, 16),
998 low, high);
999
Archit Tanejaa0acb552010-09-15 19:20:00 +05301000 dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
1001 dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
1002
1003 dispc_write_reg(ftrs_reg[plane],
1004 FLD_VAL(high, hi_start, hi_end) |
1005 FLD_VAL(low, lo_start, lo_end));
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001006
1007 enable_clocks(0);
1008}
1009
1010void dispc_enable_fifomerge(bool enable)
1011{
1012 enable_clocks(1);
1013
1014 DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
1015 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
1016
1017 enable_clocks(0);
1018}
1019
1020static void _dispc_set_fir(enum omap_plane plane, int hinc, int vinc)
1021{
1022 u32 val;
1023 const struct dispc_reg fir_reg[] = { DISPC_VID_FIR(0),
1024 DISPC_VID_FIR(1) };
Archit Tanejaa0acb552010-09-15 19:20:00 +05301025 u8 hinc_start, hinc_end, vinc_start, vinc_end;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001026
1027 BUG_ON(plane == OMAP_DSS_GFX);
1028
Archit Tanejaa0acb552010-09-15 19:20:00 +05301029 dss_feat_get_reg_field(FEAT_REG_FIRHINC, &hinc_start, &hinc_end);
1030 dss_feat_get_reg_field(FEAT_REG_FIRVINC, &vinc_start, &vinc_end);
1031
1032 val = FLD_VAL(vinc, vinc_start, vinc_end) |
1033 FLD_VAL(hinc, hinc_start, hinc_end);
1034
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001035 dispc_write_reg(fir_reg[plane-1], val);
1036}
1037
1038static void _dispc_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
1039{
1040 u32 val;
1041 const struct dispc_reg ac0_reg[] = { DISPC_VID_ACCU0(0),
1042 DISPC_VID_ACCU0(1) };
1043
1044 BUG_ON(plane == OMAP_DSS_GFX);
1045
1046 val = FLD_VAL(vaccu, 25, 16) | FLD_VAL(haccu, 9, 0);
1047 dispc_write_reg(ac0_reg[plane-1], val);
1048}
1049
1050static void _dispc_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
1051{
1052 u32 val;
1053 const struct dispc_reg ac1_reg[] = { DISPC_VID_ACCU1(0),
1054 DISPC_VID_ACCU1(1) };
1055
1056 BUG_ON(plane == OMAP_DSS_GFX);
1057
1058 val = FLD_VAL(vaccu, 25, 16) | FLD_VAL(haccu, 9, 0);
1059 dispc_write_reg(ac1_reg[plane-1], val);
1060}
1061
1062
1063static void _dispc_set_scaling(enum omap_plane plane,
1064 u16 orig_width, u16 orig_height,
1065 u16 out_width, u16 out_height,
1066 bool ilace, bool five_taps,
1067 bool fieldmode)
1068{
1069 int fir_hinc;
1070 int fir_vinc;
1071 int hscaleup, vscaleup;
1072 int accu0 = 0;
1073 int accu1 = 0;
1074 u32 l;
1075
1076 BUG_ON(plane == OMAP_DSS_GFX);
1077
1078 hscaleup = orig_width <= out_width;
1079 vscaleup = orig_height <= out_height;
1080
1081 _dispc_set_scale_coef(plane, hscaleup, vscaleup, five_taps);
1082
1083 if (!orig_width || orig_width == out_width)
1084 fir_hinc = 0;
1085 else
1086 fir_hinc = 1024 * orig_width / out_width;
1087
1088 if (!orig_height || orig_height == out_height)
1089 fir_vinc = 0;
1090 else
1091 fir_vinc = 1024 * orig_height / out_height;
1092
1093 _dispc_set_fir(plane, fir_hinc, fir_vinc);
1094
1095 l = dispc_read_reg(dispc_reg_att[plane]);
1096 l &= ~((0x0f << 5) | (0x3 << 21));
1097
1098 l |= fir_hinc ? (1 << 5) : 0;
1099 l |= fir_vinc ? (1 << 6) : 0;
1100
1101 l |= hscaleup ? 0 : (1 << 7);
1102 l |= vscaleup ? 0 : (1 << 8);
1103
1104 l |= five_taps ? (1 << 21) : 0;
1105 l |= five_taps ? (1 << 22) : 0;
1106
1107 dispc_write_reg(dispc_reg_att[plane], l);
1108
1109 /*
1110 * field 0 = even field = bottom field
1111 * field 1 = odd field = top field
1112 */
1113 if (ilace && !fieldmode) {
1114 accu1 = 0;
1115 accu0 = (fir_vinc / 2) & 0x3ff;
1116 if (accu0 >= 1024/2) {
1117 accu1 = 1024/2;
1118 accu0 -= accu1;
1119 }
1120 }
1121
1122 _dispc_set_vid_accu0(plane, 0, accu0);
1123 _dispc_set_vid_accu1(plane, 0, accu1);
1124}
1125
1126static void _dispc_set_rotation_attrs(enum omap_plane plane, u8 rotation,
1127 bool mirroring, enum omap_color_mode color_mode)
1128{
1129 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1130 color_mode == OMAP_DSS_COLOR_UYVY) {
1131 int vidrot = 0;
1132
1133 if (mirroring) {
1134 switch (rotation) {
1135 case OMAP_DSS_ROT_0:
1136 vidrot = 2;
1137 break;
1138 case OMAP_DSS_ROT_90:
1139 vidrot = 1;
1140 break;
1141 case OMAP_DSS_ROT_180:
1142 vidrot = 0;
1143 break;
1144 case OMAP_DSS_ROT_270:
1145 vidrot = 3;
1146 break;
1147 }
1148 } else {
1149 switch (rotation) {
1150 case OMAP_DSS_ROT_0:
1151 vidrot = 0;
1152 break;
1153 case OMAP_DSS_ROT_90:
1154 vidrot = 1;
1155 break;
1156 case OMAP_DSS_ROT_180:
1157 vidrot = 2;
1158 break;
1159 case OMAP_DSS_ROT_270:
1160 vidrot = 3;
1161 break;
1162 }
1163 }
1164
1165 REG_FLD_MOD(dispc_reg_att[plane], vidrot, 13, 12);
1166
1167 if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
1168 REG_FLD_MOD(dispc_reg_att[plane], 0x1, 18, 18);
1169 else
1170 REG_FLD_MOD(dispc_reg_att[plane], 0x0, 18, 18);
1171 } else {
1172 REG_FLD_MOD(dispc_reg_att[plane], 0, 13, 12);
1173 REG_FLD_MOD(dispc_reg_att[plane], 0, 18, 18);
1174 }
1175}
1176
1177static int color_mode_to_bpp(enum omap_color_mode color_mode)
1178{
1179 switch (color_mode) {
1180 case OMAP_DSS_COLOR_CLUT1:
1181 return 1;
1182 case OMAP_DSS_COLOR_CLUT2:
1183 return 2;
1184 case OMAP_DSS_COLOR_CLUT4:
1185 return 4;
1186 case OMAP_DSS_COLOR_CLUT8:
1187 return 8;
1188 case OMAP_DSS_COLOR_RGB12U:
1189 case OMAP_DSS_COLOR_RGB16:
1190 case OMAP_DSS_COLOR_ARGB16:
1191 case OMAP_DSS_COLOR_YUV2:
1192 case OMAP_DSS_COLOR_UYVY:
1193 return 16;
1194 case OMAP_DSS_COLOR_RGB24P:
1195 return 24;
1196 case OMAP_DSS_COLOR_RGB24U:
1197 case OMAP_DSS_COLOR_ARGB32:
1198 case OMAP_DSS_COLOR_RGBA32:
1199 case OMAP_DSS_COLOR_RGBX32:
1200 return 32;
1201 default:
1202 BUG();
1203 }
1204}
1205
1206static s32 pixinc(int pixels, u8 ps)
1207{
1208 if (pixels == 1)
1209 return 1;
1210 else if (pixels > 1)
1211 return 1 + (pixels - 1) * ps;
1212 else if (pixels < 0)
1213 return 1 - (-pixels + 1) * ps;
1214 else
1215 BUG();
1216}
1217
1218static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
1219 u16 screen_width,
1220 u16 width, u16 height,
1221 enum omap_color_mode color_mode, bool fieldmode,
1222 unsigned int field_offset,
1223 unsigned *offset0, unsigned *offset1,
1224 s32 *row_inc, s32 *pix_inc)
1225{
1226 u8 ps;
1227
1228 /* FIXME CLUT formats */
1229 switch (color_mode) {
1230 case OMAP_DSS_COLOR_CLUT1:
1231 case OMAP_DSS_COLOR_CLUT2:
1232 case OMAP_DSS_COLOR_CLUT4:
1233 case OMAP_DSS_COLOR_CLUT8:
1234 BUG();
1235 return;
1236 case OMAP_DSS_COLOR_YUV2:
1237 case OMAP_DSS_COLOR_UYVY:
1238 ps = 4;
1239 break;
1240 default:
1241 ps = color_mode_to_bpp(color_mode) / 8;
1242 break;
1243 }
1244
1245 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1246 width, height);
1247
1248 /*
1249 * field 0 = even field = bottom field
1250 * field 1 = odd field = top field
1251 */
1252 switch (rotation + mirror * 4) {
1253 case OMAP_DSS_ROT_0:
1254 case OMAP_DSS_ROT_180:
1255 /*
1256 * If the pixel format is YUV or UYVY divide the width
1257 * of the image by 2 for 0 and 180 degree rotation.
1258 */
1259 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1260 color_mode == OMAP_DSS_COLOR_UYVY)
1261 width = width >> 1;
1262 case OMAP_DSS_ROT_90:
1263 case OMAP_DSS_ROT_270:
1264 *offset1 = 0;
1265 if (field_offset)
1266 *offset0 = field_offset * screen_width * ps;
1267 else
1268 *offset0 = 0;
1269
1270 *row_inc = pixinc(1 + (screen_width - width) +
1271 (fieldmode ? screen_width : 0),
1272 ps);
1273 *pix_inc = pixinc(1, ps);
1274 break;
1275
1276 case OMAP_DSS_ROT_0 + 4:
1277 case OMAP_DSS_ROT_180 + 4:
1278 /* If the pixel format is YUV or UYVY divide the width
1279 * of the image by 2 for 0 degree and 180 degree
1280 */
1281 if (color_mode == OMAP_DSS_COLOR_YUV2 ||
1282 color_mode == OMAP_DSS_COLOR_UYVY)
1283 width = width >> 1;
1284 case OMAP_DSS_ROT_90 + 4:
1285 case OMAP_DSS_ROT_270 + 4:
1286 *offset1 = 0;
1287 if (field_offset)
1288 *offset0 = field_offset * screen_width * ps;
1289 else
1290 *offset0 = 0;
1291 *row_inc = pixinc(1 - (screen_width + width) -
1292 (fieldmode ? screen_width : 0),
1293 ps);
1294 *pix_inc = pixinc(1, ps);
1295 break;
1296
1297 default:
1298 BUG();
1299 }
1300}
1301
1302static void calc_dma_rotation_offset(u8 rotation, bool mirror,
1303 u16 screen_width,
1304 u16 width, u16 height,
1305 enum omap_color_mode color_mode, bool fieldmode,
1306 unsigned int field_offset,
1307 unsigned *offset0, unsigned *offset1,
1308 s32 *row_inc, s32 *pix_inc)
1309{
1310 u8 ps;
1311 u16 fbw, fbh;
1312
1313 /* FIXME CLUT formats */
1314 switch (color_mode) {
1315 case OMAP_DSS_COLOR_CLUT1:
1316 case OMAP_DSS_COLOR_CLUT2:
1317 case OMAP_DSS_COLOR_CLUT4:
1318 case OMAP_DSS_COLOR_CLUT8:
1319 BUG();
1320 return;
1321 default:
1322 ps = color_mode_to_bpp(color_mode) / 8;
1323 break;
1324 }
1325
1326 DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
1327 width, height);
1328
1329 /* width & height are overlay sizes, convert to fb sizes */
1330
1331 if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
1332 fbw = width;
1333 fbh = height;
1334 } else {
1335 fbw = height;
1336 fbh = width;
1337 }
1338
1339 /*
1340 * field 0 = even field = bottom field
1341 * field 1 = odd field = top field
1342 */
1343 switch (rotation + mirror * 4) {
1344 case OMAP_DSS_ROT_0:
1345 *offset1 = 0;
1346 if (field_offset)
1347 *offset0 = *offset1 + field_offset * screen_width * ps;
1348 else
1349 *offset0 = *offset1;
1350 *row_inc = pixinc(1 + (screen_width - fbw) +
1351 (fieldmode ? screen_width : 0),
1352 ps);
1353 *pix_inc = pixinc(1, ps);
1354 break;
1355 case OMAP_DSS_ROT_90:
1356 *offset1 = screen_width * (fbh - 1) * ps;
1357 if (field_offset)
1358 *offset0 = *offset1 + field_offset * ps;
1359 else
1360 *offset0 = *offset1;
1361 *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
1362 (fieldmode ? 1 : 0), ps);
1363 *pix_inc = pixinc(-screen_width, ps);
1364 break;
1365 case OMAP_DSS_ROT_180:
1366 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1367 if (field_offset)
1368 *offset0 = *offset1 - field_offset * screen_width * ps;
1369 else
1370 *offset0 = *offset1;
1371 *row_inc = pixinc(-1 -
1372 (screen_width - fbw) -
1373 (fieldmode ? screen_width : 0),
1374 ps);
1375 *pix_inc = pixinc(-1, ps);
1376 break;
1377 case OMAP_DSS_ROT_270:
1378 *offset1 = (fbw - 1) * ps;
1379 if (field_offset)
1380 *offset0 = *offset1 - field_offset * ps;
1381 else
1382 *offset0 = *offset1;
1383 *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
1384 (fieldmode ? 1 : 0), ps);
1385 *pix_inc = pixinc(screen_width, ps);
1386 break;
1387
1388 /* mirroring */
1389 case OMAP_DSS_ROT_0 + 4:
1390 *offset1 = (fbw - 1) * ps;
1391 if (field_offset)
1392 *offset0 = *offset1 + field_offset * screen_width * ps;
1393 else
1394 *offset0 = *offset1;
1395 *row_inc = pixinc(screen_width * 2 - 1 +
1396 (fieldmode ? screen_width : 0),
1397 ps);
1398 *pix_inc = pixinc(-1, ps);
1399 break;
1400
1401 case OMAP_DSS_ROT_90 + 4:
1402 *offset1 = 0;
1403 if (field_offset)
1404 *offset0 = *offset1 + field_offset * ps;
1405 else
1406 *offset0 = *offset1;
1407 *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
1408 (fieldmode ? 1 : 0),
1409 ps);
1410 *pix_inc = pixinc(screen_width, ps);
1411 break;
1412
1413 case OMAP_DSS_ROT_180 + 4:
1414 *offset1 = screen_width * (fbh - 1) * ps;
1415 if (field_offset)
1416 *offset0 = *offset1 - field_offset * screen_width * ps;
1417 else
1418 *offset0 = *offset1;
1419 *row_inc = pixinc(1 - screen_width * 2 -
1420 (fieldmode ? screen_width : 0),
1421 ps);
1422 *pix_inc = pixinc(1, ps);
1423 break;
1424
1425 case OMAP_DSS_ROT_270 + 4:
1426 *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
1427 if (field_offset)
1428 *offset0 = *offset1 - field_offset * ps;
1429 else
1430 *offset0 = *offset1;
1431 *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
1432 (fieldmode ? 1 : 0),
1433 ps);
1434 *pix_inc = pixinc(-screen_width, ps);
1435 break;
1436
1437 default:
1438 BUG();
1439 }
1440}
1441
1442static unsigned long calc_fclk_five_taps(u16 width, u16 height,
1443 u16 out_width, u16 out_height, enum omap_color_mode color_mode)
1444{
1445 u32 fclk = 0;
1446 /* FIXME venc pclk? */
1447 u64 tmp, pclk = dispc_pclk_rate();
1448
1449 if (height > out_height) {
1450 /* FIXME get real display PPL */
1451 unsigned int ppl = 800;
1452
1453 tmp = pclk * height * out_width;
1454 do_div(tmp, 2 * out_height * ppl);
1455 fclk = tmp;
1456
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001457 if (height > 2 * out_height) {
1458 if (ppl == out_width)
1459 return 0;
1460
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001461 tmp = pclk * (height - 2 * out_height) * out_width;
1462 do_div(tmp, 2 * out_height * (ppl - out_width));
1463 fclk = max(fclk, (u32) tmp);
1464 }
1465 }
1466
1467 if (width > out_width) {
1468 tmp = pclk * width;
1469 do_div(tmp, out_width);
1470 fclk = max(fclk, (u32) tmp);
1471
1472 if (color_mode == OMAP_DSS_COLOR_RGB24U)
1473 fclk <<= 1;
1474 }
1475
1476 return fclk;
1477}
1478
1479static unsigned long calc_fclk(u16 width, u16 height,
1480 u16 out_width, u16 out_height)
1481{
1482 unsigned int hf, vf;
1483
1484 /*
1485 * FIXME how to determine the 'A' factor
1486 * for the no downscaling case ?
1487 */
1488
1489 if (width > 3 * out_width)
1490 hf = 4;
1491 else if (width > 2 * out_width)
1492 hf = 3;
1493 else if (width > out_width)
1494 hf = 2;
1495 else
1496 hf = 1;
1497
1498 if (height > out_height)
1499 vf = 2;
1500 else
1501 vf = 1;
1502
1503 /* FIXME venc pclk? */
1504 return dispc_pclk_rate() * vf * hf;
1505}
1506
1507void dispc_set_channel_out(enum omap_plane plane, enum omap_channel channel_out)
1508{
1509 enable_clocks(1);
1510 _dispc_set_channel_out(plane, channel_out);
1511 enable_clocks(0);
1512}
1513
1514static int _dispc_setup_plane(enum omap_plane plane,
1515 u32 paddr, u16 screen_width,
1516 u16 pos_x, u16 pos_y,
1517 u16 width, u16 height,
1518 u16 out_width, u16 out_height,
1519 enum omap_color_mode color_mode,
1520 bool ilace,
1521 enum omap_dss_rotation_type rotation_type,
1522 u8 rotation, int mirror,
Rajkumar Nfd28a392010-11-04 12:28:42 +01001523 u8 global_alpha,
1524 u8 pre_mult_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001525{
1526 const int maxdownscale = cpu_is_omap34xx() ? 4 : 2;
1527 bool five_taps = 0;
1528 bool fieldmode = 0;
1529 int cconv = 0;
1530 unsigned offset0, offset1;
1531 s32 row_inc;
1532 s32 pix_inc;
1533 u16 frame_height = height;
1534 unsigned int field_offset = 0;
1535
1536 if (paddr == 0)
1537 return -EINVAL;
1538
1539 if (ilace && height == out_height)
1540 fieldmode = 1;
1541
1542 if (ilace) {
1543 if (fieldmode)
1544 height /= 2;
1545 pos_y /= 2;
1546 out_height /= 2;
1547
1548 DSSDBG("adjusting for ilace: height %d, pos_y %d, "
1549 "out_height %d\n",
1550 height, pos_y, out_height);
1551 }
1552
1553 if (plane == OMAP_DSS_GFX) {
1554 if (width != out_width || height != out_height)
1555 return -EINVAL;
1556
1557 switch (color_mode) {
1558 case OMAP_DSS_COLOR_ARGB16:
1559 case OMAP_DSS_COLOR_ARGB32:
1560 case OMAP_DSS_COLOR_RGBA32:
Archit Tanejaa0acb552010-09-15 19:20:00 +05301561 if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
1562 return -EINVAL;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001563 case OMAP_DSS_COLOR_RGBX32:
1564 if (cpu_is_omap24xx())
1565 return -EINVAL;
1566 /* fall through */
1567 case OMAP_DSS_COLOR_RGB12U:
1568 case OMAP_DSS_COLOR_RGB16:
1569 case OMAP_DSS_COLOR_RGB24P:
1570 case OMAP_DSS_COLOR_RGB24U:
1571 break;
1572
1573 default:
1574 return -EINVAL;
1575 }
1576 } else {
1577 /* video plane */
1578
1579 unsigned long fclk = 0;
1580
1581 if (out_width < width / maxdownscale ||
1582 out_width > width * 8)
1583 return -EINVAL;
1584
1585 if (out_height < height / maxdownscale ||
1586 out_height > height * 8)
1587 return -EINVAL;
1588
1589 switch (color_mode) {
1590 case OMAP_DSS_COLOR_RGBX32:
1591 case OMAP_DSS_COLOR_RGB12U:
1592 if (cpu_is_omap24xx())
1593 return -EINVAL;
1594 /* fall through */
1595 case OMAP_DSS_COLOR_RGB16:
1596 case OMAP_DSS_COLOR_RGB24P:
1597 case OMAP_DSS_COLOR_RGB24U:
1598 break;
1599
1600 case OMAP_DSS_COLOR_ARGB16:
1601 case OMAP_DSS_COLOR_ARGB32:
1602 case OMAP_DSS_COLOR_RGBA32:
Archit Tanejaa0acb552010-09-15 19:20:00 +05301603 if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001604 return -EINVAL;
Archit Tanejaa0acb552010-09-15 19:20:00 +05301605 if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
1606 plane == OMAP_DSS_VIDEO1)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001607 return -EINVAL;
1608 break;
1609
1610 case OMAP_DSS_COLOR_YUV2:
1611 case OMAP_DSS_COLOR_UYVY:
1612 cconv = 1;
1613 break;
1614
1615 default:
1616 return -EINVAL;
1617 }
1618
1619 /* Must use 5-tap filter? */
1620 five_taps = height > out_height * 2;
1621
1622 if (!five_taps) {
1623 fclk = calc_fclk(width, height,
1624 out_width, out_height);
1625
1626 /* Try 5-tap filter if 3-tap fclk is too high */
1627 if (cpu_is_omap34xx() && height > out_height &&
1628 fclk > dispc_fclk_rate())
1629 five_taps = true;
1630 }
1631
1632 if (width > (2048 >> five_taps)) {
1633 DSSERR("failed to set up scaling, fclk too low\n");
1634 return -EINVAL;
1635 }
1636
1637 if (five_taps)
1638 fclk = calc_fclk_five_taps(width, height,
1639 out_width, out_height, color_mode);
1640
1641 DSSDBG("required fclk rate = %lu Hz\n", fclk);
1642 DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
1643
Ville Syrjälä2d9c5592010-01-08 11:56:41 +02001644 if (!fclk || fclk > dispc_fclk_rate()) {
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001645 DSSERR("failed to set up scaling, "
1646 "required fclk rate = %lu Hz, "
1647 "current fclk rate = %lu Hz\n",
1648 fclk, dispc_fclk_rate());
1649 return -EINVAL;
1650 }
1651 }
1652
1653 if (ilace && !fieldmode) {
1654 /*
1655 * when downscaling the bottom field may have to start several
1656 * source lines below the top field. Unfortunately ACCUI
1657 * registers will only hold the fractional part of the offset
1658 * so the integer part must be added to the base address of the
1659 * bottom field.
1660 */
1661 if (!height || height == out_height)
1662 field_offset = 0;
1663 else
1664 field_offset = height / out_height / 2;
1665 }
1666
1667 /* Fields are independent but interleaved in memory. */
1668 if (fieldmode)
1669 field_offset = 1;
1670
1671 if (rotation_type == OMAP_DSS_ROT_DMA)
1672 calc_dma_rotation_offset(rotation, mirror,
1673 screen_width, width, frame_height, color_mode,
1674 fieldmode, field_offset,
1675 &offset0, &offset1, &row_inc, &pix_inc);
1676 else
1677 calc_vrfb_rotation_offset(rotation, mirror,
1678 screen_width, width, frame_height, color_mode,
1679 fieldmode, field_offset,
1680 &offset0, &offset1, &row_inc, &pix_inc);
1681
1682 DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
1683 offset0, offset1, row_inc, pix_inc);
1684
1685 _dispc_set_color_mode(plane, color_mode);
1686
1687 _dispc_set_plane_ba0(plane, paddr + offset0);
1688 _dispc_set_plane_ba1(plane, paddr + offset1);
1689
1690 _dispc_set_row_inc(plane, row_inc);
1691 _dispc_set_pix_inc(plane, pix_inc);
1692
1693 DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, width, height,
1694 out_width, out_height);
1695
1696 _dispc_set_plane_pos(plane, pos_x, pos_y);
1697
1698 _dispc_set_pic_size(plane, width, height);
1699
1700 if (plane != OMAP_DSS_GFX) {
1701 _dispc_set_scaling(plane, width, height,
1702 out_width, out_height,
1703 ilace, five_taps, fieldmode);
1704 _dispc_set_vid_size(plane, out_width, out_height);
1705 _dispc_set_vid_color_conv(plane, cconv);
1706 }
1707
1708 _dispc_set_rotation_attrs(plane, rotation, mirror, color_mode);
1709
Rajkumar Nfd28a392010-11-04 12:28:42 +01001710 _dispc_set_pre_mult_alpha(plane, pre_mult_alpha);
1711 _dispc_setup_global_alpha(plane, global_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001712
1713 return 0;
1714}
1715
1716static void _dispc_enable_plane(enum omap_plane plane, bool enable)
1717{
1718 REG_FLD_MOD(dispc_reg_att[plane], enable ? 1 : 0, 0, 0);
1719}
1720
1721static void dispc_disable_isr(void *data, u32 mask)
1722{
1723 struct completion *compl = data;
1724 complete(compl);
1725}
1726
1727static void _enable_lcd_out(bool enable)
1728{
1729 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
1730}
1731
Tomi Valkeinena2faee82010-01-08 17:14:53 +02001732static void dispc_enable_lcd_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001733{
1734 struct completion frame_done_completion;
1735 bool is_on;
1736 int r;
1737
1738 enable_clocks(1);
1739
1740 /* When we disable LCD output, we need to wait until frame is done.
1741 * Otherwise the DSS is still working, and turning off the clocks
1742 * prevents DSS from going to OFF mode */
1743 is_on = REG_GET(DISPC_CONTROL, 0, 0);
1744
1745 if (!enable && is_on) {
1746 init_completion(&frame_done_completion);
1747
1748 r = omap_dispc_register_isr(dispc_disable_isr,
1749 &frame_done_completion,
1750 DISPC_IRQ_FRAMEDONE);
1751
1752 if (r)
1753 DSSERR("failed to register FRAMEDONE isr\n");
1754 }
1755
1756 _enable_lcd_out(enable);
1757
1758 if (!enable && is_on) {
1759 if (!wait_for_completion_timeout(&frame_done_completion,
1760 msecs_to_jiffies(100)))
1761 DSSERR("timeout waiting for FRAME DONE\n");
1762
1763 r = omap_dispc_unregister_isr(dispc_disable_isr,
1764 &frame_done_completion,
1765 DISPC_IRQ_FRAMEDONE);
1766
1767 if (r)
1768 DSSERR("failed to unregister FRAMEDONE isr\n");
1769 }
1770
1771 enable_clocks(0);
1772}
1773
1774static void _enable_digit_out(bool enable)
1775{
1776 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
1777}
1778
Tomi Valkeinena2faee82010-01-08 17:14:53 +02001779static void dispc_enable_digit_out(bool enable)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001780{
1781 struct completion frame_done_completion;
1782 int r;
1783
1784 enable_clocks(1);
1785
1786 if (REG_GET(DISPC_CONTROL, 1, 1) == enable) {
1787 enable_clocks(0);
1788 return;
1789 }
1790
1791 if (enable) {
1792 unsigned long flags;
1793 /* When we enable digit output, we'll get an extra digit
1794 * sync lost interrupt, that we need to ignore */
1795 spin_lock_irqsave(&dispc.irq_lock, flags);
1796 dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
1797 _omap_dispc_set_irqs();
1798 spin_unlock_irqrestore(&dispc.irq_lock, flags);
1799 }
1800
1801 /* When we disable digit output, we need to wait until fields are done.
1802 * Otherwise the DSS is still working, and turning off the clocks
1803 * prevents DSS from going to OFF mode. And when enabling, we need to
1804 * wait for the extra sync losts */
1805 init_completion(&frame_done_completion);
1806
1807 r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
1808 DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
1809 if (r)
1810 DSSERR("failed to register EVSYNC isr\n");
1811
1812 _enable_digit_out(enable);
1813
1814 /* XXX I understand from TRM that we should only wait for the
1815 * current field to complete. But it seems we have to wait
1816 * for both fields */
1817 if (!wait_for_completion_timeout(&frame_done_completion,
1818 msecs_to_jiffies(100)))
1819 DSSERR("timeout waiting for EVSYNC\n");
1820
1821 if (!wait_for_completion_timeout(&frame_done_completion,
1822 msecs_to_jiffies(100)))
1823 DSSERR("timeout waiting for EVSYNC\n");
1824
1825 r = omap_dispc_unregister_isr(dispc_disable_isr,
1826 &frame_done_completion,
1827 DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
1828 if (r)
1829 DSSERR("failed to unregister EVSYNC isr\n");
1830
1831 if (enable) {
1832 unsigned long flags;
1833 spin_lock_irqsave(&dispc.irq_lock, flags);
1834 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
1835 dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
1836 _omap_dispc_set_irqs();
1837 spin_unlock_irqrestore(&dispc.irq_lock, flags);
1838 }
1839
1840 enable_clocks(0);
1841}
1842
Tomi Valkeinena2faee82010-01-08 17:14:53 +02001843bool dispc_is_channel_enabled(enum omap_channel channel)
1844{
1845 if (channel == OMAP_DSS_CHANNEL_LCD)
1846 return !!REG_GET(DISPC_CONTROL, 0, 0);
1847 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
1848 return !!REG_GET(DISPC_CONTROL, 1, 1);
1849 else
1850 BUG();
1851}
1852
1853void dispc_enable_channel(enum omap_channel channel, bool enable)
1854{
1855 if (channel == OMAP_DSS_CHANNEL_LCD)
1856 dispc_enable_lcd_out(enable);
1857 else if (channel == OMAP_DSS_CHANNEL_DIGIT)
1858 dispc_enable_digit_out(enable);
1859 else
1860 BUG();
1861}
1862
Tomi Valkeinen80c39712009-11-12 11:41:42 +02001863void dispc_lcd_enable_signal_polarity(bool act_high)
1864{
1865 enable_clocks(1);
1866 REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
1867 enable_clocks(0);
1868}
1869
1870void dispc_lcd_enable_signal(bool enable)
1871{
1872 enable_clocks(1);
1873 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
1874 enable_clocks(0);
1875}
1876
1877void dispc_pck_free_enable(bool enable)
1878{
1879 enable_clocks(1);
1880 REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
1881 enable_clocks(0);
1882}
1883
1884void dispc_enable_fifohandcheck(bool enable)
1885{
1886 enable_clocks(1);
1887 REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
1888 enable_clocks(0);
1889}
1890
1891
1892void dispc_set_lcd_display_type(enum omap_lcd_display_type type)
1893{
1894 int mode;
1895
1896 switch (type) {
1897 case OMAP_DSS_LCD_DISPLAY_STN:
1898 mode = 0;
1899 break;
1900
1901 case OMAP_DSS_LCD_DISPLAY_TFT:
1902 mode = 1;
1903 break;
1904
1905 default:
1906 BUG();
1907 return;
1908 }
1909
1910 enable_clocks(1);
1911 REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
1912 enable_clocks(0);
1913}
1914
1915void dispc_set_loadmode(enum omap_dss_load_mode mode)
1916{
1917 enable_clocks(1);
1918 REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
1919 enable_clocks(0);
1920}
1921
1922
1923void dispc_set_default_color(enum omap_channel channel, u32 color)
1924{
1925 const struct dispc_reg def_reg[] = { DISPC_DEFAULT_COLOR0,
1926 DISPC_DEFAULT_COLOR1 };
1927
1928 enable_clocks(1);
1929 dispc_write_reg(def_reg[channel], color);
1930 enable_clocks(0);
1931}
1932
1933u32 dispc_get_default_color(enum omap_channel channel)
1934{
1935 const struct dispc_reg def_reg[] = { DISPC_DEFAULT_COLOR0,
1936 DISPC_DEFAULT_COLOR1 };
1937 u32 l;
1938
1939 BUG_ON(channel != OMAP_DSS_CHANNEL_DIGIT &&
1940 channel != OMAP_DSS_CHANNEL_LCD);
1941
1942 enable_clocks(1);
1943 l = dispc_read_reg(def_reg[channel]);
1944 enable_clocks(0);
1945
1946 return l;
1947}
1948
1949void dispc_set_trans_key(enum omap_channel ch,
1950 enum omap_dss_trans_key_type type,
1951 u32 trans_key)
1952{
1953 const struct dispc_reg tr_reg[] = {
1954 DISPC_TRANS_COLOR0, DISPC_TRANS_COLOR1 };
1955
1956 enable_clocks(1);
1957 if (ch == OMAP_DSS_CHANNEL_LCD)
1958 REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
1959 else /* OMAP_DSS_CHANNEL_DIGIT */
1960 REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
1961
1962 dispc_write_reg(tr_reg[ch], trans_key);
1963 enable_clocks(0);
1964}
1965
1966void dispc_get_trans_key(enum omap_channel ch,
1967 enum omap_dss_trans_key_type *type,
1968 u32 *trans_key)
1969{
1970 const struct dispc_reg tr_reg[] = {
1971 DISPC_TRANS_COLOR0, DISPC_TRANS_COLOR1 };
1972
1973 enable_clocks(1);
1974 if (type) {
1975 if (ch == OMAP_DSS_CHANNEL_LCD)
1976 *type = REG_GET(DISPC_CONFIG, 11, 11);
1977 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
1978 *type = REG_GET(DISPC_CONFIG, 13, 13);
1979 else
1980 BUG();
1981 }
1982
1983 if (trans_key)
1984 *trans_key = dispc_read_reg(tr_reg[ch]);
1985 enable_clocks(0);
1986}
1987
1988void dispc_enable_trans_key(enum omap_channel ch, bool enable)
1989{
1990 enable_clocks(1);
1991 if (ch == OMAP_DSS_CHANNEL_LCD)
1992 REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
1993 else /* OMAP_DSS_CHANNEL_DIGIT */
1994 REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
1995 enable_clocks(0);
1996}
1997void dispc_enable_alpha_blending(enum omap_channel ch, bool enable)
1998{
Archit Tanejaa0acb552010-09-15 19:20:00 +05301999 if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002000 return;
2001
2002 enable_clocks(1);
2003 if (ch == OMAP_DSS_CHANNEL_LCD)
2004 REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2005 else /* OMAP_DSS_CHANNEL_DIGIT */
2006 REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
2007 enable_clocks(0);
2008}
2009bool dispc_alpha_blending_enabled(enum omap_channel ch)
2010{
2011 bool enabled;
2012
Archit Tanejaa0acb552010-09-15 19:20:00 +05302013 if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002014 return false;
2015
2016 enable_clocks(1);
2017 if (ch == OMAP_DSS_CHANNEL_LCD)
2018 enabled = REG_GET(DISPC_CONFIG, 18, 18);
2019 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
Archit Taneja712247a2010-11-08 12:56:21 +01002020 enabled = REG_GET(DISPC_CONFIG, 19, 19);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002021 else
2022 BUG();
2023 enable_clocks(0);
2024
2025 return enabled;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002026}
2027
2028
2029bool dispc_trans_key_enabled(enum omap_channel ch)
2030{
2031 bool enabled;
2032
2033 enable_clocks(1);
2034 if (ch == OMAP_DSS_CHANNEL_LCD)
2035 enabled = REG_GET(DISPC_CONFIG, 10, 10);
2036 else if (ch == OMAP_DSS_CHANNEL_DIGIT)
2037 enabled = REG_GET(DISPC_CONFIG, 12, 12);
2038 else
2039 BUG();
2040 enable_clocks(0);
2041
2042 return enabled;
2043}
2044
2045
2046void dispc_set_tft_data_lines(u8 data_lines)
2047{
2048 int code;
2049
2050 switch (data_lines) {
2051 case 12:
2052 code = 0;
2053 break;
2054 case 16:
2055 code = 1;
2056 break;
2057 case 18:
2058 code = 2;
2059 break;
2060 case 24:
2061 code = 3;
2062 break;
2063 default:
2064 BUG();
2065 return;
2066 }
2067
2068 enable_clocks(1);
2069 REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
2070 enable_clocks(0);
2071}
2072
2073void dispc_set_parallel_interface_mode(enum omap_parallel_interface_mode mode)
2074{
2075 u32 l;
2076 int stallmode;
2077 int gpout0 = 1;
2078 int gpout1;
2079
2080 switch (mode) {
2081 case OMAP_DSS_PARALLELMODE_BYPASS:
2082 stallmode = 0;
2083 gpout1 = 1;
2084 break;
2085
2086 case OMAP_DSS_PARALLELMODE_RFBI:
2087 stallmode = 1;
2088 gpout1 = 0;
2089 break;
2090
2091 case OMAP_DSS_PARALLELMODE_DSI:
2092 stallmode = 1;
2093 gpout1 = 1;
2094 break;
2095
2096 default:
2097 BUG();
2098 return;
2099 }
2100
2101 enable_clocks(1);
2102
2103 l = dispc_read_reg(DISPC_CONTROL);
2104
2105 l = FLD_MOD(l, stallmode, 11, 11);
2106 l = FLD_MOD(l, gpout0, 15, 15);
2107 l = FLD_MOD(l, gpout1, 16, 16);
2108
2109 dispc_write_reg(DISPC_CONTROL, l);
2110
2111 enable_clocks(0);
2112}
2113
2114static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
2115 int vsw, int vfp, int vbp)
2116{
2117 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2118 if (hsw < 1 || hsw > 64 ||
2119 hfp < 1 || hfp > 256 ||
2120 hbp < 1 || hbp > 256 ||
2121 vsw < 1 || vsw > 64 ||
2122 vfp < 0 || vfp > 255 ||
2123 vbp < 0 || vbp > 255)
2124 return false;
2125 } else {
2126 if (hsw < 1 || hsw > 256 ||
2127 hfp < 1 || hfp > 4096 ||
2128 hbp < 1 || hbp > 4096 ||
2129 vsw < 1 || vsw > 256 ||
2130 vfp < 0 || vfp > 4095 ||
2131 vbp < 0 || vbp > 4095)
2132 return false;
2133 }
2134
2135 return true;
2136}
2137
2138bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
2139{
2140 return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2141 timings->hbp, timings->vsw,
2142 timings->vfp, timings->vbp);
2143}
2144
2145static void _dispc_set_lcd_timings(int hsw, int hfp, int hbp,
2146 int vsw, int vfp, int vbp)
2147{
2148 u32 timing_h, timing_v;
2149
2150 if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
2151 timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
2152 FLD_VAL(hbp-1, 27, 20);
2153
2154 timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
2155 FLD_VAL(vbp, 27, 20);
2156 } else {
2157 timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
2158 FLD_VAL(hbp-1, 31, 20);
2159
2160 timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
2161 FLD_VAL(vbp, 31, 20);
2162 }
2163
2164 enable_clocks(1);
2165 dispc_write_reg(DISPC_TIMING_H, timing_h);
2166 dispc_write_reg(DISPC_TIMING_V, timing_v);
2167 enable_clocks(0);
2168}
2169
2170/* change name to mode? */
2171void dispc_set_lcd_timings(struct omap_video_timings *timings)
2172{
2173 unsigned xtot, ytot;
2174 unsigned long ht, vt;
2175
2176 if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
2177 timings->hbp, timings->vsw,
2178 timings->vfp, timings->vbp))
2179 BUG();
2180
2181 _dispc_set_lcd_timings(timings->hsw, timings->hfp, timings->hbp,
2182 timings->vsw, timings->vfp, timings->vbp);
2183
2184 dispc_set_lcd_size(timings->x_res, timings->y_res);
2185
2186 xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
2187 ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
2188
2189 ht = (timings->pixel_clock * 1000) / xtot;
2190 vt = (timings->pixel_clock * 1000) / xtot / ytot;
2191
2192 DSSDBG("xres %u yres %u\n", timings->x_res, timings->y_res);
2193 DSSDBG("pck %u\n", timings->pixel_clock);
2194 DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
2195 timings->hsw, timings->hfp, timings->hbp,
2196 timings->vsw, timings->vfp, timings->vbp);
2197
2198 DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
2199}
2200
2201static void dispc_set_lcd_divisor(u16 lck_div, u16 pck_div)
2202{
2203 BUG_ON(lck_div < 1);
2204 BUG_ON(pck_div < 2);
2205
2206 enable_clocks(1);
2207 dispc_write_reg(DISPC_DIVISOR,
2208 FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
2209 enable_clocks(0);
2210}
2211
2212static void dispc_get_lcd_divisor(int *lck_div, int *pck_div)
2213{
2214 u32 l;
2215 l = dispc_read_reg(DISPC_DIVISOR);
2216 *lck_div = FLD_GET(l, 23, 16);
2217 *pck_div = FLD_GET(l, 7, 0);
2218}
2219
2220unsigned long dispc_fclk_rate(void)
2221{
2222 unsigned long r = 0;
2223
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02002224 if (dss_get_dispc_clk_source() == DSS_SRC_DSS1_ALWON_FCLK)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002225 r = dss_clk_get_rate(DSS_CLK_FCK1);
2226 else
2227#ifdef CONFIG_OMAP2_DSS_DSI
2228 r = dsi_get_dsi1_pll_rate();
2229#else
2230 BUG();
2231#endif
2232 return r;
2233}
2234
2235unsigned long dispc_lclk_rate(void)
2236{
2237 int lcd;
2238 unsigned long r;
2239 u32 l;
2240
2241 l = dispc_read_reg(DISPC_DIVISOR);
2242
2243 lcd = FLD_GET(l, 23, 16);
2244
2245 r = dispc_fclk_rate();
2246
2247 return r / lcd;
2248}
2249
2250unsigned long dispc_pclk_rate(void)
2251{
2252 int lcd, pcd;
2253 unsigned long r;
2254 u32 l;
2255
2256 l = dispc_read_reg(DISPC_DIVISOR);
2257
2258 lcd = FLD_GET(l, 23, 16);
2259 pcd = FLD_GET(l, 7, 0);
2260
2261 r = dispc_fclk_rate();
2262
2263 return r / lcd / pcd;
2264}
2265
2266void dispc_dump_clocks(struct seq_file *s)
2267{
2268 int lcd, pcd;
2269
2270 enable_clocks(1);
2271
2272 dispc_get_lcd_divisor(&lcd, &pcd);
2273
2274 seq_printf(s, "- DISPC -\n");
2275
2276 seq_printf(s, "dispc fclk source = %s\n",
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02002277 dss_get_dispc_clk_source() == DSS_SRC_DSS1_ALWON_FCLK ?
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002278 "dss1_alwon_fclk" : "dsi1_pll_fclk");
2279
2280 seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
2281 seq_printf(s, "lck\t\t%-16lulck div\t%u\n", dispc_lclk_rate(), lcd);
2282 seq_printf(s, "pck\t\t%-16lupck div\t%u\n", dispc_pclk_rate(), pcd);
2283
2284 enable_clocks(0);
2285}
2286
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002287#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2288void dispc_dump_irqs(struct seq_file *s)
2289{
2290 unsigned long flags;
2291 struct dispc_irq_stats stats;
2292
2293 spin_lock_irqsave(&dispc.irq_stats_lock, flags);
2294
2295 stats = dispc.irq_stats;
2296 memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
2297 dispc.irq_stats.last_reset = jiffies;
2298
2299 spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
2300
2301 seq_printf(s, "period %u ms\n",
2302 jiffies_to_msecs(jiffies - stats.last_reset));
2303
2304 seq_printf(s, "irqs %d\n", stats.irq_count);
2305#define PIS(x) \
2306 seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
2307
2308 PIS(FRAMEDONE);
2309 PIS(VSYNC);
2310 PIS(EVSYNC_EVEN);
2311 PIS(EVSYNC_ODD);
2312 PIS(ACBIAS_COUNT_STAT);
2313 PIS(PROG_LINE_NUM);
2314 PIS(GFX_FIFO_UNDERFLOW);
2315 PIS(GFX_END_WIN);
2316 PIS(PAL_GAMMA_MASK);
2317 PIS(OCP_ERR);
2318 PIS(VID1_FIFO_UNDERFLOW);
2319 PIS(VID1_END_WIN);
2320 PIS(VID2_FIFO_UNDERFLOW);
2321 PIS(VID2_END_WIN);
2322 PIS(SYNC_LOST);
2323 PIS(SYNC_LOST_DIGIT);
2324 PIS(WAKEUP);
2325#undef PIS
2326}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002327#endif
2328
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002329void dispc_dump_regs(struct seq_file *s)
2330{
2331#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dispc_read_reg(r))
2332
2333 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK1);
2334
2335 DUMPREG(DISPC_REVISION);
2336 DUMPREG(DISPC_SYSCONFIG);
2337 DUMPREG(DISPC_SYSSTATUS);
2338 DUMPREG(DISPC_IRQSTATUS);
2339 DUMPREG(DISPC_IRQENABLE);
2340 DUMPREG(DISPC_CONTROL);
2341 DUMPREG(DISPC_CONFIG);
2342 DUMPREG(DISPC_CAPABLE);
2343 DUMPREG(DISPC_DEFAULT_COLOR0);
2344 DUMPREG(DISPC_DEFAULT_COLOR1);
2345 DUMPREG(DISPC_TRANS_COLOR0);
2346 DUMPREG(DISPC_TRANS_COLOR1);
2347 DUMPREG(DISPC_LINE_STATUS);
2348 DUMPREG(DISPC_LINE_NUMBER);
2349 DUMPREG(DISPC_TIMING_H);
2350 DUMPREG(DISPC_TIMING_V);
2351 DUMPREG(DISPC_POL_FREQ);
2352 DUMPREG(DISPC_DIVISOR);
2353 DUMPREG(DISPC_GLOBAL_ALPHA);
2354 DUMPREG(DISPC_SIZE_DIG);
2355 DUMPREG(DISPC_SIZE_LCD);
2356
2357 DUMPREG(DISPC_GFX_BA0);
2358 DUMPREG(DISPC_GFX_BA1);
2359 DUMPREG(DISPC_GFX_POSITION);
2360 DUMPREG(DISPC_GFX_SIZE);
2361 DUMPREG(DISPC_GFX_ATTRIBUTES);
2362 DUMPREG(DISPC_GFX_FIFO_THRESHOLD);
2363 DUMPREG(DISPC_GFX_FIFO_SIZE_STATUS);
2364 DUMPREG(DISPC_GFX_ROW_INC);
2365 DUMPREG(DISPC_GFX_PIXEL_INC);
2366 DUMPREG(DISPC_GFX_WINDOW_SKIP);
2367 DUMPREG(DISPC_GFX_TABLE_BA);
2368
2369 DUMPREG(DISPC_DATA_CYCLE1);
2370 DUMPREG(DISPC_DATA_CYCLE2);
2371 DUMPREG(DISPC_DATA_CYCLE3);
2372
2373 DUMPREG(DISPC_CPR_COEF_R);
2374 DUMPREG(DISPC_CPR_COEF_G);
2375 DUMPREG(DISPC_CPR_COEF_B);
2376
2377 DUMPREG(DISPC_GFX_PRELOAD);
2378
2379 DUMPREG(DISPC_VID_BA0(0));
2380 DUMPREG(DISPC_VID_BA1(0));
2381 DUMPREG(DISPC_VID_POSITION(0));
2382 DUMPREG(DISPC_VID_SIZE(0));
2383 DUMPREG(DISPC_VID_ATTRIBUTES(0));
2384 DUMPREG(DISPC_VID_FIFO_THRESHOLD(0));
2385 DUMPREG(DISPC_VID_FIFO_SIZE_STATUS(0));
2386 DUMPREG(DISPC_VID_ROW_INC(0));
2387 DUMPREG(DISPC_VID_PIXEL_INC(0));
2388 DUMPREG(DISPC_VID_FIR(0));
2389 DUMPREG(DISPC_VID_PICTURE_SIZE(0));
2390 DUMPREG(DISPC_VID_ACCU0(0));
2391 DUMPREG(DISPC_VID_ACCU1(0));
2392
2393 DUMPREG(DISPC_VID_BA0(1));
2394 DUMPREG(DISPC_VID_BA1(1));
2395 DUMPREG(DISPC_VID_POSITION(1));
2396 DUMPREG(DISPC_VID_SIZE(1));
2397 DUMPREG(DISPC_VID_ATTRIBUTES(1));
2398 DUMPREG(DISPC_VID_FIFO_THRESHOLD(1));
2399 DUMPREG(DISPC_VID_FIFO_SIZE_STATUS(1));
2400 DUMPREG(DISPC_VID_ROW_INC(1));
2401 DUMPREG(DISPC_VID_PIXEL_INC(1));
2402 DUMPREG(DISPC_VID_FIR(1));
2403 DUMPREG(DISPC_VID_PICTURE_SIZE(1));
2404 DUMPREG(DISPC_VID_ACCU0(1));
2405 DUMPREG(DISPC_VID_ACCU1(1));
2406
2407 DUMPREG(DISPC_VID_FIR_COEF_H(0, 0));
2408 DUMPREG(DISPC_VID_FIR_COEF_H(0, 1));
2409 DUMPREG(DISPC_VID_FIR_COEF_H(0, 2));
2410 DUMPREG(DISPC_VID_FIR_COEF_H(0, 3));
2411 DUMPREG(DISPC_VID_FIR_COEF_H(0, 4));
2412 DUMPREG(DISPC_VID_FIR_COEF_H(0, 5));
2413 DUMPREG(DISPC_VID_FIR_COEF_H(0, 6));
2414 DUMPREG(DISPC_VID_FIR_COEF_H(0, 7));
2415 DUMPREG(DISPC_VID_FIR_COEF_HV(0, 0));
2416 DUMPREG(DISPC_VID_FIR_COEF_HV(0, 1));
2417 DUMPREG(DISPC_VID_FIR_COEF_HV(0, 2));
2418 DUMPREG(DISPC_VID_FIR_COEF_HV(0, 3));
2419 DUMPREG(DISPC_VID_FIR_COEF_HV(0, 4));
2420 DUMPREG(DISPC_VID_FIR_COEF_HV(0, 5));
2421 DUMPREG(DISPC_VID_FIR_COEF_HV(0, 6));
2422 DUMPREG(DISPC_VID_FIR_COEF_HV(0, 7));
2423 DUMPREG(DISPC_VID_CONV_COEF(0, 0));
2424 DUMPREG(DISPC_VID_CONV_COEF(0, 1));
2425 DUMPREG(DISPC_VID_CONV_COEF(0, 2));
2426 DUMPREG(DISPC_VID_CONV_COEF(0, 3));
2427 DUMPREG(DISPC_VID_CONV_COEF(0, 4));
2428 DUMPREG(DISPC_VID_FIR_COEF_V(0, 0));
2429 DUMPREG(DISPC_VID_FIR_COEF_V(0, 1));
2430 DUMPREG(DISPC_VID_FIR_COEF_V(0, 2));
2431 DUMPREG(DISPC_VID_FIR_COEF_V(0, 3));
2432 DUMPREG(DISPC_VID_FIR_COEF_V(0, 4));
2433 DUMPREG(DISPC_VID_FIR_COEF_V(0, 5));
2434 DUMPREG(DISPC_VID_FIR_COEF_V(0, 6));
2435 DUMPREG(DISPC_VID_FIR_COEF_V(0, 7));
2436
2437 DUMPREG(DISPC_VID_FIR_COEF_H(1, 0));
2438 DUMPREG(DISPC_VID_FIR_COEF_H(1, 1));
2439 DUMPREG(DISPC_VID_FIR_COEF_H(1, 2));
2440 DUMPREG(DISPC_VID_FIR_COEF_H(1, 3));
2441 DUMPREG(DISPC_VID_FIR_COEF_H(1, 4));
2442 DUMPREG(DISPC_VID_FIR_COEF_H(1, 5));
2443 DUMPREG(DISPC_VID_FIR_COEF_H(1, 6));
2444 DUMPREG(DISPC_VID_FIR_COEF_H(1, 7));
2445 DUMPREG(DISPC_VID_FIR_COEF_HV(1, 0));
2446 DUMPREG(DISPC_VID_FIR_COEF_HV(1, 1));
2447 DUMPREG(DISPC_VID_FIR_COEF_HV(1, 2));
2448 DUMPREG(DISPC_VID_FIR_COEF_HV(1, 3));
2449 DUMPREG(DISPC_VID_FIR_COEF_HV(1, 4));
2450 DUMPREG(DISPC_VID_FIR_COEF_HV(1, 5));
2451 DUMPREG(DISPC_VID_FIR_COEF_HV(1, 6));
2452 DUMPREG(DISPC_VID_FIR_COEF_HV(1, 7));
2453 DUMPREG(DISPC_VID_CONV_COEF(1, 0));
2454 DUMPREG(DISPC_VID_CONV_COEF(1, 1));
2455 DUMPREG(DISPC_VID_CONV_COEF(1, 2));
2456 DUMPREG(DISPC_VID_CONV_COEF(1, 3));
2457 DUMPREG(DISPC_VID_CONV_COEF(1, 4));
2458 DUMPREG(DISPC_VID_FIR_COEF_V(1, 0));
2459 DUMPREG(DISPC_VID_FIR_COEF_V(1, 1));
2460 DUMPREG(DISPC_VID_FIR_COEF_V(1, 2));
2461 DUMPREG(DISPC_VID_FIR_COEF_V(1, 3));
2462 DUMPREG(DISPC_VID_FIR_COEF_V(1, 4));
2463 DUMPREG(DISPC_VID_FIR_COEF_V(1, 5));
2464 DUMPREG(DISPC_VID_FIR_COEF_V(1, 6));
2465 DUMPREG(DISPC_VID_FIR_COEF_V(1, 7));
2466
2467 DUMPREG(DISPC_VID_PRELOAD(0));
2468 DUMPREG(DISPC_VID_PRELOAD(1));
2469
2470 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK1);
2471#undef DUMPREG
2472}
2473
2474static void _dispc_set_pol_freq(bool onoff, bool rf, bool ieo, bool ipc,
2475 bool ihs, bool ivs, u8 acbi, u8 acb)
2476{
2477 u32 l = 0;
2478
2479 DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
2480 onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
2481
2482 l |= FLD_VAL(onoff, 17, 17);
2483 l |= FLD_VAL(rf, 16, 16);
2484 l |= FLD_VAL(ieo, 15, 15);
2485 l |= FLD_VAL(ipc, 14, 14);
2486 l |= FLD_VAL(ihs, 13, 13);
2487 l |= FLD_VAL(ivs, 12, 12);
2488 l |= FLD_VAL(acbi, 11, 8);
2489 l |= FLD_VAL(acb, 7, 0);
2490
2491 enable_clocks(1);
2492 dispc_write_reg(DISPC_POL_FREQ, l);
2493 enable_clocks(0);
2494}
2495
2496void dispc_set_pol_freq(enum omap_panel_config config, u8 acbi, u8 acb)
2497{
2498 _dispc_set_pol_freq((config & OMAP_DSS_LCD_ONOFF) != 0,
2499 (config & OMAP_DSS_LCD_RF) != 0,
2500 (config & OMAP_DSS_LCD_IEO) != 0,
2501 (config & OMAP_DSS_LCD_IPC) != 0,
2502 (config & OMAP_DSS_LCD_IHS) != 0,
2503 (config & OMAP_DSS_LCD_IVS) != 0,
2504 acbi, acb);
2505}
2506
2507/* with fck as input clock rate, find dispc dividers that produce req_pck */
2508void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
2509 struct dispc_clock_info *cinfo)
2510{
2511 u16 pcd_min = is_tft ? 2 : 3;
2512 unsigned long best_pck;
2513 u16 best_ld, cur_ld;
2514 u16 best_pd, cur_pd;
2515
2516 best_pck = 0;
2517 best_ld = 0;
2518 best_pd = 0;
2519
2520 for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
2521 unsigned long lck = fck / cur_ld;
2522
2523 for (cur_pd = pcd_min; cur_pd <= 255; ++cur_pd) {
2524 unsigned long pck = lck / cur_pd;
2525 long old_delta = abs(best_pck - req_pck);
2526 long new_delta = abs(pck - req_pck);
2527
2528 if (best_pck == 0 || new_delta < old_delta) {
2529 best_pck = pck;
2530 best_ld = cur_ld;
2531 best_pd = cur_pd;
2532
2533 if (pck == req_pck)
2534 goto found;
2535 }
2536
2537 if (pck < req_pck)
2538 break;
2539 }
2540
2541 if (lck / pcd_min < req_pck)
2542 break;
2543 }
2544
2545found:
2546 cinfo->lck_div = best_ld;
2547 cinfo->pck_div = best_pd;
2548 cinfo->lck = fck / cinfo->lck_div;
2549 cinfo->pck = cinfo->lck / cinfo->pck_div;
2550}
2551
2552/* calculate clock rates using dividers in cinfo */
2553int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
2554 struct dispc_clock_info *cinfo)
2555{
2556 if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
2557 return -EINVAL;
2558 if (cinfo->pck_div < 2 || cinfo->pck_div > 255)
2559 return -EINVAL;
2560
2561 cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
2562 cinfo->pck = cinfo->lck / cinfo->pck_div;
2563
2564 return 0;
2565}
2566
2567int dispc_set_clock_div(struct dispc_clock_info *cinfo)
2568{
2569 DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
2570 DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
2571
2572 dispc_set_lcd_divisor(cinfo->lck_div, cinfo->pck_div);
2573
2574 return 0;
2575}
2576
2577int dispc_get_clock_div(struct dispc_clock_info *cinfo)
2578{
2579 unsigned long fck;
2580
2581 fck = dispc_fclk_rate();
2582
2583 cinfo->lck_div = REG_GET(DISPC_DIVISOR, 23, 16);
2584 cinfo->pck_div = REG_GET(DISPC_DIVISOR, 7, 0);
2585
2586 cinfo->lck = fck / cinfo->lck_div;
2587 cinfo->pck = cinfo->lck / cinfo->pck_div;
2588
2589 return 0;
2590}
2591
2592/* dispc.irq_lock has to be locked by the caller */
2593static void _omap_dispc_set_irqs(void)
2594{
2595 u32 mask;
2596 u32 old_mask;
2597 int i;
2598 struct omap_dispc_isr_data *isr_data;
2599
2600 mask = dispc.irq_error_mask;
2601
2602 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2603 isr_data = &dispc.registered_isr[i];
2604
2605 if (isr_data->isr == NULL)
2606 continue;
2607
2608 mask |= isr_data->mask;
2609 }
2610
2611 enable_clocks(1);
2612
2613 old_mask = dispc_read_reg(DISPC_IRQENABLE);
2614 /* clear the irqstatus for newly enabled irqs */
2615 dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
2616
2617 dispc_write_reg(DISPC_IRQENABLE, mask);
2618
2619 enable_clocks(0);
2620}
2621
2622int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2623{
2624 int i;
2625 int ret;
2626 unsigned long flags;
2627 struct omap_dispc_isr_data *isr_data;
2628
2629 if (isr == NULL)
2630 return -EINVAL;
2631
2632 spin_lock_irqsave(&dispc.irq_lock, flags);
2633
2634 /* check for duplicate entry */
2635 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2636 isr_data = &dispc.registered_isr[i];
2637 if (isr_data->isr == isr && isr_data->arg == arg &&
2638 isr_data->mask == mask) {
2639 ret = -EINVAL;
2640 goto err;
2641 }
2642 }
2643
2644 isr_data = NULL;
2645 ret = -EBUSY;
2646
2647 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2648 isr_data = &dispc.registered_isr[i];
2649
2650 if (isr_data->isr != NULL)
2651 continue;
2652
2653 isr_data->isr = isr;
2654 isr_data->arg = arg;
2655 isr_data->mask = mask;
2656 ret = 0;
2657
2658 break;
2659 }
2660
2661 _omap_dispc_set_irqs();
2662
2663 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2664
2665 return 0;
2666err:
2667 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2668
2669 return ret;
2670}
2671EXPORT_SYMBOL(omap_dispc_register_isr);
2672
2673int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
2674{
2675 int i;
2676 unsigned long flags;
2677 int ret = -EINVAL;
2678 struct omap_dispc_isr_data *isr_data;
2679
2680 spin_lock_irqsave(&dispc.irq_lock, flags);
2681
2682 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2683 isr_data = &dispc.registered_isr[i];
2684 if (isr_data->isr != isr || isr_data->arg != arg ||
2685 isr_data->mask != mask)
2686 continue;
2687
2688 /* found the correct isr */
2689
2690 isr_data->isr = NULL;
2691 isr_data->arg = NULL;
2692 isr_data->mask = 0;
2693
2694 ret = 0;
2695 break;
2696 }
2697
2698 if (ret == 0)
2699 _omap_dispc_set_irqs();
2700
2701 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2702
2703 return ret;
2704}
2705EXPORT_SYMBOL(omap_dispc_unregister_isr);
2706
2707#ifdef DEBUG
2708static void print_irq_status(u32 status)
2709{
2710 if ((status & dispc.irq_error_mask) == 0)
2711 return;
2712
2713 printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
2714
2715#define PIS(x) \
2716 if (status & DISPC_IRQ_##x) \
2717 printk(#x " ");
2718 PIS(GFX_FIFO_UNDERFLOW);
2719 PIS(OCP_ERR);
2720 PIS(VID1_FIFO_UNDERFLOW);
2721 PIS(VID2_FIFO_UNDERFLOW);
2722 PIS(SYNC_LOST);
2723 PIS(SYNC_LOST_DIGIT);
2724#undef PIS
2725
2726 printk("\n");
2727}
2728#endif
2729
2730/* Called from dss.c. Note that we don't touch clocks here,
2731 * but we presume they are on because we got an IRQ. However,
2732 * an irq handler may turn the clocks off, so we may not have
2733 * clock later in the function. */
2734void dispc_irq_handler(void)
2735{
2736 int i;
2737 u32 irqstatus;
2738 u32 handledirqs = 0;
2739 u32 unhandled_errors;
2740 struct omap_dispc_isr_data *isr_data;
2741 struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
2742
2743 spin_lock(&dispc.irq_lock);
2744
2745 irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
2746
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002747#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
2748 spin_lock(&dispc.irq_stats_lock);
2749 dispc.irq_stats.irq_count++;
2750 dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
2751 spin_unlock(&dispc.irq_stats_lock);
2752#endif
2753
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002754#ifdef DEBUG
2755 if (dss_debug)
2756 print_irq_status(irqstatus);
2757#endif
2758 /* Ack the interrupt. Do it here before clocks are possibly turned
2759 * off */
2760 dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
2761 /* flush posted write */
2762 dispc_read_reg(DISPC_IRQSTATUS);
2763
2764 /* make a copy and unlock, so that isrs can unregister
2765 * themselves */
2766 memcpy(registered_isr, dispc.registered_isr,
2767 sizeof(registered_isr));
2768
2769 spin_unlock(&dispc.irq_lock);
2770
2771 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
2772 isr_data = &registered_isr[i];
2773
2774 if (!isr_data->isr)
2775 continue;
2776
2777 if (isr_data->mask & irqstatus) {
2778 isr_data->isr(isr_data->arg, irqstatus);
2779 handledirqs |= isr_data->mask;
2780 }
2781 }
2782
2783 spin_lock(&dispc.irq_lock);
2784
2785 unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
2786
2787 if (unhandled_errors) {
2788 dispc.error_irqs |= unhandled_errors;
2789
2790 dispc.irq_error_mask &= ~unhandled_errors;
2791 _omap_dispc_set_irqs();
2792
2793 schedule_work(&dispc.error_work);
2794 }
2795
2796 spin_unlock(&dispc.irq_lock);
2797}
2798
2799static void dispc_error_worker(struct work_struct *work)
2800{
2801 int i;
2802 u32 errors;
2803 unsigned long flags;
2804
2805 spin_lock_irqsave(&dispc.irq_lock, flags);
2806 errors = dispc.error_irqs;
2807 dispc.error_irqs = 0;
2808 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2809
2810 if (errors & DISPC_IRQ_GFX_FIFO_UNDERFLOW) {
2811 DSSERR("GFX_FIFO_UNDERFLOW, disabling GFX\n");
2812 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
2813 struct omap_overlay *ovl;
2814 ovl = omap_dss_get_overlay(i);
2815
2816 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
2817 continue;
2818
2819 if (ovl->id == 0) {
2820 dispc_enable_plane(ovl->id, 0);
2821 dispc_go(ovl->manager->id);
2822 mdelay(50);
2823 break;
2824 }
2825 }
2826 }
2827
2828 if (errors & DISPC_IRQ_VID1_FIFO_UNDERFLOW) {
2829 DSSERR("VID1_FIFO_UNDERFLOW, disabling VID1\n");
2830 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
2831 struct omap_overlay *ovl;
2832 ovl = omap_dss_get_overlay(i);
2833
2834 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
2835 continue;
2836
2837 if (ovl->id == 1) {
2838 dispc_enable_plane(ovl->id, 0);
2839 dispc_go(ovl->manager->id);
2840 mdelay(50);
2841 break;
2842 }
2843 }
2844 }
2845
2846 if (errors & DISPC_IRQ_VID2_FIFO_UNDERFLOW) {
2847 DSSERR("VID2_FIFO_UNDERFLOW, disabling VID2\n");
2848 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
2849 struct omap_overlay *ovl;
2850 ovl = omap_dss_get_overlay(i);
2851
2852 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
2853 continue;
2854
2855 if (ovl->id == 2) {
2856 dispc_enable_plane(ovl->id, 0);
2857 dispc_go(ovl->manager->id);
2858 mdelay(50);
2859 break;
2860 }
2861 }
2862 }
2863
2864 if (errors & DISPC_IRQ_SYNC_LOST) {
2865 struct omap_overlay_manager *manager = NULL;
2866 bool enable = false;
2867
2868 DSSERR("SYNC_LOST, disabling LCD\n");
2869
2870 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
2871 struct omap_overlay_manager *mgr;
2872 mgr = omap_dss_get_overlay_manager(i);
2873
2874 if (mgr->id == OMAP_DSS_CHANNEL_LCD) {
2875 manager = mgr;
2876 enable = mgr->device->state ==
2877 OMAP_DSS_DISPLAY_ACTIVE;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02002878 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002879 break;
2880 }
2881 }
2882
2883 if (manager) {
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02002884 struct omap_dss_device *dssdev = manager->device;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002885 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
2886 struct omap_overlay *ovl;
2887 ovl = omap_dss_get_overlay(i);
2888
2889 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
2890 continue;
2891
2892 if (ovl->id != 0 && ovl->manager == manager)
2893 dispc_enable_plane(ovl->id, 0);
2894 }
2895
2896 dispc_go(manager->id);
2897 mdelay(50);
2898 if (enable)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02002899 dssdev->driver->enable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002900 }
2901 }
2902
2903 if (errors & DISPC_IRQ_SYNC_LOST_DIGIT) {
2904 struct omap_overlay_manager *manager = NULL;
2905 bool enable = false;
2906
2907 DSSERR("SYNC_LOST_DIGIT, disabling TV\n");
2908
2909 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
2910 struct omap_overlay_manager *mgr;
2911 mgr = omap_dss_get_overlay_manager(i);
2912
2913 if (mgr->id == OMAP_DSS_CHANNEL_DIGIT) {
2914 manager = mgr;
2915 enable = mgr->device->state ==
2916 OMAP_DSS_DISPLAY_ACTIVE;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02002917 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002918 break;
2919 }
2920 }
2921
2922 if (manager) {
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02002923 struct omap_dss_device *dssdev = manager->device;
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002924 for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
2925 struct omap_overlay *ovl;
2926 ovl = omap_dss_get_overlay(i);
2927
2928 if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
2929 continue;
2930
2931 if (ovl->id != 0 && ovl->manager == manager)
2932 dispc_enable_plane(ovl->id, 0);
2933 }
2934
2935 dispc_go(manager->id);
2936 mdelay(50);
2937 if (enable)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02002938 dssdev->driver->enable(dssdev);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002939 }
2940 }
2941
2942 if (errors & DISPC_IRQ_OCP_ERR) {
2943 DSSERR("OCP_ERR\n");
2944 for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
2945 struct omap_overlay_manager *mgr;
2946 mgr = omap_dss_get_overlay_manager(i);
2947
2948 if (mgr->caps & OMAP_DSS_OVL_CAP_DISPC)
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02002949 mgr->device->driver->disable(mgr->device);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02002950 }
2951 }
2952
2953 spin_lock_irqsave(&dispc.irq_lock, flags);
2954 dispc.irq_error_mask |= errors;
2955 _omap_dispc_set_irqs();
2956 spin_unlock_irqrestore(&dispc.irq_lock, flags);
2957}
2958
2959int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
2960{
2961 void dispc_irq_wait_handler(void *data, u32 mask)
2962 {
2963 complete((struct completion *)data);
2964 }
2965
2966 int r;
2967 DECLARE_COMPLETION_ONSTACK(completion);
2968
2969 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
2970 irqmask);
2971
2972 if (r)
2973 return r;
2974
2975 timeout = wait_for_completion_timeout(&completion, timeout);
2976
2977 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
2978
2979 if (timeout == 0)
2980 return -ETIMEDOUT;
2981
2982 if (timeout == -ERESTARTSYS)
2983 return -ERESTARTSYS;
2984
2985 return 0;
2986}
2987
2988int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
2989 unsigned long timeout)
2990{
2991 void dispc_irq_wait_handler(void *data, u32 mask)
2992 {
2993 complete((struct completion *)data);
2994 }
2995
2996 int r;
2997 DECLARE_COMPLETION_ONSTACK(completion);
2998
2999 r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
3000 irqmask);
3001
3002 if (r)
3003 return r;
3004
3005 timeout = wait_for_completion_interruptible_timeout(&completion,
3006 timeout);
3007
3008 omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
3009
3010 if (timeout == 0)
3011 return -ETIMEDOUT;
3012
3013 if (timeout == -ERESTARTSYS)
3014 return -ERESTARTSYS;
3015
3016 return 0;
3017}
3018
3019#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
3020void dispc_fake_vsync_irq(void)
3021{
3022 u32 irqstatus = DISPC_IRQ_VSYNC;
3023 int i;
3024
Tomi Valkeinenab83b142010-06-09 15:31:01 +03003025 WARN_ON(!in_interrupt());
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003026
3027 for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
3028 struct omap_dispc_isr_data *isr_data;
3029 isr_data = &dispc.registered_isr[i];
3030
3031 if (!isr_data->isr)
3032 continue;
3033
3034 if (isr_data->mask & irqstatus)
3035 isr_data->isr(isr_data->arg, irqstatus);
3036 }
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003037}
3038#endif
3039
3040static void _omap_dispc_initialize_irq(void)
3041{
3042 unsigned long flags;
3043
3044 spin_lock_irqsave(&dispc.irq_lock, flags);
3045
3046 memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
3047
3048 dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
3049
3050 /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
3051 * so clear it */
3052 dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
3053
3054 _omap_dispc_set_irqs();
3055
3056 spin_unlock_irqrestore(&dispc.irq_lock, flags);
3057}
3058
3059void dispc_enable_sidle(void)
3060{
3061 REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
3062}
3063
3064void dispc_disable_sidle(void)
3065{
3066 REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
3067}
3068
3069static void _omap_dispc_initial_config(void)
3070{
3071 u32 l;
3072
3073 l = dispc_read_reg(DISPC_SYSCONFIG);
3074 l = FLD_MOD(l, 2, 13, 12); /* MIDLEMODE: smart standby */
3075 l = FLD_MOD(l, 2, 4, 3); /* SIDLEMODE: smart idle */
3076 l = FLD_MOD(l, 1, 2, 2); /* ENWAKEUP */
3077 l = FLD_MOD(l, 1, 0, 0); /* AUTOIDLE */
3078 dispc_write_reg(DISPC_SYSCONFIG, l);
3079
3080 /* FUNCGATED */
3081 REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
3082
3083 /* L3 firewall setting: enable access to OCM RAM */
3084 /* XXX this should be somewhere in plat-omap */
3085 if (cpu_is_omap24xx())
3086 __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
3087
3088 _dispc_setup_color_conv_coef();
3089
3090 dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
3091
3092 dispc_read_plane_fifo_sizes();
3093}
3094
3095int dispc_init(void)
3096{
3097 u32 rev;
3098
3099 spin_lock_init(&dispc.irq_lock);
3100
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02003101#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
3102 spin_lock_init(&dispc.irq_stats_lock);
3103 dispc.irq_stats.last_reset = jiffies;
3104#endif
3105
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003106 INIT_WORK(&dispc.error_work, dispc_error_worker);
3107
3108 dispc.base = ioremap(DISPC_BASE, DISPC_SZ_REGS);
3109 if (!dispc.base) {
3110 DSSERR("can't ioremap DISPC\n");
3111 return -ENOMEM;
3112 }
3113
3114 enable_clocks(1);
3115
3116 _omap_dispc_initial_config();
3117
3118 _omap_dispc_initialize_irq();
3119
3120 dispc_save_context();
3121
3122 rev = dispc_read_reg(DISPC_REVISION);
3123 printk(KERN_INFO "OMAP DISPC rev %d.%d\n",
3124 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
3125
3126 enable_clocks(0);
3127
3128 return 0;
3129}
3130
3131void dispc_exit(void)
3132{
3133 iounmap(dispc.base);
3134}
3135
3136int dispc_enable_plane(enum omap_plane plane, bool enable)
3137{
3138 DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
3139
3140 enable_clocks(1);
3141 _dispc_enable_plane(plane, enable);
3142 enable_clocks(0);
3143
3144 return 0;
3145}
3146
3147int dispc_setup_plane(enum omap_plane plane,
3148 u32 paddr, u16 screen_width,
3149 u16 pos_x, u16 pos_y,
3150 u16 width, u16 height,
3151 u16 out_width, u16 out_height,
3152 enum omap_color_mode color_mode,
3153 bool ilace,
3154 enum omap_dss_rotation_type rotation_type,
Rajkumar Nfd28a392010-11-04 12:28:42 +01003155 u8 rotation, bool mirror, u8 global_alpha,
3156 u8 pre_mult_alpha)
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003157{
3158 int r = 0;
3159
3160 DSSDBG("dispc_setup_plane %d, pa %x, sw %d, %d,%d, %dx%d -> "
3161 "%dx%d, ilace %d, cmode %x, rot %d, mir %d\n",
3162 plane, paddr, screen_width, pos_x, pos_y,
3163 width, height,
3164 out_width, out_height,
3165 ilace, color_mode,
3166 rotation, mirror);
3167
3168 enable_clocks(1);
3169
3170 r = _dispc_setup_plane(plane,
3171 paddr, screen_width,
3172 pos_x, pos_y,
3173 width, height,
3174 out_width, out_height,
3175 color_mode, ilace,
3176 rotation_type,
3177 rotation, mirror,
Rajkumar Nfd28a392010-11-04 12:28:42 +01003178 global_alpha,
3179 pre_mult_alpha);
Tomi Valkeinen80c39712009-11-12 11:41:42 +02003180
3181 enable_clocks(0);
3182
3183 return r;
3184}