blob: 8d900b05cc741367ae5e6e9a69cce04b78e81897 [file] [log] [blame]
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -07001/* Copyright (c) 2002,2007-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#include <linux/firmware.h>
14#include <linux/slab.h>
15#include <linux/sched.h>
16#include <linux/log2.h>
17
18#include "kgsl.h"
19#include "kgsl_sharedmem.h"
20#include "kgsl_cffdump.h"
21
22#include "adreno.h"
23#include "adreno_pm4types.h"
24#include "adreno_ringbuffer.h"
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -060025#include "adreno_debugfs.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070026
Jeremy Gebbeneebc4612011-08-31 10:15:21 -070027#include "a2xx_reg.h"
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070028#include "a3xx_reg.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070029
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070030#define GSL_RB_NOP_SIZEDWORDS 2
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070031
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070032void adreno_ringbuffer_submit(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070033{
34 BUG_ON(rb->wptr == 0);
35
Lucille Sylvester958dc942011-09-06 18:19:49 -060036 /* Let the pwrscale policy know that new commands have
37 been submitted. */
38 kgsl_pwrscale_busy(rb->device);
39
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070040 /*synchronize memory before informing the hardware of the
41 *new commands.
42 */
43 mb();
44
45 adreno_regwrite(rb->device, REG_CP_RB_WPTR, rb->wptr);
46}
47
Carter Cooper6dd94c82011-10-13 14:43:53 -060048static void
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070049adreno_ringbuffer_waitspace(struct adreno_ringbuffer *rb, unsigned int numcmds,
50 int wptr_ahead)
51{
52 int nopcount;
53 unsigned int freecmds;
54 unsigned int *cmds;
55 uint cmds_gpu;
56
57 /* if wptr ahead, fill the remaining with NOPs */
58 if (wptr_ahead) {
59 /* -1 for header */
60 nopcount = rb->sizedwords - rb->wptr - 1;
61
62 cmds = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
63 cmds_gpu = rb->buffer_desc.gpuaddr + sizeof(uint)*rb->wptr;
64
Jordan Crouse084427d2011-07-28 08:37:58 -060065 GSL_RB_WRITE(cmds, cmds_gpu, cp_nop_packet(nopcount));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070066
67 /* Make sure that rptr is not 0 before submitting
68 * commands at the end of ringbuffer. We do not
69 * want the rptr and wptr to become equal when
70 * the ringbuffer is not empty */
71 do {
72 GSL_RB_GET_READPTR(rb, &rb->rptr);
73 } while (!rb->rptr);
74
75 rb->wptr++;
76
77 adreno_ringbuffer_submit(rb);
78
79 rb->wptr = 0;
80 }
81
82 /* wait for space in ringbuffer */
83 do {
84 GSL_RB_GET_READPTR(rb, &rb->rptr);
85
86 freecmds = rb->rptr - rb->wptr;
87
88 } while ((freecmds != 0) && (freecmds <= numcmds));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070089}
90
Jordan Crouseb4d31bd2012-02-01 22:11:12 -070091unsigned int *adreno_ringbuffer_allocspace(struct adreno_ringbuffer *rb,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070092 unsigned int numcmds)
93{
94 unsigned int *ptr = NULL;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070095
96 BUG_ON(numcmds >= rb->sizedwords);
97
98 GSL_RB_GET_READPTR(rb, &rb->rptr);
99 /* check for available space */
100 if (rb->wptr >= rb->rptr) {
101 /* wptr ahead or equal to rptr */
102 /* reserve dwords for nop packet */
103 if ((rb->wptr + numcmds) > (rb->sizedwords -
104 GSL_RB_NOP_SIZEDWORDS))
Carter Cooper6dd94c82011-10-13 14:43:53 -0600105 adreno_ringbuffer_waitspace(rb, numcmds, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700106 } else {
107 /* wptr behind rptr */
108 if ((rb->wptr + numcmds) >= rb->rptr)
Carter Cooper6dd94c82011-10-13 14:43:53 -0600109 adreno_ringbuffer_waitspace(rb, numcmds, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700110 /* check for remaining space */
111 /* reserve dwords for nop packet */
112 if ((rb->wptr + numcmds) > (rb->sizedwords -
113 GSL_RB_NOP_SIZEDWORDS))
Carter Cooper6dd94c82011-10-13 14:43:53 -0600114 adreno_ringbuffer_waitspace(rb, numcmds, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700115 }
116
Carter Cooper6dd94c82011-10-13 14:43:53 -0600117 ptr = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
118 rb->wptr += numcmds;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700119
120 return ptr;
121}
122
123static int _load_firmware(struct kgsl_device *device, const char *fwfile,
124 void **data, int *len)
125{
126 const struct firmware *fw = NULL;
127 int ret;
128
129 ret = request_firmware(&fw, fwfile, device->dev);
130
131 if (ret) {
132 KGSL_DRV_ERR(device, "request_firmware(%s) failed: %d\n",
133 fwfile, ret);
134 return ret;
135 }
136
137 *data = kmalloc(fw->size, GFP_KERNEL);
138
139 if (*data) {
140 memcpy(*data, fw->data, fw->size);
141 *len = fw->size;
142 } else
143 KGSL_MEM_ERR(device, "kmalloc(%d) failed\n", fw->size);
144
145 release_firmware(fw);
146 return (*data != NULL) ? 0 : -ENOMEM;
147}
148
149static int adreno_ringbuffer_load_pm4_ucode(struct kgsl_device *device)
150{
151 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700152 int i, ret = 0;
153
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700154 if (adreno_dev->pm4_fw == NULL) {
155 int len;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600156 void *ptr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700157
Jordan Crouse505df9c2011-07-28 08:37:59 -0600158 ret = _load_firmware(device, adreno_dev->pm4_fwfile,
159 &ptr, &len);
160
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700161 if (ret)
162 goto err;
163
164 /* PM4 size is 3 dword aligned plus 1 dword of version */
165 if (len % ((sizeof(uint32_t) * 3)) != sizeof(uint32_t)) {
166 KGSL_DRV_ERR(device, "Bad firmware size: %d\n", len);
167 ret = -EINVAL;
Jeremy Gebben79acee62011-08-08 16:44:07 -0600168 kfree(ptr);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700169 goto err;
170 }
171
172 adreno_dev->pm4_fw_size = len / sizeof(uint32_t);
173 adreno_dev->pm4_fw = ptr;
174 }
175
176 KGSL_DRV_INFO(device, "loading pm4 ucode version: %d\n",
177 adreno_dev->pm4_fw[0]);
178
179 adreno_regwrite(device, REG_CP_DEBUG, 0x02000000);
180 adreno_regwrite(device, REG_CP_ME_RAM_WADDR, 0);
181 for (i = 1; i < adreno_dev->pm4_fw_size; i++)
182 adreno_regwrite(device, REG_CP_ME_RAM_DATA,
183 adreno_dev->pm4_fw[i]);
184err:
185 return ret;
186}
187
188static int adreno_ringbuffer_load_pfp_ucode(struct kgsl_device *device)
189{
190 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700191 int i, ret = 0;
192
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700193 if (adreno_dev->pfp_fw == NULL) {
194 int len;
Jordan Crouse505df9c2011-07-28 08:37:59 -0600195 void *ptr;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700196
Jordan Crouse505df9c2011-07-28 08:37:59 -0600197 ret = _load_firmware(device, adreno_dev->pfp_fwfile,
198 &ptr, &len);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700199 if (ret)
200 goto err;
201
202 /* PFP size shold be dword aligned */
203 if (len % sizeof(uint32_t) != 0) {
204 KGSL_DRV_ERR(device, "Bad firmware size: %d\n", len);
205 ret = -EINVAL;
Jeremy Gebben79acee62011-08-08 16:44:07 -0600206 kfree(ptr);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700207 goto err;
208 }
209
210 adreno_dev->pfp_fw_size = len / sizeof(uint32_t);
211 adreno_dev->pfp_fw = ptr;
212 }
213
214 KGSL_DRV_INFO(device, "loading pfp ucode version: %d\n",
215 adreno_dev->pfp_fw[0]);
216
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700217 adreno_regwrite(device, adreno_dev->gpudev->reg_cp_pfp_ucode_addr, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700218 for (i = 1; i < adreno_dev->pfp_fw_size; i++)
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700219 adreno_regwrite(device,
220 adreno_dev->gpudev->reg_cp_pfp_ucode_data,
221 adreno_dev->pfp_fw[i]);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700222err:
223 return ret;
224}
225
226int adreno_ringbuffer_start(struct adreno_ringbuffer *rb, unsigned int init_ram)
227{
228 int status;
229 /*cp_rb_cntl_u cp_rb_cntl; */
230 union reg_cp_rb_cntl cp_rb_cntl;
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700231 unsigned int rb_cntl;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700232 struct kgsl_device *device = rb->device;
Jeremy Gebbenddf6b572011-09-09 13:39:49 -0700233 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700234
235 if (rb->flags & KGSL_FLAGS_STARTED)
236 return 0;
237
Carter Coopercb3e8eb2012-04-11 09:39:40 -0600238 if (init_ram)
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700239 rb->timestamp[KGSL_MEMSTORE_GLOBAL] = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700240
241 kgsl_sharedmem_set(&rb->memptrs_desc, 0, 0,
242 sizeof(struct kgsl_rbmemptrs));
243
244 kgsl_sharedmem_set(&rb->buffer_desc, 0, 0xAA,
245 (rb->sizedwords << 2));
246
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700247 if (adreno_is_a2xx(adreno_dev)) {
248 adreno_regwrite(device, REG_CP_RB_WPTR_BASE,
249 (rb->memptrs_desc.gpuaddr
250 + GSL_RB_MEMPTRS_WPTRPOLL_OFFSET));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700251
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700252 /* setup WPTR delay */
253 adreno_regwrite(device, REG_CP_RB_WPTR_DELAY,
254 0 /*0x70000010 */);
255 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700256
257 /*setup REG_CP_RB_CNTL */
258 adreno_regread(device, REG_CP_RB_CNTL, &rb_cntl);
259 cp_rb_cntl.val = rb_cntl;
260
261 /*
262 * The size of the ringbuffer in the hardware is the log2
263 * representation of the size in quadwords (sizedwords / 2)
264 */
265 cp_rb_cntl.f.rb_bufsz = ilog2(rb->sizedwords >> 1);
266
267 /*
268 * Specify the quadwords to read before updating mem RPTR.
269 * Like above, pass the log2 representation of the blocksize
270 * in quadwords.
271 */
272 cp_rb_cntl.f.rb_blksz = ilog2(KGSL_RB_BLKSIZE >> 3);
273
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700274 if (adreno_is_a2xx(adreno_dev)) {
275 /* WPTR polling */
276 cp_rb_cntl.f.rb_poll_en = GSL_RB_CNTL_POLL_EN;
277 }
278
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700279 /* mem RPTR writebacks */
280 cp_rb_cntl.f.rb_no_update = GSL_RB_CNTL_NO_UPDATE;
281
282 adreno_regwrite(device, REG_CP_RB_CNTL, cp_rb_cntl.val);
283
284 adreno_regwrite(device, REG_CP_RB_BASE, rb->buffer_desc.gpuaddr);
285
286 adreno_regwrite(device, REG_CP_RB_RPTR_ADDR,
287 rb->memptrs_desc.gpuaddr +
288 GSL_RB_MEMPTRS_RPTR_OFFSET);
289
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700290 if (adreno_is_a3xx(adreno_dev)) {
291 /* enable access protection to privileged registers */
292 adreno_regwrite(device, A3XX_CP_PROTECT_CTRL, 0x00000007);
293
294 /* RBBM registers */
295 adreno_regwrite(device, A3XX_CP_PROTECT_REG_0, 0x63000040);
296 adreno_regwrite(device, A3XX_CP_PROTECT_REG_1, 0x62000080);
297 adreno_regwrite(device, A3XX_CP_PROTECT_REG_2, 0x600000CC);
298 adreno_regwrite(device, A3XX_CP_PROTECT_REG_3, 0x60000108);
299 adreno_regwrite(device, A3XX_CP_PROTECT_REG_4, 0x64000140);
300 adreno_regwrite(device, A3XX_CP_PROTECT_REG_5, 0x66000400);
301
302 /* CP registers */
303 adreno_regwrite(device, A3XX_CP_PROTECT_REG_6, 0x65000700);
304 adreno_regwrite(device, A3XX_CP_PROTECT_REG_7, 0x610007D8);
305 adreno_regwrite(device, A3XX_CP_PROTECT_REG_8, 0x620007E0);
306 adreno_regwrite(device, A3XX_CP_PROTECT_REG_9, 0x61001178);
307 adreno_regwrite(device, A3XX_CP_PROTECT_REG_A, 0x64001180);
308
309 /* RB registers */
310 adreno_regwrite(device, A3XX_CP_PROTECT_REG_B, 0x60003300);
311
312 /* VBIF registers */
313 adreno_regwrite(device, A3XX_CP_PROTECT_REG_C, 0x6B00C000);
314 }
315
316 if (adreno_is_a2xx(adreno_dev)) {
317 /* explicitly clear all cp interrupts */
318 adreno_regwrite(device, REG_CP_INT_ACK, 0xFFFFFFFF);
319 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700320
321 /* setup scratch/timestamp */
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700322 adreno_regwrite(device, REG_SCRATCH_ADDR, device->memstore.gpuaddr +
323 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
324 soptimestamp));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700325
326 adreno_regwrite(device, REG_SCRATCH_UMSK,
327 GSL_RB_MEMPTRS_SCRATCH_MASK);
328
329 /* load the CP ucode */
330
331 status = adreno_ringbuffer_load_pm4_ucode(device);
332 if (status != 0)
333 return status;
334
335 /* load the prefetch parser ucode */
336 status = adreno_ringbuffer_load_pfp_ucode(device);
337 if (status != 0)
338 return status;
339
Kevin Matlageff806df2012-05-07 18:13:21 -0600340 /* CP ROQ queue sizes (bytes) - RB:16, ST:16, IB1:32, IB2:64 */
Kevin Matlagee8d35862012-04-26 12:58:15 -0600341 if (adreno_is_a305(adreno_dev) || adreno_is_a320(adreno_dev))
Kevin Matlageff806df2012-05-07 18:13:21 -0600342 adreno_regwrite(device, REG_CP_QUEUE_THRESHOLDS, 0x000E0602);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700343
344 rb->rptr = 0;
345 rb->wptr = 0;
346
347 /* clear ME_HALT to start micro engine */
348 adreno_regwrite(device, REG_CP_ME_CNTL, 0);
349
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700350 /* ME init is GPU specific, so jump into the sub-function */
351 adreno_dev->gpudev->rb_init(adreno_dev, rb);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700352
353 /* idle device to validate ME INIT */
354 status = adreno_idle(device, KGSL_TIMEOUT_DEFAULT);
355
356 if (status == 0)
357 rb->flags |= KGSL_FLAGS_STARTED;
358
359 return status;
360}
361
Carter Cooper6dd94c82011-10-13 14:43:53 -0600362void adreno_ringbuffer_stop(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700363{
364 if (rb->flags & KGSL_FLAGS_STARTED) {
365 /* ME_HALT */
366 adreno_regwrite(rb->device, REG_CP_ME_CNTL, 0x10000000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700367 rb->flags &= ~KGSL_FLAGS_STARTED;
368 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700369}
370
371int adreno_ringbuffer_init(struct kgsl_device *device)
372{
373 int status;
374 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
375 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
376
377 rb->device = device;
378 /*
379 * It is silly to convert this to words and then back to bytes
380 * immediately below, but most of the rest of the code deals
381 * in words, so we might as well only do the math once
382 */
383 rb->sizedwords = KGSL_RB_SIZE >> 2;
384
385 /* allocate memory for ringbuffer */
386 status = kgsl_allocate_contiguous(&rb->buffer_desc,
387 (rb->sizedwords << 2));
388
389 if (status != 0) {
390 adreno_ringbuffer_close(rb);
391 return status;
392 }
393
394 /* allocate memory for polling and timestamps */
395 /* This really can be at 4 byte alignment boundry but for using MMU
396 * we need to make it at page boundary */
397 status = kgsl_allocate_contiguous(&rb->memptrs_desc,
398 sizeof(struct kgsl_rbmemptrs));
399
400 if (status != 0) {
401 adreno_ringbuffer_close(rb);
402 return status;
403 }
404
405 /* overlay structure on memptrs memory */
406 rb->memptrs = (struct kgsl_rbmemptrs *) rb->memptrs_desc.hostptr;
407
408 return 0;
409}
410
Carter Cooper6dd94c82011-10-13 14:43:53 -0600411void adreno_ringbuffer_close(struct adreno_ringbuffer *rb)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700412{
413 struct adreno_device *adreno_dev = ADRENO_DEVICE(rb->device);
414
415 kgsl_sharedmem_free(&rb->buffer_desc);
416 kgsl_sharedmem_free(&rb->memptrs_desc);
417
418 kfree(adreno_dev->pfp_fw);
419 kfree(adreno_dev->pm4_fw);
420
421 adreno_dev->pfp_fw = NULL;
422 adreno_dev->pm4_fw = NULL;
423
424 memset(rb, 0, sizeof(struct adreno_ringbuffer));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700425}
426
427static uint32_t
428adreno_ringbuffer_addcmds(struct adreno_ringbuffer *rb,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700429 struct adreno_context *context,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700430 unsigned int flags, unsigned int *cmds,
431 int sizedwords)
432{
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700433 struct adreno_device *adreno_dev = ADRENO_DEVICE(rb->device);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700434 unsigned int *ringcmds;
435 unsigned int timestamp;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700436 unsigned int total_sizedwords = sizedwords;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700437 unsigned int i;
438 unsigned int rcmd_gpu;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700439 unsigned int context_id = KGSL_MEMSTORE_GLOBAL;
440 unsigned int gpuaddr = rb->device->memstore.gpuaddr;
441
442 if (context != NULL) {
443 /*
444 * if the context was not created with per context timestamp
445 * support, we must use the global timestamp since issueibcmds
446 * will be returning that one.
447 */
448 if (context->flags & CTXT_FLAGS_PER_CONTEXT_TS)
449 context_id = context->id;
450 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700451
452 /* reserve space to temporarily turn off protected mode
453 * error checking if needed
454 */
455 total_sizedwords += flags & KGSL_CMD_FLAGS_PMODE ? 4 : 0;
456 total_sizedwords += !(flags & KGSL_CMD_FLAGS_NO_TS_CMP) ? 7 : 0;
457 total_sizedwords += !(flags & KGSL_CMD_FLAGS_NOT_KERNEL_CMD) ? 2 : 0;
458
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700459 if (adreno_is_a3xx(adreno_dev))
460 total_sizedwords += 7;
461
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700462 total_sizedwords += 2; /* scratchpad ts for recovery */
463 if (context) {
464 total_sizedwords += 3; /* sop timestamp */
465 total_sizedwords += 4; /* eop timestamp */
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530466 total_sizedwords += 3; /* global timestamp without cache
467 * flush for non-zero context */
468 } else {
469 total_sizedwords += 4; /* global timestamp for recovery*/
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700470 }
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700471
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700472 ringcmds = adreno_ringbuffer_allocspace(rb, total_sizedwords);
473 rcmd_gpu = rb->buffer_desc.gpuaddr
474 + sizeof(uint)*(rb->wptr-total_sizedwords);
475
476 if (!(flags & KGSL_CMD_FLAGS_NOT_KERNEL_CMD)) {
Jordan Crouse084427d2011-07-28 08:37:58 -0600477 GSL_RB_WRITE(ringcmds, rcmd_gpu, cp_nop_packet(1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700478 GSL_RB_WRITE(ringcmds, rcmd_gpu, KGSL_CMD_IDENTIFIER);
479 }
480 if (flags & KGSL_CMD_FLAGS_PMODE) {
481 /* disable protected mode error checking */
482 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600483 cp_type3_packet(CP_SET_PROTECTED_MODE, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700484 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0);
485 }
486
487 for (i = 0; i < sizedwords; i++) {
488 GSL_RB_WRITE(ringcmds, rcmd_gpu, *cmds);
489 cmds++;
490 }
491
492 if (flags & KGSL_CMD_FLAGS_PMODE) {
493 /* re-enable protected mode error checking */
494 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600495 cp_type3_packet(CP_SET_PROTECTED_MODE, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700496 GSL_RB_WRITE(ringcmds, rcmd_gpu, 1);
497 }
498
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700499 /* always increment the global timestamp. once. */
500 rb->timestamp[KGSL_MEMSTORE_GLOBAL]++;
501 if (context) {
502 if (context_id == KGSL_MEMSTORE_GLOBAL)
503 rb->timestamp[context_id] =
504 rb->timestamp[KGSL_MEMSTORE_GLOBAL];
505 else
506 rb->timestamp[context_id]++;
507 }
508 timestamp = rb->timestamp[context_id];
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700509
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700510 /* scratchpad ts for recovery */
Jordan Crouse084427d2011-07-28 08:37:58 -0600511 GSL_RB_WRITE(ringcmds, rcmd_gpu, cp_type0_packet(REG_CP_TIMESTAMP, 1));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700512 GSL_RB_WRITE(ringcmds, rcmd_gpu, rb->timestamp[KGSL_MEMSTORE_GLOBAL]);
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700513
514 if (adreno_is_a3xx(adreno_dev)) {
515 /*
516 * FLush HLSQ lazy updates to make sure there are no
517 * rsources pending for indirect loads after the timestamp
518 */
519
520 GSL_RB_WRITE(ringcmds, rcmd_gpu,
521 cp_type3_packet(CP_EVENT_WRITE, 1));
522 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0x07); /* HLSQ_FLUSH */
523 GSL_RB_WRITE(ringcmds, rcmd_gpu,
524 cp_type3_packet(CP_WAIT_FOR_IDLE, 1));
525 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0x00);
526 }
527
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700528 if (context) {
529 /* start-of-pipeline timestamp */
530 GSL_RB_WRITE(ringcmds, rcmd_gpu,
531 cp_type3_packet(CP_MEM_WRITE, 2));
532 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
533 KGSL_MEMSTORE_OFFSET(context->id, soptimestamp)));
534 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
535
536 /* end-of-pipeline timestamp */
537 GSL_RB_WRITE(ringcmds, rcmd_gpu,
538 cp_type3_packet(CP_EVENT_WRITE, 3));
539 GSL_RB_WRITE(ringcmds, rcmd_gpu, CACHE_FLUSH_TS);
540 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
541 KGSL_MEMSTORE_OFFSET(context->id, eoptimestamp)));
542 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700543
Rajesh Kemisettic5699302012-04-21 21:09:05 +0530544 GSL_RB_WRITE(ringcmds, rcmd_gpu,
545 cp_type3_packet(CP_MEM_WRITE, 2));
546 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
547 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
548 eoptimestamp)));
549 GSL_RB_WRITE(ringcmds, rcmd_gpu,
550 rb->timestamp[KGSL_MEMSTORE_GLOBAL]);
551 } else {
552 GSL_RB_WRITE(ringcmds, rcmd_gpu,
553 cp_type3_packet(CP_EVENT_WRITE, 3));
554 GSL_RB_WRITE(ringcmds, rcmd_gpu, CACHE_FLUSH_TS);
555 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
556 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
557 eoptimestamp)));
558 GSL_RB_WRITE(ringcmds, rcmd_gpu,
559 rb->timestamp[KGSL_MEMSTORE_GLOBAL]);
560 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700561
562 if (!(flags & KGSL_CMD_FLAGS_NO_TS_CMP)) {
563 /* Conditional execution based on memory values */
564 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600565 cp_type3_packet(CP_COND_EXEC, 4));
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700566 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
567 KGSL_MEMSTORE_OFFSET(
568 context_id, ts_cmp_enable)) >> 2);
569 GSL_RB_WRITE(ringcmds, rcmd_gpu, (gpuaddr +
570 KGSL_MEMSTORE_OFFSET(
571 context_id, ref_wait_ts)) >> 2);
572 GSL_RB_WRITE(ringcmds, rcmd_gpu, timestamp);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700573 /* # of conditional command DWORDs */
574 GSL_RB_WRITE(ringcmds, rcmd_gpu, 2);
575 GSL_RB_WRITE(ringcmds, rcmd_gpu,
Jordan Crouse084427d2011-07-28 08:37:58 -0600576 cp_type3_packet(CP_INTERRUPT, 1));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700577 GSL_RB_WRITE(ringcmds, rcmd_gpu, CP_INT_CNTL__RB_INT_MASK);
578 }
579
Jordan Crouseb4d31bd2012-02-01 22:11:12 -0700580 if (adreno_is_a3xx(adreno_dev)) {
581 /* Dummy set-constant to trigger context rollover */
582 GSL_RB_WRITE(ringcmds, rcmd_gpu,
583 cp_type3_packet(CP_SET_CONSTANT, 2));
584 GSL_RB_WRITE(ringcmds, rcmd_gpu,
585 (0x4<<16)|(A3XX_HLSQ_CL_KERNEL_GROUP_X_REG - 0x2000));
586 GSL_RB_WRITE(ringcmds, rcmd_gpu, 0);
587 }
588
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700589 adreno_ringbuffer_submit(rb);
590
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700591 return timestamp;
592}
593
594void
595adreno_ringbuffer_issuecmds(struct kgsl_device *device,
596 unsigned int flags,
597 unsigned int *cmds,
598 int sizedwords)
599{
600 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
601 struct adreno_ringbuffer *rb = &adreno_dev->ringbuffer;
602
603 if (device->state & KGSL_STATE_HUNG)
604 return;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700605 adreno_ringbuffer_addcmds(rb, NULL, flags, cmds, sizedwords);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700606}
607
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600608static bool _parse_ibs(struct kgsl_device_private *dev_priv, uint gpuaddr,
609 int sizedwords);
610
611static bool
612_handle_type3(struct kgsl_device_private *dev_priv, uint *hostaddr)
613{
614 unsigned int opcode = cp_type3_opcode(*hostaddr);
615 switch (opcode) {
616 case CP_INDIRECT_BUFFER_PFD:
617 case CP_INDIRECT_BUFFER_PFE:
618 case CP_COND_INDIRECT_BUFFER_PFE:
619 case CP_COND_INDIRECT_BUFFER_PFD:
620 return _parse_ibs(dev_priv, hostaddr[1], hostaddr[2]);
621 case CP_NOP:
622 case CP_WAIT_FOR_IDLE:
623 case CP_WAIT_REG_MEM:
624 case CP_WAIT_REG_EQ:
625 case CP_WAT_REG_GTE:
626 case CP_WAIT_UNTIL_READ:
627 case CP_WAIT_IB_PFD_COMPLETE:
628 case CP_REG_RMW:
629 case CP_REG_TO_MEM:
630 case CP_MEM_WRITE:
631 case CP_MEM_WRITE_CNTR:
632 case CP_COND_EXEC:
633 case CP_COND_WRITE:
634 case CP_EVENT_WRITE:
635 case CP_EVENT_WRITE_SHD:
636 case CP_EVENT_WRITE_CFL:
637 case CP_EVENT_WRITE_ZPD:
638 case CP_DRAW_INDX:
639 case CP_DRAW_INDX_2:
640 case CP_DRAW_INDX_BIN:
641 case CP_DRAW_INDX_2_BIN:
642 case CP_VIZ_QUERY:
643 case CP_SET_STATE:
644 case CP_SET_CONSTANT:
645 case CP_IM_LOAD:
646 case CP_IM_LOAD_IMMEDIATE:
647 case CP_LOAD_CONSTANT_CONTEXT:
648 case CP_INVALIDATE_STATE:
649 case CP_SET_SHADER_BASES:
650 case CP_SET_BIN_MASK:
651 case CP_SET_BIN_SELECT:
652 case CP_SET_BIN_BASE_OFFSET:
653 case CP_SET_BIN_DATA:
654 case CP_CONTEXT_UPDATE:
655 case CP_INTERRUPT:
656 case CP_IM_STORE:
657 case CP_LOAD_STATE:
658 break;
659 /* these shouldn't come from userspace */
660 case CP_ME_INIT:
661 case CP_SET_PROTECTED_MODE:
662 default:
663 KGSL_CMD_ERR(dev_priv->device, "bad CP opcode %0x\n", opcode);
664 return false;
665 break;
666 }
667
668 return true;
669}
670
671static bool
672_handle_type0(struct kgsl_device_private *dev_priv, uint *hostaddr)
673{
674 unsigned int reg = type0_pkt_offset(*hostaddr);
675 unsigned int cnt = type0_pkt_size(*hostaddr);
676 if (reg < 0x0192 || (reg + cnt) >= 0x8000) {
677 KGSL_CMD_ERR(dev_priv->device, "bad type0 reg: 0x%0x cnt: %d\n",
678 reg, cnt);
679 return false;
680 }
681 return true;
682}
683
684/*
685 * Traverse IBs and dump them to test vector. Detect swap by inspecting
686 * register writes, keeping note of the current state, and dump
687 * framebuffer config to test vector
688 */
689static bool _parse_ibs(struct kgsl_device_private *dev_priv,
690 uint gpuaddr, int sizedwords)
691{
692 static uint level; /* recursion level */
693 bool ret = false;
694 uint *hostaddr, *hoststart;
695 int dwords_left = sizedwords; /* dwords left in the current command
696 buffer */
697 struct kgsl_mem_entry *entry;
698
699 spin_lock(&dev_priv->process_priv->mem_lock);
700 entry = kgsl_sharedmem_find_region(dev_priv->process_priv,
701 gpuaddr, sizedwords * sizeof(uint));
702 spin_unlock(&dev_priv->process_priv->mem_lock);
703 if (entry == NULL) {
704 KGSL_CMD_ERR(dev_priv->device,
705 "no mapping for gpuaddr: 0x%08x\n", gpuaddr);
706 return false;
707 }
708
709 hostaddr = (uint *)kgsl_gpuaddr_to_vaddr(&entry->memdesc, gpuaddr);
710 if (hostaddr == NULL) {
711 KGSL_CMD_ERR(dev_priv->device,
712 "no mapping for gpuaddr: 0x%08x\n", gpuaddr);
713 return false;
714 }
715
716 hoststart = hostaddr;
717
718 level++;
719
720 KGSL_CMD_INFO(dev_priv->device, "ib: gpuaddr:0x%08x, wc:%d, hptr:%p\n",
721 gpuaddr, sizedwords, hostaddr);
722
723 mb();
724 while (dwords_left > 0) {
725 bool cur_ret = true;
726 int count = 0; /* dword count including packet header */
727
728 switch (*hostaddr >> 30) {
729 case 0x0: /* type-0 */
730 count = (*hostaddr >> 16)+2;
731 cur_ret = _handle_type0(dev_priv, hostaddr);
732 break;
733 case 0x1: /* type-1 */
734 count = 2;
735 break;
736 case 0x3: /* type-3 */
737 count = ((*hostaddr >> 16) & 0x3fff) + 2;
738 cur_ret = _handle_type3(dev_priv, hostaddr);
739 break;
740 default:
741 KGSL_CMD_ERR(dev_priv->device, "unexpected type: "
742 "type:%d, word:0x%08x @ 0x%p, gpu:0x%08x\n",
743 *hostaddr >> 30, *hostaddr, hostaddr,
744 gpuaddr+4*(sizedwords-dwords_left));
745 cur_ret = false;
746 count = dwords_left;
747 break;
748 }
749
750 if (!cur_ret) {
751 KGSL_CMD_ERR(dev_priv->device,
752 "bad sub-type: #:%d/%d, v:0x%08x"
753 " @ 0x%p[gb:0x%08x], level:%d\n",
754 sizedwords-dwords_left, sizedwords, *hostaddr,
755 hostaddr, gpuaddr+4*(sizedwords-dwords_left),
756 level);
757
758 if (ADRENO_DEVICE(dev_priv->device)->ib_check_level
759 >= 2)
760 print_hex_dump(KERN_ERR,
761 level == 1 ? "IB1:" : "IB2:",
762 DUMP_PREFIX_OFFSET, 32, 4, hoststart,
763 sizedwords*4, 0);
764 goto done;
765 }
766
767 /* jump to next packet */
768 dwords_left -= count;
769 hostaddr += count;
770 if (dwords_left < 0) {
771 KGSL_CMD_ERR(dev_priv->device,
772 "bad count: c:%d, #:%d/%d, "
773 "v:0x%08x @ 0x%p[gb:0x%08x], level:%d\n",
774 count, sizedwords-(dwords_left+count),
775 sizedwords, *(hostaddr-count), hostaddr-count,
776 gpuaddr+4*(sizedwords-(dwords_left+count)),
777 level);
778 if (ADRENO_DEVICE(dev_priv->device)->ib_check_level
779 >= 2)
780 print_hex_dump(KERN_ERR,
781 level == 1 ? "IB1:" : "IB2:",
782 DUMP_PREFIX_OFFSET, 32, 4, hoststart,
783 sizedwords*4, 0);
784 goto done;
785 }
786 }
787
788 ret = true;
789done:
790 if (!ret)
791 KGSL_DRV_ERR(dev_priv->device,
792 "parsing failed: gpuaddr:0x%08x, "
793 "host:0x%p, wc:%d\n", gpuaddr, hoststart, sizedwords);
794
795 level--;
796
797 return ret;
798}
799
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700800int
801adreno_ringbuffer_issueibcmds(struct kgsl_device_private *dev_priv,
802 struct kgsl_context *context,
803 struct kgsl_ibdesc *ibdesc,
804 unsigned int numibs,
805 uint32_t *timestamp,
806 unsigned int flags)
807{
808 struct kgsl_device *device = dev_priv->device;
809 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
810 unsigned int *link;
811 unsigned int *cmds;
812 unsigned int i;
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600813 struct adreno_context *drawctxt;
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700814 unsigned int start_index = 0;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700815
816 if (device->state & KGSL_STATE_HUNG)
817 return -EBUSY;
818 if (!(adreno_dev->ringbuffer.flags & KGSL_FLAGS_STARTED) ||
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600819 context == NULL || ibdesc == 0 || numibs == 0)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700820 return -EINVAL;
821
Jeremy Gebben3c127f52011-08-08 17:04:11 -0600822 drawctxt = context->devctxt;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700823
824 if (drawctxt->flags & CTXT_FLAGS_GPU_HANG) {
825 KGSL_CTXT_WARN(device, "Context %p caused a gpu hang.."
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700826 " will not accept commands for context %d\n",
827 drawctxt, drawctxt->id);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700828 return -EDEADLK;
829 }
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600830
831 cmds = link = kzalloc(sizeof(unsigned int) * (numibs * 3 + 4),
832 GFP_KERNEL);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700833 if (!link) {
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600834 KGSL_CORE_ERR("kzalloc(%d) failed\n",
835 sizeof(unsigned int) * (numibs * 3 + 4));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700836 return -ENOMEM;
837 }
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700838
839 /*When preamble is enabled, the preamble buffer with state restoration
840 commands are stored in the first node of the IB chain. We can skip that
841 if a context switch hasn't occured */
842
843 if (drawctxt->flags & CTXT_FLAGS_PREAMBLE &&
844 adreno_dev->drawctxt_active == drawctxt)
845 start_index = 1;
846
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600847 if (!start_index) {
848 *cmds++ = cp_nop_packet(1);
849 *cmds++ = KGSL_START_OF_IB_IDENTIFIER;
850 } else {
851 *cmds++ = cp_nop_packet(4);
852 *cmds++ = KGSL_START_OF_IB_IDENTIFIER;
853 *cmds++ = CP_HDR_INDIRECT_BUFFER_PFD;
854 *cmds++ = ibdesc[0].gpuaddr;
855 *cmds++ = ibdesc[0].sizedwords;
856 }
Vijay Krishnamoorthybef66932012-01-24 09:32:05 -0700857 for (i = start_index; i < numibs; i++) {
Jeremy Gebbend0ab6ad2012-04-06 11:13:35 -0600858 if (unlikely(adreno_dev->ib_check_level >= 1 &&
859 !_parse_ibs(dev_priv, ibdesc[i].gpuaddr,
860 ibdesc[i].sizedwords))) {
861 kfree(link);
862 return -EINVAL;
863 }
Jordan Crouse084427d2011-07-28 08:37:58 -0600864 *cmds++ = CP_HDR_INDIRECT_BUFFER_PFD;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700865 *cmds++ = ibdesc[i].gpuaddr;
866 *cmds++ = ibdesc[i].sizedwords;
867 }
868
Shubhraprakash Dasd23ff4b2012-04-05 16:55:54 -0600869 *cmds++ = cp_nop_packet(1);
870 *cmds++ = KGSL_END_OF_IB_IDENTIFIER;
871
Shubhraprakash Das1c528262012-04-26 17:38:13 -0600872 kgsl_setstate(&device->mmu,
Shubhraprakash Das767fdda2011-08-15 15:49:45 -0600873 kgsl_mmu_pt_get_flags(device->mmu.hwpagetable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700874 device->id));
875
876 adreno_drawctxt_switch(adreno_dev, drawctxt, flags);
877
878 *timestamp = adreno_ringbuffer_addcmds(&adreno_dev->ringbuffer,
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700879 drawctxt,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700880 KGSL_CMD_FLAGS_NOT_KERNEL_CMD,
881 &link[0], (cmds - link));
882
883 KGSL_CMD_INFO(device, "ctxt %d g %08x numibs %d ts %d\n",
884 context->id, (unsigned int)ibdesc, numibs, *timestamp);
885
886 kfree(link);
887
888#ifdef CONFIG_MSM_KGSL_CFF_DUMP
889 /*
890 * insert wait for idle after every IB1
891 * this is conservative but works reliably and is ok
892 * even for performance simulations
893 */
894 adreno_idle(device, KGSL_TIMEOUT_DEFAULT);
895#endif
896
897 return 0;
898}
899
900int adreno_ringbuffer_extract(struct adreno_ringbuffer *rb,
901 unsigned int *temp_rb_buffer,
902 int *rb_size)
903{
904 struct kgsl_device *device = rb->device;
905 unsigned int rb_rptr;
906 unsigned int retired_timestamp;
907 unsigned int temp_idx = 0;
908 unsigned int value;
909 unsigned int val1;
910 unsigned int val2;
911 unsigned int val3;
912 unsigned int copy_rb_contents = 0;
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700913 struct kgsl_context *context;
914 unsigned int context_id;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700915
916 GSL_RB_GET_READPTR(rb, &rb->rptr);
917
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700918 /* current_context is the context that is presently active in the
919 * GPU, i.e the context in which the hang is caused */
920 kgsl_sharedmem_readl(&device->memstore, &context_id,
921 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
922 current_context));
923 KGSL_DRV_ERR(device, "Last context id: %d\n", context_id);
924 context = idr_find(&device->context_idr, context_id);
925 if (context == NULL) {
926 KGSL_DRV_ERR(device,
927 "GPU recovery from hang not possible because last"
928 " context id is invalid.\n");
929 return -EINVAL;
930 }
931 retired_timestamp = device->ftbl->readtimestamp(device, context,
932 KGSL_TIMESTAMP_RETIRED);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700933 KGSL_DRV_ERR(device, "GPU successfully executed till ts: %x\n",
934 retired_timestamp);
935 /*
936 * We need to go back in history by 4 dwords from the current location
937 * of read pointer as 4 dwords are read to match the end of a command.
938 * Also, take care of wrap around when moving back
939 */
940 if (rb->rptr >= 4)
941 rb_rptr = (rb->rptr - 4) * sizeof(unsigned int);
942 else
943 rb_rptr = rb->buffer_desc.size -
944 ((4 - rb->rptr) * sizeof(unsigned int));
945 /* Read the rb contents going backwards to locate end of last
946 * sucessfully executed command */
947 while ((rb_rptr / sizeof(unsigned int)) != rb->wptr) {
948 kgsl_sharedmem_readl(&rb->buffer_desc, &value, rb_rptr);
949 if (value == retired_timestamp) {
950 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
951 rb->buffer_desc.size);
952 kgsl_sharedmem_readl(&rb->buffer_desc, &val1, rb_rptr);
953 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
954 rb->buffer_desc.size);
955 kgsl_sharedmem_readl(&rb->buffer_desc, &val2, rb_rptr);
956 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
957 rb->buffer_desc.size);
958 kgsl_sharedmem_readl(&rb->buffer_desc, &val3, rb_rptr);
959 /* match the pattern found at the end of a command */
960 if ((val1 == 2 &&
Jordan Crouse084427d2011-07-28 08:37:58 -0600961 val2 == cp_type3_packet(CP_INTERRUPT, 1)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700962 && val3 == CP_INT_CNTL__RB_INT_MASK) ||
Jordan Crouse084427d2011-07-28 08:37:58 -0600963 (val1 == cp_type3_packet(CP_EVENT_WRITE, 3)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700964 && val2 == CACHE_FLUSH_TS &&
965 val3 == (rb->device->memstore.gpuaddr +
Carter Cooper7e7f02e2012-02-15 09:36:31 -0700966 KGSL_MEMSTORE_OFFSET(context_id,
967 eoptimestamp)))) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700968 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
969 rb->buffer_desc.size);
970 KGSL_DRV_ERR(device,
971 "Found end of last executed "
972 "command at offset: %x\n",
973 rb_rptr / sizeof(unsigned int));
974 break;
975 } else {
976 if (rb_rptr < (3 * sizeof(unsigned int)))
977 rb_rptr = rb->buffer_desc.size -
978 (3 * sizeof(unsigned int))
979 + rb_rptr;
980 else
981 rb_rptr -= (3 * sizeof(unsigned int));
982 }
983 }
984
985 if (rb_rptr == 0)
986 rb_rptr = rb->buffer_desc.size - sizeof(unsigned int);
987 else
988 rb_rptr -= sizeof(unsigned int);
989 }
990
991 if ((rb_rptr / sizeof(unsigned int)) == rb->wptr) {
992 KGSL_DRV_ERR(device,
993 "GPU recovery from hang not possible because last"
994 " successful timestamp is overwritten\n");
995 return -EINVAL;
996 }
997 /* rb_rptr is now pointing to the first dword of the command following
998 * the last sucessfully executed command sequence. Assumption is that
999 * GPU is hung in the command sequence pointed by rb_rptr */
1000 /* make sure the GPU is not hung in a command submitted by kgsl
1001 * itself */
1002 kgsl_sharedmem_readl(&rb->buffer_desc, &val1, rb_rptr);
1003 kgsl_sharedmem_readl(&rb->buffer_desc, &val2,
1004 adreno_ringbuffer_inc_wrapped(rb_rptr,
1005 rb->buffer_desc.size));
Jordan Crouse084427d2011-07-28 08:37:58 -06001006 if (val1 == cp_nop_packet(1) && val2 == KGSL_CMD_IDENTIFIER) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001007 KGSL_DRV_ERR(device,
1008 "GPU recovery from hang not possible because "
1009 "of hang in kgsl command\n");
1010 return -EINVAL;
1011 }
1012
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001013 while ((rb_rptr / sizeof(unsigned int)) != rb->wptr) {
1014 kgsl_sharedmem_readl(&rb->buffer_desc, &value, rb_rptr);
1015 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
1016 rb->buffer_desc.size);
1017 /* check for context switch indicator */
1018 if (value == KGSL_CONTEXT_TO_MEM_IDENTIFIER) {
1019 kgsl_sharedmem_readl(&rb->buffer_desc, &value, rb_rptr);
1020 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
1021 rb->buffer_desc.size);
Jordan Crouse084427d2011-07-28 08:37:58 -06001022 BUG_ON(value != cp_type3_packet(CP_MEM_WRITE, 2));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001023 kgsl_sharedmem_readl(&rb->buffer_desc, &val1, rb_rptr);
1024 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
1025 rb->buffer_desc.size);
1026 BUG_ON(val1 != (device->memstore.gpuaddr +
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001027 KGSL_MEMSTORE_OFFSET(KGSL_MEMSTORE_GLOBAL,
1028 current_context)));
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001029 kgsl_sharedmem_readl(&rb->buffer_desc, &value, rb_rptr);
1030 rb_rptr = adreno_ringbuffer_inc_wrapped(rb_rptr,
1031 rb->buffer_desc.size);
Jordan Crousea400d8d2012-03-16 14:53:39 -06001032
1033 /*
1034 * If other context switches were already lost and
1035 * and the current context is the one that is hanging,
1036 * then we cannot recover. Print an error message
1037 * and leave.
1038 */
1039
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001040 if ((copy_rb_contents == 0) && (value == context_id)) {
Jordan Crousea400d8d2012-03-16 14:53:39 -06001041 KGSL_DRV_ERR(device, "GPU recovery could not "
1042 "find the previous context\n");
1043 return -EINVAL;
1044 }
1045
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001046 /*
1047 * If we were copying the commands and got to this point
1048 * then we need to remove the 3 commands that appear
1049 * before KGSL_CONTEXT_TO_MEM_IDENTIFIER
1050 */
1051 if (temp_idx)
1052 temp_idx -= 3;
1053 /* if context switches to a context that did not cause
1054 * hang then start saving the rb contents as those
1055 * commands can be executed */
Carter Cooper7e7f02e2012-02-15 09:36:31 -07001056 if (value != context_id) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001057 copy_rb_contents = 1;
Jordan Crouse084427d2011-07-28 08:37:58 -06001058 temp_rb_buffer[temp_idx++] = cp_nop_packet(1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001059 temp_rb_buffer[temp_idx++] =
1060 KGSL_CMD_IDENTIFIER;
Jordan Crouse084427d2011-07-28 08:37:58 -06001061 temp_rb_buffer[temp_idx++] = cp_nop_packet(1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001062 temp_rb_buffer[temp_idx++] =
1063 KGSL_CONTEXT_TO_MEM_IDENTIFIER;
1064 temp_rb_buffer[temp_idx++] =
Jordan Crouse084427d2011-07-28 08:37:58 -06001065 cp_type3_packet(CP_MEM_WRITE, 2);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001066 temp_rb_buffer[temp_idx++] = val1;
1067 temp_rb_buffer[temp_idx++] = value;
1068 } else {
1069 copy_rb_contents = 0;
1070 }
1071 } else if (copy_rb_contents)
1072 temp_rb_buffer[temp_idx++] = value;
1073 }
1074
1075 *rb_size = temp_idx;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001076 return 0;
1077}
1078
1079void
1080adreno_ringbuffer_restore(struct adreno_ringbuffer *rb, unsigned int *rb_buff,
1081 int num_rb_contents)
1082{
1083 int i;
1084 unsigned int *ringcmds;
1085 unsigned int rcmd_gpu;
1086
1087 if (!num_rb_contents)
1088 return;
1089
1090 if (num_rb_contents > (rb->buffer_desc.size - rb->wptr)) {
1091 adreno_regwrite(rb->device, REG_CP_RB_RPTR, 0);
1092 rb->rptr = 0;
1093 BUG_ON(num_rb_contents > rb->buffer_desc.size);
1094 }
1095 ringcmds = (unsigned int *)rb->buffer_desc.hostptr + rb->wptr;
1096 rcmd_gpu = rb->buffer_desc.gpuaddr + sizeof(unsigned int) * rb->wptr;
1097 for (i = 0; i < num_rb_contents; i++)
1098 GSL_RB_WRITE(ringcmds, rcmd_gpu, rb_buff[i]);
1099 rb->wptr += num_rb_contents;
1100 adreno_ringbuffer_submit(rb);
1101}