blob: e07589d04f64ed259af4997d8e30ce1caa379288 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Low-Level PCI Support for PC -- Routing of Interrupts
3 *
4 * (c) 1999--2000 Martin Mares <mj@ucw.cz>
5 */
6
7#include <linux/config.h>
8#include <linux/types.h>
9#include <linux/kernel.h>
10#include <linux/pci.h>
11#include <linux/init.h>
12#include <linux/slab.h>
13#include <linux/interrupt.h>
14#include <linux/irq.h>
15#include <linux/dmi.h>
16#include <asm/io.h>
17#include <asm/smp.h>
18#include <asm/io_apic.h>
19#include <asm/hw_irq.h>
20#include <linux/acpi.h>
21
22#include "pci.h"
23
24#define PIRQ_SIGNATURE (('$' << 0) + ('P' << 8) + ('I' << 16) + ('R' << 24))
25#define PIRQ_VERSION 0x0100
26
27static int broken_hp_bios_irq9;
28static int acer_tm360_irqrouting;
29
30static struct irq_routing_table *pirq_table;
31
32static int pirq_enable_irq(struct pci_dev *dev);
33
34/*
35 * Never use: 0, 1, 2 (timer, keyboard, and cascade)
36 * Avoid using: 13, 14 and 15 (FP error and IDE).
37 * Penalize: 3, 4, 6, 7, 12 (known ISA uses: serial, floppy, parallel and mouse)
38 */
39unsigned int pcibios_irq_mask = 0xfff8;
40
41static int pirq_penalty[16] = {
42 1000000, 1000000, 1000000, 1000, 1000, 0, 1000, 1000,
43 0, 0, 0, 0, 1000, 100000, 100000, 100000
44};
45
46struct irq_router {
47 char *name;
48 u16 vendor, device;
49 int (*get)(struct pci_dev *router, struct pci_dev *dev, int pirq);
50 int (*set)(struct pci_dev *router, struct pci_dev *dev, int pirq, int new);
51};
52
53struct irq_router_handler {
54 u16 vendor;
55 int (*probe)(struct irq_router *r, struct pci_dev *router, u16 device);
56};
57
58int (*pcibios_enable_irq)(struct pci_dev *dev) = NULL;
59
60/*
61 * Search 0xf0000 -- 0xfffff for the PCI IRQ Routing Table.
62 */
63
64static struct irq_routing_table * __init pirq_find_routing_table(void)
65{
66 u8 *addr;
67 struct irq_routing_table *rt;
68 int i;
69 u8 sum;
70
71 for(addr = (u8 *) __va(0xf0000); addr < (u8 *) __va(0x100000); addr += 16) {
72 rt = (struct irq_routing_table *) addr;
73 if (rt->signature != PIRQ_SIGNATURE ||
74 rt->version != PIRQ_VERSION ||
75 rt->size % 16 ||
76 rt->size < sizeof(struct irq_routing_table))
77 continue;
78 sum = 0;
79 for(i=0; i<rt->size; i++)
80 sum += addr[i];
81 if (!sum) {
82 DBG("PCI: Interrupt Routing Table found at 0x%p\n", rt);
83 return rt;
84 }
85 }
86 return NULL;
87}
88
89/*
90 * If we have a IRQ routing table, use it to search for peer host
91 * bridges. It's a gross hack, but since there are no other known
92 * ways how to get a list of buses, we have to go this way.
93 */
94
95static void __init pirq_peer_trick(void)
96{
97 struct irq_routing_table *rt = pirq_table;
98 u8 busmap[256];
99 int i;
100 struct irq_info *e;
101
102 memset(busmap, 0, sizeof(busmap));
103 for(i=0; i < (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info); i++) {
104 e = &rt->slots[i];
105#ifdef DEBUG
106 {
107 int j;
108 DBG("%02x:%02x slot=%02x", e->bus, e->devfn/8, e->slot);
109 for(j=0; j<4; j++)
110 DBG(" %d:%02x/%04x", j, e->irq[j].link, e->irq[j].bitmap);
111 DBG("\n");
112 }
113#endif
114 busmap[e->bus] = 1;
115 }
116 for(i = 1; i < 256; i++) {
117 if (!busmap[i] || pci_find_bus(0, i))
118 continue;
119 if (pci_scan_bus(i, &pci_root_ops, NULL))
120 printk(KERN_INFO "PCI: Discovered primary peer bus %02x [IRQ]\n", i);
121 }
122 pcibios_last_bus = -1;
123}
124
125/*
126 * Code for querying and setting of IRQ routes on various interrupt routers.
127 */
128
129void eisa_set_level_irq(unsigned int irq)
130{
131 unsigned char mask = 1 << (irq & 7);
132 unsigned int port = 0x4d0 + (irq >> 3);
133 unsigned char val;
134 static u16 eisa_irq_mask;
135
136 if (irq >= 16 || (1 << irq) & eisa_irq_mask)
137 return;
138
139 eisa_irq_mask |= (1 << irq);
140 printk("PCI: setting IRQ %u as level-triggered\n", irq);
141 val = inb(port);
142 if (!(val & mask)) {
143 DBG(" -> edge");
144 outb(val | mask, port);
145 }
146}
147
148/*
149 * Common IRQ routing practice: nybbles in config space,
150 * offset by some magic constant.
151 */
152static unsigned int read_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr)
153{
154 u8 x;
155 unsigned reg = offset + (nr >> 1);
156
157 pci_read_config_byte(router, reg, &x);
158 return (nr & 1) ? (x >> 4) : (x & 0xf);
159}
160
161static void write_config_nybble(struct pci_dev *router, unsigned offset, unsigned nr, unsigned int val)
162{
163 u8 x;
164 unsigned reg = offset + (nr >> 1);
165
166 pci_read_config_byte(router, reg, &x);
167 x = (nr & 1) ? ((x & 0x0f) | (val << 4)) : ((x & 0xf0) | val);
168 pci_write_config_byte(router, reg, x);
169}
170
171/*
172 * ALI pirq entries are damn ugly, and completely undocumented.
173 * This has been figured out from pirq tables, and it's not a pretty
174 * picture.
175 */
176static int pirq_ali_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
177{
178 static unsigned char irqmap[16] = { 0, 9, 3, 10, 4, 5, 7, 6, 1, 11, 0, 12, 0, 14, 0, 15 };
179
180 return irqmap[read_config_nybble(router, 0x48, pirq-1)];
181}
182
183static int pirq_ali_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
184{
185 static unsigned char irqmap[16] = { 0, 8, 0, 2, 4, 5, 7, 6, 0, 1, 3, 9, 11, 0, 13, 15 };
186 unsigned int val = irqmap[irq];
187
188 if (val) {
189 write_config_nybble(router, 0x48, pirq-1, val);
190 return 1;
191 }
192 return 0;
193}
194
195/*
196 * The Intel PIIX4 pirq rules are fairly simple: "pirq" is
197 * just a pointer to the config space.
198 */
199static int pirq_piix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
200{
201 u8 x;
202
203 pci_read_config_byte(router, pirq, &x);
204 return (x < 16) ? x : 0;
205}
206
207static int pirq_piix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
208{
209 pci_write_config_byte(router, pirq, irq);
210 return 1;
211}
212
213/*
214 * The VIA pirq rules are nibble-based, like ALI,
215 * but without the ugly irq number munging.
216 * However, PIRQD is in the upper instead of lower 4 bits.
217 */
218static int pirq_via_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
219{
220 return read_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq);
221}
222
223static int pirq_via_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
224{
225 write_config_nybble(router, 0x55, pirq == 4 ? 5 : pirq, irq);
226 return 1;
227}
228
229/*
230 * ITE 8330G pirq rules are nibble-based
231 * FIXME: pirqmap may be { 1, 0, 3, 2 },
232 * 2+3 are both mapped to irq 9 on my system
233 */
234static int pirq_ite_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
235{
236 static unsigned char pirqmap[4] = { 1, 0, 2, 3 };
237 return read_config_nybble(router,0x43, pirqmap[pirq-1]);
238}
239
240static int pirq_ite_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
241{
242 static unsigned char pirqmap[4] = { 1, 0, 2, 3 };
243 write_config_nybble(router, 0x43, pirqmap[pirq-1], irq);
244 return 1;
245}
246
247/*
248 * OPTI: high four bits are nibble pointer..
249 * I wonder what the low bits do?
250 */
251static int pirq_opti_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
252{
253 return read_config_nybble(router, 0xb8, pirq >> 4);
254}
255
256static int pirq_opti_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
257{
258 write_config_nybble(router, 0xb8, pirq >> 4, irq);
259 return 1;
260}
261
262/*
263 * Cyrix: nibble offset 0x5C
264 * 0x5C bits 7:4 is INTB bits 3:0 is INTA
265 * 0x5D bits 7:4 is INTD bits 3:0 is INTC
266 */
267static int pirq_cyrix_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
268{
269 return read_config_nybble(router, 0x5C, (pirq-1)^1);
270}
271
272static int pirq_cyrix_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
273{
274 write_config_nybble(router, 0x5C, (pirq-1)^1, irq);
275 return 1;
276}
277
278/*
279 * PIRQ routing for SiS 85C503 router used in several SiS chipsets.
280 * We have to deal with the following issues here:
281 * - vendors have different ideas about the meaning of link values
282 * - some onboard devices (integrated in the chipset) have special
283 * links and are thus routed differently (i.e. not via PCI INTA-INTD)
284 * - different revision of the router have a different layout for
285 * the routing registers, particularly for the onchip devices
286 *
287 * For all routing registers the common thing is we have one byte
288 * per routeable link which is defined as:
289 * bit 7 IRQ mapping enabled (0) or disabled (1)
290 * bits [6:4] reserved (sometimes used for onchip devices)
291 * bits [3:0] IRQ to map to
292 * allowed: 3-7, 9-12, 14-15
293 * reserved: 0, 1, 2, 8, 13
294 *
295 * The config-space registers located at 0x41/0x42/0x43/0x44 are
296 * always used to route the normal PCI INT A/B/C/D respectively.
297 * Apparently there are systems implementing PCI routing table using
298 * link values 0x01-0x04 and others using 0x41-0x44 for PCI INTA..D.
299 * We try our best to handle both link mappings.
300 *
301 * Currently (2003-05-21) it appears most SiS chipsets follow the
302 * definition of routing registers from the SiS-5595 southbridge.
303 * According to the SiS 5595 datasheets the revision id's of the
304 * router (ISA-bridge) should be 0x01 or 0xb0.
305 *
306 * Furthermore we've also seen lspci dumps with revision 0x00 and 0xb1.
307 * Looks like these are used in a number of SiS 5xx/6xx/7xx chipsets.
308 * They seem to work with the current routing code. However there is
309 * some concern because of the two USB-OHCI HCs (original SiS 5595
310 * had only one). YMMV.
311 *
312 * Onchip routing for router rev-id 0x01/0xb0 and probably 0x00/0xb1:
313 *
314 * 0x61: IDEIRQ:
315 * bits [6:5] must be written 01
316 * bit 4 channel-select primary (0), secondary (1)
317 *
318 * 0x62: USBIRQ:
319 * bit 6 OHCI function disabled (0), enabled (1)
320 *
321 * 0x6a: ACPI/SCI IRQ: bits 4-6 reserved
322 *
323 * 0x7e: Data Acq. Module IRQ - bits 4-6 reserved
324 *
325 * We support USBIRQ (in addition to INTA-INTD) and keep the
326 * IDE, ACPI and DAQ routing untouched as set by the BIOS.
327 *
328 * Currently the only reported exception is the new SiS 65x chipset
329 * which includes the SiS 69x southbridge. Here we have the 85C503
330 * router revision 0x04 and there are changes in the register layout
331 * mostly related to the different USB HCs with USB 2.0 support.
332 *
333 * Onchip routing for router rev-id 0x04 (try-and-error observation)
334 *
335 * 0x60/0x61/0x62/0x63: 1xEHCI and 3xOHCI (companion) USB-HCs
336 * bit 6-4 are probably unused, not like 5595
337 */
338
339#define PIRQ_SIS_IRQ_MASK 0x0f
340#define PIRQ_SIS_IRQ_DISABLE 0x80
341#define PIRQ_SIS_USB_ENABLE 0x40
342
343static int pirq_sis_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
344{
345 u8 x;
346 int reg;
347
348 reg = pirq;
349 if (reg >= 0x01 && reg <= 0x04)
350 reg += 0x40;
351 pci_read_config_byte(router, reg, &x);
352 return (x & PIRQ_SIS_IRQ_DISABLE) ? 0 : (x & PIRQ_SIS_IRQ_MASK);
353}
354
355static int pirq_sis_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
356{
357 u8 x;
358 int reg;
359
360 reg = pirq;
361 if (reg >= 0x01 && reg <= 0x04)
362 reg += 0x40;
363 pci_read_config_byte(router, reg, &x);
364 x &= ~(PIRQ_SIS_IRQ_MASK | PIRQ_SIS_IRQ_DISABLE);
365 x |= irq ? irq: PIRQ_SIS_IRQ_DISABLE;
366 pci_write_config_byte(router, reg, x);
367 return 1;
368}
369
370
371/*
372 * VLSI: nibble offset 0x74 - educated guess due to routing table and
373 * config space of VLSI 82C534 PCI-bridge/router (1004:0102)
374 * Tested on HP OmniBook 800 covering PIRQ 1, 2, 4, 8 for onboard
375 * devices, PIRQ 3 for non-pci(!) soundchip and (untested) PIRQ 6
376 * for the busbridge to the docking station.
377 */
378
379static int pirq_vlsi_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
380{
381 if (pirq > 8) {
382 printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
383 return 0;
384 }
385 return read_config_nybble(router, 0x74, pirq-1);
386}
387
388static int pirq_vlsi_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
389{
390 if (pirq > 8) {
391 printk(KERN_INFO "VLSI router pirq escape (%d)\n", pirq);
392 return 0;
393 }
394 write_config_nybble(router, 0x74, pirq-1, irq);
395 return 1;
396}
397
398/*
399 * ServerWorks: PCI interrupts mapped to system IRQ lines through Index
400 * and Redirect I/O registers (0x0c00 and 0x0c01). The Index register
401 * format is (PCIIRQ## | 0x10), e.g.: PCIIRQ10=0x1a. The Redirect
402 * register is a straight binary coding of desired PIC IRQ (low nibble).
403 *
404 * The 'link' value in the PIRQ table is already in the correct format
405 * for the Index register. There are some special index values:
406 * 0x00 for ACPI (SCI), 0x01 for USB, 0x02 for IDE0, 0x04 for IDE1,
407 * and 0x03 for SMBus.
408 */
409static int pirq_serverworks_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
410{
411 outb_p(pirq, 0xc00);
412 return inb(0xc01) & 0xf;
413}
414
415static int pirq_serverworks_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
416{
417 outb_p(pirq, 0xc00);
418 outb_p(irq, 0xc01);
419 return 1;
420}
421
422/* Support for AMD756 PCI IRQ Routing
423 * Jhon H. Caicedo <jhcaiced@osso.org.co>
424 * Jun/21/2001 0.2.0 Release, fixed to use "nybble" functions... (jhcaiced)
425 * Jun/19/2001 Alpha Release 0.1.0 (jhcaiced)
426 * The AMD756 pirq rules are nibble-based
427 * offset 0x56 0-3 PIRQA 4-7 PIRQB
428 * offset 0x57 0-3 PIRQC 4-7 PIRQD
429 */
430static int pirq_amd756_get(struct pci_dev *router, struct pci_dev *dev, int pirq)
431{
432 u8 irq;
433 irq = 0;
434 if (pirq <= 4)
435 {
436 irq = read_config_nybble(router, 0x56, pirq - 1);
437 }
438 printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d get irq : %2d\n",
439 dev->vendor, dev->device, pirq, irq);
440 return irq;
441}
442
443static int pirq_amd756_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
444{
445 printk(KERN_INFO "AMD756: dev %04x:%04x, router pirq : %d SET irq : %2d\n",
446 dev->vendor, dev->device, pirq, irq);
447 if (pirq <= 4)
448 {
449 write_config_nybble(router, 0x56, pirq - 1, irq);
450 }
451 return 1;
452}
453
454#ifdef CONFIG_PCI_BIOS
455
456static int pirq_bios_set(struct pci_dev *router, struct pci_dev *dev, int pirq, int irq)
457{
458 struct pci_dev *bridge;
459 int pin = pci_get_interrupt_pin(dev, &bridge);
460 return pcibios_set_irq_routing(bridge, pin, irq);
461}
462
463#endif
464
465static __init int intel_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
466{
467 static struct pci_device_id pirq_440gx[] = {
468 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_0) },
469 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_2) },
470 { },
471 };
472
473 /* 440GX has a proprietary PIRQ router -- don't use it */
474 if (pci_dev_present(pirq_440gx))
475 return 0;
476
477 switch(device)
478 {
479 case PCI_DEVICE_ID_INTEL_82371FB_0:
480 case PCI_DEVICE_ID_INTEL_82371SB_0:
481 case PCI_DEVICE_ID_INTEL_82371AB_0:
482 case PCI_DEVICE_ID_INTEL_82371MX:
483 case PCI_DEVICE_ID_INTEL_82443MX_0:
484 case PCI_DEVICE_ID_INTEL_82801AA_0:
485 case PCI_DEVICE_ID_INTEL_82801AB_0:
486 case PCI_DEVICE_ID_INTEL_82801BA_0:
487 case PCI_DEVICE_ID_INTEL_82801BA_10:
488 case PCI_DEVICE_ID_INTEL_82801CA_0:
489 case PCI_DEVICE_ID_INTEL_82801CA_12:
490 case PCI_DEVICE_ID_INTEL_82801DB_0:
491 case PCI_DEVICE_ID_INTEL_82801E_0:
492 case PCI_DEVICE_ID_INTEL_82801EB_0:
493 case PCI_DEVICE_ID_INTEL_ESB_1:
494 case PCI_DEVICE_ID_INTEL_ICH6_0:
495 case PCI_DEVICE_ID_INTEL_ICH6_1:
496 case PCI_DEVICE_ID_INTEL_ICH7_0:
497 case PCI_DEVICE_ID_INTEL_ICH7_1:
Jason Gastone285f802005-04-16 15:24:41 -0700498 case PCI_DEVICE_ID_INTEL_ESB2_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 r->name = "PIIX/ICH";
500 r->get = pirq_piix_get;
501 r->set = pirq_piix_set;
502 return 1;
503 }
504 return 0;
505}
506
507static __init int via_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
508{
509 /* FIXME: We should move some of the quirk fixup stuff here */
510 switch(device)
511 {
512 case PCI_DEVICE_ID_VIA_82C586_0:
513 case PCI_DEVICE_ID_VIA_82C596:
514 case PCI_DEVICE_ID_VIA_82C686:
515 case PCI_DEVICE_ID_VIA_8231:
516 /* FIXME: add new ones for 8233/5 */
517 r->name = "VIA";
518 r->get = pirq_via_get;
519 r->set = pirq_via_set;
520 return 1;
521 }
522 return 0;
523}
524
525static __init int vlsi_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
526{
527 switch(device)
528 {
529 case PCI_DEVICE_ID_VLSI_82C534:
530 r->name = "VLSI 82C534";
531 r->get = pirq_vlsi_get;
532 r->set = pirq_vlsi_set;
533 return 1;
534 }
535 return 0;
536}
537
538
539static __init int serverworks_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
540{
541 switch(device)
542 {
543 case PCI_DEVICE_ID_SERVERWORKS_OSB4:
544 case PCI_DEVICE_ID_SERVERWORKS_CSB5:
545 r->name = "ServerWorks";
546 r->get = pirq_serverworks_get;
547 r->set = pirq_serverworks_set;
548 return 1;
549 }
550 return 0;
551}
552
553static __init int sis_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
554{
555 if (device != PCI_DEVICE_ID_SI_503)
556 return 0;
557
558 r->name = "SIS";
559 r->get = pirq_sis_get;
560 r->set = pirq_sis_set;
561 return 1;
562}
563
564static __init int cyrix_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
565{
566 switch(device)
567 {
568 case PCI_DEVICE_ID_CYRIX_5520:
569 r->name = "NatSemi";
570 r->get = pirq_cyrix_get;
571 r->set = pirq_cyrix_set;
572 return 1;
573 }
574 return 0;
575}
576
577static __init int opti_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
578{
579 switch(device)
580 {
581 case PCI_DEVICE_ID_OPTI_82C700:
582 r->name = "OPTI";
583 r->get = pirq_opti_get;
584 r->set = pirq_opti_set;
585 return 1;
586 }
587 return 0;
588}
589
590static __init int ite_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
591{
592 switch(device)
593 {
594 case PCI_DEVICE_ID_ITE_IT8330G_0:
595 r->name = "ITE";
596 r->get = pirq_ite_get;
597 r->set = pirq_ite_set;
598 return 1;
599 }
600 return 0;
601}
602
603static __init int ali_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
604{
605 switch(device)
606 {
607 case PCI_DEVICE_ID_AL_M1533:
608 case PCI_DEVICE_ID_AL_M1563:
609 printk("PCI: Using ALI IRQ Router\n");
610 r->name = "ALI";
611 r->get = pirq_ali_get;
612 r->set = pirq_ali_set;
613 return 1;
614 }
615 return 0;
616}
617
618static __init int amd_router_probe(struct irq_router *r, struct pci_dev *router, u16 device)
619{
620 switch(device)
621 {
622 case PCI_DEVICE_ID_AMD_VIPER_740B:
623 r->name = "AMD756";
624 break;
625 case PCI_DEVICE_ID_AMD_VIPER_7413:
626 r->name = "AMD766";
627 break;
628 case PCI_DEVICE_ID_AMD_VIPER_7443:
629 r->name = "AMD768";
630 break;
631 default:
632 return 0;
633 }
634 r->get = pirq_amd756_get;
635 r->set = pirq_amd756_set;
636 return 1;
637}
638
639static __initdata struct irq_router_handler pirq_routers[] = {
640 { PCI_VENDOR_ID_INTEL, intel_router_probe },
641 { PCI_VENDOR_ID_AL, ali_router_probe },
642 { PCI_VENDOR_ID_ITE, ite_router_probe },
643 { PCI_VENDOR_ID_VIA, via_router_probe },
644 { PCI_VENDOR_ID_OPTI, opti_router_probe },
645 { PCI_VENDOR_ID_SI, sis_router_probe },
646 { PCI_VENDOR_ID_CYRIX, cyrix_router_probe },
647 { PCI_VENDOR_ID_VLSI, vlsi_router_probe },
648 { PCI_VENDOR_ID_SERVERWORKS, serverworks_router_probe },
649 { PCI_VENDOR_ID_AMD, amd_router_probe },
650 /* Someone with docs needs to add the ATI Radeon IGP */
651 { 0, NULL }
652};
653static struct irq_router pirq_router;
654static struct pci_dev *pirq_router_dev;
655
656
657/*
658 * FIXME: should we have an option to say "generic for
659 * chipset" ?
660 */
661
662static void __init pirq_find_router(struct irq_router *r)
663{
664 struct irq_routing_table *rt = pirq_table;
665 struct irq_router_handler *h;
666
667#ifdef CONFIG_PCI_BIOS
668 if (!rt->signature) {
669 printk(KERN_INFO "PCI: Using BIOS for IRQ routing\n");
670 r->set = pirq_bios_set;
671 r->name = "BIOS";
672 return;
673 }
674#endif
675
676 /* Default unless a driver reloads it */
677 r->name = "default";
678 r->get = NULL;
679 r->set = NULL;
680
681 DBG("PCI: Attempting to find IRQ router for %04x:%04x\n",
682 rt->rtr_vendor, rt->rtr_device);
683
684 pirq_router_dev = pci_find_slot(rt->rtr_bus, rt->rtr_devfn);
685 if (!pirq_router_dev) {
686 DBG("PCI: Interrupt router not found at %02x:%02x\n", rt->rtr_bus, rt->rtr_devfn);
687 return;
688 }
689
690 for( h = pirq_routers; h->vendor; h++) {
691 /* First look for a router match */
692 if (rt->rtr_vendor == h->vendor && h->probe(r, pirq_router_dev, rt->rtr_device))
693 break;
694 /* Fall back to a device match */
695 if (pirq_router_dev->vendor == h->vendor && h->probe(r, pirq_router_dev, pirq_router_dev->device))
696 break;
697 }
698 printk(KERN_INFO "PCI: Using IRQ router %s [%04x/%04x] at %s\n",
699 pirq_router.name,
700 pirq_router_dev->vendor,
701 pirq_router_dev->device,
702 pci_name(pirq_router_dev));
703}
704
705static struct irq_info *pirq_get_info(struct pci_dev *dev)
706{
707 struct irq_routing_table *rt = pirq_table;
708 int entries = (rt->size - sizeof(struct irq_routing_table)) / sizeof(struct irq_info);
709 struct irq_info *info;
710
711 for (info = rt->slots; entries--; info++)
712 if (info->bus == dev->bus->number && PCI_SLOT(info->devfn) == PCI_SLOT(dev->devfn))
713 return info;
714 return NULL;
715}
716
717static int pcibios_lookup_irq(struct pci_dev *dev, int assign)
718{
719 u8 pin;
720 struct irq_info *info;
721 int i, pirq, newirq;
722 int irq = 0;
723 u32 mask;
724 struct irq_router *r = &pirq_router;
725 struct pci_dev *dev2 = NULL;
726 char *msg = NULL;
727
728 /* Find IRQ pin */
729 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
730 if (!pin) {
731 DBG(" -> no interrupt pin\n");
732 return 0;
733 }
734 pin = pin - 1;
735
736 /* Find IRQ routing entry */
737
738 if (!pirq_table)
739 return 0;
740
741 DBG("IRQ for %s[%c]", pci_name(dev), 'A' + pin);
742 info = pirq_get_info(dev);
743 if (!info) {
744 DBG(" -> not found in routing table\n");
745 return 0;
746 }
747 pirq = info->irq[pin].link;
748 mask = info->irq[pin].bitmap;
749 if (!pirq) {
750 DBG(" -> not routed\n");
751 return 0;
752 }
753 DBG(" -> PIRQ %02x, mask %04x, excl %04x", pirq, mask, pirq_table->exclusive_irqs);
754 mask &= pcibios_irq_mask;
755
756 /* Work around broken HP Pavilion Notebooks which assign USB to
757 IRQ 9 even though it is actually wired to IRQ 11 */
758
759 if (broken_hp_bios_irq9 && pirq == 0x59 && dev->irq == 9) {
760 dev->irq = 11;
761 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, 11);
762 r->set(pirq_router_dev, dev, pirq, 11);
763 }
764
765 /* same for Acer Travelmate 360, but with CB and irq 11 -> 10 */
766 if (acer_tm360_irqrouting && dev->irq == 11 && dev->vendor == PCI_VENDOR_ID_O2) {
767 pirq = 0x68;
768 mask = 0x400;
769 dev->irq = r->get(pirq_router_dev, dev, pirq);
770 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq);
771 }
772
773 /*
774 * Find the best IRQ to assign: use the one
775 * reported by the device if possible.
776 */
777 newirq = dev->irq;
778 if (!((1 << newirq) & mask)) {
779 if ( pci_probe & PCI_USE_PIRQ_MASK) newirq = 0;
780 else printk(KERN_WARNING "PCI: IRQ %i for device %s doesn't match PIRQ mask - try pci=usepirqmask\n", newirq, pci_name(dev));
781 }
782 if (!newirq && assign) {
783 for (i = 0; i < 16; i++) {
784 if (!(mask & (1 << i)))
785 continue;
786 if (pirq_penalty[i] < pirq_penalty[newirq] && can_request_irq(i, SA_SHIRQ))
787 newirq = i;
788 }
789 }
790 DBG(" -> newirq=%d", newirq);
791
792 /* Check if it is hardcoded */
793 if ((pirq & 0xf0) == 0xf0) {
794 irq = pirq & 0xf;
795 DBG(" -> hardcoded IRQ %d\n", irq);
796 msg = "Hardcoded";
797 } else if ( r->get && (irq = r->get(pirq_router_dev, dev, pirq)) && \
798 ((!(pci_probe & PCI_USE_PIRQ_MASK)) || ((1 << irq) & mask)) ) {
799 DBG(" -> got IRQ %d\n", irq);
800 msg = "Found";
801 } else if (newirq && r->set && (dev->class >> 8) != PCI_CLASS_DISPLAY_VGA) {
802 DBG(" -> assigning IRQ %d", newirq);
803 if (r->set(pirq_router_dev, dev, pirq, newirq)) {
804 eisa_set_level_irq(newirq);
805 DBG(" ... OK\n");
806 msg = "Assigned";
807 irq = newirq;
808 }
809 }
810
811 if (!irq) {
812 DBG(" ... failed\n");
813 if (newirq && mask == (1 << newirq)) {
814 msg = "Guessed";
815 irq = newirq;
816 } else
817 return 0;
818 }
819 printk(KERN_INFO "PCI: %s IRQ %d for device %s\n", msg, irq, pci_name(dev));
820
821 /* Update IRQ for all devices with the same pirq value */
822 while ((dev2 = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev2)) != NULL) {
823 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin);
824 if (!pin)
825 continue;
826 pin--;
827 info = pirq_get_info(dev2);
828 if (!info)
829 continue;
830 if (info->irq[pin].link == pirq) {
831 /* We refuse to override the dev->irq information. Give a warning! */
832 if ( dev2->irq && dev2->irq != irq && \
833 (!(pci_probe & PCI_USE_PIRQ_MASK) || \
834 ((1 << dev2->irq) & mask)) ) {
835#ifndef CONFIG_PCI_MSI
836 printk(KERN_INFO "IRQ routing conflict for %s, have irq %d, want irq %d\n",
837 pci_name(dev2), dev2->irq, irq);
838#endif
839 continue;
840 }
841 dev2->irq = irq;
842 pirq_penalty[irq]++;
843 if (dev != dev2)
844 printk(KERN_INFO "PCI: Sharing IRQ %d with %s\n", irq, pci_name(dev2));
845 }
846 }
847 return 1;
848}
849
850static void __init pcibios_fixup_irqs(void)
851{
852 struct pci_dev *dev = NULL;
853 u8 pin;
854
855 DBG("PCI: IRQ fixup\n");
856 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
857 /*
858 * If the BIOS has set an out of range IRQ number, just ignore it.
859 * Also keep track of which IRQ's are already in use.
860 */
861 if (dev->irq >= 16) {
862 DBG("%s: ignoring bogus IRQ %d\n", pci_name(dev), dev->irq);
863 dev->irq = 0;
864 }
865 /* If the IRQ is already assigned to a PCI device, ignore its ISA use penalty */
866 if (pirq_penalty[dev->irq] >= 100 && pirq_penalty[dev->irq] < 100000)
867 pirq_penalty[dev->irq] = 0;
868 pirq_penalty[dev->irq]++;
869 }
870
871 dev = NULL;
872 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
873 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
874#ifdef CONFIG_X86_IO_APIC
875 /*
876 * Recalculate IRQ numbers if we use the I/O APIC.
877 */
878 if (io_apic_assign_pci_irqs)
879 {
880 int irq;
881
882 if (pin) {
883 pin--; /* interrupt pins are numbered starting from 1 */
884 irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
885 /*
886 * Busses behind bridges are typically not listed in the MP-table.
887 * In this case we have to look up the IRQ based on the parent bus,
888 * parent slot, and pin number. The SMP code detects such bridged
889 * busses itself so we should get into this branch reliably.
890 */
891 if (irq < 0 && dev->bus->parent) { /* go back to the bridge */
892 struct pci_dev * bridge = dev->bus->self;
893
894 pin = (pin + PCI_SLOT(dev->devfn)) % 4;
895 irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
896 PCI_SLOT(bridge->devfn), pin);
897 if (irq >= 0)
898 printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
899 pci_name(bridge), 'A' + pin, irq);
900 }
901 if (irq >= 0) {
902 if (use_pci_vector() &&
903 !platform_legacy_irq(irq))
904 irq = IO_APIC_VECTOR(irq);
905
906 printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
907 pci_name(dev), 'A' + pin, irq);
908 dev->irq = irq;
909 }
910 }
911 }
912#endif
913 /*
914 * Still no IRQ? Try to lookup one...
915 */
916 if (pin && !dev->irq)
917 pcibios_lookup_irq(dev, 0);
918 }
919}
920
921/*
922 * Work around broken HP Pavilion Notebooks which assign USB to
923 * IRQ 9 even though it is actually wired to IRQ 11
924 */
925static int __init fix_broken_hp_bios_irq9(struct dmi_system_id *d)
926{
927 if (!broken_hp_bios_irq9) {
928 broken_hp_bios_irq9 = 1;
929 printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
930 }
931 return 0;
932}
933
934/*
935 * Work around broken Acer TravelMate 360 Notebooks which assign
936 * Cardbus to IRQ 11 even though it is actually wired to IRQ 10
937 */
938static int __init fix_acer_tm360_irqrouting(struct dmi_system_id *d)
939{
940 if (!acer_tm360_irqrouting) {
941 acer_tm360_irqrouting = 1;
942 printk(KERN_INFO "%s detected - fixing broken IRQ routing\n", d->ident);
943 }
944 return 0;
945}
946
947static struct dmi_system_id __initdata pciirq_dmi_table[] = {
948 {
949 .callback = fix_broken_hp_bios_irq9,
950 .ident = "HP Pavilion N5400 Series Laptop",
951 .matches = {
952 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
953 DMI_MATCH(DMI_BIOS_VERSION, "GE.M1.03"),
954 DMI_MATCH(DMI_PRODUCT_VERSION, "HP Pavilion Notebook Model GE"),
955 DMI_MATCH(DMI_BOARD_VERSION, "OmniBook N32N-736"),
956 },
957 },
958 {
959 .callback = fix_acer_tm360_irqrouting,
960 .ident = "Acer TravelMate 36x Laptop",
961 .matches = {
962 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
963 DMI_MATCH(DMI_PRODUCT_NAME, "TravelMate 360"),
964 },
965 },
966 { }
967};
968
969static int __init pcibios_irq_init(void)
970{
971 DBG("PCI: IRQ init\n");
972
973 if (pcibios_enable_irq || raw_pci_ops == NULL)
974 return 0;
975
976 dmi_check_system(pciirq_dmi_table);
977
978 pirq_table = pirq_find_routing_table();
979
980#ifdef CONFIG_PCI_BIOS
981 if (!pirq_table && (pci_probe & PCI_BIOS_IRQ_SCAN))
982 pirq_table = pcibios_get_irq_routing_table();
983#endif
984 if (pirq_table) {
985 pirq_peer_trick();
986 pirq_find_router(&pirq_router);
987 if (pirq_table->exclusive_irqs) {
988 int i;
989 for (i=0; i<16; i++)
990 if (!(pirq_table->exclusive_irqs & (1 << i)))
991 pirq_penalty[i] += 100;
992 }
993 /* If we're using the I/O APIC, avoid using the PCI IRQ routing table */
994 if (io_apic_assign_pci_irqs)
995 pirq_table = NULL;
996 }
997
998 pcibios_enable_irq = pirq_enable_irq;
999
1000 pcibios_fixup_irqs();
1001 return 0;
1002}
1003
1004subsys_initcall(pcibios_irq_init);
1005
1006
1007static void pirq_penalize_isa_irq(int irq)
1008{
1009 /*
1010 * If any ISAPnP device reports an IRQ in its list of possible
1011 * IRQ's, we try to avoid assigning it to PCI devices.
1012 */
1013 if (irq < 16)
1014 pirq_penalty[irq] += 100;
1015}
1016
1017void pcibios_penalize_isa_irq(int irq)
1018{
1019#ifdef CONFIG_ACPI_PCI
1020 if (!acpi_noirq)
1021 acpi_penalize_isa_irq(irq);
1022 else
1023#endif
1024 pirq_penalize_isa_irq(irq);
1025}
1026
1027static int pirq_enable_irq(struct pci_dev *dev)
1028{
1029 u8 pin;
1030 extern int via_interrupt_line_quirk;
1031 struct pci_dev *temp_dev;
1032
1033 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1034 if (pin && !pcibios_lookup_irq(dev, 1) && !dev->irq) {
1035 char *msg = "";
1036
1037 pin--; /* interrupt pins are numbered starting from 1 */
1038
1039 if (io_apic_assign_pci_irqs) {
1040 int irq;
1041
1042 irq = IO_APIC_get_PCI_irq_vector(dev->bus->number, PCI_SLOT(dev->devfn), pin);
1043 /*
1044 * Busses behind bridges are typically not listed in the MP-table.
1045 * In this case we have to look up the IRQ based on the parent bus,
1046 * parent slot, and pin number. The SMP code detects such bridged
1047 * busses itself so we should get into this branch reliably.
1048 */
1049 temp_dev = dev;
1050 while (irq < 0 && dev->bus->parent) { /* go back to the bridge */
1051 struct pci_dev * bridge = dev->bus->self;
1052
1053 pin = (pin + PCI_SLOT(dev->devfn)) % 4;
1054 irq = IO_APIC_get_PCI_irq_vector(bridge->bus->number,
1055 PCI_SLOT(bridge->devfn), pin);
1056 if (irq >= 0)
1057 printk(KERN_WARNING "PCI: using PPB %s[%c] to get irq %d\n",
1058 pci_name(bridge), 'A' + pin, irq);
1059 dev = bridge;
1060 }
1061 dev = temp_dev;
1062 if (irq >= 0) {
1063#ifdef CONFIG_PCI_MSI
1064 if (!platform_legacy_irq(irq))
1065 irq = IO_APIC_VECTOR(irq);
1066#endif
1067 printk(KERN_INFO "PCI->APIC IRQ transform: %s[%c] -> IRQ %d\n",
1068 pci_name(dev), 'A' + pin, irq);
1069 dev->irq = irq;
1070 return 0;
1071 } else
1072 msg = " Probably buggy MP table.";
1073 } else if (pci_probe & PCI_BIOS_IRQ_SCAN)
1074 msg = "";
1075 else
1076 msg = " Please try using pci=biosirq.";
1077
1078 /* With IDE legacy devices the IRQ lookup failure is not a problem.. */
1079 if (dev->class >> 8 == PCI_CLASS_STORAGE_IDE && !(dev->class & 0x5))
1080 return 0;
1081
1082 printk(KERN_WARNING "PCI: No IRQ known for interrupt pin %c of device %s.%s\n",
1083 'A' + pin, pci_name(dev), msg);
1084 }
1085 /* VIA bridges use interrupt line for apic/pci steering across
1086 the V-Link */
1087 else if (via_interrupt_line_quirk)
1088 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, dev->irq & 15);
1089 return 0;
1090}
1091
1092int pci_vector_resources(int last, int nr_released)
1093{
1094 int count = nr_released;
1095
1096 int next = last;
1097 int offset = (last % 8);
1098
1099 while (next < FIRST_SYSTEM_VECTOR) {
1100 next += 8;
1101#ifdef CONFIG_X86_64
1102 if (next == IA32_SYSCALL_VECTOR)
1103 continue;
1104#else
1105 if (next == SYSCALL_VECTOR)
1106 continue;
1107#endif
1108 count++;
1109 if (next >= FIRST_SYSTEM_VECTOR) {
1110 if (offset%8) {
1111 next = FIRST_DEVICE_VECTOR + offset;
1112 offset++;
1113 continue;
1114 }
1115 count--;
1116 }
1117 }
1118
1119 return count;
1120}