blob: 19cfc318954cf003093b58b8b5772ec9fc1e9ed6 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
Ben Hutchings177dfcd2008-12-12 21:50:08 -08002 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2007-2008 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published
7 * by the Free Software Foundation, incorporated herein by reference.
8 */
9
10#include <linux/delay.h>
11#include <linux/seq_file.h>
12#include "efx.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010013#include "mdio_10g.h"
14#include "falcon.h"
15#include "phy.h"
16#include "falcon_hwdefs.h"
17#include "boards.h"
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080018#include "workarounds.h"
19#include "selftest.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010020
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080021/* We expect these MMDs to be in the package. SFT9001 also has a
22 * clause 22 extension MMD, but since it doesn't have all the generic
23 * MMD registers it is pointless to include it here.
24 */
Ben Hutchings27dd2ca2008-12-12 21:44:14 -080025#define TENXPRESS_REQUIRED_DEVS (MDIO_MMDREG_DEVS_PMAPMD | \
26 MDIO_MMDREG_DEVS_PCS | \
Ben Hutchings04cc8ca2008-12-12 21:50:46 -080027 MDIO_MMDREG_DEVS_PHYXS | \
28 MDIO_MMDREG_DEVS_AN)
Ben Hutchings8ceee662008-04-27 12:55:59 +010029
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080030#define SFX7101_LOOPBACKS ((1 << LOOPBACK_PHYXS) | \
31 (1 << LOOPBACK_PCS) | \
32 (1 << LOOPBACK_PMAPMD) | \
33 (1 << LOOPBACK_NETWORK))
34
35#define SFT9001_LOOPBACKS ((1 << LOOPBACK_GPHY) | \
36 (1 << LOOPBACK_PHYXS) | \
37 (1 << LOOPBACK_PCS) | \
38 (1 << LOOPBACK_PMAPMD) | \
39 (1 << LOOPBACK_NETWORK))
Ben Hutchings3273c2e2008-05-07 13:36:19 +010040
Ben Hutchings8ceee662008-04-27 12:55:59 +010041/* We complain if we fail to see the link partner as 10G capable this many
42 * times in a row (must be > 1 as sampling the autoneg. registers is racy)
43 */
44#define MAX_BAD_LP_TRIES (5)
45
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080046/* LASI Control */
47#define PMA_PMD_LASI_CTRL 36866
48#define PMA_PMD_LASI_STATUS 36869
49#define PMA_PMD_LS_ALARM_LBN 0
50#define PMA_PMD_LS_ALARM_WIDTH 1
51#define PMA_PMD_TX_ALARM_LBN 1
52#define PMA_PMD_TX_ALARM_WIDTH 1
53#define PMA_PMD_RX_ALARM_LBN 2
54#define PMA_PMD_RX_ALARM_WIDTH 1
55#define PMA_PMD_AN_ALARM_LBN 3
56#define PMA_PMD_AN_ALARM_WIDTH 1
57
Ben Hutchings8ceee662008-04-27 12:55:59 +010058/* Extended control register */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080059#define PMA_PMD_XCONTROL_REG 49152
60#define PMA_PMD_EXT_GMII_EN_LBN 1
61#define PMA_PMD_EXT_GMII_EN_WIDTH 1
62#define PMA_PMD_EXT_CLK_OUT_LBN 2
63#define PMA_PMD_EXT_CLK_OUT_WIDTH 1
64#define PMA_PMD_LNPGA_POWERDOWN_LBN 8 /* SFX7101 only */
65#define PMA_PMD_LNPGA_POWERDOWN_WIDTH 1
66#define PMA_PMD_EXT_CLK312_LBN 8 /* SFT9001 only */
67#define PMA_PMD_EXT_CLK312_WIDTH 1
68#define PMA_PMD_EXT_LPOWER_LBN 12
69#define PMA_PMD_EXT_LPOWER_WIDTH 1
Steve Hodgson869b5b32009-01-29 17:48:10 +000070#define PMA_PMD_EXT_ROBUST_LBN 14
71#define PMA_PMD_EXT_ROBUST_WIDTH 1
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080072#define PMA_PMD_EXT_SSR_LBN 15
73#define PMA_PMD_EXT_SSR_WIDTH 1
Ben Hutchings8ceee662008-04-27 12:55:59 +010074
75/* extended status register */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080076#define PMA_PMD_XSTATUS_REG 49153
Ben Hutchings8ceee662008-04-27 12:55:59 +010077#define PMA_PMD_XSTAT_FLP_LBN (12)
78
79/* LED control register */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080080#define PMA_PMD_LED_CTRL_REG 49159
Ben Hutchings8ceee662008-04-27 12:55:59 +010081#define PMA_PMA_LED_ACTIVITY_LBN (3)
82
83/* LED function override register */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -080084#define PMA_PMD_LED_OVERR_REG 49161
Ben Hutchings8ceee662008-04-27 12:55:59 +010085/* Bit positions for different LEDs (there are more but not wired on SFE4001)*/
86#define PMA_PMD_LED_LINK_LBN (0)
87#define PMA_PMD_LED_SPEED_LBN (2)
88#define PMA_PMD_LED_TX_LBN (4)
89#define PMA_PMD_LED_RX_LBN (6)
90/* Override settings */
91#define PMA_PMD_LED_AUTO (0) /* H/W control */
92#define PMA_PMD_LED_ON (1)
93#define PMA_PMD_LED_OFF (2)
94#define PMA_PMD_LED_FLASH (3)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -080095#define PMA_PMD_LED_MASK 3
Ben Hutchings8ceee662008-04-27 12:55:59 +010096/* All LEDs under hardware control */
97#define PMA_PMD_LED_FULL_AUTO (0)
98/* Green and Amber under hardware control, Red off */
99#define PMA_PMD_LED_DEFAULT (PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN)
100
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800101#define PMA_PMD_SPEED_ENABLE_REG 49192
102#define PMA_PMD_100TX_ADV_LBN 1
103#define PMA_PMD_100TX_ADV_WIDTH 1
104#define PMA_PMD_1000T_ADV_LBN 2
105#define PMA_PMD_1000T_ADV_WIDTH 1
106#define PMA_PMD_10000T_ADV_LBN 3
107#define PMA_PMD_10000T_ADV_WIDTH 1
108#define PMA_PMD_SPEED_LBN 4
109#define PMA_PMD_SPEED_WIDTH 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100110
Ben Hutchings307505e2008-12-26 13:48:00 -0800111/* Cable diagnostics - SFT9001 only */
112#define PMA_PMD_CDIAG_CTRL_REG 49213
113#define CDIAG_CTRL_IMMED_LBN 15
114#define CDIAG_CTRL_BRK_LINK_LBN 12
115#define CDIAG_CTRL_IN_PROG_LBN 11
116#define CDIAG_CTRL_LEN_UNIT_LBN 10
117#define CDIAG_CTRL_LEN_METRES 1
118#define PMA_PMD_CDIAG_RES_REG 49174
119#define CDIAG_RES_A_LBN 12
120#define CDIAG_RES_B_LBN 8
121#define CDIAG_RES_C_LBN 4
122#define CDIAG_RES_D_LBN 0
123#define CDIAG_RES_WIDTH 4
124#define CDIAG_RES_OPEN 2
125#define CDIAG_RES_OK 1
126#define CDIAG_RES_INVALID 0
127/* Set of 4 registers for pairs A-D */
128#define PMA_PMD_CDIAG_LEN_REG 49175
129
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800130/* Serdes control registers - SFT9001 only */
131#define PMA_PMD_CSERDES_CTRL_REG 64258
132/* Set the 156.25 MHz output to 312.5 MHz to drive Falcon's XMAC */
133#define PMA_PMD_CSERDES_DEFAULT 0x000f
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100134
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800135/* Misc register defines - SFX7101 only */
136#define PCS_CLOCK_CTRL_REG 55297
Ben Hutchings8ceee662008-04-27 12:55:59 +0100137#define PLL312_RST_N_LBN 2
138
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800139#define PCS_SOFT_RST2_REG 55302
Ben Hutchings8ceee662008-04-27 12:55:59 +0100140#define SERDES_RST_N_LBN 13
141#define XGXS_RST_N_LBN 12
142
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800143#define PCS_TEST_SELECT_REG 55303 /* PRM 10.5.8 */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100144#define CLK312_EN_LBN 3
145
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100146/* PHYXS registers */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800147#define PHYXS_XCONTROL_REG 49152
148#define PHYXS_RESET_LBN 15
149#define PHYXS_RESET_WIDTH 1
150
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100151#define PHYXS_TEST1 (49162)
152#define LOOPBACK_NEAR_LBN (8)
153#define LOOPBACK_NEAR_WIDTH (1)
154
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800155#define PCS_10GBASET_STAT1 32
156#define PCS_10GBASET_BLKLK_LBN 0
157#define PCS_10GBASET_BLKLK_WIDTH 1
158
Ben Hutchings8ceee662008-04-27 12:55:59 +0100159/* Boot status register */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800160#define PCS_BOOT_STATUS_REG 53248
Ben Hutchings8ceee662008-04-27 12:55:59 +0100161#define PCS_BOOT_FATAL_ERR_LBN (0)
162#define PCS_BOOT_PROGRESS_LBN (1)
163#define PCS_BOOT_PROGRESS_WIDTH (2)
164#define PCS_BOOT_COMPLETE_LBN (3)
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800165
Ben Hutchings8ceee662008-04-27 12:55:59 +0100166#define PCS_BOOT_MAX_DELAY (100)
167#define PCS_BOOT_POLL_DELAY (10)
168
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800169/* 100M/1G PHY registers */
170#define GPHY_XCONTROL_REG 49152
171#define GPHY_ISOLATE_LBN 10
172#define GPHY_ISOLATE_WIDTH 1
173#define GPHY_DUPLEX_LBN 8
174#define GPHY_DUPLEX_WIDTH 1
175#define GPHY_LOOPBACK_NEAR_LBN 14
176#define GPHY_LOOPBACK_NEAR_WIDTH 1
177
178#define C22EXT_STATUS_REG 49153
179#define C22EXT_STATUS_LINK_LBN 2
180#define C22EXT_STATUS_LINK_WIDTH 1
181
182#define C22EXT_MSTSLV_REG 49162
183#define C22EXT_MSTSLV_1000_HD_LBN 10
184#define C22EXT_MSTSLV_1000_HD_WIDTH 1
185#define C22EXT_MSTSLV_1000_FD_LBN 11
186#define C22EXT_MSTSLV_1000_FD_WIDTH 1
187
Ben Hutchings8ceee662008-04-27 12:55:59 +0100188/* Time to wait between powering down the LNPGA and turning off the power
189 * rails */
190#define LNPGA_PDOWN_WAIT (HZ / 5)
191
192static int crc_error_reset_threshold = 100;
193module_param(crc_error_reset_threshold, int, 0644);
194MODULE_PARM_DESC(crc_error_reset_threshold,
195 "Max number of CRC errors before XAUI reset");
196
197struct tenxpress_phy_data {
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100198 enum efx_loopback_mode loopback_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100199 atomic_t bad_crc_count;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100200 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100201 int bad_lp_tries;
202};
203
Ben Hutchings8ceee662008-04-27 12:55:59 +0100204void tenxpress_crc_err(struct efx_nic *efx)
205{
206 struct tenxpress_phy_data *phy_data = efx->phy_data;
207 if (phy_data != NULL)
208 atomic_inc(&phy_data->bad_crc_count);
209}
210
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800211static ssize_t show_phy_short_reach(struct device *dev,
212 struct device_attribute *attr, char *buf)
213{
214 struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
215 int reg;
216
217 reg = mdio_clause45_read(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
218 MDIO_PMAPMD_10GBT_TXPWR);
219 return sprintf(buf, "%d\n",
220 !!(reg & (1 << MDIO_PMAPMD_10GBT_TXPWR_SHORT_LBN)));
221}
222
223static ssize_t set_phy_short_reach(struct device *dev,
224 struct device_attribute *attr,
225 const char *buf, size_t count)
226{
227 struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
228
229 rtnl_lock();
230 mdio_clause45_set_flag(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
231 MDIO_PMAPMD_10GBT_TXPWR,
232 MDIO_PMAPMD_10GBT_TXPWR_SHORT_LBN,
233 count != 0 && *buf != '0');
234 efx_reconfigure_port(efx);
235 rtnl_unlock();
236
237 return count;
238}
239
240static DEVICE_ATTR(phy_short_reach, 0644, show_phy_short_reach,
241 set_phy_short_reach);
242
Ben Hutchings8ceee662008-04-27 12:55:59 +0100243/* Check that the C166 has booted successfully */
244static int tenxpress_phy_check(struct efx_nic *efx)
245{
246 int phy_id = efx->mii.phy_id;
247 int count = PCS_BOOT_MAX_DELAY / PCS_BOOT_POLL_DELAY;
248 int boot_stat;
249
250 /* Wait for the boot to complete (or not) */
251 while (count) {
252 boot_stat = mdio_clause45_read(efx, phy_id,
253 MDIO_MMD_PCS,
254 PCS_BOOT_STATUS_REG);
255 if (boot_stat & (1 << PCS_BOOT_COMPLETE_LBN))
256 break;
257 count--;
258 udelay(PCS_BOOT_POLL_DELAY);
259 }
260
261 if (!count) {
262 EFX_ERR(efx, "%s: PHY boot timed out. Last status "
263 "%x\n", __func__,
264 (boot_stat >> PCS_BOOT_PROGRESS_LBN) &
265 ((1 << PCS_BOOT_PROGRESS_WIDTH) - 1));
266 return -ETIMEDOUT;
267 }
268
269 return 0;
270}
271
Ben Hutchings8ceee662008-04-27 12:55:59 +0100272static int tenxpress_init(struct efx_nic *efx)
273{
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800274 int phy_id = efx->mii.phy_id;
275 int reg;
276 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100277
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800278 if (efx->phy_type == PHY_TYPE_SFX7101) {
279 /* Enable 312.5 MHz clock */
280 mdio_clause45_write(efx, phy_id,
281 MDIO_MMD_PCS, PCS_TEST_SELECT_REG,
282 1 << CLK312_EN_LBN);
283 } else {
284 /* Enable 312.5 MHz clock and GMII */
285 reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_PMAPMD,
286 PMA_PMD_XCONTROL_REG);
287 reg |= ((1 << PMA_PMD_EXT_GMII_EN_LBN) |
288 (1 << PMA_PMD_EXT_CLK_OUT_LBN) |
Steve Hodgson869b5b32009-01-29 17:48:10 +0000289 (1 << PMA_PMD_EXT_CLK312_LBN) |
290 (1 << PMA_PMD_EXT_ROBUST_LBN));
291
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800292 mdio_clause45_write(efx, phy_id, MDIO_MMD_PMAPMD,
293 PMA_PMD_XCONTROL_REG, reg);
294 mdio_clause45_set_flag(efx, phy_id, MDIO_MMD_C22EXT,
295 GPHY_XCONTROL_REG, GPHY_ISOLATE_LBN,
296 false);
297 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100298
299 rc = tenxpress_phy_check(efx);
300 if (rc < 0)
301 return rc;
302
303 /* Set the LEDs up as: Green = Link, Amber = Link/Act, Red = Off */
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800304 if (efx->phy_type == PHY_TYPE_SFX7101) {
305 mdio_clause45_set_flag(efx, phy_id, MDIO_MMD_PMAPMD,
306 PMA_PMD_LED_CTRL_REG,
307 PMA_PMA_LED_ACTIVITY_LBN,
308 true);
309 mdio_clause45_write(efx, phy_id, MDIO_MMD_PMAPMD,
310 PMA_PMD_LED_OVERR_REG, PMA_PMD_LED_DEFAULT);
311 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100312
313 return rc;
314}
315
316static int tenxpress_phy_init(struct efx_nic *efx)
317{
318 struct tenxpress_phy_data *phy_data;
319 int rc = 0;
320
321 phy_data = kzalloc(sizeof(*phy_data), GFP_KERNEL);
Ben Hutchings9b7bfc42008-05-16 21:20:20 +0100322 if (!phy_data)
323 return -ENOMEM;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100324 efx->phy_data = phy_data;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100325 phy_data->phy_mode = efx->phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100326
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800327 if (!(efx->phy_mode & PHY_MODE_SPECIAL)) {
328 if (efx->phy_type == PHY_TYPE_SFT9001A) {
329 int reg;
330 reg = mdio_clause45_read(efx, efx->mii.phy_id,
331 MDIO_MMD_PMAPMD,
332 PMA_PMD_XCONTROL_REG);
333 reg |= (1 << PMA_PMD_EXT_SSR_LBN);
334 mdio_clause45_write(efx, efx->mii.phy_id,
335 MDIO_MMD_PMAPMD,
336 PMA_PMD_XCONTROL_REG, reg);
337 mdelay(200);
338 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100339
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800340 rc = mdio_clause45_wait_reset_mmds(efx,
341 TENXPRESS_REQUIRED_DEVS);
342 if (rc < 0)
343 goto fail;
344
345 rc = mdio_clause45_check_mmds(efx, TENXPRESS_REQUIRED_DEVS, 0);
346 if (rc < 0)
347 goto fail;
348 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100349
350 rc = tenxpress_init(efx);
351 if (rc < 0)
352 goto fail;
353
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800354 if (efx->phy_type == PHY_TYPE_SFT9001B) {
355 rc = device_create_file(&efx->pci_dev->dev,
356 &dev_attr_phy_short_reach);
357 if (rc)
358 goto fail;
359 }
360
Ben Hutchings8ceee662008-04-27 12:55:59 +0100361 schedule_timeout_uninterruptible(HZ / 5); /* 200ms */
362
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800363 /* Let XGXS and SerDes out of reset */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100364 falcon_reset_xaui(efx);
365
366 return 0;
367
368 fail:
369 kfree(efx->phy_data);
370 efx->phy_data = NULL;
371 return rc;
372}
373
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800374/* Perform a "special software reset" on the PHY. The caller is
375 * responsible for saving and restoring the PHY hardware registers
376 * properly, and masking/unmasking LASI */
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100377static int tenxpress_special_reset(struct efx_nic *efx)
378{
379 int rc, reg;
380
Ben Hutchingsc8fcc492008-09-01 12:49:25 +0100381 /* The XGMAC clock is driven from the SFC7101/SFT9001 312MHz clock, so
382 * a special software reset can glitch the XGMAC sufficiently for stats
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800383 * requests to fail. Since we don't often special_reset, just lock. */
Ben Hutchingsc8fcc492008-09-01 12:49:25 +0100384 spin_lock(&efx->stats_lock);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100385
386 /* Initiate reset */
387 reg = mdio_clause45_read(efx, efx->mii.phy_id,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800388 MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100389 reg |= (1 << PMA_PMD_EXT_SSR_LBN);
390 mdio_clause45_write(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800391 PMA_PMD_XCONTROL_REG, reg);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100392
Ben Hutchingsc8fcc492008-09-01 12:49:25 +0100393 mdelay(200);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100394
395 /* Wait for the blocks to come out of reset */
396 rc = mdio_clause45_wait_reset_mmds(efx,
397 TENXPRESS_REQUIRED_DEVS);
398 if (rc < 0)
Ben Hutchingsc8fcc492008-09-01 12:49:25 +0100399 goto unlock;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100400
401 /* Try and reconfigure the device */
402 rc = tenxpress_init(efx);
403 if (rc < 0)
Ben Hutchingsc8fcc492008-09-01 12:49:25 +0100404 goto unlock;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100405
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800406 /* Wait for the XGXS state machine to churn */
407 mdelay(10);
Ben Hutchingsc8fcc492008-09-01 12:49:25 +0100408unlock:
409 spin_unlock(&efx->stats_lock);
410 return rc;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100411}
412
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800413static void sfx7101_check_bad_lp(struct efx_nic *efx, bool link_ok)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100414{
415 struct tenxpress_phy_data *pd = efx->phy_data;
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800416 int phy_id = efx->mii.phy_id;
417 bool bad_lp;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100418 int reg;
419
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800420 if (link_ok) {
421 bad_lp = false;
422 } else {
423 /* Check that AN has started but not completed. */
424 reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_AN,
425 MDIO_AN_STATUS);
426 if (!(reg & (1 << MDIO_AN_STATUS_LP_AN_CAP_LBN)))
427 return; /* LP status is unknown */
428 bad_lp = !(reg & (1 << MDIO_AN_STATUS_AN_DONE_LBN));
429 if (bad_lp)
430 pd->bad_lp_tries++;
431 }
432
Ben Hutchings8ceee662008-04-27 12:55:59 +0100433 /* Nothing to do if all is well and was previously so. */
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800434 if (!pd->bad_lp_tries)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100435 return;
436
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800437 /* Use the RX (red) LED as an error indicator once we've seen AN
438 * failure several times in a row, and also log a message. */
439 if (!bad_lp || pd->bad_lp_tries == MAX_BAD_LP_TRIES) {
440 reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_PMAPMD,
441 PMA_PMD_LED_OVERR_REG);
442 reg &= ~(PMA_PMD_LED_MASK << PMA_PMD_LED_RX_LBN);
443 if (!bad_lp) {
444 reg |= PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN;
445 } else {
446 reg |= PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN;
447 EFX_ERR(efx, "appears to be plugged into a port"
448 " that is not 10GBASE-T capable. The PHY"
449 " supports 10GBASE-T ONLY, so no link can"
450 " be established\n");
451 }
452 mdio_clause45_write(efx, phy_id, MDIO_MMD_PMAPMD,
453 PMA_PMD_LED_OVERR_REG, reg);
454 pd->bad_lp_tries = bad_lp;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100455 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100456}
457
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800458static bool sfx7101_link_ok(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100459{
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800460 return mdio_clause45_links_ok(efx,
461 MDIO_MMDREG_DEVS_PMAPMD |
462 MDIO_MMDREG_DEVS_PCS |
463 MDIO_MMDREG_DEVS_PHYXS);
464}
465
466static bool sft9001_link_ok(struct efx_nic *efx, struct ethtool_cmd *ecmd)
467{
468 int phy_id = efx->mii.phy_id;
469 u32 reg;
470
Ben Hutchingscaa8d8b2008-12-26 13:46:12 -0800471 if (efx_phy_mode_disabled(efx->phy_mode))
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800472 return false;
Ben Hutchingscaa8d8b2008-12-26 13:46:12 -0800473 else if (efx->loopback_mode == LOOPBACK_GPHY)
474 return true;
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800475 else if (efx->loopback_mode)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800476 return mdio_clause45_links_ok(efx,
477 MDIO_MMDREG_DEVS_PMAPMD |
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800478 MDIO_MMDREG_DEVS_PHYXS);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800479
480 /* We must use the same definition of link state as LASI,
481 * otherwise we can miss a link state transition
482 */
483 if (ecmd->speed == 10000) {
484 reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_PCS,
485 PCS_10GBASET_STAT1);
486 return reg & (1 << PCS_10GBASET_BLKLK_LBN);
487 } else {
488 reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_C22EXT,
489 C22EXT_STATUS_REG);
490 return reg & (1 << C22EXT_STATUS_LINK_LBN);
491 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100492}
493
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800494static void tenxpress_ext_loopback(struct efx_nic *efx)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100495{
496 int phy_id = efx->mii.phy_id;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100497
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800498 mdio_clause45_set_flag(efx, phy_id, MDIO_MMD_PHYXS,
499 PHYXS_TEST1, LOOPBACK_NEAR_LBN,
500 efx->loopback_mode == LOOPBACK_PHYXS);
501 if (efx->phy_type != PHY_TYPE_SFX7101)
502 mdio_clause45_set_flag(efx, phy_id, MDIO_MMD_C22EXT,
503 GPHY_XCONTROL_REG,
504 GPHY_LOOPBACK_NEAR_LBN,
505 efx->loopback_mode == LOOPBACK_GPHY);
506}
507
508static void tenxpress_low_power(struct efx_nic *efx)
509{
510 int phy_id = efx->mii.phy_id;
511
512 if (efx->phy_type == PHY_TYPE_SFX7101)
513 mdio_clause45_set_mmds_lpower(
514 efx, !!(efx->phy_mode & PHY_MODE_LOW_POWER),
515 TENXPRESS_REQUIRED_DEVS);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100516 else
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800517 mdio_clause45_set_flag(
518 efx, phy_id, MDIO_MMD_PMAPMD,
519 PMA_PMD_XCONTROL_REG, PMA_PMD_EXT_LPOWER_LBN,
520 !!(efx->phy_mode & PHY_MODE_LOW_POWER));
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100521}
522
Ben Hutchings8ceee662008-04-27 12:55:59 +0100523static void tenxpress_phy_reconfigure(struct efx_nic *efx)
524{
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100525 struct tenxpress_phy_data *phy_data = efx->phy_data;
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800526 struct ethtool_cmd ecmd;
527 bool phy_mode_change, loop_reset, loop_toggle, loopback;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100528
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800529 if (efx->phy_mode & (PHY_MODE_OFF | PHY_MODE_SPECIAL)) {
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100530 phy_data->phy_mode = efx->phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100531 return;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100532 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100533
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800534 tenxpress_low_power(efx);
535
536 phy_mode_change = (efx->phy_mode == PHY_MODE_NORMAL &&
537 phy_data->phy_mode != PHY_MODE_NORMAL);
538 loopback = LOOPBACK_MASK(efx) & efx->phy_op->loopbacks;
539 loop_toggle = LOOPBACK_CHANGED(phy_data, efx, efx->phy_op->loopbacks);
540 loop_reset = (LOOPBACK_OUT_OF(phy_data, efx, efx->phy_op->loopbacks) ||
541 LOOPBACK_CHANGED(phy_data, efx, 1 << LOOPBACK_GPHY));
542
543 if (loop_reset || loop_toggle || loopback || phy_mode_change) {
544 int rc;
545
546 efx->phy_op->get_settings(efx, &ecmd);
547
548 if (loop_reset || phy_mode_change) {
549 tenxpress_special_reset(efx);
550
551 /* Reset XAUI if we were in 10G, and are staying
552 * in 10G. If we're moving into and out of 10G
553 * then xaui will be reset anyway */
554 if (EFX_IS10G(efx))
555 falcon_reset_xaui(efx);
556 }
557
558 if (efx->phy_type != PHY_TYPE_SFX7101) {
559 /* Only change autoneg once, on coming out or
560 * going into loopback */
561 if (loop_toggle)
562 ecmd.autoneg = !loopback;
563 if (loopback) {
564 ecmd.duplex = DUPLEX_FULL;
565 if (efx->loopback_mode == LOOPBACK_GPHY)
566 ecmd.speed = SPEED_1000;
567 else
568 ecmd.speed = SPEED_10000;
569 }
570 }
571
572 rc = efx->phy_op->set_settings(efx, &ecmd);
573 WARN_ON(rc);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100574 }
575
576 mdio_clause45_transmit_disable(efx);
577 mdio_clause45_phy_reconfigure(efx);
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800578 tenxpress_ext_loopback(efx);
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100579
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100580 phy_data->loopback_mode = efx->loopback_mode;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100581 phy_data->phy_mode = efx->phy_mode;
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800582
583 if (efx->phy_type == PHY_TYPE_SFX7101) {
584 efx->link_speed = 10000;
585 efx->link_fd = true;
586 efx->link_up = sfx7101_link_ok(efx);
587 } else {
588 efx->phy_op->get_settings(efx, &ecmd);
589 efx->link_speed = ecmd.speed;
590 efx->link_fd = ecmd.duplex == DUPLEX_FULL;
591 efx->link_up = sft9001_link_ok(efx, &ecmd);
592 }
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800593 efx->link_fc = mdio_clause45_get_pause(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100594}
595
Ben Hutchings8ceee662008-04-27 12:55:59 +0100596/* Poll PHY for interrupt */
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800597static void tenxpress_phy_poll(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100598{
599 struct tenxpress_phy_data *phy_data = efx->phy_data;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800600 bool change = false, link_ok;
601 unsigned link_fc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100602
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800603 if (efx->phy_type == PHY_TYPE_SFX7101) {
604 link_ok = sfx7101_link_ok(efx);
605 if (link_ok != efx->link_up) {
606 change = true;
607 } else {
608 link_fc = mdio_clause45_get_pause(efx);
609 if (link_fc != efx->link_fc)
610 change = true;
611 }
612 sfx7101_check_bad_lp(efx, link_ok);
Ben Hutchingscaa8d8b2008-12-26 13:46:12 -0800613 } else if (efx->loopback_mode) {
614 bool link_ok = sft9001_link_ok(efx, NULL);
615 if (link_ok != efx->link_up)
616 change = true;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800617 } else {
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800618 u32 status = mdio_clause45_read(efx, efx->mii.phy_id,
619 MDIO_MMD_PMAPMD,
620 PMA_PMD_LASI_STATUS);
621 if (status & (1 << PMA_PMD_LS_ALARM_LBN))
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800622 change = true;
623 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100624
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800625 if (change)
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800626 falcon_sim_phy_event(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100627
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100628 if (phy_data->phy_mode != PHY_MODE_NORMAL)
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800629 return;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100630
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800631 if (EFX_WORKAROUND_10750(efx) &&
632 atomic_read(&phy_data->bad_crc_count) > crc_error_reset_threshold) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100633 EFX_ERR(efx, "Resetting XAUI due to too many CRC errors\n");
634 falcon_reset_xaui(efx);
635 atomic_set(&phy_data->bad_crc_count, 0);
636 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100637}
638
639static void tenxpress_phy_fini(struct efx_nic *efx)
640{
641 int reg;
642
Ben Hutchings2a7e6372009-01-11 00:18:13 -0800643 if (efx->phy_type == PHY_TYPE_SFT9001B)
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800644 device_remove_file(&efx->pci_dev->dev,
645 &dev_attr_phy_short_reach);
Ben Hutchings2a7e6372009-01-11 00:18:13 -0800646
647 if (efx->phy_type == PHY_TYPE_SFX7101) {
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800648 /* Power down the LNPGA */
649 reg = (1 << PMA_PMD_LNPGA_POWERDOWN_LBN);
650 mdio_clause45_write(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
651 PMA_PMD_XCONTROL_REG, reg);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100652
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800653 /* Waiting here ensures that the board fini, which can turn
654 * off the power to the PHY, won't get run until the LNPGA
655 * powerdown has been given long enough to complete. */
656 schedule_timeout_uninterruptible(LNPGA_PDOWN_WAIT); /* 200 ms */
657 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100658
659 kfree(efx->phy_data);
660 efx->phy_data = NULL;
661}
662
663
664/* Set the RX and TX LEDs and Link LED flashing. The other LEDs
665 * (which probably aren't wired anyway) are left in AUTO mode */
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100666void tenxpress_phy_blink(struct efx_nic *efx, bool blink)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100667{
668 int reg;
669
670 if (blink)
671 reg = (PMA_PMD_LED_FLASH << PMA_PMD_LED_TX_LBN) |
672 (PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN) |
673 (PMA_PMD_LED_FLASH << PMA_PMD_LED_LINK_LBN);
674 else
675 reg = PMA_PMD_LED_DEFAULT;
676
677 mdio_clause45_write(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
678 PMA_PMD_LED_OVERR_REG, reg);
679}
680
Ben Hutchings307505e2008-12-26 13:48:00 -0800681static const char *const sfx7101_test_names[] = {
Ben Hutchings17967212008-12-26 13:47:25 -0800682 "bist"
683};
684
685static int
Ben Hutchings307505e2008-12-26 13:48:00 -0800686sfx7101_run_tests(struct efx_nic *efx, int *results, unsigned flags)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100687{
Ben Hutchings17967212008-12-26 13:47:25 -0800688 int rc;
689
690 if (!(flags & ETH_TEST_FL_OFFLINE))
691 return 0;
692
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100693 /* BIST is automatically run after a special software reset */
Ben Hutchings17967212008-12-26 13:47:25 -0800694 rc = tenxpress_special_reset(efx);
695 results[0] = rc ? -1 : 1;
696 return rc;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100697}
698
Ben Hutchings307505e2008-12-26 13:48:00 -0800699static const char *const sft9001_test_names[] = {
700 "bist",
701 "cable.pairA.status",
702 "cable.pairB.status",
703 "cable.pairC.status",
704 "cable.pairD.status",
705 "cable.pairA.length",
706 "cable.pairB.length",
707 "cable.pairC.length",
708 "cable.pairD.length",
709};
710
711static int sft9001_run_tests(struct efx_nic *efx, int *results, unsigned flags)
712{
713 struct ethtool_cmd ecmd;
714 int phy_id = efx->mii.phy_id;
715 int rc = 0, rc2, i, res_reg;
716
717 if (!(flags & ETH_TEST_FL_OFFLINE))
718 return 0;
719
720 efx->phy_op->get_settings(efx, &ecmd);
721
722 /* Initialise cable diagnostic results to unknown failure */
723 for (i = 1; i < 9; ++i)
724 results[i] = -1;
725
726 /* Run cable diagnostics; wait up to 5 seconds for them to complete.
727 * A cable fault is not a self-test failure, but a timeout is. */
728 mdio_clause45_write(efx, phy_id, MDIO_MMD_PMAPMD,
729 PMA_PMD_CDIAG_CTRL_REG,
730 (1 << CDIAG_CTRL_IMMED_LBN) |
731 (1 << CDIAG_CTRL_BRK_LINK_LBN) |
732 (CDIAG_CTRL_LEN_METRES << CDIAG_CTRL_LEN_UNIT_LBN));
733 i = 0;
734 while (mdio_clause45_read(efx, phy_id, MDIO_MMD_PMAPMD,
735 PMA_PMD_CDIAG_CTRL_REG) &
736 (1 << CDIAG_CTRL_IN_PROG_LBN)) {
737 if (++i == 50) {
738 rc = -ETIMEDOUT;
739 goto reset;
740 }
741 msleep(100);
742 }
743 res_reg = mdio_clause45_read(efx, efx->mii.phy_id, MDIO_MMD_PMAPMD,
744 PMA_PMD_CDIAG_RES_REG);
745 for (i = 0; i < 4; i++) {
746 int pair_res =
747 (res_reg >> (CDIAG_RES_A_LBN - i * CDIAG_RES_WIDTH))
748 & ((1 << CDIAG_RES_WIDTH) - 1);
749 int len_reg = mdio_clause45_read(efx, efx->mii.phy_id,
750 MDIO_MMD_PMAPMD,
751 PMA_PMD_CDIAG_LEN_REG + i);
752 if (pair_res == CDIAG_RES_OK)
753 results[1 + i] = 1;
754 else if (pair_res == CDIAG_RES_INVALID)
755 results[1 + i] = -1;
756 else
757 results[1 + i] = -pair_res;
758 if (pair_res != CDIAG_RES_INVALID &&
759 pair_res != CDIAG_RES_OPEN &&
760 len_reg != 0xffff)
761 results[5 + i] = len_reg;
762 }
763
764 /* We must reset to exit cable diagnostic mode. The BIST will
765 * also run when we do this. */
766reset:
767 rc2 = tenxpress_special_reset(efx);
768 results[0] = rc2 ? -1 : 1;
769 if (!rc)
770 rc = rc2;
771
772 rc2 = efx->phy_op->set_settings(efx, &ecmd);
773 if (!rc)
774 rc = rc2;
775
776 return rc;
777}
778
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800779static u32 tenxpress_get_xnp_lpa(struct efx_nic *efx)
780{
781 int phy = efx->mii.phy_id;
782 u32 lpa = 0;
783 int reg;
784
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800785 if (efx->phy_type != PHY_TYPE_SFX7101) {
786 reg = mdio_clause45_read(efx, phy, MDIO_MMD_C22EXT,
787 C22EXT_MSTSLV_REG);
788 if (reg & (1 << C22EXT_MSTSLV_1000_HD_LBN))
789 lpa |= ADVERTISED_1000baseT_Half;
790 if (reg & (1 << C22EXT_MSTSLV_1000_FD_LBN))
791 lpa |= ADVERTISED_1000baseT_Full;
792 }
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800793 reg = mdio_clause45_read(efx, phy, MDIO_MMD_AN, MDIO_AN_10GBT_STATUS);
794 if (reg & (1 << MDIO_AN_10GBT_STATUS_LP_10G_LBN))
795 lpa |= ADVERTISED_10000baseT_Full;
796 return lpa;
797}
798
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800799static void sfx7101_get_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800800{
801 mdio_clause45_get_settings_ext(efx, ecmd, ADVERTISED_10000baseT_Full,
802 tenxpress_get_xnp_lpa(efx));
803 ecmd->supported |= SUPPORTED_10000baseT_Full;
804 ecmd->advertising |= ADVERTISED_10000baseT_Full;
805}
806
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800807static void sft9001_get_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
808{
809 int phy_id = efx->mii.phy_id;
810 u32 xnp_adv = 0;
811 int reg;
812
813 reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_PMAPMD,
814 PMA_PMD_SPEED_ENABLE_REG);
815 if (EFX_WORKAROUND_13204(efx) && (reg & (1 << PMA_PMD_100TX_ADV_LBN)))
816 xnp_adv |= ADVERTISED_100baseT_Full;
817 if (reg & (1 << PMA_PMD_1000T_ADV_LBN))
818 xnp_adv |= ADVERTISED_1000baseT_Full;
819 if (reg & (1 << PMA_PMD_10000T_ADV_LBN))
820 xnp_adv |= ADVERTISED_10000baseT_Full;
821
822 mdio_clause45_get_settings_ext(efx, ecmd, xnp_adv,
823 tenxpress_get_xnp_lpa(efx));
824
825 ecmd->supported |= (SUPPORTED_100baseT_Half |
826 SUPPORTED_100baseT_Full |
827 SUPPORTED_1000baseT_Full);
828
829 /* Use the vendor defined C22ext register for duplex settings */
830 if (ecmd->speed != SPEED_10000 && !ecmd->autoneg) {
831 reg = mdio_clause45_read(efx, phy_id, MDIO_MMD_C22EXT,
832 GPHY_XCONTROL_REG);
833 ecmd->duplex = (reg & (1 << GPHY_DUPLEX_LBN) ?
834 DUPLEX_FULL : DUPLEX_HALF);
835 }
836}
837
838static int sft9001_set_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
839{
840 int phy_id = efx->mii.phy_id;
841 int rc;
842
843 rc = mdio_clause45_set_settings(efx, ecmd);
844 if (rc)
845 return rc;
846
847 if (ecmd->speed != SPEED_10000 && !ecmd->autoneg)
848 mdio_clause45_set_flag(efx, phy_id, MDIO_MMD_C22EXT,
849 GPHY_XCONTROL_REG, GPHY_DUPLEX_LBN,
850 ecmd->duplex == DUPLEX_FULL);
851
852 return rc;
853}
854
855static bool sft9001_set_xnp_advertise(struct efx_nic *efx, u32 advertising)
856{
857 int phy = efx->mii.phy_id;
858 int reg = mdio_clause45_read(efx, phy, MDIO_MMD_PMAPMD,
859 PMA_PMD_SPEED_ENABLE_REG);
860 bool enabled;
861
862 reg &= ~((1 << 2) | (1 << 3));
863 if (EFX_WORKAROUND_13204(efx) &&
864 (advertising & ADVERTISED_100baseT_Full))
865 reg |= 1 << PMA_PMD_100TX_ADV_LBN;
866 if (advertising & ADVERTISED_1000baseT_Full)
867 reg |= 1 << PMA_PMD_1000T_ADV_LBN;
868 if (advertising & ADVERTISED_10000baseT_Full)
869 reg |= 1 << PMA_PMD_10000T_ADV_LBN;
870 mdio_clause45_write(efx, phy, MDIO_MMD_PMAPMD,
871 PMA_PMD_SPEED_ENABLE_REG, reg);
872
873 enabled = (advertising &
874 (ADVERTISED_1000baseT_Half |
875 ADVERTISED_1000baseT_Full |
876 ADVERTISED_10000baseT_Full));
877 if (EFX_WORKAROUND_13204(efx))
878 enabled |= (advertising & ADVERTISED_100baseT_Full);
879 return enabled;
880}
881
882struct efx_phy_operations falcon_sfx7101_phy_ops = {
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800883 .macs = EFX_XMAC,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100884 .init = tenxpress_phy_init,
885 .reconfigure = tenxpress_phy_reconfigure,
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800886 .poll = tenxpress_phy_poll,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100887 .fini = tenxpress_phy_fini,
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800888 .clear_interrupt = efx_port_dummy_op_void,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800889 .get_settings = sfx7101_get_settings,
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800890 .set_settings = mdio_clause45_set_settings,
Ben Hutchings307505e2008-12-26 13:48:00 -0800891 .num_tests = ARRAY_SIZE(sfx7101_test_names),
892 .test_names = sfx7101_test_names,
893 .run_tests = sfx7101_run_tests,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100894 .mmds = TENXPRESS_REQUIRED_DEVS,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800895 .loopbacks = SFX7101_LOOPBACKS,
896};
897
898struct efx_phy_operations falcon_sft9001_phy_ops = {
899 .macs = EFX_GMAC | EFX_XMAC,
900 .init = tenxpress_phy_init,
901 .reconfigure = tenxpress_phy_reconfigure,
902 .poll = tenxpress_phy_poll,
903 .fini = tenxpress_phy_fini,
904 .clear_interrupt = efx_port_dummy_op_void,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800905 .get_settings = sft9001_get_settings,
906 .set_settings = sft9001_set_settings,
907 .set_xnp_advertise = sft9001_set_xnp_advertise,
Ben Hutchings307505e2008-12-26 13:48:00 -0800908 .num_tests = ARRAY_SIZE(sft9001_test_names),
909 .test_names = sft9001_test_names,
910 .run_tests = sft9001_run_tests,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800911 .mmds = TENXPRESS_REQUIRED_DEVS,
912 .loopbacks = SFT9001_LOOPBACKS,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100913};