| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  * Processor capabilities determination functions. | 
 | 3 |  * | 
 | 4 |  * Copyright (C) xxxx  the Anonymous | 
| Ralf Baechle | 010b853 | 2006-01-29 18:42:08 +0000 | [diff] [blame] | 5 |  * Copyright (C) 1994 - 2006 Ralf Baechle | 
| Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 6 |  * Copyright (C) 2003, 2004  Maciej W. Rozycki | 
| Steven J. Hill | 113c62d | 2012-07-06 23:56:00 +0200 | [diff] [blame] | 7 |  * Copyright (C) 2001, 2004, 2011, 2012  MIPS Technologies, Inc. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 |  * | 
 | 9 |  * This program is free software; you can redistribute it and/or | 
 | 10 |  * modify it under the terms of the GNU General Public License | 
 | 11 |  * as published by the Free Software Foundation; either version | 
 | 12 |  * 2 of the License, or (at your option) any later version. | 
 | 13 |  */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | #include <linux/init.h> | 
 | 15 | #include <linux/kernel.h> | 
 | 16 | #include <linux/ptrace.h> | 
| Ralf Baechle | 631330f | 2009-06-19 14:05:26 +0100 | [diff] [blame] | 17 | #include <linux/smp.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <linux/stddef.h> | 
| Paul Gortmaker | 73bc256 | 2011-07-23 16:30:40 -0400 | [diff] [blame] | 19 | #include <linux/export.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 |  | 
| Ralf Baechle | 5759906 | 2007-02-18 19:07:31 +0000 | [diff] [blame] | 21 | #include <asm/bugs.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | #include <asm/cpu.h> | 
 | 23 | #include <asm/fpu.h> | 
 | 24 | #include <asm/mipsregs.h> | 
| David Daney | 654f57b | 2008-09-23 00:07:16 -0700 | [diff] [blame] | 25 | #include <asm/watch.h> | 
| Paul Gortmaker | 06372a6 | 2011-07-23 16:26:41 -0400 | [diff] [blame] | 26 | #include <asm/elf.h> | 
| Chris Dearman | a074f0e | 2009-07-10 01:51:27 -0700 | [diff] [blame] | 27 | #include <asm/spram.h> | 
| David Daney | 949e51b | 2010-10-14 11:32:33 -0700 | [diff] [blame] | 28 | #include <asm/uaccess.h> | 
 | 29 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | /* | 
 | 31 |  * Not all of the MIPS CPUs have the "wait" instruction available. Moreover, | 
 | 32 |  * the implementation of the "wait" feature differs between CPU families. This | 
 | 33 |  * points to the function that implements CPU specific wait. | 
 | 34 |  * The wait instruction stops the pipeline and reduces the power consumption of | 
 | 35 |  * the CPU very much. | 
 | 36 |  */ | 
| Ralf Baechle | 982f6ff | 2009-09-17 02:25:07 +0200 | [diff] [blame] | 37 | void (*cpu_wait)(void); | 
| Wu Zhangjin | f8ede0f | 2009-11-17 01:32:59 +0800 | [diff] [blame] | 38 | EXPORT_SYMBOL(cpu_wait); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 |  | 
 | 40 | static void r3081_wait(void) | 
 | 41 | { | 
 | 42 | 	unsigned long cfg = read_c0_conf(); | 
 | 43 | 	write_c0_conf(cfg | R30XX_CONF_HALT); | 
 | 44 | } | 
 | 45 |  | 
 | 46 | static void r39xx_wait(void) | 
 | 47 | { | 
| Atsushi Nemoto | 60a6c37 | 2006-06-08 01:09:01 +0900 | [diff] [blame] | 48 | 	local_irq_disable(); | 
 | 49 | 	if (!need_resched()) | 
 | 50 | 		write_c0_conf(read_c0_conf() | TX39_CONF_HALT); | 
 | 51 | 	local_irq_enable(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 52 | } | 
 | 53 |  | 
| Atsushi Nemoto | c65a548 | 2007-11-12 02:05:18 +0900 | [diff] [blame] | 54 | extern void r4k_wait(void); | 
| Atsushi Nemoto | 60a6c37 | 2006-06-08 01:09:01 +0900 | [diff] [blame] | 55 |  | 
 | 56 | /* | 
 | 57 |  * This variant is preferable as it allows testing need_resched and going to | 
 | 58 |  * sleep depending on the outcome atomically.  Unfortunately the "It is | 
 | 59 |  * implementation-dependent whether the pipeline restarts when a non-enabled | 
 | 60 |  * interrupt is requested" restriction in the MIPS32/MIPS64 architecture makes | 
 | 61 |  * using this version a gamble. | 
 | 62 |  */ | 
| Kevin D. Kissell | 8531a35 | 2008-09-09 21:48:52 +0200 | [diff] [blame] | 63 | void r4k_wait_irqoff(void) | 
| Atsushi Nemoto | 60a6c37 | 2006-06-08 01:09:01 +0900 | [diff] [blame] | 64 | { | 
 | 65 | 	local_irq_disable(); | 
 | 66 | 	if (!need_resched()) | 
| Kevin D. Kissell | 8531a35 | 2008-09-09 21:48:52 +0200 | [diff] [blame] | 67 | 		__asm__("	.set	push		\n" | 
 | 68 | 			"	.set	mips3		\n" | 
| Atsushi Nemoto | 60a6c37 | 2006-06-08 01:09:01 +0900 | [diff] [blame] | 69 | 			"	wait			\n" | 
| Kevin D. Kissell | 8531a35 | 2008-09-09 21:48:52 +0200 | [diff] [blame] | 70 | 			"	.set	pop		\n"); | 
| Atsushi Nemoto | 60a6c37 | 2006-06-08 01:09:01 +0900 | [diff] [blame] | 71 | 	local_irq_enable(); | 
| Kevin D. Kissell | 8531a35 | 2008-09-09 21:48:52 +0200 | [diff] [blame] | 72 | 	__asm__(" 	.globl __pastwait	\n" | 
 | 73 | 		"__pastwait:			\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | } | 
 | 75 |  | 
| Ralf Baechle | 5a81299 | 2007-07-17 18:49:48 +0100 | [diff] [blame] | 76 | /* | 
 | 77 |  * The RM7000 variant has to handle erratum 38.  The workaround is to not | 
 | 78 |  * have any pending stores when the WAIT instruction is executed. | 
 | 79 |  */ | 
 | 80 | static void rm7k_wait_irqoff(void) | 
 | 81 | { | 
 | 82 | 	local_irq_disable(); | 
 | 83 | 	if (!need_resched()) | 
 | 84 | 		__asm__( | 
 | 85 | 		"	.set	push					\n" | 
 | 86 | 		"	.set	mips3					\n" | 
 | 87 | 		"	.set	noat					\n" | 
 | 88 | 		"	mfc0	$1, $12					\n" | 
 | 89 | 		"	sync						\n" | 
 | 90 | 		"	mtc0	$1, $12		# stalls until W stage	\n" | 
 | 91 | 		"	wait						\n" | 
 | 92 | 		"	mtc0	$1, $12		# stalls until W stage	\n" | 
 | 93 | 		"	.set	pop					\n"); | 
 | 94 | 	local_irq_enable(); | 
 | 95 | } | 
 | 96 |  | 
| Manuel Lauss | 2882b0c | 2009-08-22 18:09:27 +0200 | [diff] [blame] | 97 | /* | 
 | 98 |  * The Au1xxx wait is available only if using 32khz counter or | 
 | 99 |  * external timer source, but specifically not CP0 Counter. | 
 | 100 |  * alchemy/common/time.c may override cpu_wait! | 
 | 101 |  */ | 
| Pete Popov | 494900a | 2005-04-07 00:42:10 +0000 | [diff] [blame] | 102 | static void au1k_wait(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 103 | { | 
| Atsushi Nemoto | 60a6c37 | 2006-06-08 01:09:01 +0900 | [diff] [blame] | 104 | 	__asm__("	.set	mips3			\n" | 
 | 105 | 		"	cache	0x14, 0(%0)		\n" | 
 | 106 | 		"	cache	0x14, 32(%0)		\n" | 
 | 107 | 		"	sync				\n" | 
 | 108 | 		"	nop				\n" | 
 | 109 | 		"	wait				\n" | 
 | 110 | 		"	nop				\n" | 
 | 111 | 		"	nop				\n" | 
 | 112 | 		"	nop				\n" | 
 | 113 | 		"	nop				\n" | 
 | 114 | 		"	.set	mips0			\n" | 
| Ralf Baechle | 10f650d | 2005-05-25 13:32:49 +0000 | [diff] [blame] | 115 | 		: : "r" (au1k_wait)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | } | 
 | 117 |  | 
| Ralf Baechle | 982f6ff | 2009-09-17 02:25:07 +0200 | [diff] [blame] | 118 | static int __initdata nowait; | 
| Ralf Baechle | 55d04df | 2005-07-13 19:22:45 +0000 | [diff] [blame] | 119 |  | 
| Atsushi Nemoto | f49a747 | 2007-02-18 01:02:14 +0900 | [diff] [blame] | 120 | static int __init wait_disable(char *s) | 
| Ralf Baechle | 55d04df | 2005-07-13 19:22:45 +0000 | [diff] [blame] | 121 | { | 
 | 122 | 	nowait = 1; | 
 | 123 |  | 
 | 124 | 	return 1; | 
 | 125 | } | 
 | 126 |  | 
 | 127 | __setup("nowait", wait_disable); | 
 | 128 |  | 
| Kevin Cernekee | 0103d23 | 2010-05-02 14:43:52 -0700 | [diff] [blame] | 129 | static int __cpuinitdata mips_fpu_disabled; | 
 | 130 |  | 
 | 131 | static int __init fpu_disable(char *s) | 
 | 132 | { | 
 | 133 | 	cpu_data[0].options &= ~MIPS_CPU_FPU; | 
 | 134 | 	mips_fpu_disabled = 1; | 
 | 135 |  | 
 | 136 | 	return 1; | 
 | 137 | } | 
 | 138 |  | 
 | 139 | __setup("nofpu", fpu_disable); | 
 | 140 |  | 
 | 141 | int __cpuinitdata mips_dsp_disabled; | 
 | 142 |  | 
 | 143 | static int __init dsp_disable(char *s) | 
 | 144 | { | 
| Steven J. Hill | ee80f7c7 | 2012-08-03 10:26:04 -0500 | [diff] [blame] | 145 | 	cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P); | 
| Kevin Cernekee | 0103d23 | 2010-05-02 14:43:52 -0700 | [diff] [blame] | 146 | 	mips_dsp_disabled = 1; | 
 | 147 |  | 
 | 148 | 	return 1; | 
 | 149 | } | 
 | 150 |  | 
 | 151 | __setup("nodsp", dsp_disable); | 
 | 152 |  | 
| Atsushi Nemoto | c65a548 | 2007-11-12 02:05:18 +0900 | [diff] [blame] | 153 | void __init check_wait(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 154 | { | 
 | 155 | 	struct cpuinfo_mips *c = ¤t_cpu_data; | 
 | 156 |  | 
| Ralf Baechle | 55d04df | 2005-07-13 19:22:45 +0000 | [diff] [blame] | 157 | 	if (nowait) { | 
| Ralf Baechle | c237923 | 2006-11-30 01:14:44 +0000 | [diff] [blame] | 158 | 		printk("Wait instruction disabled.\n"); | 
| Ralf Baechle | 55d04df | 2005-07-13 19:22:45 +0000 | [diff] [blame] | 159 | 		return; | 
 | 160 | 	} | 
 | 161 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 162 | 	switch (c->cputype) { | 
 | 163 | 	case CPU_R3081: | 
 | 164 | 	case CPU_R3081E: | 
 | 165 | 		cpu_wait = r3081_wait; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 166 | 		break; | 
 | 167 | 	case CPU_TX3927: | 
 | 168 | 		cpu_wait = r39xx_wait; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 169 | 		break; | 
 | 170 | 	case CPU_R4200: | 
 | 171 | /*	case CPU_R4300: */ | 
 | 172 | 	case CPU_R4600: | 
 | 173 | 	case CPU_R4640: | 
 | 174 | 	case CPU_R4650: | 
 | 175 | 	case CPU_R4700: | 
 | 176 | 	case CPU_R5000: | 
| Shinya Kuribayashi | a644b27 | 2009-03-03 18:05:51 +0900 | [diff] [blame] | 177 | 	case CPU_R5500: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 178 | 	case CPU_NEVADA: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 179 | 	case CPU_4KC: | 
 | 180 | 	case CPU_4KEC: | 
 | 181 | 	case CPU_4KSC: | 
 | 182 | 	case CPU_5KC: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 183 | 	case CPU_25KF: | 
| Ralf Baechle | 4b3e975 | 2007-06-21 00:22:34 +0100 | [diff] [blame] | 184 | 	case CPU_PR4450: | 
| Kevin Cernekee | 602977b | 2010-10-16 14:22:30 -0700 | [diff] [blame] | 185 | 	case CPU_BMIPS3300: | 
 | 186 | 	case CPU_BMIPS4350: | 
 | 187 | 	case CPU_BMIPS4380: | 
 | 188 | 	case CPU_BMIPS5000: | 
| David Daney | 0dd4781 | 2008-12-11 15:33:26 -0800 | [diff] [blame] | 189 | 	case CPU_CAVIUM_OCTEON: | 
| David Daney | 6f32946 | 2010-02-10 15:12:48 -0800 | [diff] [blame] | 190 | 	case CPU_CAVIUM_OCTEON_PLUS: | 
| David Daney | 0e56b38 | 2010-10-07 16:03:45 -0700 | [diff] [blame] | 191 | 	case CPU_CAVIUM_OCTEON2: | 
| Lars-Peter Clausen | 83ccf69 | 2010-07-17 11:07:51 +0000 | [diff] [blame] | 192 | 	case CPU_JZRISC: | 
| Kelvin Cheung | 2fa3639 | 2012-06-20 20:05:32 +0100 | [diff] [blame] | 193 | 	case CPU_LOONGSON1: | 
| Jayachandran C | 11d48aa | 2011-08-23 13:35:30 +0530 | [diff] [blame] | 194 | 	case CPU_XLR: | 
| Jayachandran C | a3d4fb2 | 2011-11-16 00:21:20 +0000 | [diff] [blame] | 195 | 	case CPU_XLP: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 196 | 		cpu_wait = r4k_wait; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 197 | 		break; | 
| Ralf Baechle | 4b3e975 | 2007-06-21 00:22:34 +0100 | [diff] [blame] | 198 |  | 
| Ralf Baechle | 5a81299 | 2007-07-17 18:49:48 +0100 | [diff] [blame] | 199 | 	case CPU_RM7000: | 
 | 200 | 		cpu_wait = rm7k_wait_irqoff; | 
 | 201 | 		break; | 
 | 202 |  | 
| Steven J. Hill | 113c62d | 2012-07-06 23:56:00 +0200 | [diff] [blame] | 203 | 	case CPU_M14KC: | 
| Ralf Baechle | 4b3e975 | 2007-06-21 00:22:34 +0100 | [diff] [blame] | 204 | 	case CPU_24K: | 
 | 205 | 	case CPU_34K: | 
| Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 206 | 	case CPU_1004K: | 
| Ralf Baechle | 4b3e975 | 2007-06-21 00:22:34 +0100 | [diff] [blame] | 207 | 		cpu_wait = r4k_wait; | 
 | 208 | 		if (read_c0_config7() & MIPS_CONF7_WII) | 
 | 209 | 			cpu_wait = r4k_wait_irqoff; | 
 | 210 | 		break; | 
 | 211 |  | 
 | 212 | 	case CPU_74K: | 
 | 213 | 		cpu_wait = r4k_wait; | 
 | 214 | 		if ((c->processor_id & 0xff) >= PRID_REV_ENCODE_332(2, 1, 0)) | 
 | 215 | 			cpu_wait = r4k_wait_irqoff; | 
 | 216 | 		break; | 
 | 217 |  | 
| Atsushi Nemoto | 60a6c37 | 2006-06-08 01:09:01 +0900 | [diff] [blame] | 218 | 	case CPU_TX49XX: | 
 | 219 | 		cpu_wait = r4k_wait_irqoff; | 
| Atsushi Nemoto | 60a6c37 | 2006-06-08 01:09:01 +0900 | [diff] [blame] | 220 | 		break; | 
| Manuel Lauss | 270717a | 2009-03-25 17:49:28 +0100 | [diff] [blame] | 221 | 	case CPU_ALCHEMY: | 
| Manuel Lauss | 0c694de | 2008-12-21 09:26:23 +0100 | [diff] [blame] | 222 | 		cpu_wait = au1k_wait; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | 		break; | 
| Ralf Baechle | c8eae71 | 2007-06-12 13:04:09 +0100 | [diff] [blame] | 224 | 	case CPU_20KC: | 
 | 225 | 		/* | 
 | 226 | 		 * WAIT on Rev1.0 has E1, E2, E3 and E16. | 
 | 227 | 		 * WAIT on Rev2.0 and Rev3.0 has E16. | 
 | 228 | 		 * Rev3.1 WAIT is nop, why bother | 
 | 229 | 		 */ | 
 | 230 | 		if ((c->processor_id & 0xff) <= 0x64) | 
 | 231 | 			break; | 
 | 232 |  | 
| Ralf Baechle | 50da469 | 2007-09-14 19:08:43 +0100 | [diff] [blame] | 233 | 		/* | 
 | 234 | 		 * Another rev is incremeting c0_count at a reduced clock | 
 | 235 | 		 * rate while in WAIT mode.  So we basically have the choice | 
 | 236 | 		 * between using the cp0 timer as clocksource or avoiding | 
 | 237 | 		 * the WAIT instruction.  Until more details are known, | 
 | 238 | 		 * disable the use of WAIT for 20Kc entirely. | 
 | 239 | 		   cpu_wait = r4k_wait; | 
 | 240 | 		 */ | 
| Ralf Baechle | c8eae71 | 2007-06-12 13:04:09 +0100 | [diff] [blame] | 241 | 		break; | 
| Ralf Baechle | 441ee34 | 2006-06-02 11:48:11 +0100 | [diff] [blame] | 242 | 	case CPU_RM9000: | 
| Ralf Baechle | c237923 | 2006-11-30 01:14:44 +0000 | [diff] [blame] | 243 | 		if ((c->processor_id & 0x00ff) >= 0x40) | 
| Ralf Baechle | 441ee34 | 2006-06-02 11:48:11 +0100 | [diff] [blame] | 244 | 			cpu_wait = r4k_wait; | 
| Ralf Baechle | 441ee34 | 2006-06-02 11:48:11 +0100 | [diff] [blame] | 245 | 		break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 246 | 	default: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 247 | 		break; | 
 | 248 | 	} | 
 | 249 | } | 
 | 250 |  | 
| Marc St-Jean | 9267a30 | 2007-06-14 15:55:31 -0600 | [diff] [blame] | 251 | static inline void check_errata(void) | 
 | 252 | { | 
 | 253 | 	struct cpuinfo_mips *c = ¤t_cpu_data; | 
 | 254 |  | 
 | 255 | 	switch (c->cputype) { | 
 | 256 | 	case CPU_34K: | 
 | 257 | 		/* | 
 | 258 | 		 * Erratum "RPS May Cause Incorrect Instruction Execution" | 
 | 259 | 		 * This code only handles VPE0, any SMP/SMTC/RTOS code | 
 | 260 | 		 * making use of VPE1 will be responsable for that VPE. | 
 | 261 | 		 */ | 
 | 262 | 		if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2) | 
 | 263 | 			write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS); | 
 | 264 | 		break; | 
 | 265 | 	default: | 
 | 266 | 		break; | 
 | 267 | 	} | 
 | 268 | } | 
 | 269 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 270 | void __init check_bugs32(void) | 
 | 271 | { | 
| Marc St-Jean | 9267a30 | 2007-06-14 15:55:31 -0600 | [diff] [blame] | 272 | 	check_errata(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 273 | } | 
 | 274 |  | 
 | 275 | /* | 
 | 276 |  * Probe whether cpu has config register by trying to play with | 
 | 277 |  * alternate cache bit and see whether it matters. | 
 | 278 |  * It's used by cpu_probe to distinguish between R3000A and R3081. | 
 | 279 |  */ | 
 | 280 | static inline int cpu_has_confreg(void) | 
 | 281 | { | 
 | 282 | #ifdef CONFIG_CPU_R3000 | 
 | 283 | 	extern unsigned long r3k_cache_size(unsigned long); | 
 | 284 | 	unsigned long size1, size2; | 
 | 285 | 	unsigned long cfg = read_c0_conf(); | 
 | 286 |  | 
 | 287 | 	size1 = r3k_cache_size(ST0_ISC); | 
 | 288 | 	write_c0_conf(cfg ^ R30XX_CONF_AC); | 
 | 289 | 	size2 = r3k_cache_size(ST0_ISC); | 
 | 290 | 	write_c0_conf(cfg); | 
 | 291 | 	return size1 != size2; | 
 | 292 | #else | 
 | 293 | 	return 0; | 
 | 294 | #endif | 
 | 295 | } | 
 | 296 |  | 
| Robert Millan | c094c99 | 2011-04-18 11:37:55 -0700 | [diff] [blame] | 297 | static inline void set_elf_platform(int cpu, const char *plat) | 
 | 298 | { | 
 | 299 | 	if (cpu == 0) | 
 | 300 | 		__elf_platform = plat; | 
 | 301 | } | 
 | 302 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 303 | /* | 
 | 304 |  * Get the FPU Implementation/Revision. | 
 | 305 |  */ | 
 | 306 | static inline unsigned long cpu_get_fpu_id(void) | 
 | 307 | { | 
 | 308 | 	unsigned long tmp, fpu_id; | 
 | 309 |  | 
 | 310 | 	tmp = read_c0_status(); | 
 | 311 | 	__enable_fpu(); | 
 | 312 | 	fpu_id = read_32bit_cp1_register(CP1_REVISION); | 
 | 313 | 	write_c0_status(tmp); | 
 | 314 | 	return fpu_id; | 
 | 315 | } | 
 | 316 |  | 
 | 317 | /* | 
 | 318 |  * Check the CPU has an FPU the official way. | 
 | 319 |  */ | 
 | 320 | static inline int __cpu_has_fpu(void) | 
 | 321 | { | 
 | 322 | 	return ((cpu_get_fpu_id() & 0xff00) != FPIR_IMP_NONE); | 
 | 323 | } | 
 | 324 |  | 
| Guenter Roeck | 91dfc42 | 2010-02-02 08:52:20 -0800 | [diff] [blame] | 325 | static inline void cpu_probe_vmbits(struct cpuinfo_mips *c) | 
 | 326 | { | 
 | 327 | #ifdef __NEED_VMBITS_PROBE | 
| David Daney | 5b7efa8 | 2010-02-08 12:27:00 -0800 | [diff] [blame] | 328 | 	write_c0_entryhi(0x3fffffffffffe000ULL); | 
| Guenter Roeck | 91dfc42 | 2010-02-02 08:52:20 -0800 | [diff] [blame] | 329 | 	back_to_back_c0_hazard(); | 
| David Daney | 5b7efa8 | 2010-02-08 12:27:00 -0800 | [diff] [blame] | 330 | 	c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL); | 
| Guenter Roeck | 91dfc42 | 2010-02-02 08:52:20 -0800 | [diff] [blame] | 331 | #endif | 
 | 332 | } | 
 | 333 |  | 
| Kelvin Cheung | 2fa3639 | 2012-06-20 20:05:32 +0100 | [diff] [blame] | 334 | static char unknown_isa[] __cpuinitdata = KERN_ERR \ | 
 | 335 | 	"Unsupported ISA type, c0.config0: %d."; | 
 | 336 |  | 
 | 337 | static inline unsigned int decode_config0(struct cpuinfo_mips *c) | 
 | 338 | { | 
 | 339 | 	unsigned int config0; | 
 | 340 | 	int isa; | 
 | 341 |  | 
 | 342 | 	config0 = read_c0_config(); | 
 | 343 |  | 
 | 344 | 	if (((config0 & MIPS_CONF_MT) >> 7) == 1) | 
 | 345 | 		c->options |= MIPS_CPU_TLB; | 
 | 346 | 	isa = (config0 & MIPS_CONF_AT) >> 13; | 
 | 347 | 	switch (isa) { | 
 | 348 | 	case 0: | 
 | 349 | 		switch ((config0 & MIPS_CONF_AR) >> 10) { | 
 | 350 | 		case 0: | 
 | 351 | 			c->isa_level = MIPS_CPU_ISA_M32R1; | 
 | 352 | 			break; | 
 | 353 | 		case 1: | 
 | 354 | 			c->isa_level = MIPS_CPU_ISA_M32R2; | 
 | 355 | 			break; | 
 | 356 | 		default: | 
 | 357 | 			goto unknown; | 
 | 358 | 		} | 
 | 359 | 		break; | 
 | 360 | 	case 2: | 
 | 361 | 		switch ((config0 & MIPS_CONF_AR) >> 10) { | 
 | 362 | 		case 0: | 
 | 363 | 			c->isa_level = MIPS_CPU_ISA_M64R1; | 
 | 364 | 			break; | 
 | 365 | 		case 1: | 
 | 366 | 			c->isa_level = MIPS_CPU_ISA_M64R2; | 
 | 367 | 			break; | 
 | 368 | 		default: | 
 | 369 | 			goto unknown; | 
 | 370 | 		} | 
 | 371 | 		break; | 
 | 372 | 	default: | 
 | 373 | 		goto unknown; | 
 | 374 | 	} | 
 | 375 |  | 
 | 376 | 	return config0 & MIPS_CONF_M; | 
 | 377 |  | 
 | 378 | unknown: | 
 | 379 | 	panic(unknown_isa, config0); | 
 | 380 | } | 
 | 381 |  | 
 | 382 | static inline unsigned int decode_config1(struct cpuinfo_mips *c) | 
 | 383 | { | 
 | 384 | 	unsigned int config1; | 
 | 385 |  | 
 | 386 | 	config1 = read_c0_config1(); | 
 | 387 |  | 
 | 388 | 	if (config1 & MIPS_CONF1_MD) | 
 | 389 | 		c->ases |= MIPS_ASE_MDMX; | 
 | 390 | 	if (config1 & MIPS_CONF1_WR) | 
 | 391 | 		c->options |= MIPS_CPU_WATCH; | 
 | 392 | 	if (config1 & MIPS_CONF1_CA) | 
 | 393 | 		c->ases |= MIPS_ASE_MIPS16; | 
 | 394 | 	if (config1 & MIPS_CONF1_EP) | 
 | 395 | 		c->options |= MIPS_CPU_EJTAG; | 
 | 396 | 	if (config1 & MIPS_CONF1_FP) { | 
 | 397 | 		c->options |= MIPS_CPU_FPU; | 
 | 398 | 		c->options |= MIPS_CPU_32FPR; | 
 | 399 | 	} | 
 | 400 | 	if (cpu_has_tlb) | 
 | 401 | 		c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1; | 
 | 402 |  | 
 | 403 | 	return config1 & MIPS_CONF_M; | 
 | 404 | } | 
 | 405 |  | 
 | 406 | static inline unsigned int decode_config2(struct cpuinfo_mips *c) | 
 | 407 | { | 
 | 408 | 	unsigned int config2; | 
 | 409 |  | 
 | 410 | 	config2 = read_c0_config2(); | 
 | 411 |  | 
 | 412 | 	if (config2 & MIPS_CONF2_SL) | 
 | 413 | 		c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT; | 
 | 414 |  | 
 | 415 | 	return config2 & MIPS_CONF_M; | 
 | 416 | } | 
 | 417 |  | 
 | 418 | static inline unsigned int decode_config3(struct cpuinfo_mips *c) | 
 | 419 | { | 
 | 420 | 	unsigned int config3; | 
 | 421 |  | 
 | 422 | 	config3 = read_c0_config3(); | 
 | 423 |  | 
| Steven J. Hill | b2ab4f0 | 2012-09-13 16:47:58 -0500 | [diff] [blame] | 424 | 	if (config3 & MIPS_CONF3_SM) { | 
| Kelvin Cheung | 2fa3639 | 2012-06-20 20:05:32 +0100 | [diff] [blame] | 425 | 		c->ases |= MIPS_ASE_SMARTMIPS; | 
| Steven J. Hill | b2ab4f0 | 2012-09-13 16:47:58 -0500 | [diff] [blame] | 426 | 		c->options |= MIPS_CPU_RIXI; | 
 | 427 | 	} | 
 | 428 | 	if (config3 & MIPS_CONF3_RXI) | 
 | 429 | 		c->options |= MIPS_CPU_RIXI; | 
| Kelvin Cheung | 2fa3639 | 2012-06-20 20:05:32 +0100 | [diff] [blame] | 430 | 	if (config3 & MIPS_CONF3_DSP) | 
 | 431 | 		c->ases |= MIPS_ASE_DSP; | 
| Steven J. Hill | ee80f7c7 | 2012-08-03 10:26:04 -0500 | [diff] [blame] | 432 | 	if (config3 & MIPS_CONF3_DSP2P) | 
 | 433 | 		c->ases |= MIPS_ASE_DSP2P; | 
| Kelvin Cheung | 2fa3639 | 2012-06-20 20:05:32 +0100 | [diff] [blame] | 434 | 	if (config3 & MIPS_CONF3_VINT) | 
 | 435 | 		c->options |= MIPS_CPU_VINT; | 
 | 436 | 	if (config3 & MIPS_CONF3_VEIC) | 
 | 437 | 		c->options |= MIPS_CPU_VEIC; | 
 | 438 | 	if (config3 & MIPS_CONF3_MT) | 
 | 439 | 		c->ases |= MIPS_ASE_MIPSMT; | 
 | 440 | 	if (config3 & MIPS_CONF3_ULRI) | 
 | 441 | 		c->options |= MIPS_CPU_ULRI; | 
 | 442 |  | 
 | 443 | 	return config3 & MIPS_CONF_M; | 
 | 444 | } | 
 | 445 |  | 
 | 446 | static inline unsigned int decode_config4(struct cpuinfo_mips *c) | 
 | 447 | { | 
 | 448 | 	unsigned int config4; | 
 | 449 |  | 
 | 450 | 	config4 = read_c0_config4(); | 
 | 451 |  | 
 | 452 | 	if ((config4 & MIPS_CONF4_MMUEXTDEF) == MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT | 
 | 453 | 	    && cpu_has_tlb) | 
 | 454 | 		c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40; | 
 | 455 |  | 
 | 456 | 	c->kscratch_mask = (config4 >> 16) & 0xff; | 
 | 457 |  | 
 | 458 | 	return config4 & MIPS_CONF_M; | 
 | 459 | } | 
 | 460 |  | 
 | 461 | static void __cpuinit decode_configs(struct cpuinfo_mips *c) | 
 | 462 | { | 
 | 463 | 	int ok; | 
 | 464 |  | 
 | 465 | 	/* MIPS32 or MIPS64 compliant CPU.  */ | 
 | 466 | 	c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER | | 
 | 467 | 		     MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK; | 
 | 468 |  | 
 | 469 | 	c->scache.flags = MIPS_CACHE_NOT_PRESENT; | 
 | 470 |  | 
 | 471 | 	ok = decode_config0(c);			/* Read Config registers.  */ | 
 | 472 | 	BUG_ON(!ok);				/* Arch spec violation!  */ | 
 | 473 | 	if (ok) | 
 | 474 | 		ok = decode_config1(c); | 
 | 475 | 	if (ok) | 
 | 476 | 		ok = decode_config2(c); | 
 | 477 | 	if (ok) | 
 | 478 | 		ok = decode_config3(c); | 
 | 479 | 	if (ok) | 
 | 480 | 		ok = decode_config4(c); | 
 | 481 |  | 
 | 482 | 	mips_probe_watch_registers(c); | 
 | 483 |  | 
 | 484 | 	if (cpu_has_mips_r2) | 
 | 485 | 		c->core = read_c0_ebase() & 0x3ff; | 
 | 486 | } | 
 | 487 |  | 
| Ralf Baechle | 02cf211 | 2005-10-01 13:06:32 +0100 | [diff] [blame] | 488 | #define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 489 | 		| MIPS_CPU_COUNTER) | 
 | 490 |  | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 491 | static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 492 | { | 
 | 493 | 	switch (c->processor_id & 0xff00) { | 
 | 494 | 	case PRID_IMP_R2000: | 
 | 495 | 		c->cputype = CPU_R2000; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 496 | 		__cpu_name[cpu] = "R2000"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 497 | 		c->isa_level = MIPS_CPU_ISA_I; | 
| Ralf Baechle | 02cf211 | 2005-10-01 13:06:32 +0100 | [diff] [blame] | 498 | 		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 499 | 			     MIPS_CPU_NOFPUEX; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 500 | 		if (__cpu_has_fpu()) | 
 | 501 | 			c->options |= MIPS_CPU_FPU; | 
 | 502 | 		c->tlbsize = 64; | 
 | 503 | 		break; | 
 | 504 | 	case PRID_IMP_R3000: | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 505 | 		if ((c->processor_id & 0xff) == PRID_REV_R3000A) { | 
 | 506 | 			if (cpu_has_confreg()) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 507 | 				c->cputype = CPU_R3081E; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 508 | 				__cpu_name[cpu] = "R3081"; | 
 | 509 | 			} else { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 510 | 				c->cputype = CPU_R3000A; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 511 | 				__cpu_name[cpu] = "R3000A"; | 
 | 512 | 			} | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 513 | 		} else { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 514 | 			c->cputype = CPU_R3000; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 515 | 			__cpu_name[cpu] = "R3000"; | 
 | 516 | 		} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 517 | 		c->isa_level = MIPS_CPU_ISA_I; | 
| Ralf Baechle | 02cf211 | 2005-10-01 13:06:32 +0100 | [diff] [blame] | 518 | 		c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 519 | 			     MIPS_CPU_NOFPUEX; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 520 | 		if (__cpu_has_fpu()) | 
 | 521 | 			c->options |= MIPS_CPU_FPU; | 
 | 522 | 		c->tlbsize = 64; | 
 | 523 | 		break; | 
 | 524 | 	case PRID_IMP_R4000: | 
 | 525 | 		if (read_c0_config() & CONF_SC) { | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 526 | 			if ((c->processor_id & 0xff) >= PRID_REV_R4400) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 527 | 				c->cputype = CPU_R4400PC; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 528 | 				__cpu_name[cpu] = "R4400PC"; | 
 | 529 | 			} else { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 530 | 				c->cputype = CPU_R4000PC; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 531 | 				__cpu_name[cpu] = "R4000PC"; | 
 | 532 | 			} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 533 | 		} else { | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 534 | 			if ((c->processor_id & 0xff) >= PRID_REV_R4400) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 535 | 				c->cputype = CPU_R4400SC; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 536 | 				__cpu_name[cpu] = "R4400SC"; | 
 | 537 | 			} else { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 538 | 				c->cputype = CPU_R4000SC; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 539 | 				__cpu_name[cpu] = "R4000SC"; | 
 | 540 | 			} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 541 | 		} | 
 | 542 |  | 
 | 543 | 		c->isa_level = MIPS_CPU_ISA_III; | 
 | 544 | 		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 545 | 			     MIPS_CPU_WATCH | MIPS_CPU_VCE | | 
 | 546 | 			     MIPS_CPU_LLSC; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 547 | 		c->tlbsize = 48; | 
 | 548 | 		break; | 
 | 549 | 	case PRID_IMP_VR41XX: | 
 | 550 | 		switch (c->processor_id & 0xf0) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 551 | 		case PRID_REV_VR4111: | 
 | 552 | 			c->cputype = CPU_VR4111; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 553 | 			__cpu_name[cpu] = "NEC VR4111"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 554 | 			break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 555 | 		case PRID_REV_VR4121: | 
 | 556 | 			c->cputype = CPU_VR4121; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 557 | 			__cpu_name[cpu] = "NEC VR4121"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 558 | 			break; | 
 | 559 | 		case PRID_REV_VR4122: | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 560 | 			if ((c->processor_id & 0xf) < 0x3) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 561 | 				c->cputype = CPU_VR4122; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 562 | 				__cpu_name[cpu] = "NEC VR4122"; | 
 | 563 | 			} else { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 564 | 				c->cputype = CPU_VR4181A; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 565 | 				__cpu_name[cpu] = "NEC VR4181A"; | 
 | 566 | 			} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 567 | 			break; | 
 | 568 | 		case PRID_REV_VR4130: | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 569 | 			if ((c->processor_id & 0xf) < 0x4) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 570 | 				c->cputype = CPU_VR4131; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 571 | 				__cpu_name[cpu] = "NEC VR4131"; | 
 | 572 | 			} else { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 573 | 				c->cputype = CPU_VR4133; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 574 | 				__cpu_name[cpu] = "NEC VR4133"; | 
 | 575 | 			} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 576 | 			break; | 
 | 577 | 		default: | 
 | 578 | 			printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n"); | 
 | 579 | 			c->cputype = CPU_VR41XX; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 580 | 			__cpu_name[cpu] = "NEC Vr41xx"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 581 | 			break; | 
 | 582 | 		} | 
 | 583 | 		c->isa_level = MIPS_CPU_ISA_III; | 
 | 584 | 		c->options = R4K_OPTS; | 
 | 585 | 		c->tlbsize = 32; | 
 | 586 | 		break; | 
 | 587 | 	case PRID_IMP_R4300: | 
 | 588 | 		c->cputype = CPU_R4300; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 589 | 		__cpu_name[cpu] = "R4300"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 590 | 		c->isa_level = MIPS_CPU_ISA_III; | 
 | 591 | 		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 592 | 			     MIPS_CPU_LLSC; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 593 | 		c->tlbsize = 32; | 
 | 594 | 		break; | 
 | 595 | 	case PRID_IMP_R4600: | 
 | 596 | 		c->cputype = CPU_R4600; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 597 | 		__cpu_name[cpu] = "R4600"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 598 | 		c->isa_level = MIPS_CPU_ISA_III; | 
| Thiemo Seufer | 075e750 | 2005-07-27 21:48:12 +0000 | [diff] [blame] | 599 | 		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR | | 
 | 600 | 			     MIPS_CPU_LLSC; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 601 | 		c->tlbsize = 48; | 
 | 602 | 		break; | 
 | 603 | 	#if 0 | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 604 | 	case PRID_IMP_R4650: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 605 | 		/* | 
 | 606 | 		 * This processor doesn't have an MMU, so it's not | 
 | 607 | 		 * "real easy" to run Linux on it. It is left purely | 
 | 608 | 		 * for documentation.  Commented out because it shares | 
 | 609 | 		 * it's c0_prid id number with the TX3900. | 
 | 610 | 		 */ | 
| Ralf Baechle | a3dddd5 | 2006-03-11 08:18:41 +0000 | [diff] [blame] | 611 | 		c->cputype = CPU_R4650; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 612 | 		__cpu_name[cpu] = "R4650"; | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 613 | 		c->isa_level = MIPS_CPU_ISA_III; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 614 | 		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC; | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 615 | 		c->tlbsize = 48; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 616 | 		break; | 
 | 617 | 	#endif | 
 | 618 | 	case PRID_IMP_TX39: | 
 | 619 | 		c->isa_level = MIPS_CPU_ISA_I; | 
| Ralf Baechle | 02cf211 | 2005-10-01 13:06:32 +0100 | [diff] [blame] | 620 | 		c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 621 |  | 
 | 622 | 		if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) { | 
 | 623 | 			c->cputype = CPU_TX3927; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 624 | 			__cpu_name[cpu] = "TX3927"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 625 | 			c->tlbsize = 64; | 
 | 626 | 		} else { | 
 | 627 | 			switch (c->processor_id & 0xff) { | 
 | 628 | 			case PRID_REV_TX3912: | 
 | 629 | 				c->cputype = CPU_TX3912; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 630 | 				__cpu_name[cpu] = "TX3912"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 631 | 				c->tlbsize = 32; | 
 | 632 | 				break; | 
 | 633 | 			case PRID_REV_TX3922: | 
 | 634 | 				c->cputype = CPU_TX3922; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 635 | 				__cpu_name[cpu] = "TX3922"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 636 | 				c->tlbsize = 64; | 
 | 637 | 				break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 638 | 			} | 
 | 639 | 		} | 
 | 640 | 		break; | 
 | 641 | 	case PRID_IMP_R4700: | 
 | 642 | 		c->cputype = CPU_R4700; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 643 | 		__cpu_name[cpu] = "R4700"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 644 | 		c->isa_level = MIPS_CPU_ISA_III; | 
 | 645 | 		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 646 | 			     MIPS_CPU_LLSC; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 647 | 		c->tlbsize = 48; | 
 | 648 | 		break; | 
 | 649 | 	case PRID_IMP_TX49: | 
 | 650 | 		c->cputype = CPU_TX49XX; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 651 | 		__cpu_name[cpu] = "R49XX"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 652 | 		c->isa_level = MIPS_CPU_ISA_III; | 
 | 653 | 		c->options = R4K_OPTS | MIPS_CPU_LLSC; | 
 | 654 | 		if (!(c->processor_id & 0x08)) | 
 | 655 | 			c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR; | 
 | 656 | 		c->tlbsize = 48; | 
 | 657 | 		break; | 
 | 658 | 	case PRID_IMP_R5000: | 
 | 659 | 		c->cputype = CPU_R5000; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 660 | 		__cpu_name[cpu] = "R5000"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 661 | 		c->isa_level = MIPS_CPU_ISA_IV; | 
 | 662 | 		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 663 | 			     MIPS_CPU_LLSC; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 664 | 		c->tlbsize = 48; | 
 | 665 | 		break; | 
 | 666 | 	case PRID_IMP_R5432: | 
 | 667 | 		c->cputype = CPU_R5432; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 668 | 		__cpu_name[cpu] = "R5432"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 669 | 		c->isa_level = MIPS_CPU_ISA_IV; | 
 | 670 | 		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 671 | 			     MIPS_CPU_WATCH | MIPS_CPU_LLSC; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 672 | 		c->tlbsize = 48; | 
 | 673 | 		break; | 
 | 674 | 	case PRID_IMP_R5500: | 
 | 675 | 		c->cputype = CPU_R5500; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 676 | 		__cpu_name[cpu] = "R5500"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 677 | 		c->isa_level = MIPS_CPU_ISA_IV; | 
 | 678 | 		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 679 | 			     MIPS_CPU_WATCH | MIPS_CPU_LLSC; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 680 | 		c->tlbsize = 48; | 
 | 681 | 		break; | 
 | 682 | 	case PRID_IMP_NEVADA: | 
 | 683 | 		c->cputype = CPU_NEVADA; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 684 | 		__cpu_name[cpu] = "Nevada"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 685 | 		c->isa_level = MIPS_CPU_ISA_IV; | 
 | 686 | 		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 687 | 			     MIPS_CPU_DIVEC | MIPS_CPU_LLSC; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 688 | 		c->tlbsize = 48; | 
 | 689 | 		break; | 
 | 690 | 	case PRID_IMP_R6000: | 
 | 691 | 		c->cputype = CPU_R6000; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 692 | 		__cpu_name[cpu] = "R6000"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 693 | 		c->isa_level = MIPS_CPU_ISA_II; | 
 | 694 | 		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 695 | 			     MIPS_CPU_LLSC; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 696 | 		c->tlbsize = 32; | 
 | 697 | 		break; | 
 | 698 | 	case PRID_IMP_R6000A: | 
 | 699 | 		c->cputype = CPU_R6000A; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 700 | 		__cpu_name[cpu] = "R6000A"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 701 | 		c->isa_level = MIPS_CPU_ISA_II; | 
 | 702 | 		c->options = MIPS_CPU_TLB | MIPS_CPU_FPU | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 703 | 			     MIPS_CPU_LLSC; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 704 | 		c->tlbsize = 32; | 
 | 705 | 		break; | 
 | 706 | 	case PRID_IMP_RM7000: | 
 | 707 | 		c->cputype = CPU_RM7000; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 708 | 		__cpu_name[cpu] = "RM7000"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 709 | 		c->isa_level = MIPS_CPU_ISA_IV; | 
 | 710 | 		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 711 | 			     MIPS_CPU_LLSC; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 712 | 		/* | 
 | 713 | 		 * Undocumented RM7000:  Bit 29 in the info register of | 
 | 714 | 		 * the RM7000 v2.0 indicates if the TLB has 48 or 64 | 
 | 715 | 		 * entries. | 
 | 716 | 		 * | 
 | 717 | 		 * 29      1 =>    64 entry JTLB | 
 | 718 | 		 *         0 =>    48 entry JTLB | 
 | 719 | 		 */ | 
 | 720 | 		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48; | 
 | 721 | 		break; | 
 | 722 | 	case PRID_IMP_RM9000: | 
 | 723 | 		c->cputype = CPU_RM9000; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 724 | 		__cpu_name[cpu] = "RM9000"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 725 | 		c->isa_level = MIPS_CPU_ISA_IV; | 
 | 726 | 		c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 727 | 			     MIPS_CPU_LLSC; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 728 | 		/* | 
 | 729 | 		 * Bit 29 in the info register of the RM9000 | 
 | 730 | 		 * indicates if the TLB has 48 or 64 entries. | 
 | 731 | 		 * | 
 | 732 | 		 * 29      1 =>    64 entry JTLB | 
 | 733 | 		 *         0 =>    48 entry JTLB | 
 | 734 | 		 */ | 
 | 735 | 		c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48; | 
 | 736 | 		break; | 
 | 737 | 	case PRID_IMP_R8000: | 
 | 738 | 		c->cputype = CPU_R8000; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 739 | 		__cpu_name[cpu] = "RM8000"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 740 | 		c->isa_level = MIPS_CPU_ISA_IV; | 
 | 741 | 		c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 742 | 			     MIPS_CPU_FPU | MIPS_CPU_32FPR | | 
 | 743 | 			     MIPS_CPU_LLSC; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 744 | 		c->tlbsize = 384;      /* has weird TLB: 3-way x 128 */ | 
 | 745 | 		break; | 
 | 746 | 	case PRID_IMP_R10000: | 
 | 747 | 		c->cputype = CPU_R10000; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 748 | 		__cpu_name[cpu] = "R10000"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 749 | 		c->isa_level = MIPS_CPU_ISA_IV; | 
| Ralf Baechle | 8b36612 | 2005-11-22 17:53:59 +0000 | [diff] [blame] | 750 | 		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 751 | 			     MIPS_CPU_FPU | MIPS_CPU_32FPR | | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 752 | 			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 753 | 			     MIPS_CPU_LLSC; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 754 | 		c->tlbsize = 64; | 
 | 755 | 		break; | 
 | 756 | 	case PRID_IMP_R12000: | 
 | 757 | 		c->cputype = CPU_R12000; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 758 | 		__cpu_name[cpu] = "R12000"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 759 | 		c->isa_level = MIPS_CPU_ISA_IV; | 
| Ralf Baechle | 8b36612 | 2005-11-22 17:53:59 +0000 | [diff] [blame] | 760 | 		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 761 | 			     MIPS_CPU_FPU | MIPS_CPU_32FPR | | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 762 | 			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 763 | 			     MIPS_CPU_LLSC; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 764 | 		c->tlbsize = 64; | 
 | 765 | 		break; | 
| Kumba | 44d921b | 2006-05-16 22:23:59 -0400 | [diff] [blame] | 766 | 	case PRID_IMP_R14000: | 
 | 767 | 		c->cputype = CPU_R14000; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 768 | 		__cpu_name[cpu] = "R14000"; | 
| Kumba | 44d921b | 2006-05-16 22:23:59 -0400 | [diff] [blame] | 769 | 		c->isa_level = MIPS_CPU_ISA_IV; | 
 | 770 | 		c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 771 | 			     MIPS_CPU_FPU | MIPS_CPU_32FPR | | 
| Kumba | 44d921b | 2006-05-16 22:23:59 -0400 | [diff] [blame] | 772 | 			     MIPS_CPU_COUNTER | MIPS_CPU_WATCH | | 
| Steven J. Hill | 03751e7 | 2012-05-10 23:21:18 -0500 | [diff] [blame] | 773 | 			     MIPS_CPU_LLSC; | 
| Kumba | 44d921b | 2006-05-16 22:23:59 -0400 | [diff] [blame] | 774 | 		c->tlbsize = 64; | 
 | 775 | 		break; | 
| Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 776 | 	case PRID_IMP_LOONGSON2: | 
 | 777 | 		c->cputype = CPU_LOONGSON2; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 778 | 		__cpu_name[cpu] = "ICT Loongson-2"; | 
| Robert Millan | 5aac1e8 | 2011-04-16 11:29:29 -0700 | [diff] [blame] | 779 |  | 
 | 780 | 		switch (c->processor_id & PRID_REV_MASK) { | 
 | 781 | 		case PRID_REV_LOONGSON2E: | 
 | 782 | 			set_elf_platform(cpu, "loongson2e"); | 
 | 783 | 			break; | 
 | 784 | 		case PRID_REV_LOONGSON2F: | 
 | 785 | 			set_elf_platform(cpu, "loongson2f"); | 
 | 786 | 			break; | 
 | 787 | 		} | 
 | 788 |  | 
| Fuxin Zhang | 2a21c73 | 2007-06-06 14:52:43 +0800 | [diff] [blame] | 789 | 		c->isa_level = MIPS_CPU_ISA_III; | 
 | 790 | 		c->options = R4K_OPTS | | 
 | 791 | 			     MIPS_CPU_FPU | MIPS_CPU_LLSC | | 
 | 792 | 			     MIPS_CPU_32FPR; | 
 | 793 | 		c->tlbsize = 64; | 
 | 794 | 		break; | 
| Kelvin Cheung | 2fa3639 | 2012-06-20 20:05:32 +0100 | [diff] [blame] | 795 | 	case PRID_IMP_LOONGSON1: | 
 | 796 | 		decode_configs(c); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 797 |  | 
| Kelvin Cheung | 2fa3639 | 2012-06-20 20:05:32 +0100 | [diff] [blame] | 798 | 		c->cputype = CPU_LOONGSON1; | 
| Ralf Baechle | b4672d3 | 2005-12-08 14:04:24 +0000 | [diff] [blame] | 799 |  | 
| Kelvin Cheung | 2fa3639 | 2012-06-20 20:05:32 +0100 | [diff] [blame] | 800 | 		switch (c->processor_id & PRID_REV_MASK) { | 
 | 801 | 		case PRID_REV_LOONGSON1B: | 
 | 802 | 			__cpu_name[cpu] = "Loongson 1B"; | 
| Ralf Baechle | b4672d3 | 2005-12-08 14:04:24 +0000 | [diff] [blame] | 803 | 			break; | 
| Ralf Baechle | b4672d3 | 2005-12-08 14:04:24 +0000 | [diff] [blame] | 804 | 		} | 
| Kelvin Cheung | 2fa3639 | 2012-06-20 20:05:32 +0100 | [diff] [blame] | 805 |  | 
| Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 806 | 		break; | 
| Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 807 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 808 | } | 
 | 809 |  | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 810 | static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 811 | { | 
| Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 812 | 	decode_configs(c); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 813 | 	switch (c->processor_id & 0xff00) { | 
 | 814 | 	case PRID_IMP_4KC: | 
 | 815 | 		c->cputype = CPU_4KC; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 816 | 		__cpu_name[cpu] = "MIPS 4Kc"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 817 | 		break; | 
 | 818 | 	case PRID_IMP_4KEC: | 
| Ralf Baechle | 2b07bd0 | 2005-04-08 20:36:05 +0000 | [diff] [blame] | 819 | 	case PRID_IMP_4KECR2: | 
 | 820 | 		c->cputype = CPU_4KEC; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 821 | 		__cpu_name[cpu] = "MIPS 4KEc"; | 
| Ralf Baechle | 2b07bd0 | 2005-04-08 20:36:05 +0000 | [diff] [blame] | 822 | 		break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 823 | 	case PRID_IMP_4KSC: | 
| Ralf Baechle | 8afcb5d | 2005-10-04 15:01:26 +0100 | [diff] [blame] | 824 | 	case PRID_IMP_4KSD: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 825 | 		c->cputype = CPU_4KSC; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 826 | 		__cpu_name[cpu] = "MIPS 4KSc"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 827 | 		break; | 
 | 828 | 	case PRID_IMP_5KC: | 
 | 829 | 		c->cputype = CPU_5KC; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 830 | 		__cpu_name[cpu] = "MIPS 5Kc"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 831 | 		break; | 
| Leonid Yegoshin | 78d4803 | 2012-07-06 21:56:01 +0200 | [diff] [blame] | 832 | 	case PRID_IMP_5KE: | 
 | 833 | 		c->cputype = CPU_5KE; | 
 | 834 | 		__cpu_name[cpu] = "MIPS 5KE"; | 
 | 835 | 		break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 836 | 	case PRID_IMP_20KC: | 
 | 837 | 		c->cputype = CPU_20KC; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 838 | 		__cpu_name[cpu] = "MIPS 20Kc"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 839 | 		break; | 
 | 840 | 	case PRID_IMP_24K: | 
| Ralf Baechle | e50c0a8f | 2005-05-31 11:49:19 +0000 | [diff] [blame] | 841 | 	case PRID_IMP_24KE: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 842 | 		c->cputype = CPU_24K; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 843 | 		__cpu_name[cpu] = "MIPS 24Kc"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 844 | 		break; | 
 | 845 | 	case PRID_IMP_25KF: | 
 | 846 | 		c->cputype = CPU_25KF; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 847 | 		__cpu_name[cpu] = "MIPS 25Kc"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 848 | 		break; | 
| Ralf Baechle | bbc7f22 | 2005-07-12 16:12:05 +0000 | [diff] [blame] | 849 | 	case PRID_IMP_34K: | 
 | 850 | 		c->cputype = CPU_34K; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 851 | 		__cpu_name[cpu] = "MIPS 34Kc"; | 
| Ralf Baechle | bbc7f22 | 2005-07-12 16:12:05 +0000 | [diff] [blame] | 852 | 		break; | 
| Chris Dearman | c620953 | 2006-05-02 14:08:46 +0100 | [diff] [blame] | 853 | 	case PRID_IMP_74K: | 
 | 854 | 		c->cputype = CPU_74K; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 855 | 		__cpu_name[cpu] = "MIPS 74Kc"; | 
| Chris Dearman | c620953 | 2006-05-02 14:08:46 +0100 | [diff] [blame] | 856 | 		break; | 
| Steven J. Hill | 113c62d | 2012-07-06 23:56:00 +0200 | [diff] [blame] | 857 | 	case PRID_IMP_M14KC: | 
 | 858 | 		c->cputype = CPU_M14KC; | 
 | 859 | 		__cpu_name[cpu] = "MIPS M14Kc"; | 
 | 860 | 		break; | 
| Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 861 | 	case PRID_IMP_1004K: | 
 | 862 | 		c->cputype = CPU_1004K; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 863 | 		__cpu_name[cpu] = "MIPS 1004Kc"; | 
| Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 864 | 		break; | 
| Steven J. Hill | 006a851 | 2012-06-26 04:11:03 +0000 | [diff] [blame] | 865 | 	case PRID_IMP_1074K: | 
 | 866 | 		c->cputype = CPU_74K; | 
 | 867 | 		__cpu_name[cpu] = "MIPS 1074Kc"; | 
 | 868 | 		break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 869 | 	} | 
| Chris Dearman | 0b6d497 | 2007-09-13 12:32:02 +0100 | [diff] [blame] | 870 |  | 
 | 871 | 	spram_config(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 872 | } | 
 | 873 |  | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 874 | static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 875 | { | 
| Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 876 | 	decode_configs(c); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 877 | 	switch (c->processor_id & 0xff00) { | 
 | 878 | 	case PRID_IMP_AU1_REV1: | 
 | 879 | 	case PRID_IMP_AU1_REV2: | 
| Manuel Lauss | 270717a | 2009-03-25 17:49:28 +0100 | [diff] [blame] | 880 | 		c->cputype = CPU_ALCHEMY; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 881 | 		switch ((c->processor_id >> 24) & 0xff) { | 
 | 882 | 		case 0: | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 883 | 			__cpu_name[cpu] = "Au1000"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 884 | 			break; | 
 | 885 | 		case 1: | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 886 | 			__cpu_name[cpu] = "Au1500"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 887 | 			break; | 
 | 888 | 		case 2: | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 889 | 			__cpu_name[cpu] = "Au1100"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 890 | 			break; | 
 | 891 | 		case 3: | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 892 | 			__cpu_name[cpu] = "Au1550"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 893 | 			break; | 
| Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 894 | 		case 4: | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 895 | 			__cpu_name[cpu] = "Au1200"; | 
| Manuel Lauss | 270717a | 2009-03-25 17:49:28 +0100 | [diff] [blame] | 896 | 			if ((c->processor_id & 0xff) == 2) | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 897 | 				__cpu_name[cpu] = "Au1250"; | 
| Manuel Lauss | 237cfee | 2007-12-06 09:07:55 +0100 | [diff] [blame] | 898 | 			break; | 
 | 899 | 		case 5: | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 900 | 			__cpu_name[cpu] = "Au1210"; | 
| Pete Popov | e3ad1c2 | 2005-03-01 06:33:16 +0000 | [diff] [blame] | 901 | 			break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 902 | 		default: | 
| Manuel Lauss | 270717a | 2009-03-25 17:49:28 +0100 | [diff] [blame] | 903 | 			__cpu_name[cpu] = "Au1xxx"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 904 | 			break; | 
 | 905 | 		} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 906 | 		break; | 
 | 907 | 	} | 
 | 908 | } | 
 | 909 |  | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 910 | static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 911 | { | 
| Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 912 | 	decode_configs(c); | 
| Ralf Baechle | 02cf211 | 2005-10-01 13:06:32 +0100 | [diff] [blame] | 913 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 914 | 	switch (c->processor_id & 0xff00) { | 
 | 915 | 	case PRID_IMP_SB1: | 
 | 916 | 		c->cputype = CPU_SB1; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 917 | 		__cpu_name[cpu] = "SiByte SB1"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 918 | 		/* FPU in pass1 is known to have issues. */ | 
| Ralf Baechle | aa32374 | 2006-05-29 00:02:12 +0100 | [diff] [blame] | 919 | 		if ((c->processor_id & 0xff) < 0x02) | 
| Ralf Baechle | 010b853 | 2006-01-29 18:42:08 +0000 | [diff] [blame] | 920 | 			c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 921 | 		break; | 
| Andrew Isaacson | 93ce2f52 | 2005-10-19 23:56:20 -0700 | [diff] [blame] | 922 | 	case PRID_IMP_SB1A: | 
 | 923 | 		c->cputype = CPU_SB1A; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 924 | 		__cpu_name[cpu] = "SiByte SB1A"; | 
| Andrew Isaacson | 93ce2f52 | 2005-10-19 23:56:20 -0700 | [diff] [blame] | 925 | 		break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 926 | 	} | 
 | 927 | } | 
 | 928 |  | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 929 | static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 930 | { | 
| Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 931 | 	decode_configs(c); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 932 | 	switch (c->processor_id & 0xff00) { | 
 | 933 | 	case PRID_IMP_SR71000: | 
 | 934 | 		c->cputype = CPU_SR71000; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 935 | 		__cpu_name[cpu] = "Sandcraft SR71000"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 936 | 		c->scache.ways = 8; | 
 | 937 | 		c->tlbsize = 64; | 
 | 938 | 		break; | 
 | 939 | 	} | 
 | 940 | } | 
 | 941 |  | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 942 | static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu) | 
| Pete Popov | bdf21b1 | 2005-07-14 17:47:57 +0000 | [diff] [blame] | 943 | { | 
 | 944 | 	decode_configs(c); | 
 | 945 | 	switch (c->processor_id & 0xff00) { | 
 | 946 | 	case PRID_IMP_PR4450: | 
 | 947 | 		c->cputype = CPU_PR4450; | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 948 | 		__cpu_name[cpu] = "Philips PR4450"; | 
| Ralf Baechle | e7958bb | 2005-12-08 13:00:20 +0000 | [diff] [blame] | 949 | 		c->isa_level = MIPS_CPU_ISA_M32R1; | 
| Pete Popov | bdf21b1 | 2005-07-14 17:47:57 +0000 | [diff] [blame] | 950 | 		break; | 
| Pete Popov | bdf21b1 | 2005-07-14 17:47:57 +0000 | [diff] [blame] | 951 | 	} | 
 | 952 | } | 
 | 953 |  | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 954 | static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu) | 
| Aurelien Jarno | 1c0c13e | 2007-09-25 15:40:12 +0200 | [diff] [blame] | 955 | { | 
 | 956 | 	decode_configs(c); | 
 | 957 | 	switch (c->processor_id & 0xff00) { | 
| Kevin Cernekee | 190fca3 | 2010-11-23 10:26:45 -0800 | [diff] [blame] | 958 | 	case PRID_IMP_BMIPS32_REV4: | 
 | 959 | 	case PRID_IMP_BMIPS32_REV8: | 
| Kevin Cernekee | 602977b | 2010-10-16 14:22:30 -0700 | [diff] [blame] | 960 | 		c->cputype = CPU_BMIPS32; | 
 | 961 | 		__cpu_name[cpu] = "Broadcom BMIPS32"; | 
| Kevin Cernekee | 06785df | 2011-04-16 11:29:28 -0700 | [diff] [blame] | 962 | 		set_elf_platform(cpu, "bmips32"); | 
| Aurelien Jarno | 1c0c13e | 2007-09-25 15:40:12 +0200 | [diff] [blame] | 963 | 		break; | 
| Kevin Cernekee | 602977b | 2010-10-16 14:22:30 -0700 | [diff] [blame] | 964 | 	case PRID_IMP_BMIPS3300: | 
 | 965 | 	case PRID_IMP_BMIPS3300_ALT: | 
 | 966 | 	case PRID_IMP_BMIPS3300_BUG: | 
 | 967 | 		c->cputype = CPU_BMIPS3300; | 
 | 968 | 		__cpu_name[cpu] = "Broadcom BMIPS3300"; | 
| Kevin Cernekee | 06785df | 2011-04-16 11:29:28 -0700 | [diff] [blame] | 969 | 		set_elf_platform(cpu, "bmips3300"); | 
| Aurelien Jarno | 1c0c13e | 2007-09-25 15:40:12 +0200 | [diff] [blame] | 970 | 		break; | 
| Kevin Cernekee | 602977b | 2010-10-16 14:22:30 -0700 | [diff] [blame] | 971 | 	case PRID_IMP_BMIPS43XX: { | 
 | 972 | 		int rev = c->processor_id & 0xff; | 
 | 973 |  | 
 | 974 | 		if (rev >= PRID_REV_BMIPS4380_LO && | 
 | 975 | 				rev <= PRID_REV_BMIPS4380_HI) { | 
 | 976 | 			c->cputype = CPU_BMIPS4380; | 
 | 977 | 			__cpu_name[cpu] = "Broadcom BMIPS4380"; | 
| Kevin Cernekee | 06785df | 2011-04-16 11:29:28 -0700 | [diff] [blame] | 978 | 			set_elf_platform(cpu, "bmips4380"); | 
| Kevin Cernekee | 602977b | 2010-10-16 14:22:30 -0700 | [diff] [blame] | 979 | 		} else { | 
 | 980 | 			c->cputype = CPU_BMIPS4350; | 
 | 981 | 			__cpu_name[cpu] = "Broadcom BMIPS4350"; | 
| Kevin Cernekee | 06785df | 2011-04-16 11:29:28 -0700 | [diff] [blame] | 982 | 			set_elf_platform(cpu, "bmips4350"); | 
| Maxime Bizon | 0de663e | 2009-08-18 13:23:37 +0100 | [diff] [blame] | 983 | 		} | 
 | 984 | 		break; | 
| Aurelien Jarno | 1c0c13e | 2007-09-25 15:40:12 +0200 | [diff] [blame] | 985 | 	} | 
| Kevin Cernekee | 602977b | 2010-10-16 14:22:30 -0700 | [diff] [blame] | 986 | 	case PRID_IMP_BMIPS5000: | 
 | 987 | 		c->cputype = CPU_BMIPS5000; | 
 | 988 | 		__cpu_name[cpu] = "Broadcom BMIPS5000"; | 
| Kevin Cernekee | 06785df | 2011-04-16 11:29:28 -0700 | [diff] [blame] | 989 | 		set_elf_platform(cpu, "bmips5000"); | 
| Kevin Cernekee | 602977b | 2010-10-16 14:22:30 -0700 | [diff] [blame] | 990 | 		c->options |= MIPS_CPU_ULRI; | 
 | 991 | 		break; | 
| Kevin Cernekee | 602977b | 2010-10-16 14:22:30 -0700 | [diff] [blame] | 992 | 	} | 
| Aurelien Jarno | 1c0c13e | 2007-09-25 15:40:12 +0200 | [diff] [blame] | 993 | } | 
 | 994 |  | 
| David Daney | 0dd4781 | 2008-12-11 15:33:26 -0800 | [diff] [blame] | 995 | static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu) | 
 | 996 | { | 
 | 997 | 	decode_configs(c); | 
 | 998 | 	switch (c->processor_id & 0xff00) { | 
 | 999 | 	case PRID_IMP_CAVIUM_CN38XX: | 
 | 1000 | 	case PRID_IMP_CAVIUM_CN31XX: | 
 | 1001 | 	case PRID_IMP_CAVIUM_CN30XX: | 
| David Daney | 6f32946 | 2010-02-10 15:12:48 -0800 | [diff] [blame] | 1002 | 		c->cputype = CPU_CAVIUM_OCTEON; | 
 | 1003 | 		__cpu_name[cpu] = "Cavium Octeon"; | 
 | 1004 | 		goto platform; | 
| David Daney | 0dd4781 | 2008-12-11 15:33:26 -0800 | [diff] [blame] | 1005 | 	case PRID_IMP_CAVIUM_CN58XX: | 
 | 1006 | 	case PRID_IMP_CAVIUM_CN56XX: | 
 | 1007 | 	case PRID_IMP_CAVIUM_CN50XX: | 
 | 1008 | 	case PRID_IMP_CAVIUM_CN52XX: | 
| David Daney | 6f32946 | 2010-02-10 15:12:48 -0800 | [diff] [blame] | 1009 | 		c->cputype = CPU_CAVIUM_OCTEON_PLUS; | 
 | 1010 | 		__cpu_name[cpu] = "Cavium Octeon+"; | 
 | 1011 | platform: | 
| Robert Millan | c094c99 | 2011-04-18 11:37:55 -0700 | [diff] [blame] | 1012 | 		set_elf_platform(cpu, "octeon"); | 
| David Daney | 0dd4781 | 2008-12-11 15:33:26 -0800 | [diff] [blame] | 1013 | 		break; | 
| David Daney | a1431b6 | 2011-09-24 02:29:54 +0200 | [diff] [blame] | 1014 | 	case PRID_IMP_CAVIUM_CN61XX: | 
| David Daney | 0e56b38 | 2010-10-07 16:03:45 -0700 | [diff] [blame] | 1015 | 	case PRID_IMP_CAVIUM_CN63XX: | 
| David Daney | a1431b6 | 2011-09-24 02:29:54 +0200 | [diff] [blame] | 1016 | 	case PRID_IMP_CAVIUM_CN66XX: | 
 | 1017 | 	case PRID_IMP_CAVIUM_CN68XX: | 
| David Daney | 0e56b38 | 2010-10-07 16:03:45 -0700 | [diff] [blame] | 1018 | 		c->cputype = CPU_CAVIUM_OCTEON2; | 
 | 1019 | 		__cpu_name[cpu] = "Cavium Octeon II"; | 
| Robert Millan | c094c99 | 2011-04-18 11:37:55 -0700 | [diff] [blame] | 1020 | 		set_elf_platform(cpu, "octeon2"); | 
| David Daney | 0e56b38 | 2010-10-07 16:03:45 -0700 | [diff] [blame] | 1021 | 		break; | 
| David Daney | 0dd4781 | 2008-12-11 15:33:26 -0800 | [diff] [blame] | 1022 | 	default: | 
 | 1023 | 		printk(KERN_INFO "Unknown Octeon chip!\n"); | 
 | 1024 | 		c->cputype = CPU_UNKNOWN; | 
 | 1025 | 		break; | 
 | 1026 | 	} | 
 | 1027 | } | 
 | 1028 |  | 
| Lars-Peter Clausen | 83ccf69 | 2010-07-17 11:07:51 +0000 | [diff] [blame] | 1029 | static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu) | 
 | 1030 | { | 
 | 1031 | 	decode_configs(c); | 
 | 1032 | 	/* JZRISC does not implement the CP0 counter. */ | 
 | 1033 | 	c->options &= ~MIPS_CPU_COUNTER; | 
 | 1034 | 	switch (c->processor_id & 0xff00) { | 
 | 1035 | 	case PRID_IMP_JZRISC: | 
 | 1036 | 		c->cputype = CPU_JZRISC; | 
 | 1037 | 		__cpu_name[cpu] = "Ingenic JZRISC"; | 
 | 1038 | 		break; | 
 | 1039 | 	default: | 
 | 1040 | 		panic("Unknown Ingenic Processor ID!"); | 
 | 1041 | 		break; | 
 | 1042 | 	} | 
 | 1043 | } | 
 | 1044 |  | 
| Jayachandran C | a7117c6 | 2011-05-11 12:04:58 +0530 | [diff] [blame] | 1045 | static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu) | 
 | 1046 | { | 
 | 1047 | 	decode_configs(c); | 
 | 1048 |  | 
| Manuel Lauss | 809f36c | 2011-11-01 20:03:30 +0100 | [diff] [blame] | 1049 | 	if ((c->processor_id & 0xff00) == PRID_IMP_NETLOGIC_AU13XX) { | 
 | 1050 | 		c->cputype = CPU_ALCHEMY; | 
 | 1051 | 		__cpu_name[cpu] = "Au1300"; | 
 | 1052 | 		/* following stuff is not for Alchemy */ | 
 | 1053 | 		return; | 
 | 1054 | 	} | 
 | 1055 |  | 
| Jayachandran C | a7117c6 | 2011-05-11 12:04:58 +0530 | [diff] [blame] | 1056 | 	c->options = (MIPS_CPU_TLB       | | 
 | 1057 | 			MIPS_CPU_4KEX    | | 
 | 1058 | 			MIPS_CPU_COUNTER | | 
 | 1059 | 			MIPS_CPU_DIVEC   | | 
 | 1060 | 			MIPS_CPU_WATCH   | | 
 | 1061 | 			MIPS_CPU_EJTAG   | | 
 | 1062 | 			MIPS_CPU_LLSC); | 
 | 1063 |  | 
 | 1064 | 	switch (c->processor_id & 0xff00) { | 
| Jayachandran C | 2aa54b2 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 1065 | 	case PRID_IMP_NETLOGIC_XLP8XX: | 
 | 1066 | 	case PRID_IMP_NETLOGIC_XLP3XX: | 
| Jayachandran C | a3d4fb2 | 2011-11-16 00:21:20 +0000 | [diff] [blame] | 1067 | 		c->cputype = CPU_XLP; | 
 | 1068 | 		__cpu_name[cpu] = "Netlogic XLP"; | 
 | 1069 | 		break; | 
 | 1070 |  | 
| Jayachandran C | a7117c6 | 2011-05-11 12:04:58 +0530 | [diff] [blame] | 1071 | 	case PRID_IMP_NETLOGIC_XLR732: | 
 | 1072 | 	case PRID_IMP_NETLOGIC_XLR716: | 
 | 1073 | 	case PRID_IMP_NETLOGIC_XLR532: | 
 | 1074 | 	case PRID_IMP_NETLOGIC_XLR308: | 
 | 1075 | 	case PRID_IMP_NETLOGIC_XLR532C: | 
 | 1076 | 	case PRID_IMP_NETLOGIC_XLR516C: | 
 | 1077 | 	case PRID_IMP_NETLOGIC_XLR508C: | 
 | 1078 | 	case PRID_IMP_NETLOGIC_XLR308C: | 
 | 1079 | 		c->cputype = CPU_XLR; | 
 | 1080 | 		__cpu_name[cpu] = "Netlogic XLR"; | 
 | 1081 | 		break; | 
 | 1082 |  | 
 | 1083 | 	case PRID_IMP_NETLOGIC_XLS608: | 
 | 1084 | 	case PRID_IMP_NETLOGIC_XLS408: | 
 | 1085 | 	case PRID_IMP_NETLOGIC_XLS404: | 
 | 1086 | 	case PRID_IMP_NETLOGIC_XLS208: | 
 | 1087 | 	case PRID_IMP_NETLOGIC_XLS204: | 
 | 1088 | 	case PRID_IMP_NETLOGIC_XLS108: | 
 | 1089 | 	case PRID_IMP_NETLOGIC_XLS104: | 
 | 1090 | 	case PRID_IMP_NETLOGIC_XLS616B: | 
 | 1091 | 	case PRID_IMP_NETLOGIC_XLS608B: | 
 | 1092 | 	case PRID_IMP_NETLOGIC_XLS416B: | 
 | 1093 | 	case PRID_IMP_NETLOGIC_XLS412B: | 
 | 1094 | 	case PRID_IMP_NETLOGIC_XLS408B: | 
 | 1095 | 	case PRID_IMP_NETLOGIC_XLS404B: | 
 | 1096 | 		c->cputype = CPU_XLR; | 
 | 1097 | 		__cpu_name[cpu] = "Netlogic XLS"; | 
 | 1098 | 		break; | 
 | 1099 |  | 
 | 1100 | 	default: | 
| Jayachandran C | a3d4fb2 | 2011-11-16 00:21:20 +0000 | [diff] [blame] | 1101 | 		pr_info("Unknown Netlogic chip id [%02x]!\n", | 
| Jayachandran C | a7117c6 | 2011-05-11 12:04:58 +0530 | [diff] [blame] | 1102 | 		       c->processor_id); | 
 | 1103 | 		c->cputype = CPU_XLR; | 
 | 1104 | 		break; | 
 | 1105 | 	} | 
 | 1106 |  | 
| Jayachandran C | a3d4fb2 | 2011-11-16 00:21:20 +0000 | [diff] [blame] | 1107 | 	if (c->cputype == CPU_XLP) { | 
 | 1108 | 		c->isa_level = MIPS_CPU_ISA_M64R2; | 
 | 1109 | 		c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK); | 
 | 1110 | 		/* This will be updated again after all threads are woken up */ | 
 | 1111 | 		c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1; | 
 | 1112 | 	} else { | 
 | 1113 | 		c->isa_level = MIPS_CPU_ISA_M64R1; | 
 | 1114 | 		c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1; | 
 | 1115 | 	} | 
| Jayachandran C | a7117c6 | 2011-05-11 12:04:58 +0530 | [diff] [blame] | 1116 | } | 
 | 1117 |  | 
| David Daney | 949e51b | 2010-10-14 11:32:33 -0700 | [diff] [blame] | 1118 | #ifdef CONFIG_64BIT | 
 | 1119 | /* For use by uaccess.h */ | 
 | 1120 | u64 __ua_limit; | 
 | 1121 | EXPORT_SYMBOL(__ua_limit); | 
 | 1122 | #endif | 
 | 1123 |  | 
| Ralf Baechle | 9966db25 | 2007-10-11 23:46:17 +0100 | [diff] [blame] | 1124 | const char *__cpu_name[NR_CPUS]; | 
| David Daney | 874fd3b | 2010-01-28 16:52:12 -0800 | [diff] [blame] | 1125 | const char *__elf_platform; | 
| Ralf Baechle | 9966db25 | 2007-10-11 23:46:17 +0100 | [diff] [blame] | 1126 |  | 
| Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 1127 | __cpuinit void cpu_probe(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1128 | { | 
 | 1129 | 	struct cpuinfo_mips *c = ¤t_cpu_data; | 
| Ralf Baechle | 9966db25 | 2007-10-11 23:46:17 +0100 | [diff] [blame] | 1130 | 	unsigned int cpu = smp_processor_id(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1131 |  | 
 | 1132 | 	c->processor_id	= PRID_IMP_UNKNOWN; | 
 | 1133 | 	c->fpu_id	= FPIR_IMP_NONE; | 
 | 1134 | 	c->cputype	= CPU_UNKNOWN; | 
 | 1135 |  | 
 | 1136 | 	c->processor_id = read_c0_prid(); | 
 | 1137 | 	switch (c->processor_id & 0xff0000) { | 
 | 1138 | 	case PRID_COMP_LEGACY: | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 1139 | 		cpu_probe_legacy(c, cpu); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1140 | 		break; | 
 | 1141 | 	case PRID_COMP_MIPS: | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 1142 | 		cpu_probe_mips(c, cpu); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1143 | 		break; | 
 | 1144 | 	case PRID_COMP_ALCHEMY: | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 1145 | 		cpu_probe_alchemy(c, cpu); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1146 | 		break; | 
 | 1147 | 	case PRID_COMP_SIBYTE: | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 1148 | 		cpu_probe_sibyte(c, cpu); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1149 | 		break; | 
| Aurelien Jarno | 1c0c13e | 2007-09-25 15:40:12 +0200 | [diff] [blame] | 1150 | 	case PRID_COMP_BROADCOM: | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 1151 | 		cpu_probe_broadcom(c, cpu); | 
| Aurelien Jarno | 1c0c13e | 2007-09-25 15:40:12 +0200 | [diff] [blame] | 1152 | 		break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1153 | 	case PRID_COMP_SANDCRAFT: | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 1154 | 		cpu_probe_sandcraft(c, cpu); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1155 | 		break; | 
| Daniel Laird | a92b058 | 2008-03-06 09:07:18 +0000 | [diff] [blame] | 1156 | 	case PRID_COMP_NXP: | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 1157 | 		cpu_probe_nxp(c, cpu); | 
| Ralf Baechle | a3dddd5 | 2006-03-11 08:18:41 +0000 | [diff] [blame] | 1158 | 		break; | 
| David Daney | 0dd4781 | 2008-12-11 15:33:26 -0800 | [diff] [blame] | 1159 | 	case PRID_COMP_CAVIUM: | 
 | 1160 | 		cpu_probe_cavium(c, cpu); | 
 | 1161 | 		break; | 
| Lars-Peter Clausen | 83ccf69 | 2010-07-17 11:07:51 +0000 | [diff] [blame] | 1162 | 	case PRID_COMP_INGENIC: | 
 | 1163 | 		cpu_probe_ingenic(c, cpu); | 
 | 1164 | 		break; | 
| Jayachandran C | a7117c6 | 2011-05-11 12:04:58 +0530 | [diff] [blame] | 1165 | 	case PRID_COMP_NETLOGIC: | 
 | 1166 | 		cpu_probe_netlogic(c, cpu); | 
 | 1167 | 		break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1168 | 	} | 
| Franck Bui-Huu | dec8b1c | 2007-10-08 16:11:51 +0200 | [diff] [blame] | 1169 |  | 
| Ralf Baechle | cea7e2d | 2008-10-30 13:38:45 +0000 | [diff] [blame] | 1170 | 	BUG_ON(!__cpu_name[cpu]); | 
 | 1171 | 	BUG_ON(c->cputype == CPU_UNKNOWN); | 
 | 1172 |  | 
| Franck Bui-Huu | dec8b1c | 2007-10-08 16:11:51 +0200 | [diff] [blame] | 1173 | 	/* | 
 | 1174 | 	 * Platform code can force the cpu type to optimize code | 
 | 1175 | 	 * generation. In that case be sure the cpu type is correctly | 
 | 1176 | 	 * manually setup otherwise it could trigger some nasty bugs. | 
 | 1177 | 	 */ | 
 | 1178 | 	BUG_ON(current_cpu_type() != c->cputype); | 
 | 1179 |  | 
| Kevin Cernekee | 0103d23 | 2010-05-02 14:43:52 -0700 | [diff] [blame] | 1180 | 	if (mips_fpu_disabled) | 
 | 1181 | 		c->options &= ~MIPS_CPU_FPU; | 
 | 1182 |  | 
 | 1183 | 	if (mips_dsp_disabled) | 
| Steven J. Hill | ee80f7c7 | 2012-08-03 10:26:04 -0500 | [diff] [blame] | 1184 | 		c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P); | 
| Kevin Cernekee | 0103d23 | 2010-05-02 14:43:52 -0700 | [diff] [blame] | 1185 |  | 
| Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 1186 | 	if (c->options & MIPS_CPU_FPU) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1187 | 		c->fpu_id = cpu_get_fpu_id(); | 
| Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 1188 |  | 
| Ralf Baechle | e7958bb | 2005-12-08 13:00:20 +0000 | [diff] [blame] | 1189 | 		if (c->isa_level == MIPS_CPU_ISA_M32R1 || | 
| Ralf Baechle | b4672d3 | 2005-12-08 14:04:24 +0000 | [diff] [blame] | 1190 | 		    c->isa_level == MIPS_CPU_ISA_M32R2 || | 
 | 1191 | 		    c->isa_level == MIPS_CPU_ISA_M64R1 || | 
 | 1192 | 		    c->isa_level == MIPS_CPU_ISA_M64R2) { | 
| Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 1193 | 			if (c->fpu_id & MIPS_FPIR_3D) | 
 | 1194 | 				c->ases |= MIPS_ASE_MIPS3D; | 
 | 1195 | 		} | 
 | 1196 | 	} | 
| Ralf Baechle | 9966db25 | 2007-10-11 23:46:17 +0100 | [diff] [blame] | 1197 |  | 
| Al Cooper | da4b62c | 2012-07-13 16:44:51 -0400 | [diff] [blame] | 1198 | 	if (cpu_has_mips_r2) { | 
| Ralf Baechle | f6771db | 2007-11-08 18:02:29 +0000 | [diff] [blame] | 1199 | 		c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1; | 
| Al Cooper | da4b62c | 2012-07-13 16:44:51 -0400 | [diff] [blame] | 1200 | 		/* R2 has Performance Counter Interrupt indicator */ | 
 | 1201 | 		c->options |= MIPS_CPU_PCI; | 
 | 1202 | 	} | 
| Ralf Baechle | f6771db | 2007-11-08 18:02:29 +0000 | [diff] [blame] | 1203 | 	else | 
 | 1204 | 		c->srsets = 1; | 
| Guenter Roeck | 91dfc42 | 2010-02-02 08:52:20 -0800 | [diff] [blame] | 1205 |  | 
 | 1206 | 	cpu_probe_vmbits(c); | 
| David Daney | 949e51b | 2010-10-14 11:32:33 -0700 | [diff] [blame] | 1207 |  | 
 | 1208 | #ifdef CONFIG_64BIT | 
 | 1209 | 	if (cpu == 0) | 
 | 1210 | 		__ua_limit = ~((1ull << cpu_vmbits) - 1); | 
 | 1211 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1212 | } | 
 | 1213 |  | 
| Ralf Baechle | 234fcd1 | 2008-03-08 09:56:28 +0000 | [diff] [blame] | 1214 | __cpuinit void cpu_report(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1215 | { | 
 | 1216 | 	struct cpuinfo_mips *c = ¤t_cpu_data; | 
 | 1217 |  | 
| Ralf Baechle | 9966db25 | 2007-10-11 23:46:17 +0100 | [diff] [blame] | 1218 | 	printk(KERN_INFO "CPU revision is: %08x (%s)\n", | 
 | 1219 | 	       c->processor_id, cpu_name_string()); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1220 | 	if (c->options & MIPS_CPU_FPU) | 
| Ralf Baechle | 9966db25 | 2007-10-11 23:46:17 +0100 | [diff] [blame] | 1221 | 		printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1222 | } |