blob: dbd901e94ea637bcfad26cc21de52c89e10862e9 [file] [log] [blame]
Daniel Vetterf51b7662010-04-14 00:29:52 +02001/*
2 * Intel GTT (Graphics Translation Table) routines
3 *
4 * Caveat: This driver implements the linux agp interface, but this is far from
5 * a agp driver! GTT support ended up here for purely historical reasons: The
6 * old userspace intel graphics drivers needed an interface to map memory into
7 * the GTT. And the drm provides a default interface for graphic devices sitting
8 * on an agp port. So it made sense to fake the GTT support as an agp port to
9 * avoid having to create a new api.
10 *
11 * With gem this does not make much sense anymore, just needlessly complicates
12 * the code. But as long as the old graphics stack is still support, it's stuck
13 * here.
14 *
15 * /fairy-tale-mode off
16 */
17
Daniel Vettere2404e72010-09-08 17:29:51 +020018#include <linux/module.h>
19#include <linux/pci.h>
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/pagemap.h>
23#include <linux/agp_backend.h>
Chris Wilsonbdb8b972010-12-22 11:37:09 +000024#include <linux/delay.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020025#include <asm/smp.h>
26#include "agp.h"
27#include "intel-agp.h"
Daniel Vetter0ade6382010-08-24 22:18:41 +020028#include <drm/intel-gtt.h>
Daniel Vettere2404e72010-09-08 17:29:51 +020029
Daniel Vetterf51b7662010-04-14 00:29:52 +020030/*
31 * If we have Intel graphics, we're not going to have anything other than
32 * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
Suresh Siddhad3f13812011-08-23 17:05:25 -070033 * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
Daniel Vetterf51b7662010-04-14 00:29:52 +020034 * Only newer chipsets need to bother with this, of course.
35 */
Suresh Siddhad3f13812011-08-23 17:05:25 -070036#ifdef CONFIG_INTEL_IOMMU
Daniel Vetterf51b7662010-04-14 00:29:52 +020037#define USE_PCI_DMA_API 1
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020038#else
39#define USE_PCI_DMA_API 0
Daniel Vetterf51b7662010-04-14 00:29:52 +020040#endif
41
Daniel Vetter1a997ff2010-09-08 21:18:53 +020042struct intel_gtt_driver {
43 unsigned int gen : 8;
44 unsigned int is_g33 : 1;
45 unsigned int is_pineview : 1;
46 unsigned int is_ironlake : 1;
Chris Wilson100519e2010-10-31 10:37:02 +000047 unsigned int has_pgtbl_enable : 1;
Daniel Vetter22533b42010-09-12 16:38:55 +020048 unsigned int dma_mask_size : 8;
Daniel Vetter73800422010-08-29 17:29:50 +020049 /* Chipset specific GTT setup */
50 int (*setup)(void);
Daniel Vetterae83dd52010-09-12 17:11:15 +020051 /* This should undo anything done in ->setup() save the unmapping
52 * of the mmio register file, that's done in the generic code. */
53 void (*cleanup)(void);
Daniel Vetter351bb272010-09-07 22:41:04 +020054 void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
55 /* Flags is a more or less chipset specific opaque value.
56 * For chipsets that need to support old ums (non-gem) code, this
57 * needs to be identical to the various supported agp memory types! */
Daniel Vetter5cbecaf2010-09-11 21:31:04 +020058 bool (*check_flags)(unsigned int flags);
Daniel Vetter1b263f22010-09-12 00:27:24 +020059 void (*chipset_flush)(void);
Daniel Vetter1a997ff2010-09-08 21:18:53 +020060};
61
Daniel Vetterf51b7662010-04-14 00:29:52 +020062static struct _intel_private {
Daniel Vetter0ade6382010-08-24 22:18:41 +020063 struct intel_gtt base;
Daniel Vetter1a997ff2010-09-08 21:18:53 +020064 const struct intel_gtt_driver *driver;
Daniel Vetterf51b7662010-04-14 00:29:52 +020065 struct pci_dev *pcidev; /* device one */
Daniel Vetterd7cca2f2010-08-24 23:06:19 +020066 struct pci_dev *bridge_dev;
Daniel Vetterf51b7662010-04-14 00:29:52 +020067 u8 __iomem *registers;
Daniel Vetterf67eab62010-08-29 17:27:36 +020068 phys_addr_t gtt_bus_addr;
Daniel Vetterb3eafc52010-09-23 20:04:17 +020069 u32 PGETBL_save;
Daniel Vetterf51b7662010-04-14 00:29:52 +020070 u32 __iomem *gtt; /* I915G */
Chris Wilsonbee4a182011-01-21 10:54:32 +000071 bool clear_fake_agp; /* on first access via agp, fill with scratch */
Daniel Vetterf51b7662010-04-14 00:29:52 +020072 int num_dcache_entries;
Chris Wilsonbdb8b972010-12-22 11:37:09 +000073 void __iomem *i9xx_flush_page;
Daniel Vetter820647b2010-11-05 13:30:14 +010074 char *i81x_gtt_table;
Daniel Vetterf51b7662010-04-14 00:29:52 +020075 struct resource ifp_resource;
76 int resource_valid;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +020077 struct page *scratch_page;
Daniel Vetter14be93d2012-06-08 15:55:40 +020078 int refcount;
Daniel Vetterf51b7662010-04-14 00:29:52 +020079} intel_private;
80
Daniel Vetter1a997ff2010-09-08 21:18:53 +020081#define INTEL_GTT_GEN intel_private.driver->gen
82#define IS_G33 intel_private.driver->is_g33
83#define IS_PINEVIEW intel_private.driver->is_pineview
84#define IS_IRONLAKE intel_private.driver->is_ironlake
Chris Wilson100519e2010-10-31 10:37:02 +000085#define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
Daniel Vetter1a997ff2010-09-08 21:18:53 +020086
Chris Wilson9da3da62012-06-01 15:20:22 +010087static int intel_gtt_map_memory(struct page **pages,
88 unsigned int num_entries,
89 struct sg_table *st)
Daniel Vetterf51b7662010-04-14 00:29:52 +020090{
Daniel Vetterf51b7662010-04-14 00:29:52 +020091 struct scatterlist *sg;
92 int i;
93
Daniel Vetter40807752010-11-06 11:18:58 +010094 DBG("try mapping %lu pages\n", (unsigned long)num_entries);
Daniel Vetterf51b7662010-04-14 00:29:52 +020095
Chris Wilson9da3da62012-06-01 15:20:22 +010096 if (sg_alloc_table(st, num_entries, GFP_KERNEL))
Chris Wilson831cd442010-07-24 18:29:37 +010097 goto err;
Daniel Vetterf51b7662010-04-14 00:29:52 +020098
Chris Wilson9da3da62012-06-01 15:20:22 +010099 for_each_sg(st->sgl, sg, num_entries, i)
Daniel Vetter40807752010-11-06 11:18:58 +0100100 sg_set_page(sg, pages[i], PAGE_SIZE, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200101
Chris Wilson9da3da62012-06-01 15:20:22 +0100102 if (!pci_map_sg(intel_private.pcidev,
103 st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
Chris Wilson831cd442010-07-24 18:29:37 +0100104 goto err;
105
Daniel Vetterf51b7662010-04-14 00:29:52 +0200106 return 0;
Chris Wilson831cd442010-07-24 18:29:37 +0100107
108err:
Chris Wilson9da3da62012-06-01 15:20:22 +0100109 sg_free_table(st);
Chris Wilson831cd442010-07-24 18:29:37 +0100110 return -ENOMEM;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200111}
112
Chris Wilson9da3da62012-06-01 15:20:22 +0100113static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200114{
Daniel Vetter40807752010-11-06 11:18:58 +0100115 struct sg_table st;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200116 DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
117
Daniel Vetter40807752010-11-06 11:18:58 +0100118 pci_unmap_sg(intel_private.pcidev, sg_list,
119 num_sg, PCI_DMA_BIDIRECTIONAL);
120
121 st.sgl = sg_list;
122 st.orig_nents = st.nents = num_sg;
123
124 sg_free_table(&st);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200125}
126
Daniel Vetterffdd7512010-08-27 17:51:29 +0200127static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200128{
129 return;
130}
131
132/* Exists to support ARGB cursors */
133static struct page *i8xx_alloc_pages(void)
134{
135 struct page *page;
136
137 page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
138 if (page == NULL)
139 return NULL;
140
141 if (set_pages_uc(page, 4) < 0) {
142 set_pages_wb(page, 4);
143 __free_pages(page, 2);
144 return NULL;
145 }
146 get_page(page);
147 atomic_inc(&agp_bridge->current_memory_agp);
148 return page;
149}
150
151static void i8xx_destroy_pages(struct page *page)
152{
153 if (page == NULL)
154 return;
155
156 set_pages_wb(page, 4);
157 put_page(page);
158 __free_pages(page, 2);
159 atomic_dec(&agp_bridge->current_memory_agp);
160}
161
Daniel Vetter820647b2010-11-05 13:30:14 +0100162#define I810_GTT_ORDER 4
163static int i810_setup(void)
164{
165 u32 reg_addr;
166 char *gtt_table;
167
168 /* i81x does not preallocate the gtt. It's always 64kb in size. */
169 gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
170 if (gtt_table == NULL)
171 return -ENOMEM;
172 intel_private.i81x_gtt_table = gtt_table;
173
174 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
175 reg_addr &= 0xfff80000;
176
177 intel_private.registers = ioremap(reg_addr, KB(64));
178 if (!intel_private.registers)
179 return -ENOMEM;
180
181 writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
182 intel_private.registers+I810_PGETBL_CTL);
183
184 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
185
186 if ((readl(intel_private.registers+I810_DRAM_CTL)
187 & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
188 dev_info(&intel_private.pcidev->dev,
189 "detected 4MB dedicated video ram\n");
190 intel_private.num_dcache_entries = 1024;
191 }
192
193 return 0;
194}
195
196static void i810_cleanup(void)
197{
198 writel(0, intel_private.registers+I810_PGETBL_CTL);
199 free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
200}
201
Daniel Vetterff268602010-11-05 15:43:35 +0100202static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
203 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200204{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200205 int i;
206
Daniel Vetterff268602010-11-05 15:43:35 +0100207 if ((pg_start + mem->page_count)
208 > intel_private.num_dcache_entries)
209 return -EINVAL;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100210
Daniel Vetterff268602010-11-05 15:43:35 +0100211 if (!mem->is_flushed)
212 global_cache_flush();
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100213
Daniel Vetterff268602010-11-05 15:43:35 +0100214 for (i = pg_start; i < (pg_start + mem->page_count); i++) {
215 dma_addr_t addr = i << PAGE_SHIFT;
216 intel_private.driver->write_entry(addr,
217 i, type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200218 }
Daniel Vetterff268602010-11-05 15:43:35 +0100219 readl(intel_private.gtt+i-1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200220
Daniel Vetterff268602010-11-05 15:43:35 +0100221 return 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200222}
223
224/*
225 * The i810/i830 requires a physical address to program its mouse
226 * pointer into hardware.
227 * However the Xserver still writes to it through the agp aperture.
228 */
229static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
230{
231 struct agp_memory *new;
232 struct page *page;
233
234 switch (pg_count) {
235 case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
236 break;
237 case 4:
238 /* kludge to get 4 physical pages for ARGB cursor */
239 page = i8xx_alloc_pages();
240 break;
241 default:
242 return NULL;
243 }
244
245 if (page == NULL)
246 return NULL;
247
248 new = agp_create_memory(pg_count);
249 if (new == NULL)
250 return NULL;
251
252 new->pages[0] = page;
253 if (pg_count == 4) {
254 /* kludge to get 4 physical pages for ARGB cursor */
255 new->pages[1] = new->pages[0] + 1;
256 new->pages[2] = new->pages[1] + 1;
257 new->pages[3] = new->pages[2] + 1;
258 }
259 new->page_count = pg_count;
260 new->num_scratch_pages = pg_count;
261 new->type = AGP_PHYS_MEMORY;
262 new->physical = page_to_phys(new->pages[0]);
263 return new;
264}
265
Daniel Vetterf51b7662010-04-14 00:29:52 +0200266static void intel_i810_free_by_type(struct agp_memory *curr)
267{
268 agp_free_key(curr->key);
269 if (curr->type == AGP_PHYS_MEMORY) {
270 if (curr->page_count == 4)
271 i8xx_destroy_pages(curr->pages[0]);
272 else {
273 agp_bridge->driver->agp_destroy_page(curr->pages[0],
274 AGP_PAGE_DESTROY_UNMAP);
275 agp_bridge->driver->agp_destroy_page(curr->pages[0],
276 AGP_PAGE_DESTROY_FREE);
277 }
278 agp_free_page_array(curr);
279 }
280 kfree(curr);
281}
282
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200283static int intel_gtt_setup_scratch_page(void)
284{
285 struct page *page;
286 dma_addr_t dma_addr;
287
288 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
289 if (page == NULL)
290 return -ENOMEM;
291 get_page(page);
292 set_pages_uc(page, 1);
293
Daniel Vetter40807752010-11-06 11:18:58 +0100294 if (intel_private.base.needs_dmar) {
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200295 dma_addr = pci_map_page(intel_private.pcidev, page, 0,
296 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
297 if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
298 return -EINVAL;
299
Daniel Vetter50a4c4a2012-02-09 17:15:44 +0100300 intel_private.base.scratch_page_dma = dma_addr;
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200301 } else
Daniel Vetter50a4c4a2012-02-09 17:15:44 +0100302 intel_private.base.scratch_page_dma = page_to_phys(page);
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200303
304 intel_private.scratch_page = page;
305
306 return 0;
307}
308
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100309static void i810_write_entry(dma_addr_t addr, unsigned int entry,
310 unsigned int flags)
311{
312 u32 pte_flags = I810_PTE_VALID;
313
314 switch (flags) {
315 case AGP_DCACHE_MEMORY:
316 pte_flags |= I810_PTE_LOCAL;
317 break;
318 case AGP_USER_CACHED_MEMORY:
319 pte_flags |= I830_PTE_SYSTEM_CACHED;
320 break;
321 }
322
323 writel(addr | pte_flags, intel_private.gtt + entry);
324}
325
Chris Wilson7bdc9ab2010-11-09 17:53:20 +0000326static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
Daniel Vetter820647b2010-11-05 13:30:14 +0100327 {32, 8192, 3},
328 {64, 16384, 4},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200329 {128, 32768, 5},
Daniel Vetterf51b7662010-04-14 00:29:52 +0200330 {256, 65536, 6},
331 {512, 131072, 7},
332};
333
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000334static unsigned int intel_gtt_stolen_size(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200335{
336 u16 gmch_ctrl;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200337 u8 rdct;
338 int local = 0;
339 static const int ddt[4] = { 0, 16, 32, 64 };
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200340 unsigned int stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200341
Daniel Vetter820647b2010-11-05 13:30:14 +0100342 if (INTEL_GTT_GEN == 1)
343 return 0; /* no stolen mem on i81x */
344
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200345 pci_read_config_word(intel_private.bridge_dev,
346 I830_GMCH_CTRL, &gmch_ctrl);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200347
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200348 if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
349 intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
Daniel Vetterf51b7662010-04-14 00:29:52 +0200350 switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
351 case I830_GMCH_GMS_STOLEN_512:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200352 stolen_size = KB(512);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200353 break;
354 case I830_GMCH_GMS_STOLEN_1024:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200355 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200356 break;
357 case I830_GMCH_GMS_STOLEN_8192:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200358 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200359 break;
360 case I830_GMCH_GMS_LOCAL:
361 rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200362 stolen_size = (I830_RDRAM_ND(rdct) + 1) *
Daniel Vetterf51b7662010-04-14 00:29:52 +0200363 MB(ddt[I830_RDRAM_DDT(rdct)]);
364 local = 1;
365 break;
366 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200367 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200368 break;
369 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200370 } else {
371 switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
372 case I855_GMCH_GMS_STOLEN_1M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200373 stolen_size = MB(1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200374 break;
375 case I855_GMCH_GMS_STOLEN_4M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200376 stolen_size = MB(4);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200377 break;
378 case I855_GMCH_GMS_STOLEN_8M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200379 stolen_size = MB(8);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200380 break;
381 case I855_GMCH_GMS_STOLEN_16M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200382 stolen_size = MB(16);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200383 break;
384 case I855_GMCH_GMS_STOLEN_32M:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200385 stolen_size = MB(32);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200386 break;
387 case I915_GMCH_GMS_STOLEN_48M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200388 stolen_size = MB(48);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200389 break;
390 case I915_GMCH_GMS_STOLEN_64M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200391 stolen_size = MB(64);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200392 break;
393 case G33_GMCH_GMS_STOLEN_128M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200394 stolen_size = MB(128);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200395 break;
396 case G33_GMCH_GMS_STOLEN_256M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200397 stolen_size = MB(256);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200398 break;
399 case INTEL_GMCH_GMS_STOLEN_96M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200400 stolen_size = MB(96);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200401 break;
402 case INTEL_GMCH_GMS_STOLEN_160M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200403 stolen_size = MB(160);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200404 break;
405 case INTEL_GMCH_GMS_STOLEN_224M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200406 stolen_size = MB(224);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200407 break;
408 case INTEL_GMCH_GMS_STOLEN_352M:
Daniel Vetter77ad4982010-08-27 16:25:54 +0200409 stolen_size = MB(352);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200410 break;
411 default:
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200412 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200413 break;
414 }
415 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200416
Chris Wilson1b6064d2010-11-23 12:33:54 +0000417 if (stolen_size > 0) {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200418 dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200419 stolen_size / KB(1), local ? "local" : "stolen");
Daniel Vetterf51b7662010-04-14 00:29:52 +0200420 } else {
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200421 dev_info(&intel_private.bridge_dev->dev,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200422 "no pre-allocated video memory detected\n");
Daniel Vetterd8d9abc2010-08-27 16:13:52 +0200423 stolen_size = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200424 }
425
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000426 return stolen_size;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200427}
428
Daniel Vetter20172842010-09-24 18:25:59 +0200429static void i965_adjust_pgetbl_size(unsigned int size_flag)
430{
431 u32 pgetbl_ctl, pgetbl_ctl2;
432
433 /* ensure that ppgtt is disabled */
434 pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
435 pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
436 writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
437
438 /* write the new ggtt size */
439 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
440 pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
441 pgetbl_ctl |= size_flag;
442 writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
443}
444
445static unsigned int i965_gtt_total_entries(void)
446{
447 int size;
448 u32 pgetbl_ctl;
449 u16 gmch_ctl;
450
451 pci_read_config_word(intel_private.bridge_dev,
452 I830_GMCH_CTRL, &gmch_ctl);
453
454 if (INTEL_GTT_GEN == 5) {
455 switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
456 case G4x_GMCH_SIZE_1M:
457 case G4x_GMCH_SIZE_VT_1M:
458 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
459 break;
460 case G4x_GMCH_SIZE_VT_1_5M:
461 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
462 break;
463 case G4x_GMCH_SIZE_2M:
464 case G4x_GMCH_SIZE_VT_2M:
465 i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
466 break;
467 }
468 }
469
470 pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
471
472 switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
473 case I965_PGETBL_SIZE_128KB:
474 size = KB(128);
475 break;
476 case I965_PGETBL_SIZE_256KB:
477 size = KB(256);
478 break;
479 case I965_PGETBL_SIZE_512KB:
480 size = KB(512);
481 break;
482 /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
483 case I965_PGETBL_SIZE_1MB:
484 size = KB(1024);
485 break;
486 case I965_PGETBL_SIZE_2MB:
487 size = KB(2048);
488 break;
489 case I965_PGETBL_SIZE_1_5MB:
490 size = KB(1024 + 512);
491 break;
492 default:
493 dev_info(&intel_private.pcidev->dev,
494 "unknown page table size, assuming 512KB\n");
495 size = KB(512);
496 }
497
498 return size/4;
499}
500
Daniel Vetterfbe40782010-08-27 17:12:41 +0200501static unsigned int intel_gtt_total_entries(void)
502{
Daniel Vetter20172842010-09-24 18:25:59 +0200503 if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
504 return i965_gtt_total_entries();
Ben Widawsky009946f2012-11-04 09:21:29 -0800505 else {
Daniel Vetterfbe40782010-08-27 17:12:41 +0200506 /* On previous hardware, the GTT size was just what was
507 * required to map the aperture.
508 */
Daniel Vettere5e408f2010-08-28 11:04:32 +0200509 return intel_private.base.gtt_mappable_entries;
Daniel Vetterfbe40782010-08-27 17:12:41 +0200510 }
Daniel Vetterfbe40782010-08-27 17:12:41 +0200511}
Daniel Vetterfbe40782010-08-27 17:12:41 +0200512
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200513static unsigned int intel_gtt_mappable_entries(void)
514{
515 unsigned int aperture_size;
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200516
Daniel Vetter820647b2010-11-05 13:30:14 +0100517 if (INTEL_GTT_GEN == 1) {
518 u32 smram_miscc;
519
520 pci_read_config_dword(intel_private.bridge_dev,
521 I810_SMRAM_MISCC, &smram_miscc);
522
523 if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
524 == I810_GFX_MEM_WIN_32M)
525 aperture_size = MB(32);
526 else
527 aperture_size = MB(64);
528 } else if (INTEL_GTT_GEN == 2) {
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100529 u16 gmch_ctrl;
530
531 pci_read_config_word(intel_private.bridge_dev,
532 I830_GMCH_CTRL, &gmch_ctrl);
533
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200534 if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100535 aperture_size = MB(64);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200536 else
Chris Wilsonb1c5b0f2010-09-14 19:30:13 +0100537 aperture_size = MB(128);
Daniel Vetter239918f2010-08-31 22:30:43 +0200538 } else {
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200539 /* 9xx supports large sizes, just look at the length */
540 aperture_size = pci_resource_len(intel_private.pcidev, 2);
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200541 }
542
543 return aperture_size >> PAGE_SHIFT;
544}
545
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200546static void intel_gtt_teardown_scratch_page(void)
547{
548 set_pages_wb(intel_private.scratch_page, 1);
Daniel Vetter50a4c4a2012-02-09 17:15:44 +0100549 pci_unmap_page(intel_private.pcidev, intel_private.base.scratch_page_dma,
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200550 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
551 put_page(intel_private.scratch_page);
552 __free_page(intel_private.scratch_page);
553}
554
555static void intel_gtt_cleanup(void)
556{
Daniel Vetterae83dd52010-09-12 17:11:15 +0200557 intel_private.driver->cleanup();
558
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200559 iounmap(intel_private.gtt);
560 iounmap(intel_private.registers);
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100561
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200562 intel_gtt_teardown_scratch_page();
563}
564
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200565static int intel_gtt_init(void)
566{
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200567 u32 gma_addr;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200568 u32 gtt_map_size;
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200569 int ret;
570
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200571 ret = intel_private.driver->setup();
572 if (ret != 0)
573 return ret;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200574
575 intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
576 intel_private.base.gtt_total_entries = intel_gtt_total_entries();
577
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200578 /* save the PGETBL reg for resume */
579 intel_private.PGETBL_save =
580 readl(intel_private.registers+I810_PGETBL_CTL)
581 & ~I810_PGETBL_ENABLED;
Chris Wilson100519e2010-10-31 10:37:02 +0000582 /* we only ever restore the register when enabling the PGTBL... */
583 if (HAS_PGTBL_EN)
584 intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
Daniel Vetterb3eafc52010-09-23 20:04:17 +0200585
Daniel Vetter0af9e922010-09-12 14:04:03 +0200586 dev_info(&intel_private.bridge_dev->dev,
587 "detected gtt size: %dK total, %dK mappable\n",
588 intel_private.base.gtt_total_entries * 4,
589 intel_private.base.gtt_mappable_entries * 4);
590
Daniel Vetterf67eab62010-08-29 17:27:36 +0200591 gtt_map_size = intel_private.base.gtt_total_entries * 4;
592
Chris Wilsonedef7e62012-09-14 11:57:47 +0100593 intel_private.gtt = NULL;
Daniel Vetter9169d3a2012-10-10 23:14:01 +0200594 if (INTEL_GTT_GEN < 6 && INTEL_GTT_GEN > 2)
Chris Wilsonedef7e62012-09-14 11:57:47 +0100595 intel_private.gtt = ioremap_wc(intel_private.gtt_bus_addr,
596 gtt_map_size);
597 if (intel_private.gtt == NULL)
598 intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
599 gtt_map_size);
600 if (intel_private.gtt == NULL) {
Daniel Vetterae83dd52010-09-12 17:11:15 +0200601 intel_private.driver->cleanup();
Daniel Vetterf67eab62010-08-29 17:27:36 +0200602 iounmap(intel_private.registers);
603 return -ENOMEM;
604 }
Daniel Vetter428ccb22012-02-09 17:15:45 +0100605 intel_private.base.gtt = intel_private.gtt;
Daniel Vetterf67eab62010-08-29 17:27:36 +0200606
607 global_cache_flush(); /* FIXME: ? */
608
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000609 intel_private.base.stolen_size = intel_gtt_stolen_size();
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200610
Dave Airliea46f3102011-01-12 11:38:37 +1000611 intel_private.base.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
612
Daniel Vetter0e87d2b2010-09-07 22:11:15 +0200613 ret = intel_gtt_setup_scratch_page();
614 if (ret != 0) {
615 intel_gtt_cleanup();
616 return ret;
617 }
618
Daniel Vetter32e3cd62012-06-07 15:56:02 +0200619 if (INTEL_GTT_GEN <= 2)
620 pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
621 &gma_addr);
622 else
623 pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
624 &gma_addr);
625
626 intel_private.base.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
627
Daniel Vetter1784a5f2010-09-08 21:01:04 +0200628 return 0;
629}
630
Daniel Vetter3e921f92010-08-27 15:33:26 +0200631static int intel_fake_agp_fetch_size(void)
632{
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100633 int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200634 unsigned int aper_size;
635 int i;
Daniel Vetter3e921f92010-08-27 15:33:26 +0200636
637 aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
638 / MB(1);
639
640 for (i = 0; i < num_sizes; i++) {
Daniel Vetterffdd7512010-08-27 17:51:29 +0200641 if (aper_size == intel_fake_agp_sizes[i].size) {
Chris Wilson9e76e7b2010-09-14 12:12:11 +0100642 agp_bridge->current_size =
643 (void *) (intel_fake_agp_sizes + i);
Daniel Vetter3e921f92010-08-27 15:33:26 +0200644 return aper_size;
645 }
646 }
647
648 return 0;
649}
650
Daniel Vetterae83dd52010-09-12 17:11:15 +0200651static void i830_cleanup(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200652{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200653}
654
655/* The chipset_flush interface needs to get data that has already been
656 * flushed out of the CPU all the way out to main memory, because the GPU
657 * doesn't snoop those buffers.
658 *
659 * The 8xx series doesn't have the same lovely interface for flushing the
660 * chipset write buffers that the later chips do. According to the 865
661 * specs, it's 64 octwords, or 1KB. So, to get those previous things in
662 * that buffer out, we just fill 1KB and clflush it out, on the assumption
663 * that it'll push whatever was in there out. It appears to work.
664 */
Daniel Vetter1b263f22010-09-12 00:27:24 +0200665static void i830_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200666{
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000667 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200668
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000669 /* Forcibly evict everything from the CPU write buffers.
670 * clflush appears to be insufficient.
671 */
672 wbinvd_on_all_cpus();
Daniel Vetterf51b7662010-04-14 00:29:52 +0200673
Chris Wilsonbdb8b972010-12-22 11:37:09 +0000674 /* Now we've only seen documents for this magic bit on 855GM,
675 * we hope it exists for the other gen2 chipsets...
676 *
677 * Also works as advertised on my 845G.
678 */
679 writel(readl(intel_private.registers+I830_HIC) | (1<<31),
680 intel_private.registers+I830_HIC);
681
682 while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
683 if (time_after(jiffies, timeout))
684 break;
685
686 udelay(50);
687 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200688}
689
Daniel Vetter351bb272010-09-07 22:41:04 +0200690static void i830_write_entry(dma_addr_t addr, unsigned int entry,
691 unsigned int flags)
692{
693 u32 pte_flags = I810_PTE_VALID;
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100694
Daniel Vetterb47cf662010-11-04 18:41:50 +0100695 if (flags == AGP_USER_CACHED_MEMORY)
Daniel Vetter351bb272010-09-07 22:41:04 +0200696 pte_flags |= I830_PTE_SYSTEM_CACHED;
Daniel Vetter351bb272010-09-07 22:41:04 +0200697
698 writel(addr | pte_flags, intel_private.gtt + entry);
699}
700
Daniel Vetter8ecd1a62012-06-07 15:56:03 +0200701bool intel_enable_gtt(void)
Daniel Vetter73800422010-08-29 17:29:50 +0200702{
Chris Wilsone380f602010-10-29 18:11:26 +0100703 u8 __iomem *reg;
Daniel Vetter73800422010-08-29 17:29:50 +0200704
Chris Wilson100519e2010-10-31 10:37:02 +0000705 if (INTEL_GTT_GEN == 2) {
706 u16 gmch_ctrl;
Chris Wilsone380f602010-10-29 18:11:26 +0100707
Chris Wilson100519e2010-10-31 10:37:02 +0000708 pci_read_config_word(intel_private.bridge_dev,
709 I830_GMCH_CTRL, &gmch_ctrl);
710 gmch_ctrl |= I830_GMCH_ENABLED;
711 pci_write_config_word(intel_private.bridge_dev,
712 I830_GMCH_CTRL, gmch_ctrl);
713
714 pci_read_config_word(intel_private.bridge_dev,
715 I830_GMCH_CTRL, &gmch_ctrl);
716 if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
717 dev_err(&intel_private.pcidev->dev,
718 "failed to enable the GTT: GMCH_CTRL=%x\n",
719 gmch_ctrl);
720 return false;
721 }
Chris Wilsone380f602010-10-29 18:11:26 +0100722 }
723
Chris Wilsonc97689d2010-12-23 10:40:38 +0000724 /* On the resume path we may be adjusting the PGTBL value, so
725 * be paranoid and flush all chipset write buffers...
726 */
727 if (INTEL_GTT_GEN >= 3)
728 writel(0, intel_private.registers+GFX_FLSH_CNTL);
729
Chris Wilsone380f602010-10-29 18:11:26 +0100730 reg = intel_private.registers+I810_PGETBL_CTL;
Chris Wilson100519e2010-10-31 10:37:02 +0000731 writel(intel_private.PGETBL_save, reg);
732 if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
Chris Wilsone380f602010-10-29 18:11:26 +0100733 dev_err(&intel_private.pcidev->dev,
Chris Wilson100519e2010-10-31 10:37:02 +0000734 "failed to enable the GTT: PGETBL=%x [expected %x]\n",
Chris Wilsone380f602010-10-29 18:11:26 +0100735 readl(reg), intel_private.PGETBL_save);
736 return false;
737 }
738
Chris Wilsonc97689d2010-12-23 10:40:38 +0000739 if (INTEL_GTT_GEN >= 3)
740 writel(0, intel_private.registers+GFX_FLSH_CNTL);
741
Chris Wilsone380f602010-10-29 18:11:26 +0100742 return true;
Daniel Vetter73800422010-08-29 17:29:50 +0200743}
Daniel Vetter8ecd1a62012-06-07 15:56:03 +0200744EXPORT_SYMBOL(intel_enable_gtt);
Daniel Vetter73800422010-08-29 17:29:50 +0200745
746static int i830_setup(void)
747{
748 u32 reg_addr;
749
750 pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
751 reg_addr &= 0xfff80000;
752
753 intel_private.registers = ioremap(reg_addr, KB(64));
754 if (!intel_private.registers)
755 return -ENOMEM;
756
757 intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
758
Daniel Vetter73800422010-08-29 17:29:50 +0200759 return 0;
760}
761
Daniel Vetter3b15a9d2010-08-29 14:18:49 +0200762static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200763{
Daniel Vetter73800422010-08-29 17:29:50 +0200764 agp_bridge->gatt_table_real = NULL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200765 agp_bridge->gatt_table = NULL;
Daniel Vetter73800422010-08-29 17:29:50 +0200766 agp_bridge->gatt_bus_addr = 0;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200767
768 return 0;
769}
770
Daniel Vetterffdd7512010-08-27 17:51:29 +0200771static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200772{
773 return 0;
774}
775
Daniel Vetter351bb272010-09-07 22:41:04 +0200776static int intel_fake_agp_configure(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200777{
Chris Wilsone380f602010-10-29 18:11:26 +0100778 if (!intel_enable_gtt())
779 return -EIO;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200780
Chris Wilsonbee4a182011-01-21 10:54:32 +0000781 intel_private.clear_fake_agp = true;
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200782 agp_bridge->gart_bus_addr = intel_private.base.gma_bus_addr;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200783
Daniel Vetterf51b7662010-04-14 00:29:52 +0200784 return 0;
785}
786
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200787static bool i830_check_flags(unsigned int flags)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200788{
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200789 switch (flags) {
790 case 0:
791 case AGP_PHYS_MEMORY:
792 case AGP_USER_CACHED_MEMORY:
793 case AGP_USER_MEMORY:
794 return true;
795 }
796
797 return false;
798}
799
Chris Wilson9da3da62012-06-01 15:20:22 +0100800void intel_gtt_insert_sg_entries(struct sg_table *st,
Daniel Vetter40807752010-11-06 11:18:58 +0100801 unsigned int pg_start,
802 unsigned int flags)
Daniel Vetterfefaa702010-09-11 22:12:11 +0200803{
804 struct scatterlist *sg;
805 unsigned int len, m;
806 int i, j;
807
808 j = pg_start;
809
810 /* sg may merge pages, but we have to separate
811 * per-page addr for GTT */
Chris Wilson9da3da62012-06-01 15:20:22 +0100812 for_each_sg(st->sgl, sg, st->nents, i) {
Daniel Vetterfefaa702010-09-11 22:12:11 +0200813 len = sg_dma_len(sg) >> PAGE_SHIFT;
814 for (m = 0; m < len; m++) {
815 dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
Chris Wilson9da3da62012-06-01 15:20:22 +0100816 intel_private.driver->write_entry(addr, j, flags);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200817 j++;
818 }
819 }
820 readl(intel_private.gtt+j-1);
821}
Daniel Vetter40807752010-11-06 11:18:58 +0100822EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
823
Chris Wilson9da3da62012-06-01 15:20:22 +0100824static void intel_gtt_insert_pages(unsigned int first_entry,
825 unsigned int num_entries,
826 struct page **pages,
827 unsigned int flags)
Daniel Vetter40807752010-11-06 11:18:58 +0100828{
829 int i, j;
830
831 for (i = 0, j = first_entry; i < num_entries; i++, j++) {
832 dma_addr_t addr = page_to_phys(pages[i]);
833 intel_private.driver->write_entry(addr,
834 j, flags);
835 }
836 readl(intel_private.gtt+j-1);
837}
Daniel Vetterfefaa702010-09-11 22:12:11 +0200838
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200839static int intel_fake_agp_insert_entries(struct agp_memory *mem,
840 off_t pg_start, int type)
841{
Daniel Vetterf51b7662010-04-14 00:29:52 +0200842 int ret = -EINVAL;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200843
Ben Widawsky5c042282011-10-17 15:51:55 -0700844 if (intel_private.base.do_idle_maps)
845 return -ENODEV;
846
Chris Wilsonbee4a182011-01-21 10:54:32 +0000847 if (intel_private.clear_fake_agp) {
848 int start = intel_private.base.stolen_size / PAGE_SIZE;
849 int end = intel_private.base.gtt_mappable_entries;
850 intel_gtt_clear_range(start, end - start);
851 intel_private.clear_fake_agp = false;
852 }
853
Daniel Vetterff268602010-11-05 15:43:35 +0100854 if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
855 return i810_insert_dcache_entries(mem, pg_start, type);
856
Daniel Vetterf51b7662010-04-14 00:29:52 +0200857 if (mem->page_count == 0)
858 goto out;
859
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000860 if (pg_start + mem->page_count > intel_private.base.gtt_total_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200861 goto out_err;
862
Daniel Vetterf51b7662010-04-14 00:29:52 +0200863 if (type != mem->type)
864 goto out_err;
865
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200866 if (!intel_private.driver->check_flags(type))
Daniel Vetterf51b7662010-04-14 00:29:52 +0200867 goto out_err;
868
869 if (!mem->is_flushed)
870 global_cache_flush();
871
Daniel Vetter40807752010-11-06 11:18:58 +0100872 if (intel_private.base.needs_dmar) {
Chris Wilson9da3da62012-06-01 15:20:22 +0100873 struct sg_table st;
874
875 ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
Daniel Vetterfefaa702010-09-11 22:12:11 +0200876 if (ret != 0)
877 return ret;
878
Chris Wilson9da3da62012-06-01 15:20:22 +0100879 intel_gtt_insert_sg_entries(&st, pg_start, type);
880 mem->sg_list = st.sgl;
881 mem->num_sg = st.nents;
Daniel Vetter40807752010-11-06 11:18:58 +0100882 } else
883 intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
884 type);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200885
886out:
887 ret = 0;
888out_err:
889 mem->is_flushed = true;
890 return ret;
891}
892
Daniel Vetter40807752010-11-06 11:18:58 +0100893void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200894{
Daniel Vetter40807752010-11-06 11:18:58 +0100895 unsigned int i;
Daniel Vetterf51b7662010-04-14 00:29:52 +0200896
Daniel Vetter40807752010-11-06 11:18:58 +0100897 for (i = first_entry; i < (first_entry + num_entries); i++) {
Daniel Vetter50a4c4a2012-02-09 17:15:44 +0100898 intel_private.driver->write_entry(intel_private.base.scratch_page_dma,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +0200899 i, 0);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200900 }
Daniel Vetterfdfb58a2010-08-29 00:15:03 +0200901 readl(intel_private.gtt+i-1);
Daniel Vetter40807752010-11-06 11:18:58 +0100902}
903EXPORT_SYMBOL(intel_gtt_clear_range);
904
905static int intel_fake_agp_remove_entries(struct agp_memory *mem,
906 off_t pg_start, int type)
907{
908 if (mem->page_count == 0)
909 return 0;
910
Ben Widawsky5c042282011-10-17 15:51:55 -0700911 if (intel_private.base.do_idle_maps)
912 return -ENODEV;
913
Dave Airlied15eda52011-01-12 11:39:48 +1000914 intel_gtt_clear_range(pg_start, mem->page_count);
915
Daniel Vetter40807752010-11-06 11:18:58 +0100916 if (intel_private.base.needs_dmar) {
917 intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
918 mem->sg_list = NULL;
919 mem->num_sg = 0;
920 }
921
Daniel Vetterf51b7662010-04-14 00:29:52 +0200922 return 0;
923}
924
Daniel Vetterffdd7512010-08-27 17:51:29 +0200925static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
926 int type)
Daniel Vetterf51b7662010-04-14 00:29:52 +0200927{
Daniel Vetter625dd9d2010-11-04 20:07:57 +0100928 struct agp_memory *new;
929
930 if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
931 if (pg_count != intel_private.num_dcache_entries)
932 return NULL;
933
934 new = agp_create_memory(1);
935 if (new == NULL)
936 return NULL;
937
938 new->type = AGP_DCACHE_MEMORY;
939 new->page_count = pg_count;
940 new->num_scratch_pages = 0;
941 agp_free_page_array(new);
942 return new;
943 }
Daniel Vetterf51b7662010-04-14 00:29:52 +0200944 if (type == AGP_PHYS_MEMORY)
945 return alloc_agpphysmem_i8xx(pg_count, type);
946 /* always return NULL for other allocation types for now */
947 return NULL;
948}
949
950static int intel_alloc_chipset_flush_resource(void)
951{
952 int ret;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200953 ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200954 PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200955 pcibios_align_resource, intel_private.bridge_dev);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200956
957 return ret;
958}
959
960static void intel_i915_setup_chipset_flush(void)
961{
962 int ret;
963 u32 temp;
964
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200965 pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200966 if (!(temp & 0x1)) {
967 intel_alloc_chipset_flush_resource();
968 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200969 pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200970 } else {
971 temp &= ~1;
972
973 intel_private.resource_valid = 1;
974 intel_private.ifp_resource.start = temp;
975 intel_private.ifp_resource.end = temp + PAGE_SIZE;
976 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
977 /* some BIOSes reserve this area in a pnp some don't */
978 if (ret)
979 intel_private.resource_valid = 0;
980 }
981}
982
983static void intel_i965_g33_setup_chipset_flush(void)
984{
985 u32 temp_hi, temp_lo;
986 int ret;
987
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200988 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
989 pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200990
991 if (!(temp_lo & 0x1)) {
992
993 intel_alloc_chipset_flush_resource();
994
995 intel_private.resource_valid = 1;
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200996 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
Daniel Vetterf51b7662010-04-14 00:29:52 +0200997 upper_32_bits(intel_private.ifp_resource.start));
Daniel Vetterd7cca2f2010-08-24 23:06:19 +0200998 pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
Daniel Vetterf51b7662010-04-14 00:29:52 +0200999 } else {
1000 u64 l64;
1001
1002 temp_lo &= ~0x1;
1003 l64 = ((u64)temp_hi << 32) | temp_lo;
1004
1005 intel_private.resource_valid = 1;
1006 intel_private.ifp_resource.start = l64;
1007 intel_private.ifp_resource.end = l64 + PAGE_SIZE;
1008 ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
1009 /* some BIOSes reserve this area in a pnp some don't */
1010 if (ret)
1011 intel_private.resource_valid = 0;
1012 }
1013}
1014
1015static void intel_i9xx_setup_flush(void)
1016{
1017 /* return if already configured */
1018 if (intel_private.ifp_resource.start)
1019 return;
1020
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001021 if (INTEL_GTT_GEN == 6)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001022 return;
1023
1024 /* setup a resource for this object */
1025 intel_private.ifp_resource.name = "Intel Flush Page";
1026 intel_private.ifp_resource.flags = IORESOURCE_MEM;
1027
1028 /* Setup chipset flush for 915 */
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001029 if (IS_G33 || INTEL_GTT_GEN >= 4) {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001030 intel_i965_g33_setup_chipset_flush();
1031 } else {
1032 intel_i915_setup_chipset_flush();
1033 }
1034
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001035 if (intel_private.ifp_resource.start)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001036 intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
Chris Wilsondf51e7a2010-09-04 14:57:27 +01001037 if (!intel_private.i9xx_flush_page)
1038 dev_err(&intel_private.pcidev->dev,
1039 "can't ioremap flush page - no chipset flushing\n");
Daniel Vetterf51b7662010-04-14 00:29:52 +02001040}
1041
Daniel Vetterae83dd52010-09-12 17:11:15 +02001042static void i9xx_cleanup(void)
1043{
1044 if (intel_private.i9xx_flush_page)
1045 iounmap(intel_private.i9xx_flush_page);
1046 if (intel_private.resource_valid)
1047 release_resource(&intel_private.ifp_resource);
1048 intel_private.ifp_resource.start = 0;
1049 intel_private.resource_valid = 0;
1050}
1051
Daniel Vetter1b263f22010-09-12 00:27:24 +02001052static void i9xx_chipset_flush(void)
Daniel Vetterf51b7662010-04-14 00:29:52 +02001053{
1054 if (intel_private.i9xx_flush_page)
1055 writel(1, intel_private.i9xx_flush_page);
1056}
1057
Chris Wilson71f45662010-12-14 11:29:23 +00001058static void i965_write_entry(dma_addr_t addr,
1059 unsigned int entry,
Daniel Vettera6963592010-09-11 14:01:43 +02001060 unsigned int flags)
1061{
Chris Wilson71f45662010-12-14 11:29:23 +00001062 u32 pte_flags;
1063
1064 pte_flags = I810_PTE_VALID;
1065 if (flags == AGP_USER_CACHED_MEMORY)
1066 pte_flags |= I830_PTE_SYSTEM_CACHED;
1067
Daniel Vettera6963592010-09-11 14:01:43 +02001068 /* Shift high bits down */
1069 addr |= (addr >> 28) & 0xf0;
Chris Wilson71f45662010-12-14 11:29:23 +00001070 writel(addr | pte_flags, intel_private.gtt + entry);
Daniel Vettera6963592010-09-11 14:01:43 +02001071}
1072
Ben Widawsky5c042282011-10-17 15:51:55 -07001073/* Certain Gen5 chipsets require require idling the GPU before
1074 * unmapping anything from the GTT when VT-d is enabled.
1075 */
Ben Widawsky5c042282011-10-17 15:51:55 -07001076static inline int needs_idle_maps(void)
1077{
Keith Packarda08185a2011-10-28 10:28:00 -07001078#ifdef CONFIG_INTEL_IOMMU
Ben Widawsky5c042282011-10-17 15:51:55 -07001079 const unsigned short gpu_devid = intel_private.pcidev->device;
1080
1081 /* Query intel_iommu to see if we need the workaround. Presumably that
1082 * was loaded first.
1083 */
1084 if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB ||
1085 gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
1086 intel_iommu_gfx_mapped)
1087 return 1;
Keith Packarda08185a2011-10-28 10:28:00 -07001088#endif
Ben Widawsky5c042282011-10-17 15:51:55 -07001089 return 0;
1090}
1091
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001092static int i9xx_setup(void)
1093{
Ben Widawsky009946f2012-11-04 09:21:29 -08001094 u32 reg_addr, gtt_addr;
Jesse Barnes4b60d292012-03-28 13:39:33 -07001095 int size = KB(512);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001096
1097 pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
1098
1099 reg_addr &= 0xfff80000;
1100
Jesse Barnes4b60d292012-03-28 13:39:33 -07001101 intel_private.registers = ioremap(reg_addr, size);
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001102 if (!intel_private.registers)
1103 return -ENOMEM;
1104
Ben Widawsky009946f2012-11-04 09:21:29 -08001105 switch (INTEL_GTT_GEN) {
1106 case 3:
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001107 pci_read_config_dword(intel_private.pcidev,
1108 I915_PTEADDR, &gtt_addr);
1109 intel_private.gtt_bus_addr = gtt_addr;
Ben Widawsky009946f2012-11-04 09:21:29 -08001110 break;
1111 case 5:
1112 intel_private.gtt_bus_addr = reg_addr + MB(2);
1113 break;
1114 default:
1115 intel_private.gtt_bus_addr = reg_addr + KB(512);
1116 break;
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001117 }
1118
Dan Carpenter35b09c92011-10-28 14:42:41 +03001119 if (needs_idle_maps())
Ben Widawsky5c042282011-10-17 15:51:55 -07001120 intel_private.base.do_idle_maps = 1;
1121
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001122 intel_i9xx_setup_flush();
1123
1124 return 0;
1125}
1126
Daniel Vettere9b1cc82010-09-12 00:29:26 +02001127static const struct agp_bridge_driver intel_fake_agp_driver = {
Daniel Vetterf51b7662010-04-14 00:29:52 +02001128 .owner = THIS_MODULE,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001129 .size_type = FIXED_APER_SIZE,
Chris Wilson9e76e7b2010-09-14 12:12:11 +01001130 .aperture_sizes = intel_fake_agp_sizes,
1131 .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
Daniel Vettera6963592010-09-11 14:01:43 +02001132 .configure = intel_fake_agp_configure,
Daniel Vetter3e921f92010-08-27 15:33:26 +02001133 .fetch_size = intel_fake_agp_fetch_size,
Daniel Vetterfdfb58a2010-08-29 00:15:03 +02001134 .cleanup = intel_gtt_cleanup,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001135 .agp_enable = intel_fake_agp_enable,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001136 .cache_flush = global_cache_flush,
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001137 .create_gatt_table = intel_fake_agp_create_gatt_table,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001138 .free_gatt_table = intel_fake_agp_free_gatt_table,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001139 .insert_memory = intel_fake_agp_insert_entries,
1140 .remove_memory = intel_fake_agp_remove_entries,
Daniel Vetterffdd7512010-08-27 17:51:29 +02001141 .alloc_by_type = intel_fake_agp_alloc_by_type,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001142 .free_by_type = intel_i810_free_by_type,
1143 .agp_alloc_page = agp_generic_alloc_page,
1144 .agp_alloc_pages = agp_generic_alloc_pages,
1145 .agp_destroy_page = agp_generic_destroy_page,
1146 .agp_destroy_pages = agp_generic_destroy_pages,
Daniel Vetterf51b7662010-04-14 00:29:52 +02001147};
Daniel Vetter02c026c2010-08-24 19:39:48 +02001148
Daniel Vetterbdd30722010-09-12 12:34:44 +02001149static const struct intel_gtt_driver i81x_gtt_driver = {
1150 .gen = 1,
Daniel Vetter820647b2010-11-05 13:30:14 +01001151 .has_pgtbl_enable = 1,
Daniel Vetter22533b42010-09-12 16:38:55 +02001152 .dma_mask_size = 32,
Daniel Vetter820647b2010-11-05 13:30:14 +01001153 .setup = i810_setup,
1154 .cleanup = i810_cleanup,
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001155 .check_flags = i830_check_flags,
1156 .write_entry = i810_write_entry,
Daniel Vetterbdd30722010-09-12 12:34:44 +02001157};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001158static const struct intel_gtt_driver i8xx_gtt_driver = {
1159 .gen = 2,
Chris Wilson100519e2010-10-31 10:37:02 +00001160 .has_pgtbl_enable = 1,
Daniel Vetter73800422010-08-29 17:29:50 +02001161 .setup = i830_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001162 .cleanup = i830_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001163 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001164 .dma_mask_size = 32,
Daniel Vetter5cbecaf2010-09-11 21:31:04 +02001165 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001166 .chipset_flush = i830_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001167};
1168static const struct intel_gtt_driver i915_gtt_driver = {
1169 .gen = 3,
Chris Wilson100519e2010-10-31 10:37:02 +00001170 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001171 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001172 .cleanup = i9xx_cleanup,
Daniel Vetter351bb272010-09-07 22:41:04 +02001173 /* i945 is the last gpu to need phys mem (for overlay and cursors). */
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001174 .write_entry = i830_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001175 .dma_mask_size = 32,
Daniel Vetterfefaa702010-09-11 22:12:11 +02001176 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001177 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001178};
1179static const struct intel_gtt_driver g33_gtt_driver = {
1180 .gen = 3,
1181 .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001182 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001183 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001184 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001185 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001186 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001187 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001188};
1189static const struct intel_gtt_driver pineview_gtt_driver = {
1190 .gen = 3,
1191 .is_pineview = 1, .is_g33 = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001192 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001193 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001194 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001195 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001196 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001197 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001198};
1199static const struct intel_gtt_driver i965_gtt_driver = {
1200 .gen = 4,
Chris Wilson100519e2010-10-31 10:37:02 +00001201 .has_pgtbl_enable = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001202 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001203 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001204 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001205 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001206 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001207 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001208};
1209static const struct intel_gtt_driver g4x_gtt_driver = {
1210 .gen = 5,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001211 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001212 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001213 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001214 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001215 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001216 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001217};
1218static const struct intel_gtt_driver ironlake_gtt_driver = {
1219 .gen = 5,
1220 .is_ironlake = 1,
Daniel Vetter2d2430c2010-08-29 17:35:30 +02001221 .setup = i9xx_setup,
Daniel Vetterae83dd52010-09-12 17:11:15 +02001222 .cleanup = i9xx_cleanup,
Daniel Vettera6963592010-09-11 14:01:43 +02001223 .write_entry = i965_write_entry,
Daniel Vetter22533b42010-09-12 16:38:55 +02001224 .dma_mask_size = 36,
Daniel Vetter450f2b32010-09-11 23:48:25 +02001225 .check_flags = i830_check_flags,
Daniel Vetter1b263f22010-09-12 00:27:24 +02001226 .chipset_flush = i9xx_chipset_flush,
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001227};
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001228
Daniel Vetter02c026c2010-08-24 19:39:48 +02001229/* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
1230 * driver and gmch_driver must be non-null, and find_gmch will determine
1231 * which one should be used if a gmch_chip_id is present.
1232 */
1233static const struct intel_gtt_driver_description {
1234 unsigned int gmch_chip_id;
1235 char *name;
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001236 const struct intel_gtt_driver *gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001237} intel_gtt_chipsets[] = {
Daniel Vetterff268602010-11-05 15:43:35 +01001238 { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001239 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001240 { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001241 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001242 { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001243 &i81x_gtt_driver},
Daniel Vetterff268602010-11-05 15:43:35 +01001244 { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
Daniel Vetterbdd30722010-09-12 12:34:44 +02001245 &i81x_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001246 { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
Daniel Vetterff268602010-11-05 15:43:35 +01001247 &i8xx_gtt_driver},
Oswald Buddenhagen53371ed2010-06-19 23:08:37 +02001248 { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
Daniel Vetterff268602010-11-05 15:43:35 +01001249 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001250 { PCI_DEVICE_ID_INTEL_82854_IG, "854",
Daniel Vetterff268602010-11-05 15:43:35 +01001251 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001252 { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001253 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001254 { PCI_DEVICE_ID_INTEL_82865_IG, "865",
Daniel Vetterff268602010-11-05 15:43:35 +01001255 &i8xx_gtt_driver},
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001256 { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
Daniel Vetterff268602010-11-05 15:43:35 +01001257 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001258 { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
Daniel Vetterff268602010-11-05 15:43:35 +01001259 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001260 { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001261 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001262 { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
Daniel Vetterff268602010-11-05 15:43:35 +01001263 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001264 { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001265 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001266 { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
Daniel Vetterff268602010-11-05 15:43:35 +01001267 &i915_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001268 { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
Daniel Vetterff268602010-11-05 15:43:35 +01001269 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001270 { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
Daniel Vetterff268602010-11-05 15:43:35 +01001271 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001272 { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
Daniel Vetterff268602010-11-05 15:43:35 +01001273 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001274 { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
Daniel Vetterff268602010-11-05 15:43:35 +01001275 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001276 { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
Daniel Vetterff268602010-11-05 15:43:35 +01001277 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001278 { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
Daniel Vetterff268602010-11-05 15:43:35 +01001279 &i965_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001280 { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
Daniel Vetterff268602010-11-05 15:43:35 +01001281 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001282 { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
Daniel Vetterff268602010-11-05 15:43:35 +01001283 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001284 { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
Daniel Vetterff268602010-11-05 15:43:35 +01001285 &g33_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001286 { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001287 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001288 { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
Daniel Vetterff268602010-11-05 15:43:35 +01001289 &pineview_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001290 { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
Daniel Vetterff268602010-11-05 15:43:35 +01001291 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001292 { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
Daniel Vetterff268602010-11-05 15:43:35 +01001293 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001294 { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
Daniel Vetterff268602010-11-05 15:43:35 +01001295 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001296 { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
Daniel Vetterff268602010-11-05 15:43:35 +01001297 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001298 { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001299 &g4x_gtt_driver },
Chris Wilsone9e5f8e2010-09-21 11:19:32 +01001300 { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
Daniel Vetterff268602010-11-05 15:43:35 +01001301 &g4x_gtt_driver },
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001302 { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
Daniel Vetterff268602010-11-05 15:43:35 +01001303 &g4x_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001304 { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001305 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001306 { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
Daniel Vetterff268602010-11-05 15:43:35 +01001307 "HD Graphics", &ironlake_gtt_driver },
Daniel Vetter02c026c2010-08-24 19:39:48 +02001308 { 0, NULL, NULL }
1309};
1310
1311static int find_gmch(u16 device)
1312{
1313 struct pci_dev *gmch_device;
1314
1315 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
1316 if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
1317 gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
1318 device, gmch_device);
1319 }
1320
1321 if (!gmch_device)
1322 return 0;
1323
1324 intel_private.pcidev = gmch_device;
1325 return 1;
1326}
1327
Daniel Vetter14be93d2012-06-08 15:55:40 +02001328int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
1329 struct agp_bridge_data *bridge)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001330{
1331 int i, mask;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001332
1333 /*
1334 * Can be called from the fake agp driver but also directly from
1335 * drm/i915.ko. Hence we need to check whether everything is set up
1336 * already.
1337 */
1338 if (intel_private.driver) {
1339 intel_private.refcount++;
1340 return 1;
1341 }
Daniel Vetter02c026c2010-08-24 19:39:48 +02001342
1343 for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
Daniel Vetter14be93d2012-06-08 15:55:40 +02001344 if (gpu_pdev) {
1345 if (gpu_pdev->device ==
1346 intel_gtt_chipsets[i].gmch_chip_id) {
1347 intel_private.pcidev = pci_dev_get(gpu_pdev);
1348 intel_private.driver =
1349 intel_gtt_chipsets[i].gtt_driver;
1350
1351 break;
1352 }
1353 } else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
Daniel Vetter625dd9d2010-11-04 20:07:57 +01001354 intel_private.driver =
Daniel Vetter1a997ff2010-09-08 21:18:53 +02001355 intel_gtt_chipsets[i].gtt_driver;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001356 break;
1357 }
1358 }
1359
Daniel Vetterff268602010-11-05 15:43:35 +01001360 if (!intel_private.driver)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001361 return 0;
1362
Daniel Vetter14be93d2012-06-08 15:55:40 +02001363 intel_private.refcount++;
1364
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001365 if (bridge) {
1366 bridge->driver = &intel_fake_agp_driver;
1367 bridge->dev_private_data = &intel_private;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001368 bridge->dev = bridge_pdev;
Daniel Vetter7e8f6302012-06-07 15:55:58 +02001369 }
Daniel Vetter02c026c2010-08-24 19:39:48 +02001370
Daniel Vetter14be93d2012-06-08 15:55:40 +02001371 intel_private.bridge_dev = pci_dev_get(bridge_pdev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001372
Daniel Vetter14be93d2012-06-08 15:55:40 +02001373 dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001374
Daniel Vetter22533b42010-09-12 16:38:55 +02001375 mask = intel_private.driver->dma_mask_size;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001376 if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
1377 dev_err(&intel_private.pcidev->dev,
1378 "set gfx device dma mask %d-bit failed!\n", mask);
1379 else
1380 pci_set_consistent_dma_mask(intel_private.pcidev,
1381 DMA_BIT_MASK(mask));
1382
Daniel Vetter14be93d2012-06-08 15:55:40 +02001383 if (intel_gtt_init() != 0) {
1384 intel_gmch_remove();
1385
Daniel Vetter3b15a9d2010-08-29 14:18:49 +02001386 return 0;
Daniel Vetter14be93d2012-06-08 15:55:40 +02001387 }
Daniel Vetter1784a5f2010-09-08 21:01:04 +02001388
Daniel Vetter02c026c2010-08-24 19:39:48 +02001389 return 1;
1390}
Daniel Vettere2404e72010-09-08 17:29:51 +02001391EXPORT_SYMBOL(intel_gmch_probe);
Daniel Vetter02c026c2010-08-24 19:39:48 +02001392
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001393struct intel_gtt *intel_gtt_get(void)
Daniel Vetter19966752010-09-06 20:08:44 +02001394{
1395 return &intel_private.base;
1396}
1397EXPORT_SYMBOL(intel_gtt_get);
1398
Daniel Vetter40ce6572010-11-05 18:12:18 +01001399void intel_gtt_chipset_flush(void)
1400{
1401 if (intel_private.driver->chipset_flush)
1402 intel_private.driver->chipset_flush();
1403}
1404EXPORT_SYMBOL(intel_gtt_chipset_flush);
1405
Daniel Vetter14be93d2012-06-08 15:55:40 +02001406void intel_gmch_remove(void)
Daniel Vetter02c026c2010-08-24 19:39:48 +02001407{
Daniel Vetter14be93d2012-06-08 15:55:40 +02001408 if (--intel_private.refcount)
1409 return;
1410
Daniel Vetter02c026c2010-08-24 19:39:48 +02001411 if (intel_private.pcidev)
1412 pci_dev_put(intel_private.pcidev);
Daniel Vetterd7cca2f2010-08-24 23:06:19 +02001413 if (intel_private.bridge_dev)
1414 pci_dev_put(intel_private.bridge_dev);
Daniel Vetter14be93d2012-06-08 15:55:40 +02001415 intel_private.driver = NULL;
Daniel Vetter02c026c2010-08-24 19:39:48 +02001416}
Daniel Vettere2404e72010-09-08 17:29:51 +02001417EXPORT_SYMBOL(intel_gmch_remove);
1418
1419MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
1420MODULE_LICENSE("GPL and additional rights");