blob: d077116fec1b5d3d57d10d3f84104b21a6a2d11b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Dynamic DMA mapping support for AMD Hammer.
Ingo Molnar05fccb02008-01-30 13:30:12 +01003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
5 * This allows to use PCI devices that only support 32bit addresses on systems
Ingo Molnar05fccb02008-01-30 13:30:12 +01006 * with more than 4GB.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * See Documentation/DMA-mapping.txt for the interface specification.
Ingo Molnar05fccb02008-01-30 13:30:12 +01009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Copyright 2002 Andi Kleen, SuSE Labs.
Andi Kleenff7f3642007-10-17 18:04:37 +020011 * Subject to the GNU General Public License v2 only.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/types.h>
15#include <linux/ctype.h>
16#include <linux/agp_backend.h>
17#include <linux/init.h>
18#include <linux/mm.h>
19#include <linux/string.h>
20#include <linux/spinlock.h>
21#include <linux/pci.h>
22#include <linux/module.h>
23#include <linux/topology.h>
24#include <linux/interrupt.h>
25#include <linux/bitops.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070026#include <linux/kdebug.h>
Jens Axboe9ee1bea2007-10-04 09:35:37 +020027#include <linux/scatterlist.h>
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080028#include <linux/iommu-helper.h>
Pavel Machekcd763742008-05-29 00:30:21 -070029#include <linux/sysdev.h>
Joerg Roedel237a6222008-09-25 12:13:53 +020030#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <asm/atomic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <asm/mtrr.h>
33#include <asm/pgtable.h>
34#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090035#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020036#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/cacheflush.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010038#include <asm/swiotlb.h>
39#include <asm/dma.h>
Andi Kleena32073b2006-06-26 13:56:40 +020040#include <asm/k8.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Joerg Roedel79da0872007-10-24 12:49:49 +020042static unsigned long iommu_bus_base; /* GART remapping area (physical) */
Ingo Molnar05fccb02008-01-30 13:30:12 +010043static unsigned long iommu_size; /* size of remapping area bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -070044static unsigned long iommu_pages; /* .. and in pages */
45
Ingo Molnar05fccb02008-01-30 13:30:12 +010046static u32 *iommu_gatt_base; /* Remapping table */
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +090048/*
49 * If this is disabled the IOMMU will use an optimized flushing strategy
50 * of only flushing when an mapping is reused. With it true the GART is
51 * flushed for every mapping. Problem is that doing the lazy flush seems
52 * to trigger bugs with some popular PCI cards, in particular 3ware (but
53 * has been also also seen with Qlogic at least).
54 */
55int iommu_fullflush = 1;
56
Ingo Molnar05fccb02008-01-30 13:30:12 +010057/* Allocation bitmap for the remapping area: */
Linus Torvalds1da177e2005-04-16 15:20:36 -070058static DEFINE_SPINLOCK(iommu_bitmap_lock);
Ingo Molnar05fccb02008-01-30 13:30:12 +010059/* Guarded by iommu_bitmap_lock: */
60static unsigned long *iommu_gart_bitmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Ingo Molnar05fccb02008-01-30 13:30:12 +010062static u32 gart_unmapped_entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64#define GPTE_VALID 1
65#define GPTE_COHERENT 2
66#define GPTE_ENCODE(x) \
67 (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
68#define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
69
Ingo Molnar05fccb02008-01-30 13:30:12 +010070#define EMERGENCY_PAGES 32 /* = 128KB */
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
72#ifdef CONFIG_AGP
73#define AGPEXTERN extern
74#else
75#define AGPEXTERN
76#endif
77
78/* backdoor interface to AGP driver */
79AGPEXTERN int agp_memory_reserved;
80AGPEXTERN __u32 *agp_gatt_table;
81
82static unsigned long next_bit; /* protected by iommu_bitmap_lock */
Joerg Roedel3610f212008-09-25 12:13:54 +020083static bool need_flush; /* global flush state. set for each gart wrap */
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +090085static unsigned long alloc_iommu(struct device *dev, int size,
FUJITA Tomonoriecef5332008-09-24 20:48:36 +090086 unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +010087{
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 unsigned long offset, flags;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080089 unsigned long boundary_size;
90 unsigned long base_index;
91
92 base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
93 PAGE_SIZE) >> PAGE_SHIFT;
Prarit Bhargava05d3ed02008-07-21 10:15:22 -040094 boundary_size = ALIGN((unsigned long long)dma_get_seg_boundary(dev) + 1,
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080095 PAGE_SIZE) >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070096
Ingo Molnar05fccb02008-01-30 13:30:12 +010097 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonoriecef5332008-09-24 20:48:36 +090098 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
FUJITA Tomonoribee44f22008-09-12 19:42:35 +090099 size, base_index, boundary_size, align_mask);
FUJITA Tomonoriecef5332008-09-24 20:48:36 +0900100 if (offset == -1) {
Joerg Roedel3610f212008-09-25 12:13:54 +0200101 need_flush = true;
FUJITA Tomonoriecef5332008-09-24 20:48:36 +0900102 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900103 size, base_index, boundary_size,
104 align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100106 if (offset != -1) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100107 next_bit = offset+size;
108 if (next_bit >= iommu_pages) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 next_bit = 0;
Joerg Roedel3610f212008-09-25 12:13:54 +0200110 need_flush = true;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100111 }
112 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 if (iommu_fullflush)
Joerg Roedel3610f212008-09-25 12:13:54 +0200114 need_flush = true;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100115 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
116
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 return offset;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100118}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119
120static void free_iommu(unsigned long offset, int size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100121{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800125 iommu_area_free(iommu_gart_bitmap, offset, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100127}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128
Ingo Molnar05fccb02008-01-30 13:30:12 +0100129/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 * Use global flush state to avoid races with multiple flushers.
131 */
Andi Kleena32073b2006-06-26 13:56:40 +0200132static void flush_gart(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100133{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100135
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 spin_lock_irqsave(&iommu_bitmap_lock, flags);
Andi Kleena32073b2006-06-26 13:56:40 +0200137 if (need_flush) {
138 k8_flush_garts();
Joerg Roedel3610f212008-09-25 12:13:54 +0200139 need_flush = false;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100140 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100142}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144#ifdef CONFIG_IOMMU_LEAK
145
Ingo Molnar05fccb02008-01-30 13:30:12 +0100146#define SET_LEAK(x) \
147 do { \
148 if (iommu_leak_tab) \
149 iommu_leak_tab[x] = __builtin_return_address(0);\
150 } while (0)
151
152#define CLEAR_LEAK(x) \
153 do { \
154 if (iommu_leak_tab) \
155 iommu_leak_tab[x] = NULL; \
156 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
158/* Debugging aid for drivers that don't free their IOMMU tables */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100159static void **iommu_leak_tab;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160static int leak_trace;
Joerg Roedel79da0872007-10-24 12:49:49 +0200161static int iommu_leak_pages = 20;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100162
Joerg Roedel79da0872007-10-24 12:49:49 +0200163static void dump_leak(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164{
165 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100166 static int dump;
167
168 if (dump || !iommu_leak_tab)
169 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 dump = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100171 show_stack(NULL, NULL);
172
173 /* Very crude. dump some from the end of the table too */
174 printk(KERN_DEBUG "Dumping %d pages from end of IOMMU:\n",
175 iommu_leak_pages);
176 for (i = 0; i < iommu_leak_pages; i += 2) {
177 printk(KERN_DEBUG "%lu: ", iommu_pages-i);
Joerg Roedel237a6222008-09-25 12:13:53 +0200178 printk_address((unsigned long) iommu_leak_tab[iommu_pages-i],
179 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100180 printk(KERN_CONT "%c", (i+1)%2 == 0 ? '\n' : ' ');
181 }
182 printk(KERN_DEBUG "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183}
184#else
Ingo Molnar05fccb02008-01-30 13:30:12 +0100185# define SET_LEAK(x)
186# define CLEAR_LEAK(x)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187#endif
188
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100189static void iommu_full(struct device *dev, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190{
Ingo Molnar05fccb02008-01-30 13:30:12 +0100191 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 * Ran out of IOMMU space for this operation. This is very bad.
193 * Unfortunately the drivers cannot handle this operation properly.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100194 * Return some non mapped prereserved space in the aperture and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 * let the Northbridge deal with it. This will result in garbage
196 * in the IO operation. When the size exceeds the prereserved space
Ingo Molnar05fccb02008-01-30 13:30:12 +0100197 * memory corruption will occur or random memory will be DMAed
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 * out. Hopefully no network devices use single mappings that big.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100199 */
200
Greg Kroah-Hartmanfc3a8822008-05-02 06:02:41 +0200201 dev_err(dev, "PCI-DMA: Out of IOMMU space for %lu bytes\n", size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100203 if (size > PAGE_SIZE*EMERGENCY_PAGES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
205 panic("PCI-DMA: Memory would be corrupted\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100206 if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
207 panic(KERN_ERR
208 "PCI-DMA: Random memory would be DMAed\n");
209 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100211 dump_leak();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213}
214
Ingo Molnar05fccb02008-01-30 13:30:12 +0100215static inline int
216need_iommu(struct device *dev, unsigned long addr, size_t size)
217{
FUJITA Tomonoriac4ff652008-09-10 01:06:47 +0900218 return force_iommu ||
219 !is_buffer_dma_capable(*dev->dma_mask, addr, size);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100220}
221
222static inline int
223nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
224{
FUJITA Tomonoriac4ff652008-09-10 01:06:47 +0900225 return !is_buffer_dma_capable(*dev->dma_mask, addr, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226}
227
228/* Map a single continuous physical area into the IOMMU.
229 * Caller needs to check if the iommu is needed and flush.
230 */
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100231static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
FUJITA Tomonoriecef5332008-09-24 20:48:36 +0900232 size_t size, int dir, unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100233{
Joerg Roedel87e39ea2008-07-25 14:58:00 +0200234 unsigned long npages = iommu_num_pages(phys_mem, size);
FUJITA Tomonoriecef5332008-09-24 20:48:36 +0900235 unsigned long iommu_page = alloc_iommu(dev, npages, align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100237
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 if (iommu_page == -1) {
239 if (!nonforced_iommu(dev, phys_mem, size))
Ingo Molnar05fccb02008-01-30 13:30:12 +0100240 return phys_mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 if (panic_on_overflow)
242 panic("dma_map_area overflow %lu bytes\n", size);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100243 iommu_full(dev, size, dir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 return bad_dma_address;
245 }
246
247 for (i = 0; i < npages; i++) {
248 iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
249 SET_LEAK(iommu_page + i);
250 phys_mem += PAGE_SIZE;
251 }
252 return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
253}
254
255/* Map a single area into the IOMMU */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100256static dma_addr_t
Ingo Molnar2be62142008-04-19 19:19:56 +0200257gart_map_single(struct device *dev, phys_addr_t paddr, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258{
Ingo Molnar2be62142008-04-19 19:19:56 +0200259 unsigned long bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200262 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
Ingo Molnar2be62142008-04-19 19:19:56 +0200264 if (!need_iommu(dev, paddr, size))
265 return paddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
FUJITA Tomonoriecef5332008-09-24 20:48:36 +0900267 bus = dma_map_area(dev, paddr, size, dir, 0);
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900268 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100269
270 return bus;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100271}
272
273/*
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200274 * Free a DMA mapping.
275 */
Yinghai Lu1048fa52007-07-21 17:11:23 +0200276static void gart_unmap_single(struct device *dev, dma_addr_t dma_addr,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100277 size_t size, int direction)
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200278{
279 unsigned long iommu_page;
280 int npages;
281 int i;
282
283 if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
284 dma_addr >= iommu_bus_base + iommu_size)
285 return;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100286
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200287 iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
Joerg Roedel87e39ea2008-07-25 14:58:00 +0200288 npages = iommu_num_pages(dma_addr, size);
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200289 for (i = 0; i < npages; i++) {
290 iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
291 CLEAR_LEAK(iommu_page + i);
292 }
293 free_iommu(iommu_page, npages);
294}
295
296/*
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100297 * Wrapper for pci_unmap_single working with scatterlists.
298 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100299static void
300gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100301{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200302 struct scatterlist *s;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100303 int i;
304
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200305 for_each_sg(sg, s, nents, i) {
Jon Mason60b08c62006-02-26 04:18:22 +0100306 if (!s->dma_length || !s->length)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100307 break;
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200308 gart_unmap_single(dev, s->dma_address, s->dma_length, dir);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100309 }
310}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
312/* Fallback for dma_map_sg in case of overflow */
313static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
314 int nents, int dir)
315{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200316 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 int i;
318
319#ifdef CONFIG_IOMMU_DEBUG
320 printk(KERN_DEBUG "dma_map_sg overflow\n");
321#endif
322
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200323 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200324 unsigned long addr = sg_phys(s);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100325
326 if (nonforced_iommu(dev, addr, s->length)) {
FUJITA Tomonoriecef5332008-09-24 20:48:36 +0900327 addr = dma_map_area(dev, addr, s->length, dir, 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100328 if (addr == bad_dma_address) {
329 if (i > 0)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100330 gart_unmap_sg(dev, sg, i, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100331 nents = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 sg[0].dma_length = 0;
333 break;
334 }
335 }
336 s->dma_address = addr;
337 s->dma_length = s->length;
338 }
Andi Kleena32073b2006-06-26 13:56:40 +0200339 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100340
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 return nents;
342}
343
344/* Map multiple scatterlist entries continuous into the first. */
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800345static int __dma_map_cont(struct device *dev, struct scatterlist *start,
346 int nelems, struct scatterlist *sout,
347 unsigned long pages)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348{
FUJITA Tomonoriecef5332008-09-24 20:48:36 +0900349 unsigned long iommu_start = alloc_iommu(dev, pages, 0);
350 unsigned long iommu_page = iommu_start;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200351 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 int i;
353
354 if (iommu_start == -1)
355 return -1;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200356
357 for_each_sg(start, s, nelems, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 unsigned long pages, addr;
359 unsigned long phys_addr = s->dma_address;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100360
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200361 BUG_ON(s != start && s->offset);
362 if (s == start) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 sout->dma_address = iommu_bus_base;
364 sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
365 sout->dma_length = s->length;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100366 } else {
367 sout->dma_length += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 }
369
370 addr = phys_addr;
Joerg Roedel87e39ea2008-07-25 14:58:00 +0200371 pages = iommu_num_pages(s->offset, s->length);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100372 while (pages--) {
373 iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 SET_LEAK(iommu_page);
375 addr += PAGE_SIZE;
376 iommu_page++;
Andi Kleen0d5410642006-02-12 14:34:59 -0800377 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100378 }
379 BUG_ON(iommu_page - iommu_start != pages);
380
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 return 0;
382}
383
Ingo Molnar05fccb02008-01-30 13:30:12 +0100384static inline int
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800385dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
386 struct scatterlist *sout, unsigned long pages, int need)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200388 if (!need) {
389 BUG_ON(nelems != 1);
FUJITA Tomonorie88a39d2007-10-25 09:13:32 +0200390 sout->dma_address = start->dma_address;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200391 sout->dma_length = start->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 return 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200393 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800394 return __dma_map_cont(dev, start, nelems, sout, pages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395}
Ingo Molnar05fccb02008-01-30 13:30:12 +0100396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397/*
398 * DMA map all entries in a scatterlist.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100399 * Merge chunks that have page aligned sizes into a continuous mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100401static int
402gart_map_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200404 struct scatterlist *s, *ps, *start_sg, *sgmap;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100405 int need = 0, nextneed, i, out, start;
406 unsigned long pages = 0;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800407 unsigned int seg_size;
408 unsigned int max_seg_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409
Ingo Molnar05fccb02008-01-30 13:30:12 +0100410 if (nents == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 return 0;
412
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200414 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415
416 out = 0;
417 start = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200418 start_sg = sgmap = sg;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800419 seg_size = 0;
420 max_seg_size = dma_get_max_seg_size(dev);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200421 ps = NULL; /* shut up gcc */
422 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200423 dma_addr_t addr = sg_phys(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
Ingo Molnar05fccb02008-01-30 13:30:12 +0100425 s->dma_address = addr;
426 BUG_ON(s->length == 0);
427
428 nextneed = need_iommu(dev, addr, s->length);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
430 /* Handle the previous not yet processed entries */
431 if (i > start) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100432 /*
433 * Can only merge when the last chunk ends on a
434 * page boundary and the new one doesn't have an
435 * offset.
436 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 if (!iommu_merge || !nextneed || !need || s->offset ||
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800438 (s->length + seg_size > max_seg_size) ||
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200439 (ps->offset + ps->length) % PAGE_SIZE) {
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800440 if (dma_map_cont(dev, start_sg, i - start,
441 sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 goto error;
443 out++;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800444 seg_size = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200445 sgmap = sg_next(sgmap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 pages = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200447 start = i;
448 start_sg = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 }
450 }
451
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800452 seg_size += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 need = nextneed;
Joerg Roedel87e39ea2008-07-25 14:58:00 +0200454 pages += iommu_num_pages(s->offset, s->length);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200455 ps = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800457 if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 goto error;
459 out++;
Andi Kleena32073b2006-06-26 13:56:40 +0200460 flush_gart();
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200461 if (out < nents) {
462 sgmap = sg_next(sgmap);
463 sgmap->dma_length = 0;
464 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 return out;
466
467error:
Andi Kleena32073b2006-06-26 13:56:40 +0200468 flush_gart();
FUJITA Tomonori53369402007-10-26 13:56:24 +0200469 gart_unmap_sg(dev, sg, out, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100470
Kevin VanMarena1002a42006-02-03 21:51:32 +0100471 /* When it was forced or merged try again in a dumb way */
472 if (force_iommu || iommu_merge) {
473 out = dma_map_sg_nonforce(dev, sg, nents, dir);
474 if (out > 0)
475 return out;
476 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 if (panic_on_overflow)
478 panic("dma_map_sg: overflow on %lu pages\n", pages);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100479
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100480 iommu_full(dev, pages << PAGE_SHIFT, dir);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200481 for_each_sg(sg, s, nents, i)
482 s->dma_address = bad_dma_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 return 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100484}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485
Joerg Roedel94581092008-08-19 16:32:39 +0200486/* allocate and map a coherent mapping */
487static void *
488gart_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_addr,
489 gfp_t flag)
490{
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900491 dma_addr_t paddr;
FUJITA Tomonori421076e2008-08-22 16:29:10 +0900492 unsigned long align_mask;
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900493 struct page *page;
Joerg Roedel94581092008-08-19 16:32:39 +0200494
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900495 if (force_iommu && !(flag & GFP_DMA)) {
496 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
497 page = alloc_pages(flag | __GFP_ZERO, get_order(size));
498 if (!page)
499 return NULL;
Joerg Roedel94581092008-08-19 16:32:39 +0200500
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900501 align_mask = (1UL << get_order(size)) - 1;
502 paddr = dma_map_area(dev, page_to_phys(page), size,
503 DMA_BIDIRECTIONAL, align_mask);
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900504
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900505 flush_gart();
506 if (paddr != bad_dma_address) {
507 *dma_addr = paddr;
508 return page_address(page);
509 }
510 __free_pages(page, get_order(size));
511 } else
512 return dma_generic_alloc_coherent(dev, size, dma_addr, flag);
Joerg Roedel94581092008-08-19 16:32:39 +0200513
514 return NULL;
515}
516
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200517/* free a coherent mapping */
518static void
519gart_free_coherent(struct device *dev, size_t size, void *vaddr,
520 dma_addr_t dma_addr)
521{
522 gart_unmap_single(dev, dma_addr, size, DMA_BIDIRECTIONAL);
523 free_pages((unsigned long)vaddr, get_order(size));
524}
525
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100526static int no_agp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
528static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100529{
530 unsigned long a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Ingo Molnar05fccb02008-01-30 13:30:12 +0100532 if (!iommu_size) {
533 iommu_size = aper_size;
534 if (!no_agp)
535 iommu_size /= 2;
536 }
537
538 a = aper + iommu_size;
Andi Kleen31422c52008-02-04 16:48:08 +0100539 iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
Ingo Molnar05fccb02008-01-30 13:30:12 +0100541 if (iommu_size < 64*1024*1024) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 printk(KERN_WARNING
Ingo Molnar05fccb02008-01-30 13:30:12 +0100543 "PCI-DMA: Warning: Small IOMMU %luMB."
544 " Consider increasing the AGP aperture in BIOS\n",
545 iommu_size >> 20);
546 }
547
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 return iommu_size;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100549}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550
Ingo Molnar05fccb02008-01-30 13:30:12 +0100551static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
552{
553 unsigned aper_size = 0, aper_base_32, aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 u64 aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200556 pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
557 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100558 aper_order = (aper_order >> 1) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559
Ingo Molnar05fccb02008-01-30 13:30:12 +0100560 aper_base = aper_base_32 & 0x7fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 aper_base <<= 25;
562
Ingo Molnar05fccb02008-01-30 13:30:12 +0100563 aper_size = (32 * 1024 * 1024) << aper_order;
564 if (aper_base + aper_size > 0x100000000UL || !aper_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 aper_base = 0;
566
567 *size = aper_size;
568 return aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100569}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200571static void enable_gart_translations(void)
572{
573 int i;
574
575 for (i = 0; i < num_k8_northbridges; i++) {
576 struct pci_dev *dev = k8_northbridges[i];
577
578 enable_gart_translation(dev, __pa(agp_gatt_table));
579 }
580}
581
582/*
583 * If fix_up_north_bridges is set, the north bridges have to be fixed up on
584 * resume in the same way as they are handled in gart_iommu_hole_init().
585 */
586static bool fix_up_north_bridges;
587static u32 aperture_order;
588static u32 aperture_alloc;
589
590void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
591{
592 fix_up_north_bridges = true;
593 aperture_order = aper_order;
594 aperture_alloc = aper_alloc;
595}
596
Pavel Machekcd763742008-05-29 00:30:21 -0700597static int gart_resume(struct sys_device *dev)
598{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200599 printk(KERN_INFO "PCI-DMA: Resuming GART IOMMU\n");
600
601 if (fix_up_north_bridges) {
602 int i;
603
604 printk(KERN_INFO "PCI-DMA: Restoring GART aperture settings\n");
605
606 for (i = 0; i < num_k8_northbridges; i++) {
607 struct pci_dev *dev = k8_northbridges[i];
608
609 /*
610 * Don't enable translations just yet. That is the next
611 * step. Restore the pre-suspend aperture settings.
612 */
613 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL,
614 aperture_order << 1);
615 pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE,
616 aperture_alloc >> 25);
617 }
618 }
619
620 enable_gart_translations();
621
Pavel Machekcd763742008-05-29 00:30:21 -0700622 return 0;
623}
624
625static int gart_suspend(struct sys_device *dev, pm_message_t state)
626{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200627 return 0;
Pavel Machekcd763742008-05-29 00:30:21 -0700628}
629
630static struct sysdev_class gart_sysdev_class = {
631 .name = "gart",
632 .suspend = gart_suspend,
633 .resume = gart_resume,
634
635};
636
637static struct sys_device device_gart = {
638 .id = 0,
639 .cls = &gart_sysdev_class,
640};
641
Ingo Molnar05fccb02008-01-30 13:30:12 +0100642/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 * Private Northbridge GATT initialization in case we cannot use the
Ingo Molnar05fccb02008-01-30 13:30:12 +0100644 * AGP driver for some reason.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 */
646static __init int init_k8_gatt(struct agp_kern_info *info)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100647{
648 unsigned aper_size, gatt_size, new_aper_size;
649 unsigned aper_base, new_aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 struct pci_dev *dev;
651 void *gatt;
Pavel Machekcd763742008-05-29 00:30:21 -0700652 int i, error;
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700653 unsigned long start_pfn, end_pfn;
Andi Kleena32073b2006-06-26 13:56:40 +0200654
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 printk(KERN_INFO "PCI-DMA: Disabling AGP.\n");
656 aper_size = aper_base = info->aper_size = 0;
Andi Kleena32073b2006-06-26 13:56:40 +0200657 dev = NULL;
658 for (i = 0; i < num_k8_northbridges; i++) {
659 dev = k8_northbridges[i];
Ingo Molnar05fccb02008-01-30 13:30:12 +0100660 new_aper_base = read_aperture(dev, &new_aper_size);
661 if (!new_aper_base)
662 goto nommu;
663
664 if (!aper_base) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 aper_size = new_aper_size;
666 aper_base = new_aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100667 }
668 if (aper_size != new_aper_size || aper_base != new_aper_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 goto nommu;
670 }
671 if (!aper_base)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100672 goto nommu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 info->aper_base = aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100674 info->aper_size = aper_size >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675
Ingo Molnar05fccb02008-01-30 13:30:12 +0100676 gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
Joerg Roedel01142672008-09-25 12:42:12 +0200677 gatt = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
678 get_order(gatt_size));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100679 if (!gatt)
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200680 panic("Cannot allocate GATT table");
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100681 if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200682 panic("Could not set GART PTEs to uncacheable pages");
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200683
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 agp_gatt_table = gatt;
Andi Kleena32073b2006-06-26 13:56:40 +0200685
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200686 enable_gart_translations();
Pavel Machekcd763742008-05-29 00:30:21 -0700687
688 error = sysdev_class_register(&gart_sysdev_class);
689 if (!error)
690 error = sysdev_register(&device_gart);
691 if (error)
Joerg Roedel237a6222008-09-25 12:13:53 +0200692 panic("Could not register gart_sysdev -- "
693 "would corrupt data on next suspend");
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200694
Andi Kleena32073b2006-06-26 13:56:40 +0200695 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100696
697 printk(KERN_INFO "PCI-DMA: aperture base @ %x size %u KB\n",
698 aper_base, aper_size>>10);
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700699
700 /* need to map that range */
701 end_pfn = (aper_base>>PAGE_SHIFT) + (aper_size>>PAGE_SHIFT);
702 if (end_pfn > max_low_pfn_mapped) {
Yinghai Lu32b23e92008-07-13 14:29:41 -0700703 start_pfn = (aper_base>>PAGE_SHIFT);
704 init_memory_mapping(start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700705 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 return 0;
707
708 nommu:
Ingo Molnar05fccb02008-01-30 13:30:12 +0100709 /* Should not happen anymore */
Pavel Machek8f596102008-04-01 14:24:03 +0200710 printk(KERN_WARNING "PCI-DMA: More than 4GB of RAM and no IOMMU\n"
711 KERN_WARNING "falling back to iommu=soft.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100712 return -1;
713}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700715static struct dma_mapping_ops gart_dma_ops = {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100716 .map_single = gart_map_single,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100717 .unmap_single = gart_unmap_single,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100718 .map_sg = gart_map_sg,
719 .unmap_sg = gart_unmap_sg,
Joerg Roedel94581092008-08-19 16:32:39 +0200720 .alloc_coherent = gart_alloc_coherent,
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200721 .free_coherent = gart_free_coherent,
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100722};
723
Yinghai Lubc2cea62007-07-21 17:11:28 +0200724void gart_iommu_shutdown(void)
725{
726 struct pci_dev *dev;
727 int i;
728
729 if (no_agp && (dma_ops != &gart_dma_ops))
730 return;
731
Ingo Molnar05fccb02008-01-30 13:30:12 +0100732 for (i = 0; i < num_k8_northbridges; i++) {
733 u32 ctl;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200734
Ingo Molnar05fccb02008-01-30 13:30:12 +0100735 dev = k8_northbridges[i];
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200736 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
Yinghai Lubc2cea62007-07-21 17:11:28 +0200737
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200738 ctl &= ~GARTEN;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200739
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200740 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100741 }
Yinghai Lubc2cea62007-07-21 17:11:28 +0200742}
743
Jon Mason0dc243a2006-06-26 13:58:11 +0200744void __init gart_iommu_init(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100745{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 struct agp_kern_info info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 unsigned long iommu_start;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100748 unsigned long aper_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 unsigned long scratch;
750 long i;
751
Andi Kleena32073b2006-06-26 13:56:40 +0200752 if (cache_k8_northbridges() < 0 || num_k8_northbridges == 0) {
753 printk(KERN_INFO "PCI-GART: No AMD northbridge found.\n");
Jon Mason0dc243a2006-06-26 13:58:11 +0200754 return;
Andi Kleena32073b2006-06-26 13:56:40 +0200755 }
756
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757#ifndef CONFIG_AGP_AMD64
Ingo Molnar05fccb02008-01-30 13:30:12 +0100758 no_agp = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759#else
760 /* Makefile puts PCI initialization via subsys_initcall first. */
761 /* Add other K8 AGP bridge drivers here */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100762 no_agp = no_agp ||
763 (agp_amd64_init() < 0) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 (agp_copy_info(agp_bridge, &info) < 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100765#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766
Jon Mason60b08c62006-02-26 04:18:22 +0100767 if (swiotlb)
Jon Mason0dc243a2006-06-26 13:58:11 +0200768 return;
Jon Mason60b08c62006-02-26 04:18:22 +0100769
Jon Mason8d4f6b92006-06-26 13:58:05 +0200770 /* Did we detect a different HW IOMMU? */
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200771 if (iommu_detected && !gart_iommu_aperture)
Jon Mason0dc243a2006-06-26 13:58:11 +0200772 return;
Jon Mason8d4f6b92006-06-26 13:58:05 +0200773
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 if (no_iommu ||
Yinghai Luc987d122008-06-24 22:14:09 -0700775 (!force_iommu && max_pfn <= MAX_DMA32_PFN) ||
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200776 !gart_iommu_aperture ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 (no_agp && init_k8_gatt(&info) < 0)) {
Yinghai Luc987d122008-06-24 22:14:09 -0700778 if (max_pfn > MAX_DMA32_PFN) {
Pavel Machek8f596102008-04-01 14:24:03 +0200779 printk(KERN_WARNING "More than 4GB of memory "
Joerg Roedel237a6222008-09-25 12:13:53 +0200780 "but GART IOMMU not available.\n");
781 printk(KERN_WARNING "falling back to iommu=soft.\n");
Jon Mason5b7b6442006-02-03 21:51:59 +0100782 }
Jon Mason0dc243a2006-06-26 13:58:11 +0200783 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 }
785
Jon Mason5b7b6442006-02-03 21:51:59 +0100786 printk(KERN_INFO "PCI-DMA: using GART IOMMU.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100787 aper_size = info.aper_size * 1024 * 1024;
788 iommu_size = check_iommu_size(info.aper_base, aper_size);
789 iommu_pages = iommu_size >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790
Joerg Roedel01142672008-09-25 12:42:12 +0200791 iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL | __GFP_ZERO,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100792 get_order(iommu_pages/8));
793 if (!iommu_gart_bitmap)
794 panic("Cannot allocate iommu bitmap\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795
796#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100797 if (leak_trace) {
Joerg Roedel01142672008-09-25 12:42:12 +0200798 iommu_leak_tab = (void *)__get_free_pages(GFP_KERNEL|__GFP_ZERO,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 get_order(iommu_pages*sizeof(void *)));
Joerg Roedel01142672008-09-25 12:42:12 +0200800 if (!iommu_leak_tab)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100801 printk(KERN_DEBUG
802 "PCI-DMA: Cannot allocate leak trace area\n");
803 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804#endif
805
Ingo Molnar05fccb02008-01-30 13:30:12 +0100806 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 * Out of IOMMU space handling.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100808 * Reserve some invalid pages at the beginning of the GART.
809 */
FUJITA Tomonorid26dbc52008-09-22 22:35:07 +0900810 iommu_area_reserve(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811
Ingo Molnar05fccb02008-01-30 13:30:12 +0100812 agp_memory_reserved = iommu_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 printk(KERN_INFO
814 "PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
Ingo Molnar05fccb02008-01-30 13:30:12 +0100815 iommu_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816
Ingo Molnar05fccb02008-01-30 13:30:12 +0100817 iommu_start = aper_size - iommu_size;
818 iommu_bus_base = info.aper_base + iommu_start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 bad_dma_address = iommu_bus_base;
820 iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
821
Ingo Molnar05fccb02008-01-30 13:30:12 +0100822 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 * Unmap the IOMMU part of the GART. The alias of the page is
824 * always mapped with cache enabled and there is no full cache
825 * coherency across the GART remapping. The unmapping avoids
826 * automatic prefetches from the CPU allocating cache lines in
827 * there. All CPU accesses are done via the direct mapping to
828 * the backing memory. The GART address is only used by PCI
Ingo Molnar05fccb02008-01-30 13:30:12 +0100829 * devices.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 */
Andi Kleen28d6ee42008-02-04 16:48:08 +0100831 set_memory_np((unsigned long)__va(iommu_bus_base),
832 iommu_size >> PAGE_SHIFT);
Ingo Molnar184652e2008-02-14 23:30:20 +0100833 /*
834 * Tricky. The GART table remaps the physical memory range,
835 * so the CPU wont notice potential aliases and if the memory
836 * is remapped to UC later on, we might surprise the PCI devices
837 * with a stray writeout of a cacheline. So play it sure and
838 * do an explicit, full-scale wbinvd() _after_ having marked all
839 * the pages as Not-Present:
840 */
841 wbinvd();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842
Ingo Molnar05fccb02008-01-30 13:30:12 +0100843 /*
Pavel Machekfa3d3192008-06-26 00:25:43 +0200844 * Try to workaround a bug (thanks to BenH):
Ingo Molnar05fccb02008-01-30 13:30:12 +0100845 * Set unmapped entries to a scratch page instead of 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 * Any prefetches that hit unmapped entries won't get an bus abort
Pavel Machekfa3d3192008-06-26 00:25:43 +0200847 * then. (P2P bridge may be prefetching on DMA reads).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100849 scratch = get_zeroed_page(GFP_KERNEL);
850 if (!scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 panic("Cannot allocate iommu scratch page");
852 gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100853 for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 iommu_gatt_base[i] = gart_unmapped_entry;
855
Andi Kleena32073b2006-06-26 13:56:40 +0200856 flush_gart();
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100857 dma_ops = &gart_dma_ops;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100858}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859
Sam Ravnborg43999d92007-03-16 21:07:36 +0100860void __init gart_parse_options(char *p)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100861{
862 int arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100865 if (!strncmp(p, "leak", 4)) {
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100866 leak_trace = 1;
867 p += 4;
Joerg Roedel237a6222008-09-25 12:13:53 +0200868 if (*p == '=')
869 ++p;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100870 if (isdigit(*p) && get_option(&p, &arg))
871 iommu_leak_pages = arg;
872 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873#endif
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100874 if (isdigit(*p) && get_option(&p, &arg))
875 iommu_size = arg;
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900876 if (!strncmp(p, "fullflush", 8))
877 iommu_fullflush = 1;
878 if (!strncmp(p, "nofullflush", 11))
879 iommu_fullflush = 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100880 if (!strncmp(p, "noagp", 5))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100881 no_agp = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100882 if (!strncmp(p, "noaperture", 10))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100883 fix_aperture = 0;
884 /* duplicated from pci-dma.c */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100885 if (!strncmp(p, "force", 5))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200886 gart_iommu_aperture_allowed = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100887 if (!strncmp(p, "allowed", 7))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200888 gart_iommu_aperture_allowed = 1;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100889 if (!strncmp(p, "memaper", 7)) {
890 fallback_aper_force = 1;
891 p += 7;
892 if (*p == '=') {
893 ++p;
894 if (get_option(&p, &arg))
895 fallback_aper_order = arg;
896 }
897 }
898}