blob: 3fa82e1b9428d4b8291a45cf6ed4a8ba2e9f8729 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include "drmP.h"
31#include "drm.h"
32#include "radeon_drm.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033#include "radeon_reg.h"
34#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000035#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100036#include "r100d.h"
Jerome Glissed4550902009-10-01 10:12:06 +020037#include "rs100d.h"
38#include "rv200d.h"
39#include "rv250d.h"
Alex Deucher49e02b72010-04-23 17:57:27 -040040#include "atom.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100041
Ben Hutchings70967ab2009-08-29 14:53:51 +010042#include <linux/firmware.h>
43#include <linux/platform_device.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040044#include <linux/module.h>
Ben Hutchings70967ab2009-08-29 14:53:51 +010045
Dave Airlie551ebd82009-09-01 15:25:57 +100046#include "r100_reg_safe.h"
47#include "rn50_reg_safe.h"
48
Ben Hutchings70967ab2009-08-29 14:53:51 +010049/* Firmware Names */
50#define FIRMWARE_R100 "radeon/R100_cp.bin"
51#define FIRMWARE_R200 "radeon/R200_cp.bin"
52#define FIRMWARE_R300 "radeon/R300_cp.bin"
53#define FIRMWARE_R420 "radeon/R420_cp.bin"
54#define FIRMWARE_RS690 "radeon/RS690_cp.bin"
55#define FIRMWARE_RS600 "radeon/RS600_cp.bin"
56#define FIRMWARE_R520 "radeon/R520_cp.bin"
57
58MODULE_FIRMWARE(FIRMWARE_R100);
59MODULE_FIRMWARE(FIRMWARE_R200);
60MODULE_FIRMWARE(FIRMWARE_R300);
61MODULE_FIRMWARE(FIRMWARE_R420);
62MODULE_FIRMWARE(FIRMWARE_RS690);
63MODULE_FIRMWARE(FIRMWARE_RS600);
64MODULE_FIRMWARE(FIRMWARE_R520);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020065
Dave Airlie551ebd82009-09-01 15:25:57 +100066#include "r100_track.h"
67
Alex Deucher3ae19b72012-02-23 17:53:37 -050068void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
69{
70 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc];
71 int i;
72
73 if (radeon_crtc->crtc_id == 0) {
74 if (RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN) {
75 for (i = 0; i < rdev->usec_timeout; i++) {
76 if (!(RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR))
77 break;
78 udelay(1);
79 }
80 for (i = 0; i < rdev->usec_timeout; i++) {
81 if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
82 break;
83 udelay(1);
84 }
85 }
86 } else {
87 if (RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN) {
88 for (i = 0; i < rdev->usec_timeout; i++) {
89 if (!(RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR))
90 break;
91 udelay(1);
92 }
93 for (i = 0; i < rdev->usec_timeout; i++) {
94 if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
95 break;
96 udelay(1);
97 }
98 }
99 }
100}
101
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200102/* This files gather functions specifics to:
103 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200104 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105
Alex Deucher6f34be52010-11-21 10:59:01 -0500106void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
107{
Alex Deucher6f34be52010-11-21 10:59:01 -0500108 /* enable the pflip int */
109 radeon_irq_kms_pflip_irq_get(rdev, crtc);
110}
111
112void r100_post_page_flip(struct radeon_device *rdev, int crtc)
113{
114 /* disable the pflip int */
115 radeon_irq_kms_pflip_irq_put(rdev, crtc);
116}
117
118u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
119{
120 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
121 u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
Alex Deucherf6496472011-11-28 14:49:26 -0500122 int i;
Alex Deucher6f34be52010-11-21 10:59:01 -0500123
124 /* Lock the graphics update lock */
125 /* update the scanout addresses */
126 WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
127
Alex Deucheracb32502010-11-23 00:41:00 -0500128 /* Wait for update_pending to go high. */
Alex Deucherf6496472011-11-28 14:49:26 -0500129 for (i = 0; i < rdev->usec_timeout; i++) {
130 if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
131 break;
132 udelay(1);
133 }
Alex Deucheracb32502010-11-23 00:41:00 -0500134 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
Alex Deucher6f34be52010-11-21 10:59:01 -0500135
136 /* Unlock the lock, so double-buffering can take place inside vblank */
137 tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
138 WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
139
140 /* Return current update_pending status: */
141 return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
142}
143
Alex Deucherce8f5372010-05-07 15:10:16 -0400144void r100_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400145{
146 int i;
Alex Deucherce8f5372010-05-07 15:10:16 -0400147 rdev->pm.dynpm_can_upclock = true;
148 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400149
Alex Deucherce8f5372010-05-07 15:10:16 -0400150 switch (rdev->pm.dynpm_planned_action) {
151 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400152 rdev->pm.requested_power_state_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400153 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400154 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400155 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400156 if (rdev->pm.current_power_state_index == 0) {
157 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400158 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400159 } else {
160 if (rdev->pm.active_crtc_count > 1) {
161 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400162 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400163 continue;
164 else if (i >= rdev->pm.current_power_state_index) {
165 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
166 break;
167 } else {
168 rdev->pm.requested_power_state_index = i;
169 break;
170 }
171 }
172 } else
173 rdev->pm.requested_power_state_index =
174 rdev->pm.current_power_state_index - 1;
175 }
Alex Deucherd7311172010-05-03 01:13:14 -0400176 /* don't use the power state if crtcs are active and no display flag is set */
177 if ((rdev->pm.active_crtc_count > 0) &&
178 (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
179 RADEON_PM_MODE_NO_DISPLAY)) {
180 rdev->pm.requested_power_state_index++;
181 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400182 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400183 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400184 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
185 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400186 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400187 } else {
188 if (rdev->pm.active_crtc_count > 1) {
189 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400190 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400191 continue;
192 else if (i <= rdev->pm.current_power_state_index) {
193 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
194 break;
195 } else {
196 rdev->pm.requested_power_state_index = i;
197 break;
198 }
199 }
200 } else
201 rdev->pm.requested_power_state_index =
202 rdev->pm.current_power_state_index + 1;
203 }
204 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400205 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400206 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400207 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400208 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400209 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400210 default:
211 DRM_ERROR("Requested mode for not defined action\n");
212 return;
213 }
214 /* only one clock mode per power state */
215 rdev->pm.requested_clock_mode_index = 0;
216
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000217 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400218 rdev->pm.power_state[rdev->pm.requested_power_state_index].
219 clock_info[rdev->pm.requested_clock_mode_index].sclk,
220 rdev->pm.power_state[rdev->pm.requested_power_state_index].
221 clock_info[rdev->pm.requested_clock_mode_index].mclk,
222 rdev->pm.power_state[rdev->pm.requested_power_state_index].
223 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400224}
225
Alex Deucherce8f5372010-05-07 15:10:16 -0400226void r100_pm_init_profile(struct radeon_device *rdev)
Alex Deucherbae6b562010-04-22 13:38:05 -0400227{
Alex Deucherce8f5372010-05-07 15:10:16 -0400228 /* default */
229 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
230 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
231 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
232 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
233 /* low sh */
234 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
235 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
236 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
237 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400238 /* mid sh */
239 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
240 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
241 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
242 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400243 /* high sh */
244 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
245 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
246 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
247 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
248 /* low mh */
249 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
250 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
251 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
252 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400253 /* mid mh */
254 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
255 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
256 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
257 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400258 /* high mh */
259 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
260 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
261 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
262 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherbae6b562010-04-22 13:38:05 -0400263}
264
Alex Deucher49e02b72010-04-23 17:57:27 -0400265void r100_pm_misc(struct radeon_device *rdev)
266{
Alex Deucher49e02b72010-04-23 17:57:27 -0400267 int requested_index = rdev->pm.requested_power_state_index;
268 struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
269 struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
270 u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
271
272 if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
273 if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
274 tmp = RREG32(voltage->gpio.reg);
275 if (voltage->active_high)
276 tmp |= voltage->gpio.mask;
277 else
278 tmp &= ~(voltage->gpio.mask);
279 WREG32(voltage->gpio.reg, tmp);
280 if (voltage->delay)
281 udelay(voltage->delay);
282 } else {
283 tmp = RREG32(voltage->gpio.reg);
284 if (voltage->active_high)
285 tmp &= ~voltage->gpio.mask;
286 else
287 tmp |= voltage->gpio.mask;
288 WREG32(voltage->gpio.reg, tmp);
289 if (voltage->delay)
290 udelay(voltage->delay);
291 }
292 }
293
294 sclk_cntl = RREG32_PLL(SCLK_CNTL);
295 sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
296 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
297 sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
298 sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
299 if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
300 sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
301 if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
302 sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
303 else
304 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
305 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
306 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
307 else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
308 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
309 } else
310 sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
311
312 if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
313 sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
314 if (voltage->delay) {
315 sclk_more_cntl |= VOLTAGE_DROP_SYNC;
316 switch (voltage->delay) {
317 case 33:
318 sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
319 break;
320 case 66:
321 sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
322 break;
323 case 99:
324 sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
325 break;
326 case 132:
327 sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
328 break;
329 }
330 } else
331 sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
332 } else
333 sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
334
335 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
336 sclk_cntl &= ~FORCE_HDP;
337 else
338 sclk_cntl |= FORCE_HDP;
339
340 WREG32_PLL(SCLK_CNTL, sclk_cntl);
341 WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
342 WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
343
344 /* set pcie lanes */
345 if ((rdev->flags & RADEON_IS_PCIE) &&
346 !(rdev->flags & RADEON_IS_IGP) &&
Alex Deucher798bcf72012-02-23 17:53:48 -0500347 rdev->asic->pm.set_pcie_lanes &&
Alex Deucher49e02b72010-04-23 17:57:27 -0400348 (ps->pcie_lanes !=
349 rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
350 radeon_set_pcie_lanes(rdev,
351 ps->pcie_lanes);
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000352 DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
Alex Deucher49e02b72010-04-23 17:57:27 -0400353 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400354}
355
356void r100_pm_prepare(struct radeon_device *rdev)
357{
358 struct drm_device *ddev = rdev->ddev;
359 struct drm_crtc *crtc;
360 struct radeon_crtc *radeon_crtc;
361 u32 tmp;
362
363 /* disable any active CRTCs */
364 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
365 radeon_crtc = to_radeon_crtc(crtc);
366 if (radeon_crtc->enabled) {
367 if (radeon_crtc->crtc_id) {
368 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
369 tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
370 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
371 } else {
372 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
373 tmp |= RADEON_CRTC_DISP_REQ_EN_B;
374 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
375 }
376 }
377 }
378}
379
380void r100_pm_finish(struct radeon_device *rdev)
381{
382 struct drm_device *ddev = rdev->ddev;
383 struct drm_crtc *crtc;
384 struct radeon_crtc *radeon_crtc;
385 u32 tmp;
386
387 /* enable any active CRTCs */
388 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
389 radeon_crtc = to_radeon_crtc(crtc);
390 if (radeon_crtc->enabled) {
391 if (radeon_crtc->crtc_id) {
392 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
393 tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
394 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
395 } else {
396 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
397 tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
398 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
399 }
400 }
401 }
402}
403
Alex Deucherdef9ba92010-04-22 12:39:58 -0400404bool r100_gui_idle(struct radeon_device *rdev)
405{
406 if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
407 return false;
408 else
409 return true;
410}
411
Alex Deucher05a05c52009-12-04 14:53:41 -0500412/* hpd for digital panel detect/disconnect */
413bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
414{
415 bool connected = false;
416
417 switch (hpd) {
418 case RADEON_HPD_1:
419 if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
420 connected = true;
421 break;
422 case RADEON_HPD_2:
423 if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
424 connected = true;
425 break;
426 default:
427 break;
428 }
429 return connected;
430}
431
432void r100_hpd_set_polarity(struct radeon_device *rdev,
433 enum radeon_hpd_id hpd)
434{
435 u32 tmp;
436 bool connected = r100_hpd_sense(rdev, hpd);
437
438 switch (hpd) {
439 case RADEON_HPD_1:
440 tmp = RREG32(RADEON_FP_GEN_CNTL);
441 if (connected)
442 tmp &= ~RADEON_FP_DETECT_INT_POL;
443 else
444 tmp |= RADEON_FP_DETECT_INT_POL;
445 WREG32(RADEON_FP_GEN_CNTL, tmp);
446 break;
447 case RADEON_HPD_2:
448 tmp = RREG32(RADEON_FP2_GEN_CNTL);
449 if (connected)
450 tmp &= ~RADEON_FP2_DETECT_INT_POL;
451 else
452 tmp |= RADEON_FP2_DETECT_INT_POL;
453 WREG32(RADEON_FP2_GEN_CNTL, tmp);
454 break;
455 default:
456 break;
457 }
458}
459
460void r100_hpd_init(struct radeon_device *rdev)
461{
462 struct drm_device *dev = rdev->ddev;
463 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200464 unsigned enable = 0;
Alex Deucher05a05c52009-12-04 14:53:41 -0500465
466 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
467 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Christian Koenigfb982572012-05-17 01:33:30 +0200468 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400469 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deucher05a05c52009-12-04 14:53:41 -0500470 }
Christian Koenigfb982572012-05-17 01:33:30 +0200471 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deucher05a05c52009-12-04 14:53:41 -0500472}
473
474void r100_hpd_fini(struct radeon_device *rdev)
475{
476 struct drm_device *dev = rdev->ddev;
477 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200478 unsigned disable = 0;
Alex Deucher05a05c52009-12-04 14:53:41 -0500479
480 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
481 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Christian Koenigfb982572012-05-17 01:33:30 +0200482 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher05a05c52009-12-04 14:53:41 -0500483 }
Christian Koenigfb982572012-05-17 01:33:30 +0200484 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deucher05a05c52009-12-04 14:53:41 -0500485}
486
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200487/*
488 * PCI GART
489 */
490void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
491{
492 /* TODO: can we do somethings here ? */
493 /* It seems hw only cache one entry so we should discard this
494 * entry otherwise if first GPU GART read hit this entry it
495 * could end up in wrong address. */
496}
497
Jerome Glisse4aac0472009-09-14 18:29:49 +0200498int r100_pci_gart_init(struct radeon_device *rdev)
499{
500 int r;
501
Jerome Glissec9a1be92011-11-03 11:16:49 -0400502 if (rdev->gart.ptr) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000503 WARN(1, "R100 PCI GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200504 return 0;
505 }
506 /* Initialize common gart structure */
507 r = radeon_gart_init(rdev);
508 if (r)
509 return r;
510 rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500511 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
512 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
Jerome Glisse4aac0472009-09-14 18:29:49 +0200513 return radeon_gart_table_ram_alloc(rdev);
514}
515
Dave Airlie17e15b02009-11-05 15:36:53 +1000516/* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
517void r100_enable_bm(struct radeon_device *rdev)
518{
519 uint32_t tmp;
520 /* Enable bus mastering */
521 tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
522 WREG32(RADEON_BUS_CNTL, tmp);
523}
524
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200525int r100_pci_gart_enable(struct radeon_device *rdev)
526{
527 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200528
Dave Airlie82568562010-02-05 16:00:07 +1000529 radeon_gart_restore(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200530 /* discard memory request outside of configured range */
531 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
532 WREG32(RADEON_AIC_CNTL, tmp);
533 /* set address range for PCI address translate */
Jerome Glissed594e462010-02-17 21:54:29 +0000534 WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
535 WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200536 /* set PCI GART page-table base address */
537 WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
538 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
539 WREG32(RADEON_AIC_CNTL, tmp);
540 r100_pci_gart_tlb_flush(rdev);
Michel Dänzer43caf452012-05-02 10:29:56 +0200541 DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000542 (unsigned)(rdev->mc.gtt_size >> 20),
543 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200544 rdev->gart.ready = true;
545 return 0;
546}
547
548void r100_pci_gart_disable(struct radeon_device *rdev)
549{
550 uint32_t tmp;
551
552 /* discard memory request outside of configured range */
553 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
554 WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
555 WREG32(RADEON_AIC_LO_ADDR, 0);
556 WREG32(RADEON_AIC_HI_ADDR, 0);
557}
558
559int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
560{
Jerome Glissec9a1be92011-11-03 11:16:49 -0400561 u32 *gtt = rdev->gart.ptr;
562
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200563 if (i < 0 || i > rdev->gart.num_gpu_pages) {
564 return -EINVAL;
565 }
Jerome Glissec9a1be92011-11-03 11:16:49 -0400566 gtt[i] = cpu_to_le32(lower_32_bits(addr));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200567 return 0;
568}
569
Jerome Glisse4aac0472009-09-14 18:29:49 +0200570void r100_pci_gart_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200571{
Jerome Glissef9274562010-03-17 14:44:29 +0000572 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200573 r100_pci_gart_disable(rdev);
574 radeon_gart_table_ram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200575}
576
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200577int r100_irq_set(struct radeon_device *rdev)
578{
579 uint32_t tmp = 0;
580
Jerome Glisse003e69f2010-01-07 15:39:14 +0100581 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000582 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +0100583 WREG32(R_000040_GEN_INT_CNTL, 0);
584 return -EINVAL;
585 }
Christian Koenig736fc372012-05-17 19:52:00 +0200586 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200587 tmp |= RADEON_SW_INT_ENABLE;
588 }
Alex Deucher2031f772010-04-22 12:52:11 -0400589 if (rdev->irq.gui_idle) {
590 tmp |= RADEON_GUI_IDLE_MASK;
591 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500592 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +0200593 atomic_read(&rdev->irq.pflip[0])) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200594 tmp |= RADEON_CRTC_VBLANK_MASK;
595 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500596 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +0200597 atomic_read(&rdev->irq.pflip[1])) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200598 tmp |= RADEON_CRTC2_VBLANK_MASK;
599 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500600 if (rdev->irq.hpd[0]) {
601 tmp |= RADEON_FP_DETECT_MASK;
602 }
603 if (rdev->irq.hpd[1]) {
604 tmp |= RADEON_FP2_DETECT_MASK;
605 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200606 WREG32(RADEON_GEN_INT_CNTL, tmp);
607 return 0;
608}
609
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200610void r100_irq_disable(struct radeon_device *rdev)
611{
612 u32 tmp;
613
614 WREG32(R_000040_GEN_INT_CNTL, 0);
615 /* Wait and acknowledge irq */
616 mdelay(1);
617 tmp = RREG32(R_000044_GEN_INT_STATUS);
618 WREG32(R_000044_GEN_INT_STATUS, tmp);
619}
620
Andi Kleencbdd4502011-10-13 16:08:46 -0700621static uint32_t r100_irq_ack(struct radeon_device *rdev)
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200622{
623 uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
Alex Deucher05a05c52009-12-04 14:53:41 -0500624 uint32_t irq_mask = RADEON_SW_INT_TEST |
625 RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
626 RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200627
Alex Deucher2031f772010-04-22 12:52:11 -0400628 /* the interrupt works, but the status bit is permanently asserted */
629 if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
630 if (!rdev->irq.gui_idle_acked)
631 irq_mask |= RADEON_GUI_IDLE_STAT;
632 }
633
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200634 if (irqs) {
635 WREG32(RADEON_GEN_INT_STATUS, irqs);
636 }
637 return irqs & irq_mask;
638}
639
640int r100_irq_process(struct radeon_device *rdev)
641{
Alex Deucher3e5cb982009-10-16 12:21:24 -0400642 uint32_t status, msi_rearm;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500643 bool queue_hotplug = false;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200644
Alex Deucher2031f772010-04-22 12:52:11 -0400645 /* reset gui idle ack. the status bit is broken */
646 rdev->irq.gui_idle_acked = false;
647
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200648 status = r100_irq_ack(rdev);
649 if (!status) {
650 return IRQ_NONE;
651 }
Jerome Glissea513c182009-09-09 22:23:07 +0200652 if (rdev->shutdown) {
653 return IRQ_NONE;
654 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200655 while (status) {
656 /* SW interrupt */
657 if (status & RADEON_SW_INT_TEST) {
Alex Deucher74652802011-08-25 13:39:48 -0400658 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200659 }
Alex Deucher2031f772010-04-22 12:52:11 -0400660 /* gui idle interrupt */
661 if (status & RADEON_GUI_IDLE_STAT) {
662 rdev->irq.gui_idle_acked = true;
Alex Deucher2031f772010-04-22 12:52:11 -0400663 wake_up(&rdev->irq.idle_queue);
664 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200665 /* Vertical blank interrupts */
666 if (status & RADEON_CRTC_VBLANK_STAT) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500667 if (rdev->irq.crtc_vblank_int[0]) {
668 drm_handle_vblank(rdev->ddev, 0);
669 rdev->pm.vblank_sync = true;
670 wake_up(&rdev->irq.vblank_queue);
671 }
Christian Koenig736fc372012-05-17 19:52:00 +0200672 if (atomic_read(&rdev->irq.pflip[0]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -0500673 radeon_crtc_handle_flip(rdev, 0);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200674 }
675 if (status & RADEON_CRTC2_VBLANK_STAT) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500676 if (rdev->irq.crtc_vblank_int[1]) {
677 drm_handle_vblank(rdev->ddev, 1);
678 rdev->pm.vblank_sync = true;
679 wake_up(&rdev->irq.vblank_queue);
680 }
Christian Koenig736fc372012-05-17 19:52:00 +0200681 if (atomic_read(&rdev->irq.pflip[1]))
Mario Kleiner3e4ea742010-11-21 10:59:02 -0500682 radeon_crtc_handle_flip(rdev, 1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200683 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500684 if (status & RADEON_FP_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500685 queue_hotplug = true;
686 DRM_DEBUG("HPD1\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500687 }
688 if (status & RADEON_FP2_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500689 queue_hotplug = true;
690 DRM_DEBUG("HPD2\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500691 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200692 status = r100_irq_ack(rdev);
693 }
Alex Deucher2031f772010-04-22 12:52:11 -0400694 /* reset gui idle ack. the status bit is broken */
695 rdev->irq.gui_idle_acked = false;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500696 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +0100697 schedule_work(&rdev->hotplug_work);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400698 if (rdev->msi_enabled) {
699 switch (rdev->family) {
700 case CHIP_RS400:
701 case CHIP_RS480:
702 msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
703 WREG32(RADEON_AIC_CNTL, msi_rearm);
704 WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
705 break;
706 default:
Alex Deucherb7f5b7d2012-02-13 16:36:34 -0500707 WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400708 break;
709 }
710 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200711 return IRQ_HANDLED;
712}
713
714u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
715{
716 if (crtc == 0)
717 return RREG32(RADEON_CRTC_CRNT_FRAME);
718 else
719 return RREG32(RADEON_CRTC2_CRNT_FRAME);
720}
721
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200722/* Who ever call radeon_fence_emit should call ring_lock and ask
723 * for enough space (today caller are ib schedule and buffer move) */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200724void r100_fence_ring_emit(struct radeon_device *rdev,
725 struct radeon_fence *fence)
726{
Christian Könige32eb502011-10-23 12:56:27 +0200727 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +0200728
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200729 /* We have to make sure that caches are flushed before
730 * CPU might read something from VRAM. */
Christian Könige32eb502011-10-23 12:56:27 +0200731 radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
732 radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
733 radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
734 radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200735 /* Wait until IDLE & CLEAN */
Christian Könige32eb502011-10-23 12:56:27 +0200736 radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
737 radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
738 radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
739 radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
Jerome Glissecafe6602010-01-07 12:39:21 +0100740 RADEON_HDP_READ_BUFFER_INVALIDATE);
Christian Könige32eb502011-10-23 12:56:27 +0200741 radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
742 radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200743 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +0200744 radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
745 radeon_ring_write(ring, fence->seq);
746 radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
747 radeon_ring_write(ring, RADEON_SW_INT_FIRE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200748}
749
Christian König15d33322011-09-15 19:02:22 +0200750void r100_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +0200751 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +0200752 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +0200753 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +0200754{
755 /* Unused on older asics, since we don't have semaphores or multiple rings */
756 BUG();
757}
758
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200759int r100_copy_blit(struct radeon_device *rdev,
760 uint64_t src_offset,
761 uint64_t dst_offset,
Alex Deucher003cefe2011-09-16 12:04:08 -0400762 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +0200763 struct radeon_fence **fence)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200764{
Christian Könige32eb502011-10-23 12:56:27 +0200765 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200766 uint32_t cur_pages;
Alex Deucher003cefe2011-09-16 12:04:08 -0400767 uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200768 uint32_t pitch;
769 uint32_t stride_pixels;
770 unsigned ndw;
771 int num_loops;
772 int r = 0;
773
774 /* radeon limited to 16k stride */
775 stride_bytes &= 0x3fff;
776 /* radeon pitch is /64 */
777 pitch = stride_bytes / 64;
778 stride_pixels = stride_bytes / 4;
Alex Deucher003cefe2011-09-16 12:04:08 -0400779 num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200780
781 /* Ask for enough room for blit + flush + fence */
782 ndw = 64 + (10 * num_loops);
Christian Könige32eb502011-10-23 12:56:27 +0200783 r = radeon_ring_lock(rdev, ring, ndw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200784 if (r) {
785 DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
786 return -EINVAL;
787 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400788 while (num_gpu_pages > 0) {
789 cur_pages = num_gpu_pages;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200790 if (cur_pages > 8191) {
791 cur_pages = 8191;
792 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400793 num_gpu_pages -= cur_pages;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200794
795 /* pages are in Y direction - height
796 page width in X direction - width */
Christian Könige32eb502011-10-23 12:56:27 +0200797 radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
798 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200799 RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
800 RADEON_GMC_DST_PITCH_OFFSET_CNTL |
801 RADEON_GMC_SRC_CLIPPING |
802 RADEON_GMC_DST_CLIPPING |
803 RADEON_GMC_BRUSH_NONE |
804 (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
805 RADEON_GMC_SRC_DATATYPE_COLOR |
806 RADEON_ROP3_S |
807 RADEON_DP_SRC_SOURCE_MEMORY |
808 RADEON_GMC_CLR_CMP_CNTL_DIS |
809 RADEON_GMC_WR_MSK_DIS);
Christian Könige32eb502011-10-23 12:56:27 +0200810 radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
811 radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
812 radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
813 radeon_ring_write(ring, 0);
814 radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
815 radeon_ring_write(ring, num_gpu_pages);
816 radeon_ring_write(ring, num_gpu_pages);
817 radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200818 }
Christian Könige32eb502011-10-23 12:56:27 +0200819 radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
820 radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
821 radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
822 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200823 RADEON_WAIT_2D_IDLECLEAN |
824 RADEON_WAIT_HOST_IDLECLEAN |
825 RADEON_WAIT_DMA_GUI_IDLE);
826 if (fence) {
Christian König876dc9f2012-05-08 14:24:01 +0200827 r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200828 }
Christian Könige32eb502011-10-23 12:56:27 +0200829 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200830 return r;
831}
832
Jerome Glisse45600232009-09-09 22:23:45 +0200833static int r100_cp_wait_for_idle(struct radeon_device *rdev)
834{
835 unsigned i;
836 u32 tmp;
837
838 for (i = 0; i < rdev->usec_timeout; i++) {
839 tmp = RREG32(R_000E40_RBBM_STATUS);
840 if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
841 return 0;
842 }
843 udelay(1);
844 }
845 return -1;
846}
847
Alex Deucherf7128122012-02-23 17:53:45 -0500848void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200849{
850 int r;
851
Christian Könige32eb502011-10-23 12:56:27 +0200852 r = radeon_ring_lock(rdev, ring, 2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200853 if (r) {
854 return;
855 }
Christian Könige32eb502011-10-23 12:56:27 +0200856 radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
857 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200858 RADEON_ISYNC_ANY2D_IDLE3D |
859 RADEON_ISYNC_ANY3D_IDLE2D |
860 RADEON_ISYNC_WAIT_IDLEGUI |
861 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
Christian Könige32eb502011-10-23 12:56:27 +0200862 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200863}
864
Ben Hutchings70967ab2009-08-29 14:53:51 +0100865
866/* Load the microcode for the CP */
867static int r100_cp_init_microcode(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200868{
Ben Hutchings70967ab2009-08-29 14:53:51 +0100869 struct platform_device *pdev;
870 const char *fw_name = NULL;
871 int err;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200872
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000873 DRM_DEBUG_KMS("\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100874
875 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
876 err = IS_ERR(pdev);
877 if (err) {
878 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
879 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200880 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200881 if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
882 (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
883 (rdev->family == CHIP_RS200)) {
884 DRM_INFO("Loading R100 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100885 fw_name = FIRMWARE_R100;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200886 } else if ((rdev->family == CHIP_R200) ||
887 (rdev->family == CHIP_RV250) ||
888 (rdev->family == CHIP_RV280) ||
889 (rdev->family == CHIP_RS300)) {
890 DRM_INFO("Loading R200 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100891 fw_name = FIRMWARE_R200;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200892 } else if ((rdev->family == CHIP_R300) ||
893 (rdev->family == CHIP_R350) ||
894 (rdev->family == CHIP_RV350) ||
895 (rdev->family == CHIP_RV380) ||
896 (rdev->family == CHIP_RS400) ||
897 (rdev->family == CHIP_RS480)) {
898 DRM_INFO("Loading R300 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100899 fw_name = FIRMWARE_R300;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200900 } else if ((rdev->family == CHIP_R420) ||
901 (rdev->family == CHIP_R423) ||
902 (rdev->family == CHIP_RV410)) {
903 DRM_INFO("Loading R400 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100904 fw_name = FIRMWARE_R420;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200905 } else if ((rdev->family == CHIP_RS690) ||
906 (rdev->family == CHIP_RS740)) {
907 DRM_INFO("Loading RS690/RS740 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100908 fw_name = FIRMWARE_RS690;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200909 } else if (rdev->family == CHIP_RS600) {
910 DRM_INFO("Loading RS600 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100911 fw_name = FIRMWARE_RS600;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200912 } else if ((rdev->family == CHIP_RV515) ||
913 (rdev->family == CHIP_R520) ||
914 (rdev->family == CHIP_RV530) ||
915 (rdev->family == CHIP_R580) ||
916 (rdev->family == CHIP_RV560) ||
917 (rdev->family == CHIP_RV570)) {
918 DRM_INFO("Loading R500 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100919 fw_name = FIRMWARE_R520;
920 }
921
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000922 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
Ben Hutchings70967ab2009-08-29 14:53:51 +0100923 platform_device_unregister(pdev);
924 if (err) {
925 printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
926 fw_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000927 } else if (rdev->me_fw->size % 8) {
Ben Hutchings70967ab2009-08-29 14:53:51 +0100928 printk(KERN_ERR
929 "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000930 rdev->me_fw->size, fw_name);
Ben Hutchings70967ab2009-08-29 14:53:51 +0100931 err = -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000932 release_firmware(rdev->me_fw);
933 rdev->me_fw = NULL;
Ben Hutchings70967ab2009-08-29 14:53:51 +0100934 }
935 return err;
936}
Jerome Glissed4550902009-10-01 10:12:06 +0200937
Ben Hutchings70967ab2009-08-29 14:53:51 +0100938static void r100_cp_load_microcode(struct radeon_device *rdev)
939{
940 const __be32 *fw_data;
941 int i, size;
942
943 if (r100_gui_wait_for_idle(rdev)) {
944 printk(KERN_WARNING "Failed to wait GUI idle while "
945 "programming pipes. Bad things might happen.\n");
946 }
947
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000948 if (rdev->me_fw) {
949 size = rdev->me_fw->size / 4;
950 fw_data = (const __be32 *)&rdev->me_fw->data[0];
Ben Hutchings70967ab2009-08-29 14:53:51 +0100951 WREG32(RADEON_CP_ME_RAM_ADDR, 0);
952 for (i = 0; i < size; i += 2) {
953 WREG32(RADEON_CP_ME_RAM_DATAH,
954 be32_to_cpup(&fw_data[i]));
955 WREG32(RADEON_CP_ME_RAM_DATAL,
956 be32_to_cpup(&fw_data[i + 1]));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200957 }
958 }
959}
960
961int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
962{
Christian Könige32eb502011-10-23 12:56:27 +0200963 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200964 unsigned rb_bufsz;
965 unsigned rb_blksz;
966 unsigned max_fetch;
967 unsigned pre_write_timer;
968 unsigned pre_write_limit;
969 unsigned indirect2_start;
970 unsigned indirect1_start;
971 uint32_t tmp;
972 int r;
973
974 if (r100_debugfs_cp_init(rdev)) {
975 DRM_ERROR("Failed to register debugfs file for CP !\n");
976 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000977 if (!rdev->me_fw) {
Ben Hutchings70967ab2009-08-29 14:53:51 +0100978 r = r100_cp_init_microcode(rdev);
979 if (r) {
980 DRM_ERROR("Failed to load firmware!\n");
981 return r;
982 }
983 }
984
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200985 /* Align ring size */
986 rb_bufsz = drm_order(ring_size / 8);
987 ring_size = (1 << (rb_bufsz + 1)) * 4;
988 r100_cp_load_microcode(rdev);
Christian Könige32eb502011-10-23 12:56:27 +0200989 r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -0500990 RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
991 0, 0x7fffff, RADEON_CP_PACKET2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200992 if (r) {
993 return r;
994 }
995 /* Each time the cp read 1024 bytes (16 dword/quadword) update
996 * the rptr copy in system ram */
997 rb_blksz = 9;
998 /* cp will read 128bytes at a time (4 dwords) */
999 max_fetch = 1;
Christian Könige32eb502011-10-23 12:56:27 +02001000 ring->align_mask = 16 - 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001001 /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1002 pre_write_timer = 64;
1003 /* Force CP_RB_WPTR write if written more than one time before the
1004 * delay expire
1005 */
1006 pre_write_limit = 0;
1007 /* Setup the cp cache like this (cache size is 96 dwords) :
1008 * RING 0 to 15
1009 * INDIRECT1 16 to 79
1010 * INDIRECT2 80 to 95
1011 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1012 * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1013 * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1014 * Idea being that most of the gpu cmd will be through indirect1 buffer
1015 * so it gets the bigger cache.
1016 */
1017 indirect2_start = 80;
1018 indirect1_start = 16;
1019 /* cp setup */
1020 WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
Alex Deucherd6f28932009-11-02 16:01:27 -05001021 tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001022 REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
Alex Deucher724c80e2010-08-27 18:25:25 -04001023 REG_SET(RADEON_MAX_FETCH, max_fetch));
Alex Deucherd6f28932009-11-02 16:01:27 -05001024#ifdef __BIG_ENDIAN
1025 tmp |= RADEON_BUF_SWAP_32BIT;
1026#endif
Alex Deucher724c80e2010-08-27 18:25:25 -04001027 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
Alex Deucherd6f28932009-11-02 16:01:27 -05001028
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001029 /* Set ring address */
Christian Könige32eb502011-10-23 12:56:27 +02001030 DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
1031 WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001032 /* Force read & write ptr to 0 */
Alex Deucher724c80e2010-08-27 18:25:25 -04001033 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001034 WREG32(RADEON_CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02001035 ring->wptr = 0;
1036 WREG32(RADEON_CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04001037
1038 /* set the wb address whether it's enabled or not */
1039 WREG32(R_00070C_CP_RB_RPTR_ADDR,
1040 S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
1041 WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
1042
1043 if (rdev->wb.enabled)
1044 WREG32(R_000770_SCRATCH_UMSK, 0xff);
1045 else {
1046 tmp |= RADEON_RB_NO_UPDATE;
1047 WREG32(R_000770_SCRATCH_UMSK, 0);
1048 }
1049
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001050 WREG32(RADEON_CP_RB_CNTL, tmp);
1051 udelay(10);
Christian Könige32eb502011-10-23 12:56:27 +02001052 ring->rptr = RREG32(RADEON_CP_RB_RPTR);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001053 /* Set cp mode to bus mastering & enable cp*/
1054 WREG32(RADEON_CP_CSQ_MODE,
1055 REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1056 REG_SET(RADEON_INDIRECT1_START, indirect1_start));
Alex Deucherd75ee3b2011-01-24 23:24:59 -05001057 WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
1058 WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001059 WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
Dave Airlie20998102012-04-03 11:53:05 +01001060
1061 /* at this point everything should be setup correctly to enable master */
1062 pci_set_master(rdev->pdev);
1063
Alex Deucherf7128122012-02-23 17:53:45 -05001064 radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1065 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001066 if (r) {
1067 DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1068 return r;
1069 }
Christian Könige32eb502011-10-23 12:56:27 +02001070 ring->ready = true;
Dave Airlie53595332011-03-14 09:47:24 +10001071 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001072 return 0;
1073}
1074
1075void r100_cp_fini(struct radeon_device *rdev)
1076{
Jerome Glisse45600232009-09-09 22:23:45 +02001077 if (r100_cp_wait_for_idle(rdev)) {
1078 DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
1079 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001080 /* Disable ring */
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001081 r100_cp_disable(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02001082 radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001083 DRM_INFO("radeon: cp finalized\n");
1084}
1085
1086void r100_cp_disable(struct radeon_device *rdev)
1087{
1088 /* Disable ring */
Dave Airlie53595332011-03-14 09:47:24 +10001089 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Christian Könige32eb502011-10-23 12:56:27 +02001090 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001091 WREG32(RADEON_CP_CSQ_MODE, 0);
1092 WREG32(RADEON_CP_CSQ_CNTL, 0);
Alex Deucher724c80e2010-08-27 18:25:25 -04001093 WREG32(R_000770_SCRATCH_UMSK, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001094 if (r100_gui_wait_for_idle(rdev)) {
1095 printk(KERN_WARNING "Failed to wait GUI idle while "
1096 "programming pipes. Bad things might happen.\n");
1097 }
1098}
1099
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001100/*
1101 * CS functions
1102 */
Alex Deucher0242f742012-06-28 17:50:34 -04001103int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
1104 struct radeon_cs_packet *pkt,
1105 unsigned idx,
1106 unsigned reg)
1107{
1108 int r;
1109 u32 tile_flags = 0;
1110 u32 tmp;
1111 struct radeon_cs_reloc *reloc;
1112 u32 value;
1113
1114 r = r100_cs_packet_next_reloc(p, &reloc);
1115 if (r) {
1116 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1117 idx, reg);
1118 r100_cs_dump_packet(p, pkt);
1119 return r;
1120 }
1121
1122 value = radeon_get_ib_value(p, idx);
1123 tmp = value & 0x003fffff;
1124 tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
1125
1126 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1127 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1128 tile_flags |= RADEON_DST_TILE_MACRO;
1129 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
1130 if (reg == RADEON_SRC_PITCH_OFFSET) {
1131 DRM_ERROR("Cannot src blit from microtiled surface\n");
1132 r100_cs_dump_packet(p, pkt);
1133 return -EINVAL;
1134 }
1135 tile_flags |= RADEON_DST_TILE_MICRO;
1136 }
1137
1138 tmp |= tile_flags;
1139 p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
1140 } else
1141 p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
1142 return 0;
1143}
1144
1145int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
1146 struct radeon_cs_packet *pkt,
1147 int idx)
1148{
1149 unsigned c, i;
1150 struct radeon_cs_reloc *reloc;
1151 struct r100_cs_track *track;
1152 int r = 0;
1153 volatile uint32_t *ib;
1154 u32 idx_value;
1155
1156 ib = p->ib.ptr;
1157 track = (struct r100_cs_track *)p->track;
1158 c = radeon_get_ib_value(p, idx++) & 0x1F;
1159 if (c > 16) {
1160 DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
1161 pkt->opcode);
1162 r100_cs_dump_packet(p, pkt);
1163 return -EINVAL;
1164 }
1165 track->num_arrays = c;
1166 for (i = 0; i < (c - 1); i+=2, idx+=3) {
1167 r = r100_cs_packet_next_reloc(p, &reloc);
1168 if (r) {
1169 DRM_ERROR("No reloc for packet3 %d\n",
1170 pkt->opcode);
1171 r100_cs_dump_packet(p, pkt);
1172 return r;
1173 }
1174 idx_value = radeon_get_ib_value(p, idx);
1175 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
1176
1177 track->arrays[i + 0].esize = idx_value >> 8;
1178 track->arrays[i + 0].robj = reloc->robj;
1179 track->arrays[i + 0].esize &= 0x7F;
1180 r = r100_cs_packet_next_reloc(p, &reloc);
1181 if (r) {
1182 DRM_ERROR("No reloc for packet3 %d\n",
1183 pkt->opcode);
1184 r100_cs_dump_packet(p, pkt);
1185 return r;
1186 }
1187 ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
1188 track->arrays[i + 1].robj = reloc->robj;
1189 track->arrays[i + 1].esize = idx_value >> 24;
1190 track->arrays[i + 1].esize &= 0x7F;
1191 }
1192 if (c & 1) {
1193 r = r100_cs_packet_next_reloc(p, &reloc);
1194 if (r) {
1195 DRM_ERROR("No reloc for packet3 %d\n",
1196 pkt->opcode);
1197 r100_cs_dump_packet(p, pkt);
1198 return r;
1199 }
1200 idx_value = radeon_get_ib_value(p, idx);
1201 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
1202 track->arrays[i + 0].robj = reloc->robj;
1203 track->arrays[i + 0].esize = idx_value >> 8;
1204 track->arrays[i + 0].esize &= 0x7F;
1205 }
1206 return r;
1207}
1208
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001209int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1210 struct radeon_cs_packet *pkt,
Jerome Glisse068a1172009-06-17 13:28:30 +02001211 const unsigned *auth, unsigned n,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001212 radeon_packet0_check_t check)
1213{
1214 unsigned reg;
1215 unsigned i, j, m;
1216 unsigned idx;
1217 int r;
1218
1219 idx = pkt->idx + 1;
1220 reg = pkt->reg;
Jerome Glisse068a1172009-06-17 13:28:30 +02001221 /* Check that register fall into register range
1222 * determined by the number of entry (n) in the
1223 * safe register bitmap.
1224 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001225 if (pkt->one_reg_wr) {
1226 if ((reg >> 7) > n) {
1227 return -EINVAL;
1228 }
1229 } else {
1230 if (((reg + (pkt->count << 2)) >> 7) > n) {
1231 return -EINVAL;
1232 }
1233 }
1234 for (i = 0; i <= pkt->count; i++, idx++) {
1235 j = (reg >> 7);
1236 m = 1 << ((reg >> 2) & 31);
1237 if (auth[j] & m) {
1238 r = check(p, pkt, idx, reg);
1239 if (r) {
1240 return r;
1241 }
1242 }
1243 if (pkt->one_reg_wr) {
1244 if (!(auth[j] & m)) {
1245 break;
1246 }
1247 } else {
1248 reg += 4;
1249 }
1250 }
1251 return 0;
1252}
1253
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001254void r100_cs_dump_packet(struct radeon_cs_parser *p,
1255 struct radeon_cs_packet *pkt)
1256{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001257 volatile uint32_t *ib;
1258 unsigned i;
1259 unsigned idx;
1260
Jerome Glissef2e39222012-05-09 15:35:02 +02001261 ib = p->ib.ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001262 idx = pkt->idx;
1263 for (i = 0; i <= (pkt->count + 1); i++, idx++) {
1264 DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
1265 }
1266}
1267
1268/**
1269 * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1270 * @parser: parser structure holding parsing context.
1271 * @pkt: where to store packet informations
1272 *
1273 * Assume that chunk_ib_index is properly set. Will return -EINVAL
1274 * if packet is bigger than remaining ib size. or if packets is unknown.
1275 **/
1276int r100_cs_packet_parse(struct radeon_cs_parser *p,
1277 struct radeon_cs_packet *pkt,
1278 unsigned idx)
1279{
1280 struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
Roel Kluinfa992392009-08-03 14:20:32 +02001281 uint32_t header;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001282
1283 if (idx >= ib_chunk->length_dw) {
1284 DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1285 idx, ib_chunk->length_dw);
1286 return -EINVAL;
1287 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001288 header = radeon_get_ib_value(p, idx);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001289 pkt->idx = idx;
1290 pkt->type = CP_PACKET_GET_TYPE(header);
1291 pkt->count = CP_PACKET_GET_COUNT(header);
1292 switch (pkt->type) {
1293 case PACKET_TYPE0:
1294 pkt->reg = CP_PACKET0_GET_REG(header);
1295 pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1296 break;
1297 case PACKET_TYPE3:
1298 pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1299 break;
1300 case PACKET_TYPE2:
1301 pkt->count = -1;
1302 break;
1303 default:
1304 DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1305 return -EINVAL;
1306 }
1307 if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1308 DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1309 pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1310 return -EINVAL;
1311 }
1312 return 0;
1313}
1314
1315/**
Dave Airlie531369e2009-06-29 11:21:25 +10001316 * r100_cs_packet_next_vline() - parse userspace VLINE packet
1317 * @parser: parser structure holding parsing context.
1318 *
1319 * Userspace sends a special sequence for VLINE waits.
1320 * PACKET0 - VLINE_START_END + value
1321 * PACKET0 - WAIT_UNTIL +_value
1322 * RELOC (P3) - crtc_id in reloc.
1323 *
1324 * This function parses this and relocates the VLINE START END
1325 * and WAIT UNTIL packets to the correct crtc.
1326 * It also detects a switched off crtc and nulls out the
1327 * wait in that case.
1328 */
1329int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1330{
Dave Airlie531369e2009-06-29 11:21:25 +10001331 struct drm_mode_object *obj;
1332 struct drm_crtc *crtc;
1333 struct radeon_crtc *radeon_crtc;
1334 struct radeon_cs_packet p3reloc, waitreloc;
1335 int crtc_id;
1336 int r;
1337 uint32_t header, h_idx, reg;
Dave Airlie513bcb42009-09-23 16:56:27 +10001338 volatile uint32_t *ib;
Dave Airlie531369e2009-06-29 11:21:25 +10001339
Jerome Glissef2e39222012-05-09 15:35:02 +02001340 ib = p->ib.ptr;
Dave Airlie531369e2009-06-29 11:21:25 +10001341
1342 /* parse the wait until */
1343 r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1344 if (r)
1345 return r;
1346
1347 /* check its a wait until and only 1 count */
1348 if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1349 waitreloc.count != 0) {
1350 DRM_ERROR("vline wait had illegal wait until segment\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001351 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001352 }
1353
Dave Airlie513bcb42009-09-23 16:56:27 +10001354 if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
Dave Airlie531369e2009-06-29 11:21:25 +10001355 DRM_ERROR("vline wait had illegal wait until\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001356 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001357 }
1358
1359 /* jump over the NOP */
Alex Deucher90ebd062009-09-25 16:39:24 -04001360 r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
Dave Airlie531369e2009-06-29 11:21:25 +10001361 if (r)
1362 return r;
1363
1364 h_idx = p->idx - 2;
Alex Deucher90ebd062009-09-25 16:39:24 -04001365 p->idx += waitreloc.count + 2;
1366 p->idx += p3reloc.count + 2;
Dave Airlie531369e2009-06-29 11:21:25 +10001367
Dave Airlie513bcb42009-09-23 16:56:27 +10001368 header = radeon_get_ib_value(p, h_idx);
1369 crtc_id = radeon_get_ib_value(p, h_idx + 5);
Dave Airlied4ac6a02009-10-08 11:32:49 +10001370 reg = CP_PACKET0_GET_REG(header);
Dave Airlie531369e2009-06-29 11:21:25 +10001371 obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1372 if (!obj) {
1373 DRM_ERROR("cannot find crtc %d\n", crtc_id);
Paul Bollea3a88a62011-03-16 22:10:06 +01001374 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001375 }
1376 crtc = obj_to_crtc(obj);
1377 radeon_crtc = to_radeon_crtc(crtc);
1378 crtc_id = radeon_crtc->crtc_id;
1379
1380 if (!crtc->enabled) {
1381 /* if the CRTC isn't enabled - we need to nop out the wait until */
Dave Airlie513bcb42009-09-23 16:56:27 +10001382 ib[h_idx + 2] = PACKET2(0);
1383 ib[h_idx + 3] = PACKET2(0);
Dave Airlie531369e2009-06-29 11:21:25 +10001384 } else if (crtc_id == 1) {
1385 switch (reg) {
1386 case AVIVO_D1MODE_VLINE_START_END:
Alex Deucher90ebd062009-09-25 16:39:24 -04001387 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001388 header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1389 break;
1390 case RADEON_CRTC_GUI_TRIG_VLINE:
Alex Deucher90ebd062009-09-25 16:39:24 -04001391 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001392 header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1393 break;
1394 default:
1395 DRM_ERROR("unknown crtc reloc\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001396 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001397 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001398 ib[h_idx] = header;
1399 ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
Dave Airlie531369e2009-06-29 11:21:25 +10001400 }
Paul Bollea3a88a62011-03-16 22:10:06 +01001401
1402 return 0;
Dave Airlie531369e2009-06-29 11:21:25 +10001403}
1404
1405/**
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001406 * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1407 * @parser: parser structure holding parsing context.
1408 * @data: pointer to relocation data
1409 * @offset_start: starting offset
1410 * @offset_mask: offset mask (to align start offset on)
1411 * @reloc: reloc informations
1412 *
1413 * Check next packet is relocation packet3, do bo validation and compute
1414 * GPU offset using the provided start.
1415 **/
1416int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1417 struct radeon_cs_reloc **cs_reloc)
1418{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001419 struct radeon_cs_chunk *relocs_chunk;
1420 struct radeon_cs_packet p3reloc;
1421 unsigned idx;
1422 int r;
1423
1424 if (p->chunk_relocs_idx == -1) {
1425 DRM_ERROR("No relocation chunk !\n");
1426 return -EINVAL;
1427 }
1428 *cs_reloc = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001429 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1430 r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1431 if (r) {
1432 return r;
1433 }
1434 p->idx += p3reloc.count + 2;
1435 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1436 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1437 p3reloc.idx);
1438 r100_cs_dump_packet(p, &p3reloc);
1439 return -EINVAL;
1440 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001441 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001442 if (idx >= relocs_chunk->length_dw) {
1443 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1444 idx, relocs_chunk->length_dw);
1445 r100_cs_dump_packet(p, &p3reloc);
1446 return -EINVAL;
1447 }
1448 /* FIXME: we assume reloc size is 4 dwords */
1449 *cs_reloc = p->relocs_ptr[(idx / 4)];
1450 return 0;
1451}
1452
Dave Airlie551ebd82009-09-01 15:25:57 +10001453static int r100_get_vtx_size(uint32_t vtx_fmt)
1454{
1455 int vtx_size;
1456 vtx_size = 2;
1457 /* ordered according to bits in spec */
1458 if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1459 vtx_size++;
1460 if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1461 vtx_size += 3;
1462 if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1463 vtx_size++;
1464 if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1465 vtx_size++;
1466 if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1467 vtx_size += 3;
1468 if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1469 vtx_size++;
1470 if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1471 vtx_size++;
1472 if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1473 vtx_size += 2;
1474 if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1475 vtx_size += 2;
1476 if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1477 vtx_size++;
1478 if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1479 vtx_size += 2;
1480 if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1481 vtx_size++;
1482 if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1483 vtx_size += 2;
1484 if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1485 vtx_size++;
1486 if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1487 vtx_size++;
1488 /* blend weight */
1489 if (vtx_fmt & (0x7 << 15))
1490 vtx_size += (vtx_fmt >> 15) & 0x7;
1491 if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1492 vtx_size += 3;
1493 if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1494 vtx_size += 2;
1495 if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1496 vtx_size++;
1497 if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1498 vtx_size++;
1499 if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1500 vtx_size++;
1501 if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1502 vtx_size++;
1503 return vtx_size;
1504}
1505
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001506static int r100_packet0_check(struct radeon_cs_parser *p,
Dave Airlie551ebd82009-09-01 15:25:57 +10001507 struct radeon_cs_packet *pkt,
1508 unsigned idx, unsigned reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001509{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001510 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001511 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001512 volatile uint32_t *ib;
1513 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001514 int r;
Dave Airlie551ebd82009-09-01 15:25:57 +10001515 int i, face;
Dave Airliee024e112009-06-24 09:48:08 +10001516 u32 tile_flags = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001517 u32 idx_value;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001518
Jerome Glissef2e39222012-05-09 15:35:02 +02001519 ib = p->ib.ptr;
Dave Airlie551ebd82009-09-01 15:25:57 +10001520 track = (struct r100_cs_track *)p->track;
1521
Dave Airlie513bcb42009-09-23 16:56:27 +10001522 idx_value = radeon_get_ib_value(p, idx);
1523
Dave Airlie551ebd82009-09-01 15:25:57 +10001524 switch (reg) {
1525 case RADEON_CRTC_GUI_TRIG_VLINE:
1526 r = r100_cs_packet_parse_vline(p);
1527 if (r) {
1528 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1529 idx, reg);
1530 r100_cs_dump_packet(p, pkt);
1531 return r;
1532 }
1533 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001534 /* FIXME: only allow PACKET3 blit? easier to check for out of
1535 * range access */
Dave Airlie551ebd82009-09-01 15:25:57 +10001536 case RADEON_DST_PITCH_OFFSET:
1537 case RADEON_SRC_PITCH_OFFSET:
1538 r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1539 if (r)
1540 return r;
1541 break;
1542 case RADEON_RB3D_DEPTHOFFSET:
1543 r = r100_cs_packet_next_reloc(p, &reloc);
1544 if (r) {
1545 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1546 idx, reg);
1547 r100_cs_dump_packet(p, pkt);
1548 return r;
1549 }
1550 track->zb.robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001551 track->zb.offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +01001552 track->zb_dirty = true;
Dave Airlie513bcb42009-09-23 16:56:27 +10001553 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001554 break;
1555 case RADEON_RB3D_COLOROFFSET:
1556 r = r100_cs_packet_next_reloc(p, &reloc);
1557 if (r) {
1558 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1559 idx, reg);
1560 r100_cs_dump_packet(p, pkt);
1561 return r;
1562 }
1563 track->cb[0].robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001564 track->cb[0].offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +01001565 track->cb_dirty = true;
Dave Airlie513bcb42009-09-23 16:56:27 +10001566 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001567 break;
1568 case RADEON_PP_TXOFFSET_0:
1569 case RADEON_PP_TXOFFSET_1:
1570 case RADEON_PP_TXOFFSET_2:
1571 i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1572 r = r100_cs_packet_next_reloc(p, &reloc);
1573 if (r) {
1574 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1575 idx, reg);
1576 r100_cs_dump_packet(p, pkt);
1577 return r;
1578 }
Alex Deucherf2746f82012-02-02 10:11:12 -05001579 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1580 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1581 tile_flags |= RADEON_TXO_MACRO_TILE;
1582 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1583 tile_flags |= RADEON_TXO_MICRO_TILE_X2;
1584
1585 tmp = idx_value & ~(0x7 << 2);
1586 tmp |= tile_flags;
1587 ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
1588 } else
1589 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001590 track->textures[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001591 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001592 break;
1593 case RADEON_PP_CUBIC_OFFSET_T0_0:
1594 case RADEON_PP_CUBIC_OFFSET_T0_1:
1595 case RADEON_PP_CUBIC_OFFSET_T0_2:
1596 case RADEON_PP_CUBIC_OFFSET_T0_3:
1597 case RADEON_PP_CUBIC_OFFSET_T0_4:
1598 i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1599 r = r100_cs_packet_next_reloc(p, &reloc);
1600 if (r) {
1601 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1602 idx, reg);
1603 r100_cs_dump_packet(p, pkt);
1604 return r;
1605 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001606 track->textures[0].cube_info[i].offset = idx_value;
1607 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001608 track->textures[0].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001609 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001610 break;
1611 case RADEON_PP_CUBIC_OFFSET_T1_0:
1612 case RADEON_PP_CUBIC_OFFSET_T1_1:
1613 case RADEON_PP_CUBIC_OFFSET_T1_2:
1614 case RADEON_PP_CUBIC_OFFSET_T1_3:
1615 case RADEON_PP_CUBIC_OFFSET_T1_4:
1616 i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1617 r = r100_cs_packet_next_reloc(p, &reloc);
1618 if (r) {
1619 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1620 idx, reg);
1621 r100_cs_dump_packet(p, pkt);
1622 return r;
1623 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001624 track->textures[1].cube_info[i].offset = idx_value;
1625 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001626 track->textures[1].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001627 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001628 break;
1629 case RADEON_PP_CUBIC_OFFSET_T2_0:
1630 case RADEON_PP_CUBIC_OFFSET_T2_1:
1631 case RADEON_PP_CUBIC_OFFSET_T2_2:
1632 case RADEON_PP_CUBIC_OFFSET_T2_3:
1633 case RADEON_PP_CUBIC_OFFSET_T2_4:
1634 i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1635 r = r100_cs_packet_next_reloc(p, &reloc);
1636 if (r) {
1637 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1638 idx, reg);
1639 r100_cs_dump_packet(p, pkt);
1640 return r;
1641 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001642 track->textures[2].cube_info[i].offset = idx_value;
1643 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001644 track->textures[2].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001645 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001646 break;
1647 case RADEON_RE_WIDTH_HEIGHT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001648 track->maxy = ((idx_value >> 16) & 0x7FF);
Marek Olšák40b4a752011-02-12 19:21:35 +01001649 track->cb_dirty = true;
1650 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001651 break;
1652 case RADEON_RB3D_COLORPITCH:
1653 r = r100_cs_packet_next_reloc(p, &reloc);
1654 if (r) {
1655 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1656 idx, reg);
1657 r100_cs_dump_packet(p, pkt);
1658 return r;
1659 }
Alex Deucherc9068eb2012-02-02 10:11:11 -05001660 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1661 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1662 tile_flags |= RADEON_COLOR_TILE_ENABLE;
1663 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1664 tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
Dave Airliee024e112009-06-24 09:48:08 +10001665
Alex Deucherc9068eb2012-02-02 10:11:11 -05001666 tmp = idx_value & ~(0x7 << 16);
1667 tmp |= tile_flags;
1668 ib[idx] = tmp;
1669 } else
1670 ib[idx] = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001671
Dave Airlie513bcb42009-09-23 16:56:27 +10001672 track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
Marek Olšák40b4a752011-02-12 19:21:35 +01001673 track->cb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001674 break;
1675 case RADEON_RB3D_DEPTHPITCH:
Dave Airlie513bcb42009-09-23 16:56:27 +10001676 track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
Marek Olšák40b4a752011-02-12 19:21:35 +01001677 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001678 break;
1679 case RADEON_RB3D_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001680 switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001681 case 7:
1682 case 8:
1683 case 9:
1684 case 11:
1685 case 12:
1686 track->cb[0].cpp = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001687 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001688 case 3:
1689 case 4:
1690 case 15:
1691 track->cb[0].cpp = 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001692 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001693 case 6:
1694 track->cb[0].cpp = 4;
Dave Airlie17782d92009-08-21 10:07:54 +10001695 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001696 default:
Dave Airlie551ebd82009-09-01 15:25:57 +10001697 DRM_ERROR("Invalid color buffer format (%d) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001698 ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
Dave Airlie551ebd82009-09-01 15:25:57 +10001699 return -EINVAL;
1700 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001701 track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
Marek Olšák40b4a752011-02-12 19:21:35 +01001702 track->cb_dirty = true;
1703 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001704 break;
1705 case RADEON_RB3D_ZSTENCILCNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001706 switch (idx_value & 0xf) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001707 case 0:
1708 track->zb.cpp = 2;
1709 break;
1710 case 2:
1711 case 3:
1712 case 4:
1713 case 5:
1714 case 9:
1715 case 11:
1716 track->zb.cpp = 4;
1717 break;
1718 default:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001719 break;
1720 }
Marek Olšák40b4a752011-02-12 19:21:35 +01001721 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001722 break;
1723 case RADEON_RB3D_ZPASS_ADDR:
1724 r = r100_cs_packet_next_reloc(p, &reloc);
1725 if (r) {
1726 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1727 idx, reg);
1728 r100_cs_dump_packet(p, pkt);
1729 return r;
1730 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001731 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001732 break;
1733 case RADEON_PP_CNTL:
1734 {
Dave Airlie513bcb42009-09-23 16:56:27 +10001735 uint32_t temp = idx_value >> 4;
Dave Airlie551ebd82009-09-01 15:25:57 +10001736 for (i = 0; i < track->num_texture; i++)
1737 track->textures[i].enabled = !!(temp & (1 << i));
Marek Olšák40b4a752011-02-12 19:21:35 +01001738 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001739 }
1740 break;
1741 case RADEON_SE_VF_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001742 track->vap_vf_cntl = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001743 break;
1744 case RADEON_SE_VTX_FMT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001745 track->vtx_size = r100_get_vtx_size(idx_value);
Dave Airlie551ebd82009-09-01 15:25:57 +10001746 break;
1747 case RADEON_PP_TEX_SIZE_0:
1748 case RADEON_PP_TEX_SIZE_1:
1749 case RADEON_PP_TEX_SIZE_2:
1750 i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001751 track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1752 track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
Marek Olšák40b4a752011-02-12 19:21:35 +01001753 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001754 break;
1755 case RADEON_PP_TEX_PITCH_0:
1756 case RADEON_PP_TEX_PITCH_1:
1757 case RADEON_PP_TEX_PITCH_2:
1758 i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001759 track->textures[i].pitch = idx_value + 32;
Marek Olšák40b4a752011-02-12 19:21:35 +01001760 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001761 break;
1762 case RADEON_PP_TXFILTER_0:
1763 case RADEON_PP_TXFILTER_1:
1764 case RADEON_PP_TXFILTER_2:
1765 i = (reg - RADEON_PP_TXFILTER_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001766 track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
Dave Airlie551ebd82009-09-01 15:25:57 +10001767 >> RADEON_MAX_MIP_LEVEL_SHIFT);
Dave Airlie513bcb42009-09-23 16:56:27 +10001768 tmp = (idx_value >> 23) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001769 if (tmp == 2 || tmp == 6)
1770 track->textures[i].roundup_w = false;
Dave Airlie513bcb42009-09-23 16:56:27 +10001771 tmp = (idx_value >> 27) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001772 if (tmp == 2 || tmp == 6)
1773 track->textures[i].roundup_h = false;
Marek Olšák40b4a752011-02-12 19:21:35 +01001774 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001775 break;
1776 case RADEON_PP_TXFORMAT_0:
1777 case RADEON_PP_TXFORMAT_1:
1778 case RADEON_PP_TXFORMAT_2:
1779 i = (reg - RADEON_PP_TXFORMAT_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001780 if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001781 track->textures[i].use_pitch = 1;
1782 } else {
1783 track->textures[i].use_pitch = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001784 track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1785 track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
Dave Airlie551ebd82009-09-01 15:25:57 +10001786 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001787 if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
Dave Airlie551ebd82009-09-01 15:25:57 +10001788 track->textures[i].tex_coord_type = 2;
Dave Airlie513bcb42009-09-23 16:56:27 +10001789 switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001790 case RADEON_TXFORMAT_I8:
1791 case RADEON_TXFORMAT_RGB332:
1792 case RADEON_TXFORMAT_Y8:
1793 track->textures[i].cpp = 1;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001794 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10001795 break;
1796 case RADEON_TXFORMAT_AI88:
1797 case RADEON_TXFORMAT_ARGB1555:
1798 case RADEON_TXFORMAT_RGB565:
1799 case RADEON_TXFORMAT_ARGB4444:
1800 case RADEON_TXFORMAT_VYUY422:
1801 case RADEON_TXFORMAT_YVYU422:
Dave Airlie551ebd82009-09-01 15:25:57 +10001802 case RADEON_TXFORMAT_SHADOW16:
1803 case RADEON_TXFORMAT_LDUDV655:
1804 case RADEON_TXFORMAT_DUDV88:
1805 track->textures[i].cpp = 2;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001806 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10001807 break;
1808 case RADEON_TXFORMAT_ARGB8888:
1809 case RADEON_TXFORMAT_RGBA8888:
Dave Airlie551ebd82009-09-01 15:25:57 +10001810 case RADEON_TXFORMAT_SHADOW32:
1811 case RADEON_TXFORMAT_LDUDUV8888:
1812 track->textures[i].cpp = 4;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001813 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001814 break;
Dave Airlied785d782009-12-07 13:16:06 +10001815 case RADEON_TXFORMAT_DXT1:
1816 track->textures[i].cpp = 1;
1817 track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1818 break;
1819 case RADEON_TXFORMAT_DXT23:
1820 case RADEON_TXFORMAT_DXT45:
1821 track->textures[i].cpp = 1;
1822 track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1823 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001824 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001825 track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1826 track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
Marek Olšák40b4a752011-02-12 19:21:35 +01001827 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001828 break;
1829 case RADEON_PP_CUBIC_FACES_0:
1830 case RADEON_PP_CUBIC_FACES_1:
1831 case RADEON_PP_CUBIC_FACES_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001832 tmp = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001833 i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1834 for (face = 0; face < 4; face++) {
1835 track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1836 track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1837 }
Marek Olšák40b4a752011-02-12 19:21:35 +01001838 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001839 break;
1840 default:
1841 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1842 reg, idx);
1843 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001844 }
1845 return 0;
1846}
1847
Jerome Glisse068a1172009-06-17 13:28:30 +02001848int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1849 struct radeon_cs_packet *pkt,
Jerome Glisse4c788672009-11-20 14:29:23 +01001850 struct radeon_bo *robj)
Jerome Glisse068a1172009-06-17 13:28:30 +02001851{
Jerome Glisse068a1172009-06-17 13:28:30 +02001852 unsigned idx;
Dave Airlie513bcb42009-09-23 16:56:27 +10001853 u32 value;
Jerome Glisse068a1172009-06-17 13:28:30 +02001854 idx = pkt->idx + 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001855 value = radeon_get_ib_value(p, idx + 2);
Jerome Glisse4c788672009-11-20 14:29:23 +01001856 if ((value + 1) > radeon_bo_size(robj)) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001857 DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1858 "(need %u have %lu) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001859 value + 1,
Jerome Glisse4c788672009-11-20 14:29:23 +01001860 radeon_bo_size(robj));
Jerome Glisse068a1172009-06-17 13:28:30 +02001861 return -EINVAL;
1862 }
1863 return 0;
1864}
1865
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001866static int r100_packet3_check(struct radeon_cs_parser *p,
1867 struct radeon_cs_packet *pkt)
1868{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001869 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001870 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001871 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001872 volatile uint32_t *ib;
1873 int r;
1874
Jerome Glissef2e39222012-05-09 15:35:02 +02001875 ib = p->ib.ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001876 idx = pkt->idx + 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001877 track = (struct r100_cs_track *)p->track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001878 switch (pkt->opcode) {
1879 case PACKET3_3D_LOAD_VBPNTR:
Dave Airlie513bcb42009-09-23 16:56:27 +10001880 r = r100_packet3_load_vbpntr(p, pkt, idx);
1881 if (r)
1882 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001883 break;
1884 case PACKET3_INDX_BUFFER:
1885 r = r100_cs_packet_next_reloc(p, &reloc);
1886 if (r) {
1887 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1888 r100_cs_dump_packet(p, pkt);
1889 return r;
1890 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001891 ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
Jerome Glisse068a1172009-06-17 13:28:30 +02001892 r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1893 if (r) {
1894 return r;
1895 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001896 break;
1897 case 0x23:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001898 /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1899 r = r100_cs_packet_next_reloc(p, &reloc);
1900 if (r) {
1901 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1902 r100_cs_dump_packet(p, pkt);
1903 return r;
1904 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001905 ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001906 track->num_arrays = 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001907 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
Dave Airlie551ebd82009-09-01 15:25:57 +10001908
1909 track->arrays[0].robj = reloc->robj;
1910 track->arrays[0].esize = track->vtx_size;
1911
Dave Airlie513bcb42009-09-23 16:56:27 +10001912 track->max_indx = radeon_get_ib_value(p, idx+1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001913
Dave Airlie513bcb42009-09-23 16:56:27 +10001914 track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
Dave Airlie551ebd82009-09-01 15:25:57 +10001915 track->immd_dwords = pkt->count - 1;
1916 r = r100_cs_track_check(p->rdev, track);
1917 if (r)
1918 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001919 break;
1920 case PACKET3_3D_DRAW_IMMD:
Dave Airlie513bcb42009-09-23 16:56:27 +10001921 if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001922 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1923 return -EINVAL;
1924 }
Alex Deuchercf57fc72010-01-18 20:20:07 -05001925 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
Dave Airlie513bcb42009-09-23 16:56:27 +10001926 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001927 track->immd_dwords = pkt->count - 1;
1928 r = r100_cs_track_check(p->rdev, track);
1929 if (r)
1930 return r;
1931 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001932 /* triggers drawing using in-packet vertex data */
1933 case PACKET3_3D_DRAW_IMMD_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001934 if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001935 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1936 return -EINVAL;
1937 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001938 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001939 track->immd_dwords = pkt->count;
1940 r = r100_cs_track_check(p->rdev, track);
1941 if (r)
1942 return r;
1943 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001944 /* triggers drawing using in-packet vertex data */
1945 case PACKET3_3D_DRAW_VBUF_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001946 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001947 r = r100_cs_track_check(p->rdev, track);
1948 if (r)
1949 return r;
1950 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001951 /* triggers drawing of vertex buffers setup elsewhere */
1952 case PACKET3_3D_DRAW_INDX_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001953 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001954 r = r100_cs_track_check(p->rdev, track);
1955 if (r)
1956 return r;
1957 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001958 /* triggers drawing using indices to vertex buffer */
1959 case PACKET3_3D_DRAW_VBUF:
Dave Airlie513bcb42009-09-23 16:56:27 +10001960 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001961 r = r100_cs_track_check(p->rdev, track);
1962 if (r)
1963 return r;
1964 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001965 /* triggers drawing of vertex buffers setup elsewhere */
1966 case PACKET3_3D_DRAW_INDX:
Dave Airlie513bcb42009-09-23 16:56:27 +10001967 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001968 r = r100_cs_track_check(p->rdev, track);
1969 if (r)
1970 return r;
1971 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001972 /* triggers drawing using indices to vertex buffer */
Dave Airlieab9e1f52010-07-13 11:11:11 +10001973 case PACKET3_3D_CLEAR_HIZ:
1974 case PACKET3_3D_CLEAR_ZMASK:
1975 if (p->rdev->hyperz_filp != p->filp)
1976 return -EINVAL;
1977 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001978 case PACKET3_NOP:
1979 break;
1980 default:
1981 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1982 return -EINVAL;
1983 }
1984 return 0;
1985}
1986
1987int r100_cs_parse(struct radeon_cs_parser *p)
1988{
1989 struct radeon_cs_packet pkt;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001990 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001991 int r;
1992
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001993 track = kzalloc(sizeof(*track), GFP_KERNEL);
Dan Carpenterce067912012-05-15 11:56:59 +03001994 if (!track)
1995 return -ENOMEM;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02001996 r100_cs_track_clear(p->rdev, track);
1997 p->track = track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001998 do {
1999 r = r100_cs_packet_parse(p, &pkt, p->idx);
2000 if (r) {
2001 return r;
2002 }
2003 p->idx += pkt.count + 2;
2004 switch (pkt.type) {
Jerome Glisse068a1172009-06-17 13:28:30 +02002005 case PACKET_TYPE0:
Dave Airlie551ebd82009-09-01 15:25:57 +10002006 if (p->rdev->family >= CHIP_R200)
2007 r = r100_cs_parse_packet0(p, &pkt,
2008 p->rdev->config.r100.reg_safe_bm,
2009 p->rdev->config.r100.reg_safe_bm_size,
2010 &r200_packet0_check);
2011 else
2012 r = r100_cs_parse_packet0(p, &pkt,
2013 p->rdev->config.r100.reg_safe_bm,
2014 p->rdev->config.r100.reg_safe_bm_size,
2015 &r100_packet0_check);
Jerome Glisse068a1172009-06-17 13:28:30 +02002016 break;
2017 case PACKET_TYPE2:
2018 break;
2019 case PACKET_TYPE3:
2020 r = r100_packet3_check(p, &pkt);
2021 break;
2022 default:
2023 DRM_ERROR("Unknown packet type %d !\n",
2024 pkt.type);
2025 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002026 }
2027 if (r) {
2028 return r;
2029 }
2030 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2031 return 0;
2032}
2033
Alex Deucher0242f742012-06-28 17:50:34 -04002034static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
2035{
2036 DRM_ERROR("pitch %d\n", t->pitch);
2037 DRM_ERROR("use_pitch %d\n", t->use_pitch);
2038 DRM_ERROR("width %d\n", t->width);
2039 DRM_ERROR("width_11 %d\n", t->width_11);
2040 DRM_ERROR("height %d\n", t->height);
2041 DRM_ERROR("height_11 %d\n", t->height_11);
2042 DRM_ERROR("num levels %d\n", t->num_levels);
2043 DRM_ERROR("depth %d\n", t->txdepth);
2044 DRM_ERROR("bpp %d\n", t->cpp);
2045 DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
2046 DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
2047 DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
2048 DRM_ERROR("compress format %d\n", t->compress_format);
2049}
2050
2051static int r100_track_compress_size(int compress_format, int w, int h)
2052{
2053 int block_width, block_height, block_bytes;
2054 int wblocks, hblocks;
2055 int min_wblocks;
2056 int sz;
2057
2058 block_width = 4;
2059 block_height = 4;
2060
2061 switch (compress_format) {
2062 case R100_TRACK_COMP_DXT1:
2063 block_bytes = 8;
2064 min_wblocks = 4;
2065 break;
2066 default:
2067 case R100_TRACK_COMP_DXT35:
2068 block_bytes = 16;
2069 min_wblocks = 2;
2070 break;
2071 }
2072
2073 hblocks = (h + block_height - 1) / block_height;
2074 wblocks = (w + block_width - 1) / block_width;
2075 if (wblocks < min_wblocks)
2076 wblocks = min_wblocks;
2077 sz = wblocks * hblocks * block_bytes;
2078 return sz;
2079}
2080
2081static int r100_cs_track_cube(struct radeon_device *rdev,
2082 struct r100_cs_track *track, unsigned idx)
2083{
2084 unsigned face, w, h;
2085 struct radeon_bo *cube_robj;
2086 unsigned long size;
2087 unsigned compress_format = track->textures[idx].compress_format;
2088
2089 for (face = 0; face < 5; face++) {
2090 cube_robj = track->textures[idx].cube_info[face].robj;
2091 w = track->textures[idx].cube_info[face].width;
2092 h = track->textures[idx].cube_info[face].height;
2093
2094 if (compress_format) {
2095 size = r100_track_compress_size(compress_format, w, h);
2096 } else
2097 size = w * h;
2098 size *= track->textures[idx].cpp;
2099
2100 size += track->textures[idx].cube_info[face].offset;
2101
2102 if (size > radeon_bo_size(cube_robj)) {
2103 DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
2104 size, radeon_bo_size(cube_robj));
2105 r100_cs_track_texture_print(&track->textures[idx]);
2106 return -1;
2107 }
2108 }
2109 return 0;
2110}
2111
2112static int r100_cs_track_texture_check(struct radeon_device *rdev,
2113 struct r100_cs_track *track)
2114{
2115 struct radeon_bo *robj;
2116 unsigned long size;
2117 unsigned u, i, w, h, d;
2118 int ret;
2119
2120 for (u = 0; u < track->num_texture; u++) {
2121 if (!track->textures[u].enabled)
2122 continue;
2123 if (track->textures[u].lookup_disable)
2124 continue;
2125 robj = track->textures[u].robj;
2126 if (robj == NULL) {
2127 DRM_ERROR("No texture bound to unit %u\n", u);
2128 return -EINVAL;
2129 }
2130 size = 0;
2131 for (i = 0; i <= track->textures[u].num_levels; i++) {
2132 if (track->textures[u].use_pitch) {
2133 if (rdev->family < CHIP_R300)
2134 w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
2135 else
2136 w = track->textures[u].pitch / (1 << i);
2137 } else {
2138 w = track->textures[u].width;
2139 if (rdev->family >= CHIP_RV515)
2140 w |= track->textures[u].width_11;
2141 w = w / (1 << i);
2142 if (track->textures[u].roundup_w)
2143 w = roundup_pow_of_two(w);
2144 }
2145 h = track->textures[u].height;
2146 if (rdev->family >= CHIP_RV515)
2147 h |= track->textures[u].height_11;
2148 h = h / (1 << i);
2149 if (track->textures[u].roundup_h)
2150 h = roundup_pow_of_two(h);
2151 if (track->textures[u].tex_coord_type == 1) {
2152 d = (1 << track->textures[u].txdepth) / (1 << i);
2153 if (!d)
2154 d = 1;
2155 } else {
2156 d = 1;
2157 }
2158 if (track->textures[u].compress_format) {
2159
2160 size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
2161 /* compressed textures are block based */
2162 } else
2163 size += w * h * d;
2164 }
2165 size *= track->textures[u].cpp;
2166
2167 switch (track->textures[u].tex_coord_type) {
2168 case 0:
2169 case 1:
2170 break;
2171 case 2:
2172 if (track->separate_cube) {
2173 ret = r100_cs_track_cube(rdev, track, u);
2174 if (ret)
2175 return ret;
2176 } else
2177 size *= 6;
2178 break;
2179 default:
2180 DRM_ERROR("Invalid texture coordinate type %u for unit "
2181 "%u\n", track->textures[u].tex_coord_type, u);
2182 return -EINVAL;
2183 }
2184 if (size > radeon_bo_size(robj)) {
2185 DRM_ERROR("Texture of unit %u needs %lu bytes but is "
2186 "%lu\n", u, size, radeon_bo_size(robj));
2187 r100_cs_track_texture_print(&track->textures[u]);
2188 return -EINVAL;
2189 }
2190 }
2191 return 0;
2192}
2193
2194int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
2195{
2196 unsigned i;
2197 unsigned long size;
2198 unsigned prim_walk;
2199 unsigned nverts;
2200 unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
2201
2202 if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
2203 !track->blend_read_enable)
2204 num_cb = 0;
2205
2206 for (i = 0; i < num_cb; i++) {
2207 if (track->cb[i].robj == NULL) {
2208 DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
2209 return -EINVAL;
2210 }
2211 size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
2212 size += track->cb[i].offset;
2213 if (size > radeon_bo_size(track->cb[i].robj)) {
2214 DRM_ERROR("[drm] Buffer too small for color buffer %d "
2215 "(need %lu have %lu) !\n", i, size,
2216 radeon_bo_size(track->cb[i].robj));
2217 DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
2218 i, track->cb[i].pitch, track->cb[i].cpp,
2219 track->cb[i].offset, track->maxy);
2220 return -EINVAL;
2221 }
2222 }
2223 track->cb_dirty = false;
2224
2225 if (track->zb_dirty && track->z_enabled) {
2226 if (track->zb.robj == NULL) {
2227 DRM_ERROR("[drm] No buffer for z buffer !\n");
2228 return -EINVAL;
2229 }
2230 size = track->zb.pitch * track->zb.cpp * track->maxy;
2231 size += track->zb.offset;
2232 if (size > radeon_bo_size(track->zb.robj)) {
2233 DRM_ERROR("[drm] Buffer too small for z buffer "
2234 "(need %lu have %lu) !\n", size,
2235 radeon_bo_size(track->zb.robj));
2236 DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
2237 track->zb.pitch, track->zb.cpp,
2238 track->zb.offset, track->maxy);
2239 return -EINVAL;
2240 }
2241 }
2242 track->zb_dirty = false;
2243
2244 if (track->aa_dirty && track->aaresolve) {
2245 if (track->aa.robj == NULL) {
2246 DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
2247 return -EINVAL;
2248 }
2249 /* I believe the format comes from colorbuffer0. */
2250 size = track->aa.pitch * track->cb[0].cpp * track->maxy;
2251 size += track->aa.offset;
2252 if (size > radeon_bo_size(track->aa.robj)) {
2253 DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
2254 "(need %lu have %lu) !\n", i, size,
2255 radeon_bo_size(track->aa.robj));
2256 DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
2257 i, track->aa.pitch, track->cb[0].cpp,
2258 track->aa.offset, track->maxy);
2259 return -EINVAL;
2260 }
2261 }
2262 track->aa_dirty = false;
2263
2264 prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
2265 if (track->vap_vf_cntl & (1 << 14)) {
2266 nverts = track->vap_alt_nverts;
2267 } else {
2268 nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
2269 }
2270 switch (prim_walk) {
2271 case 1:
2272 for (i = 0; i < track->num_arrays; i++) {
2273 size = track->arrays[i].esize * track->max_indx * 4;
2274 if (track->arrays[i].robj == NULL) {
2275 DRM_ERROR("(PW %u) Vertex array %u no buffer "
2276 "bound\n", prim_walk, i);
2277 return -EINVAL;
2278 }
2279 if (size > radeon_bo_size(track->arrays[i].robj)) {
2280 dev_err(rdev->dev, "(PW %u) Vertex array %u "
2281 "need %lu dwords have %lu dwords\n",
2282 prim_walk, i, size >> 2,
2283 radeon_bo_size(track->arrays[i].robj)
2284 >> 2);
2285 DRM_ERROR("Max indices %u\n", track->max_indx);
2286 return -EINVAL;
2287 }
2288 }
2289 break;
2290 case 2:
2291 for (i = 0; i < track->num_arrays; i++) {
2292 size = track->arrays[i].esize * (nverts - 1) * 4;
2293 if (track->arrays[i].robj == NULL) {
2294 DRM_ERROR("(PW %u) Vertex array %u no buffer "
2295 "bound\n", prim_walk, i);
2296 return -EINVAL;
2297 }
2298 if (size > radeon_bo_size(track->arrays[i].robj)) {
2299 dev_err(rdev->dev, "(PW %u) Vertex array %u "
2300 "need %lu dwords have %lu dwords\n",
2301 prim_walk, i, size >> 2,
2302 radeon_bo_size(track->arrays[i].robj)
2303 >> 2);
2304 return -EINVAL;
2305 }
2306 }
2307 break;
2308 case 3:
2309 size = track->vtx_size * nverts;
2310 if (size != track->immd_dwords) {
2311 DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
2312 track->immd_dwords, size);
2313 DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
2314 nverts, track->vtx_size);
2315 return -EINVAL;
2316 }
2317 break;
2318 default:
2319 DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
2320 prim_walk);
2321 return -EINVAL;
2322 }
2323
2324 if (track->tex_dirty) {
2325 track->tex_dirty = false;
2326 return r100_cs_track_texture_check(rdev, track);
2327 }
2328 return 0;
2329}
2330
2331void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
2332{
2333 unsigned i, face;
2334
2335 track->cb_dirty = true;
2336 track->zb_dirty = true;
2337 track->tex_dirty = true;
2338 track->aa_dirty = true;
2339
2340 if (rdev->family < CHIP_R300) {
2341 track->num_cb = 1;
2342 if (rdev->family <= CHIP_RS200)
2343 track->num_texture = 3;
2344 else
2345 track->num_texture = 6;
2346 track->maxy = 2048;
2347 track->separate_cube = 1;
2348 } else {
2349 track->num_cb = 4;
2350 track->num_texture = 16;
2351 track->maxy = 4096;
2352 track->separate_cube = 0;
2353 track->aaresolve = false;
2354 track->aa.robj = NULL;
2355 }
2356
2357 for (i = 0; i < track->num_cb; i++) {
2358 track->cb[i].robj = NULL;
2359 track->cb[i].pitch = 8192;
2360 track->cb[i].cpp = 16;
2361 track->cb[i].offset = 0;
2362 }
2363 track->z_enabled = true;
2364 track->zb.robj = NULL;
2365 track->zb.pitch = 8192;
2366 track->zb.cpp = 4;
2367 track->zb.offset = 0;
2368 track->vtx_size = 0x7F;
2369 track->immd_dwords = 0xFFFFFFFFUL;
2370 track->num_arrays = 11;
2371 track->max_indx = 0x00FFFFFFUL;
2372 for (i = 0; i < track->num_arrays; i++) {
2373 track->arrays[i].robj = NULL;
2374 track->arrays[i].esize = 0x7F;
2375 }
2376 for (i = 0; i < track->num_texture; i++) {
2377 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
2378 track->textures[i].pitch = 16536;
2379 track->textures[i].width = 16536;
2380 track->textures[i].height = 16536;
2381 track->textures[i].width_11 = 1 << 11;
2382 track->textures[i].height_11 = 1 << 11;
2383 track->textures[i].num_levels = 12;
2384 if (rdev->family <= CHIP_RS200) {
2385 track->textures[i].tex_coord_type = 0;
2386 track->textures[i].txdepth = 0;
2387 } else {
2388 track->textures[i].txdepth = 16;
2389 track->textures[i].tex_coord_type = 1;
2390 }
2391 track->textures[i].cpp = 64;
2392 track->textures[i].robj = NULL;
2393 /* CS IB emission code makes sure texture unit are disabled */
2394 track->textures[i].enabled = false;
2395 track->textures[i].lookup_disable = false;
2396 track->textures[i].roundup_w = true;
2397 track->textures[i].roundup_h = true;
2398 if (track->separate_cube)
2399 for (face = 0; face < 5; face++) {
2400 track->textures[i].cube_info[face].robj = NULL;
2401 track->textures[i].cube_info[face].width = 16536;
2402 track->textures[i].cube_info[face].height = 16536;
2403 track->textures[i].cube_info[face].offset = 0;
2404 }
2405 }
2406}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002407
2408/*
2409 * Global GPU functions
2410 */
2411void r100_errata(struct radeon_device *rdev)
2412{
2413 rdev->pll_errata = 0;
2414
2415 if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
2416 rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
2417 }
2418
2419 if (rdev->family == CHIP_RV100 ||
2420 rdev->family == CHIP_RS100 ||
2421 rdev->family == CHIP_RS200) {
2422 rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
2423 }
2424}
2425
2426/* Wait for vertical sync on primary CRTC */
2427void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
2428{
2429 uint32_t crtc_gen_cntl, tmp;
2430 int i;
2431
2432 crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
2433 if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
2434 !(crtc_gen_cntl & RADEON_CRTC_EN)) {
2435 return;
2436 }
2437 /* Clear the CRTC_VBLANK_SAVE bit */
2438 WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
2439 for (i = 0; i < rdev->usec_timeout; i++) {
2440 tmp = RREG32(RADEON_CRTC_STATUS);
2441 if (tmp & RADEON_CRTC_VBLANK_SAVE) {
2442 return;
2443 }
2444 DRM_UDELAY(1);
2445 }
2446}
2447
2448/* Wait for vertical sync on secondary CRTC */
2449void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
2450{
2451 uint32_t crtc2_gen_cntl, tmp;
2452 int i;
2453
2454 crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
2455 if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
2456 !(crtc2_gen_cntl & RADEON_CRTC2_EN))
2457 return;
2458
2459 /* Clear the CRTC_VBLANK_SAVE bit */
2460 WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
2461 for (i = 0; i < rdev->usec_timeout; i++) {
2462 tmp = RREG32(RADEON_CRTC2_STATUS);
2463 if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
2464 return;
2465 }
2466 DRM_UDELAY(1);
2467 }
2468}
2469
2470int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
2471{
2472 unsigned i;
2473 uint32_t tmp;
2474
2475 for (i = 0; i < rdev->usec_timeout; i++) {
2476 tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
2477 if (tmp >= n) {
2478 return 0;
2479 }
2480 DRM_UDELAY(1);
2481 }
2482 return -1;
2483}
2484
2485int r100_gui_wait_for_idle(struct radeon_device *rdev)
2486{
2487 unsigned i;
2488 uint32_t tmp;
2489
2490 if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
2491 printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
2492 " Bad things might happen.\n");
2493 }
2494 for (i = 0; i < rdev->usec_timeout; i++) {
2495 tmp = RREG32(RADEON_RBBM_STATUS);
Alex Deucher4612dc92010-02-05 01:58:28 -05002496 if (!(tmp & RADEON_RBBM_ACTIVE)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002497 return 0;
2498 }
2499 DRM_UDELAY(1);
2500 }
2501 return -1;
2502}
2503
2504int r100_mc_wait_for_idle(struct radeon_device *rdev)
2505{
2506 unsigned i;
2507 uint32_t tmp;
2508
2509 for (i = 0; i < rdev->usec_timeout; i++) {
2510 /* read MC_STATUS */
Alex Deucher4612dc92010-02-05 01:58:28 -05002511 tmp = RREG32(RADEON_MC_STATUS);
2512 if (tmp & RADEON_MC_IDLE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002513 return 0;
2514 }
2515 DRM_UDELAY(1);
2516 }
2517 return -1;
2518}
2519
Christian Könige32eb502011-10-23 12:56:27 +02002520bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002521{
Jerome Glisse225758d2010-03-09 14:45:10 +00002522 u32 rbbm_status;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002523
Jerome Glisse225758d2010-03-09 14:45:10 +00002524 rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2525 if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
Christian König069211e2012-05-02 15:11:20 +02002526 radeon_ring_lockup_update(ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002527 return false;
2528 }
2529 /* force CP activities */
Christian König7b9ef162012-05-02 15:11:23 +02002530 radeon_ring_force_activity(rdev, ring);
Christian König069211e2012-05-02 15:11:20 +02002531 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002532}
2533
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002534void r100_bm_disable(struct radeon_device *rdev)
2535{
2536 u32 tmp;
2537
2538 /* disable bus mastering */
2539 tmp = RREG32(R_000030_BUS_CNTL);
2540 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002541 mdelay(1);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002542 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
2543 mdelay(1);
2544 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
2545 tmp = RREG32(RADEON_BUS_CNTL);
2546 mdelay(1);
Michel Dänzer642ce522012-01-12 16:04:11 +01002547 pci_clear_master(rdev->pdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002548 mdelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002549}
2550
Jerome Glissea2d07b72010-03-09 14:45:11 +00002551int r100_asic_reset(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002552{
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002553 struct r100_mc_save save;
2554 u32 status, tmp;
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002555 int ret = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002556
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002557 status = RREG32(R_000E40_RBBM_STATUS);
2558 if (!G_000E40_GUI_ACTIVE(status)) {
2559 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002560 }
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002561 r100_mc_stop(rdev, &save);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002562 status = RREG32(R_000E40_RBBM_STATUS);
2563 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2564 /* stop CP */
2565 WREG32(RADEON_CP_CSQ_CNTL, 0);
2566 tmp = RREG32(RADEON_CP_RB_CNTL);
2567 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
2568 WREG32(RADEON_CP_RB_RPTR_WR, 0);
2569 WREG32(RADEON_CP_RB_WPTR, 0);
2570 WREG32(RADEON_CP_RB_CNTL, tmp);
2571 /* save PCI state */
2572 pci_save_state(rdev->pdev);
2573 /* disable bus mastering */
2574 r100_bm_disable(rdev);
2575 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
2576 S_0000F0_SOFT_RESET_RE(1) |
2577 S_0000F0_SOFT_RESET_PP(1) |
2578 S_0000F0_SOFT_RESET_RB(1));
2579 RREG32(R_0000F0_RBBM_SOFT_RESET);
2580 mdelay(500);
2581 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2582 mdelay(1);
2583 status = RREG32(R_000E40_RBBM_STATUS);
2584 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002585 /* reset CP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002586 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
2587 RREG32(R_0000F0_RBBM_SOFT_RESET);
2588 mdelay(500);
2589 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2590 mdelay(1);
2591 status = RREG32(R_000E40_RBBM_STATUS);
2592 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2593 /* restore PCI & busmastering */
2594 pci_restore_state(rdev->pdev);
2595 r100_enable_bm(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002596 /* Check if GPU is idle */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002597 if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
2598 G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
2599 dev_err(rdev->dev, "failed to reset GPU\n");
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002600 ret = -1;
2601 } else
2602 dev_info(rdev->dev, "GPU reset succeed\n");
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002603 r100_mc_resume(rdev, &save);
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002604 return ret;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002605}
2606
Alex Deucher92cde002009-12-04 10:55:12 -05002607void r100_set_common_regs(struct radeon_device *rdev)
2608{
Alex Deucher2739d492010-02-05 03:34:16 -05002609 struct drm_device *dev = rdev->ddev;
2610 bool force_dac2 = false;
Dave Airlied6680462010-03-31 13:41:35 +10002611 u32 tmp;
Alex Deucher2739d492010-02-05 03:34:16 -05002612
Alex Deucher92cde002009-12-04 10:55:12 -05002613 /* set these so they don't interfere with anything */
2614 WREG32(RADEON_OV0_SCALE_CNTL, 0);
2615 WREG32(RADEON_SUBPIC_CNTL, 0);
2616 WREG32(RADEON_VIPH_CONTROL, 0);
2617 WREG32(RADEON_I2C_CNTL_1, 0);
2618 WREG32(RADEON_DVI_I2C_CNTL_1, 0);
2619 WREG32(RADEON_CAP0_TRIG_CNTL, 0);
2620 WREG32(RADEON_CAP1_TRIG_CNTL, 0);
Alex Deucher2739d492010-02-05 03:34:16 -05002621
2622 /* always set up dac2 on rn50 and some rv100 as lots
2623 * of servers seem to wire it up to a VGA port but
2624 * don't report it in the bios connector
2625 * table.
2626 */
2627 switch (dev->pdev->device) {
2628 /* RN50 */
2629 case 0x515e:
2630 case 0x5969:
2631 force_dac2 = true;
2632 break;
2633 /* RV100*/
2634 case 0x5159:
2635 case 0x515a:
2636 /* DELL triple head servers */
2637 if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
2638 ((dev->pdev->subsystem_device == 0x016c) ||
2639 (dev->pdev->subsystem_device == 0x016d) ||
2640 (dev->pdev->subsystem_device == 0x016e) ||
2641 (dev->pdev->subsystem_device == 0x016f) ||
2642 (dev->pdev->subsystem_device == 0x0170) ||
2643 (dev->pdev->subsystem_device == 0x017d) ||
2644 (dev->pdev->subsystem_device == 0x017e) ||
2645 (dev->pdev->subsystem_device == 0x0183) ||
2646 (dev->pdev->subsystem_device == 0x018a) ||
2647 (dev->pdev->subsystem_device == 0x019a)))
2648 force_dac2 = true;
2649 break;
2650 }
2651
2652 if (force_dac2) {
2653 u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
2654 u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
2655 u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
2656
2657 /* For CRT on DAC2, don't turn it on if BIOS didn't
2658 enable it, even it's detected.
2659 */
2660
2661 /* force it to crtc0 */
2662 dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
2663 dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
2664 disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
2665
2666 /* set up the TV DAC */
2667 tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
2668 RADEON_TV_DAC_STD_MASK |
2669 RADEON_TV_DAC_RDACPD |
2670 RADEON_TV_DAC_GDACPD |
2671 RADEON_TV_DAC_BDACPD |
2672 RADEON_TV_DAC_BGADJ_MASK |
2673 RADEON_TV_DAC_DACADJ_MASK);
2674 tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
2675 RADEON_TV_DAC_NHOLD |
2676 RADEON_TV_DAC_STD_PS2 |
2677 (0x58 << 16));
2678
2679 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
2680 WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
2681 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
2682 }
Dave Airlied6680462010-03-31 13:41:35 +10002683
2684 /* switch PM block to ACPI mode */
2685 tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2686 tmp &= ~RADEON_PM_MODE_SEL;
2687 WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2688
Alex Deucher92cde002009-12-04 10:55:12 -05002689}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002690
2691/*
2692 * VRAM info
2693 */
2694static void r100_vram_get_type(struct radeon_device *rdev)
2695{
2696 uint32_t tmp;
2697
2698 rdev->mc.vram_is_ddr = false;
2699 if (rdev->flags & RADEON_IS_IGP)
2700 rdev->mc.vram_is_ddr = true;
2701 else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2702 rdev->mc.vram_is_ddr = true;
2703 if ((rdev->family == CHIP_RV100) ||
2704 (rdev->family == CHIP_RS100) ||
2705 (rdev->family == CHIP_RS200)) {
2706 tmp = RREG32(RADEON_MEM_CNTL);
2707 if (tmp & RV100_HALF_MODE) {
2708 rdev->mc.vram_width = 32;
2709 } else {
2710 rdev->mc.vram_width = 64;
2711 }
2712 if (rdev->flags & RADEON_SINGLE_CRTC) {
2713 rdev->mc.vram_width /= 4;
2714 rdev->mc.vram_is_ddr = true;
2715 }
2716 } else if (rdev->family <= CHIP_RV280) {
2717 tmp = RREG32(RADEON_MEM_CNTL);
2718 if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2719 rdev->mc.vram_width = 128;
2720 } else {
2721 rdev->mc.vram_width = 64;
2722 }
2723 } else {
2724 /* newer IGPs */
2725 rdev->mc.vram_width = 128;
2726 }
2727}
2728
Dave Airlie2a0f8912009-07-11 04:44:47 +10002729static u32 r100_get_accessible_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002730{
Dave Airlie2a0f8912009-07-11 04:44:47 +10002731 u32 aper_size;
2732 u8 byte;
2733
2734 aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2735
2736 /* Set HDP_APER_CNTL only on cards that are known not to be broken,
2737 * that is has the 2nd generation multifunction PCI interface
2738 */
2739 if (rdev->family == CHIP_RV280 ||
2740 rdev->family >= CHIP_RV350) {
2741 WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
2742 ~RADEON_HDP_APER_CNTL);
2743 DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
2744 return aper_size * 2;
2745 }
2746
2747 /* Older cards have all sorts of funny issues to deal with. First
2748 * check if it's a multifunction card by reading the PCI config
2749 * header type... Limit those to one aperture size
2750 */
2751 pci_read_config_byte(rdev->pdev, 0xe, &byte);
2752 if (byte & 0x80) {
2753 DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
2754 DRM_INFO("Limiting VRAM to one aperture\n");
2755 return aper_size;
2756 }
2757
2758 /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
2759 * have set it up. We don't write this as it's broken on some ASICs but
2760 * we expect the BIOS to have done the right thing (might be too optimistic...)
2761 */
2762 if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
2763 return aper_size * 2;
2764 return aper_size;
2765}
2766
2767void r100_vram_init_sizes(struct radeon_device *rdev)
2768{
2769 u64 config_aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002770
Jerome Glissed594e462010-02-17 21:54:29 +00002771 /* work out accessible VRAM */
Jordan Crouse01d73a62010-05-27 13:40:24 -06002772 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
2773 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00002774 rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
2775 /* FIXME we don't use the second aperture yet when we could use it */
2776 if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
2777 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002778 config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002779 if (rdev->flags & RADEON_IS_IGP) {
2780 uint32_t tom;
2781 /* read NB_TOM to get the amount of ram stolen for the GPU */
2782 tom = RREG32(RADEON_NB_TOM);
Dave Airlie7a50f012009-07-21 20:39:30 +10002783 rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
Dave Airlie7a50f012009-07-21 20:39:30 +10002784 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2785 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002786 } else {
Dave Airlie7a50f012009-07-21 20:39:30 +10002787 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002788 /* Some production boards of m6 will report 0
2789 * if it's 8 MB
2790 */
Dave Airlie7a50f012009-07-21 20:39:30 +10002791 if (rdev->mc.real_vram_size == 0) {
2792 rdev->mc.real_vram_size = 8192 * 1024;
2793 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002794 }
Jerome Glissed594e462010-02-17 21:54:29 +00002795 /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2796 * Novell bug 204882 + along with lots of ubuntu ones
2797 */
Alex Deucherb7d8cce2010-10-25 19:44:00 -04002798 if (rdev->mc.aper_size > config_aper_size)
2799 config_aper_size = rdev->mc.aper_size;
2800
Dave Airlie7a50f012009-07-21 20:39:30 +10002801 if (config_aper_size > rdev->mc.real_vram_size)
2802 rdev->mc.mc_vram_size = config_aper_size;
2803 else
2804 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002805 }
Dave Airlie2a0f8912009-07-11 04:44:47 +10002806}
2807
Dave Airlie28d52042009-09-21 14:33:58 +10002808void r100_vga_set_state(struct radeon_device *rdev, bool state)
2809{
2810 uint32_t temp;
2811
2812 temp = RREG32(RADEON_CONFIG_CNTL);
2813 if (state == false) {
Alex Deucherd75ee3b2011-01-24 23:24:59 -05002814 temp &= ~RADEON_CFG_VGA_RAM_EN;
2815 temp |= RADEON_CFG_VGA_IO_DIS;
Dave Airlie28d52042009-09-21 14:33:58 +10002816 } else {
Alex Deucherd75ee3b2011-01-24 23:24:59 -05002817 temp &= ~RADEON_CFG_VGA_IO_DIS;
Dave Airlie28d52042009-09-21 14:33:58 +10002818 }
2819 WREG32(RADEON_CONFIG_CNTL, temp);
2820}
2821
Jerome Glissed594e462010-02-17 21:54:29 +00002822void r100_mc_init(struct radeon_device *rdev)
Dave Airlie2a0f8912009-07-11 04:44:47 +10002823{
Jerome Glissed594e462010-02-17 21:54:29 +00002824 u64 base;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002825
Jerome Glissed594e462010-02-17 21:54:29 +00002826 r100_vram_get_type(rdev);
Dave Airlie2a0f8912009-07-11 04:44:47 +10002827 r100_vram_init_sizes(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00002828 base = rdev->mc.aper_base;
2829 if (rdev->flags & RADEON_IS_IGP)
2830 base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2831 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04002832 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00002833 if (!(rdev->flags & RADEON_IS_AGP))
2834 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04002835 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002836}
2837
2838
2839/*
2840 * Indirect registers accessor
2841 */
2842void r100_pll_errata_after_index(struct radeon_device *rdev)
2843{
Alex Deucher4ce91982010-06-30 12:13:55 -04002844 if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2845 (void)RREG32(RADEON_CLOCK_CNTL_DATA);
2846 (void)RREG32(RADEON_CRTC_GEN_CNTL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002847 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002848}
2849
2850static void r100_pll_errata_after_data(struct radeon_device *rdev)
2851{
2852 /* This workarounds is necessary on RV100, RS100 and RS200 chips
2853 * or the chip could hang on a subsequent access
2854 */
2855 if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
Arnd Bergmann4de833c2012-04-05 12:58:22 -06002856 mdelay(5);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002857 }
2858
2859 /* This function is required to workaround a hardware bug in some (all?)
2860 * revisions of the R300. This workaround should be called after every
2861 * CLOCK_CNTL_INDEX register access. If not, register reads afterward
2862 * may not be correct.
2863 */
2864 if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2865 uint32_t save, tmp;
2866
2867 save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2868 tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2869 WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2870 tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2871 WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2872 }
2873}
2874
2875uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2876{
2877 uint32_t data;
2878
2879 WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2880 r100_pll_errata_after_index(rdev);
2881 data = RREG32(RADEON_CLOCK_CNTL_DATA);
2882 r100_pll_errata_after_data(rdev);
2883 return data;
2884}
2885
2886void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2887{
2888 WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2889 r100_pll_errata_after_index(rdev);
2890 WREG32(RADEON_CLOCK_CNTL_DATA, v);
2891 r100_pll_errata_after_data(rdev);
2892}
2893
Jerome Glissed4550902009-10-01 10:12:06 +02002894void r100_set_safe_registers(struct radeon_device *rdev)
Jerome Glisse068a1172009-06-17 13:28:30 +02002895{
Dave Airlie551ebd82009-09-01 15:25:57 +10002896 if (ASIC_IS_RN50(rdev)) {
2897 rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2898 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2899 } else if (rdev->family < CHIP_R200) {
2900 rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2901 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2902 } else {
Jerome Glissed4550902009-10-01 10:12:06 +02002903 r200_set_safe_registers(rdev);
Dave Airlie551ebd82009-09-01 15:25:57 +10002904 }
Jerome Glisse068a1172009-06-17 13:28:30 +02002905}
2906
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002907/*
2908 * Debugfs info
2909 */
2910#if defined(CONFIG_DEBUG_FS)
2911static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2912{
2913 struct drm_info_node *node = (struct drm_info_node *) m->private;
2914 struct drm_device *dev = node->minor->dev;
2915 struct radeon_device *rdev = dev->dev_private;
2916 uint32_t reg, value;
2917 unsigned i;
2918
2919 seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2920 seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2921 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2922 for (i = 0; i < 64; i++) {
2923 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2924 reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2925 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2926 value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2927 seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2928 }
2929 return 0;
2930}
2931
2932static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2933{
2934 struct drm_info_node *node = (struct drm_info_node *) m->private;
2935 struct drm_device *dev = node->minor->dev;
2936 struct radeon_device *rdev = dev->dev_private;
Christian Könige32eb502011-10-23 12:56:27 +02002937 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002938 uint32_t rdp, wdp;
2939 unsigned count, i, j;
2940
Christian Könige32eb502011-10-23 12:56:27 +02002941 radeon_ring_free_size(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002942 rdp = RREG32(RADEON_CP_RB_RPTR);
2943 wdp = RREG32(RADEON_CP_RB_WPTR);
Christian Könige32eb502011-10-23 12:56:27 +02002944 count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002945 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2946 seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2947 seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
Christian Könige32eb502011-10-23 12:56:27 +02002948 seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002949 seq_printf(m, "%u dwords in ring\n", count);
2950 for (j = 0; j <= count; j++) {
Christian Könige32eb502011-10-23 12:56:27 +02002951 i = (rdp + j) & ring->ptr_mask;
2952 seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002953 }
2954 return 0;
2955}
2956
2957
2958static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2959{
2960 struct drm_info_node *node = (struct drm_info_node *) m->private;
2961 struct drm_device *dev = node->minor->dev;
2962 struct radeon_device *rdev = dev->dev_private;
2963 uint32_t csq_stat, csq2_stat, tmp;
2964 unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2965 unsigned i;
2966
2967 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2968 seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2969 csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2970 csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2971 r_rptr = (csq_stat >> 0) & 0x3ff;
2972 r_wptr = (csq_stat >> 10) & 0x3ff;
2973 ib1_rptr = (csq_stat >> 20) & 0x3ff;
2974 ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2975 ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2976 ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2977 seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2978 seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2979 seq_printf(m, "Ring rptr %u\n", r_rptr);
2980 seq_printf(m, "Ring wptr %u\n", r_wptr);
2981 seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2982 seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2983 seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2984 seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2985 /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2986 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2987 seq_printf(m, "Ring fifo:\n");
2988 for (i = 0; i < 256; i++) {
2989 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2990 tmp = RREG32(RADEON_CP_CSQ_DATA);
2991 seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2992 }
2993 seq_printf(m, "Indirect1 fifo:\n");
2994 for (i = 256; i <= 512; i++) {
2995 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2996 tmp = RREG32(RADEON_CP_CSQ_DATA);
2997 seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2998 }
2999 seq_printf(m, "Indirect2 fifo:\n");
3000 for (i = 640; i < ib1_wptr; i++) {
3001 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3002 tmp = RREG32(RADEON_CP_CSQ_DATA);
3003 seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
3004 }
3005 return 0;
3006}
3007
3008static int r100_debugfs_mc_info(struct seq_file *m, void *data)
3009{
3010 struct drm_info_node *node = (struct drm_info_node *) m->private;
3011 struct drm_device *dev = node->minor->dev;
3012 struct radeon_device *rdev = dev->dev_private;
3013 uint32_t tmp;
3014
3015 tmp = RREG32(RADEON_CONFIG_MEMSIZE);
3016 seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
3017 tmp = RREG32(RADEON_MC_FB_LOCATION);
3018 seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
3019 tmp = RREG32(RADEON_BUS_CNTL);
3020 seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
3021 tmp = RREG32(RADEON_MC_AGP_LOCATION);
3022 seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
3023 tmp = RREG32(RADEON_AGP_BASE);
3024 seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
3025 tmp = RREG32(RADEON_HOST_PATH_CNTL);
3026 seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
3027 tmp = RREG32(0x01D0);
3028 seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
3029 tmp = RREG32(RADEON_AIC_LO_ADDR);
3030 seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
3031 tmp = RREG32(RADEON_AIC_HI_ADDR);
3032 seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
3033 tmp = RREG32(0x01E4);
3034 seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
3035 return 0;
3036}
3037
3038static struct drm_info_list r100_debugfs_rbbm_list[] = {
3039 {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
3040};
3041
3042static struct drm_info_list r100_debugfs_cp_list[] = {
3043 {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
3044 {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
3045};
3046
3047static struct drm_info_list r100_debugfs_mc_info_list[] = {
3048 {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
3049};
3050#endif
3051
3052int r100_debugfs_rbbm_init(struct radeon_device *rdev)
3053{
3054#if defined(CONFIG_DEBUG_FS)
3055 return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
3056#else
3057 return 0;
3058#endif
3059}
3060
3061int r100_debugfs_cp_init(struct radeon_device *rdev)
3062{
3063#if defined(CONFIG_DEBUG_FS)
3064 return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
3065#else
3066 return 0;
3067#endif
3068}
3069
3070int r100_debugfs_mc_info_init(struct radeon_device *rdev)
3071{
3072#if defined(CONFIG_DEBUG_FS)
3073 return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
3074#else
3075 return 0;
3076#endif
3077}
Dave Airliee024e112009-06-24 09:48:08 +10003078
3079int r100_set_surface_reg(struct radeon_device *rdev, int reg,
3080 uint32_t tiling_flags, uint32_t pitch,
3081 uint32_t offset, uint32_t obj_size)
3082{
3083 int surf_index = reg * 16;
3084 int flags = 0;
3085
Dave Airliee024e112009-06-24 09:48:08 +10003086 if (rdev->family <= CHIP_RS200) {
3087 if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3088 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3089 flags |= RADEON_SURF_TILE_COLOR_BOTH;
3090 if (tiling_flags & RADEON_TILING_MACRO)
3091 flags |= RADEON_SURF_TILE_COLOR_MACRO;
3092 } else if (rdev->family <= CHIP_RV280) {
3093 if (tiling_flags & (RADEON_TILING_MACRO))
3094 flags |= R200_SURF_TILE_COLOR_MACRO;
3095 if (tiling_flags & RADEON_TILING_MICRO)
3096 flags |= R200_SURF_TILE_COLOR_MICRO;
3097 } else {
3098 if (tiling_flags & RADEON_TILING_MACRO)
3099 flags |= R300_SURF_TILE_MACRO;
3100 if (tiling_flags & RADEON_TILING_MICRO)
3101 flags |= R300_SURF_TILE_MICRO;
3102 }
3103
Michel Dänzerc88f9f02009-09-15 17:09:30 +02003104 if (tiling_flags & RADEON_TILING_SWAP_16BIT)
3105 flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
3106 if (tiling_flags & RADEON_TILING_SWAP_32BIT)
3107 flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
3108
Dave Airlief5c5f042010-06-11 14:40:16 +10003109 /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
3110 if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
3111 if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
3112 if (ASIC_IS_RN50(rdev))
3113 pitch /= 16;
3114 }
3115
3116 /* r100/r200 divide by 16 */
3117 if (rdev->family < CHIP_R300)
3118 flags |= pitch / 16;
3119 else
3120 flags |= pitch / 8;
3121
3122
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003123 DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
Dave Airliee024e112009-06-24 09:48:08 +10003124 WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
3125 WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
3126 WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
3127 return 0;
3128}
3129
3130void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
3131{
3132 int surf_index = reg * 16;
3133 WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
3134}
Jerome Glissec93bb852009-07-13 21:04:08 +02003135
3136void r100_bandwidth_update(struct radeon_device *rdev)
3137{
3138 fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
3139 fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
3140 fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
3141 uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
3142 fixed20_12 memtcas_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003143 dfixed_init(1),
3144 dfixed_init(2),
3145 dfixed_init(3),
3146 dfixed_init(0),
3147 dfixed_init_half(1),
3148 dfixed_init_half(2),
3149 dfixed_init(0),
Jerome Glissec93bb852009-07-13 21:04:08 +02003150 };
3151 fixed20_12 memtcas_rs480_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003152 dfixed_init(0),
3153 dfixed_init(1),
3154 dfixed_init(2),
3155 dfixed_init(3),
3156 dfixed_init(0),
3157 dfixed_init_half(1),
3158 dfixed_init_half(2),
3159 dfixed_init_half(3),
Jerome Glissec93bb852009-07-13 21:04:08 +02003160 };
3161 fixed20_12 memtcas2_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003162 dfixed_init(0),
3163 dfixed_init(1),
3164 dfixed_init(2),
3165 dfixed_init(3),
3166 dfixed_init(4),
3167 dfixed_init(5),
3168 dfixed_init(6),
3169 dfixed_init(7),
Jerome Glissec93bb852009-07-13 21:04:08 +02003170 };
3171 fixed20_12 memtrbs[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003172 dfixed_init(1),
3173 dfixed_init_half(1),
3174 dfixed_init(2),
3175 dfixed_init_half(2),
3176 dfixed_init(3),
3177 dfixed_init_half(3),
3178 dfixed_init(4),
3179 dfixed_init_half(4)
Jerome Glissec93bb852009-07-13 21:04:08 +02003180 };
3181 fixed20_12 memtrbs_r4xx[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003182 dfixed_init(4),
3183 dfixed_init(5),
3184 dfixed_init(6),
3185 dfixed_init(7),
3186 dfixed_init(8),
3187 dfixed_init(9),
3188 dfixed_init(10),
3189 dfixed_init(11)
Jerome Glissec93bb852009-07-13 21:04:08 +02003190 };
3191 fixed20_12 min_mem_eff;
3192 fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
3193 fixed20_12 cur_latency_mclk, cur_latency_sclk;
3194 fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
3195 disp_drain_rate2, read_return_rate;
3196 fixed20_12 time_disp1_drop_priority;
3197 int c;
3198 int cur_size = 16; /* in octawords */
3199 int critical_point = 0, critical_point2;
3200/* uint32_t read_return_rate, time_disp1_drop_priority; */
3201 int stop_req, max_stop_req;
3202 struct drm_display_mode *mode1 = NULL;
3203 struct drm_display_mode *mode2 = NULL;
3204 uint32_t pixel_bytes1 = 0;
3205 uint32_t pixel_bytes2 = 0;
3206
Alex Deucherf46c0122010-03-31 00:33:27 -04003207 radeon_update_display_priority(rdev);
3208
Jerome Glissec93bb852009-07-13 21:04:08 +02003209 if (rdev->mode_info.crtcs[0]->base.enabled) {
3210 mode1 = &rdev->mode_info.crtcs[0]->base.mode;
3211 pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
3212 }
Dave Airliedfee5612009-10-02 09:19:09 +10003213 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3214 if (rdev->mode_info.crtcs[1]->base.enabled) {
3215 mode2 = &rdev->mode_info.crtcs[1]->base.mode;
3216 pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
3217 }
Jerome Glissec93bb852009-07-13 21:04:08 +02003218 }
3219
Ben Skeggs68adac52010-04-28 11:46:42 +10003220 min_mem_eff.full = dfixed_const_8(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003221 /* get modes */
3222 if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
3223 uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
3224 mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
3225 mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
3226 /* check crtc enables */
3227 if (mode2)
3228 mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
3229 if (mode1)
3230 mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
3231 WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
3232 }
3233
3234 /*
3235 * determine is there is enough bw for current mode
3236 */
Alex Deucherf47299c2010-03-16 20:54:38 -04003237 sclk_ff = rdev->pm.sclk;
3238 mclk_ff = rdev->pm.mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02003239
3240 temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
Ben Skeggs68adac52010-04-28 11:46:42 +10003241 temp_ff.full = dfixed_const(temp);
3242 mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003243
3244 pix_clk.full = 0;
3245 pix_clk2.full = 0;
3246 peak_disp_bw.full = 0;
3247 if (mode1) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003248 temp_ff.full = dfixed_const(1000);
3249 pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
3250 pix_clk.full = dfixed_div(pix_clk, temp_ff);
3251 temp_ff.full = dfixed_const(pixel_bytes1);
3252 peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003253 }
3254 if (mode2) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003255 temp_ff.full = dfixed_const(1000);
3256 pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
3257 pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
3258 temp_ff.full = dfixed_const(pixel_bytes2);
3259 peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003260 }
3261
Ben Skeggs68adac52010-04-28 11:46:42 +10003262 mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003263 if (peak_disp_bw.full >= mem_bw.full) {
3264 DRM_ERROR("You may not have enough display bandwidth for current mode\n"
3265 "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
3266 }
3267
3268 /* Get values from the EXT_MEM_CNTL register...converting its contents. */
3269 temp = RREG32(RADEON_MEM_TIMING_CNTL);
3270 if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
3271 mem_trcd = ((temp >> 2) & 0x3) + 1;
3272 mem_trp = ((temp & 0x3)) + 1;
3273 mem_tras = ((temp & 0x70) >> 4) + 1;
3274 } else if (rdev->family == CHIP_R300 ||
3275 rdev->family == CHIP_R350) { /* r300, r350 */
3276 mem_trcd = (temp & 0x7) + 1;
3277 mem_trp = ((temp >> 8) & 0x7) + 1;
3278 mem_tras = ((temp >> 11) & 0xf) + 4;
3279 } else if (rdev->family == CHIP_RV350 ||
3280 rdev->family <= CHIP_RV380) {
3281 /* rv3x0 */
3282 mem_trcd = (temp & 0x7) + 3;
3283 mem_trp = ((temp >> 8) & 0x7) + 3;
3284 mem_tras = ((temp >> 11) & 0xf) + 6;
3285 } else if (rdev->family == CHIP_R420 ||
3286 rdev->family == CHIP_R423 ||
3287 rdev->family == CHIP_RV410) {
3288 /* r4xx */
3289 mem_trcd = (temp & 0xf) + 3;
3290 if (mem_trcd > 15)
3291 mem_trcd = 15;
3292 mem_trp = ((temp >> 8) & 0xf) + 3;
3293 if (mem_trp > 15)
3294 mem_trp = 15;
3295 mem_tras = ((temp >> 12) & 0x1f) + 6;
3296 if (mem_tras > 31)
3297 mem_tras = 31;
3298 } else { /* RV200, R200 */
3299 mem_trcd = (temp & 0x7) + 1;
3300 mem_trp = ((temp >> 8) & 0x7) + 1;
3301 mem_tras = ((temp >> 12) & 0xf) + 4;
3302 }
3303 /* convert to FF */
Ben Skeggs68adac52010-04-28 11:46:42 +10003304 trcd_ff.full = dfixed_const(mem_trcd);
3305 trp_ff.full = dfixed_const(mem_trp);
3306 tras_ff.full = dfixed_const(mem_tras);
Jerome Glissec93bb852009-07-13 21:04:08 +02003307
3308 /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
3309 temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
3310 data = (temp & (7 << 20)) >> 20;
3311 if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
3312 if (rdev->family == CHIP_RS480) /* don't think rs400 */
3313 tcas_ff = memtcas_rs480_ff[data];
3314 else
3315 tcas_ff = memtcas_ff[data];
3316 } else
3317 tcas_ff = memtcas2_ff[data];
3318
3319 if (rdev->family == CHIP_RS400 ||
3320 rdev->family == CHIP_RS480) {
3321 /* extra cas latency stored in bits 23-25 0-4 clocks */
3322 data = (temp >> 23) & 0x7;
3323 if (data < 5)
Ben Skeggs68adac52010-04-28 11:46:42 +10003324 tcas_ff.full += dfixed_const(data);
Jerome Glissec93bb852009-07-13 21:04:08 +02003325 }
3326
3327 if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
3328 /* on the R300, Tcas is included in Trbs.
3329 */
3330 temp = RREG32(RADEON_MEM_CNTL);
3331 data = (R300_MEM_NUM_CHANNELS_MASK & temp);
3332 if (data == 1) {
3333 if (R300_MEM_USE_CD_CH_ONLY & temp) {
3334 temp = RREG32(R300_MC_IND_INDEX);
3335 temp &= ~R300_MC_IND_ADDR_MASK;
3336 temp |= R300_MC_READ_CNTL_CD_mcind;
3337 WREG32(R300_MC_IND_INDEX, temp);
3338 temp = RREG32(R300_MC_IND_DATA);
3339 data = (R300_MEM_RBS_POSITION_C_MASK & temp);
3340 } else {
3341 temp = RREG32(R300_MC_READ_CNTL_AB);
3342 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3343 }
3344 } else {
3345 temp = RREG32(R300_MC_READ_CNTL_AB);
3346 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3347 }
3348 if (rdev->family == CHIP_RV410 ||
3349 rdev->family == CHIP_R420 ||
3350 rdev->family == CHIP_R423)
3351 trbs_ff = memtrbs_r4xx[data];
3352 else
3353 trbs_ff = memtrbs[data];
3354 tcas_ff.full += trbs_ff.full;
3355 }
3356
3357 sclk_eff_ff.full = sclk_ff.full;
3358
3359 if (rdev->flags & RADEON_IS_AGP) {
3360 fixed20_12 agpmode_ff;
Ben Skeggs68adac52010-04-28 11:46:42 +10003361 agpmode_ff.full = dfixed_const(radeon_agpmode);
3362 temp_ff.full = dfixed_const_666(16);
3363 sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003364 }
3365 /* TODO PCIE lanes may affect this - agpmode == 16?? */
3366
3367 if (ASIC_IS_R300(rdev)) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003368 sclk_delay_ff.full = dfixed_const(250);
Jerome Glissec93bb852009-07-13 21:04:08 +02003369 } else {
3370 if ((rdev->family == CHIP_RV100) ||
3371 rdev->flags & RADEON_IS_IGP) {
3372 if (rdev->mc.vram_is_ddr)
Ben Skeggs68adac52010-04-28 11:46:42 +10003373 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02003374 else
Ben Skeggs68adac52010-04-28 11:46:42 +10003375 sclk_delay_ff.full = dfixed_const(33);
Jerome Glissec93bb852009-07-13 21:04:08 +02003376 } else {
3377 if (rdev->mc.vram_width == 128)
Ben Skeggs68adac52010-04-28 11:46:42 +10003378 sclk_delay_ff.full = dfixed_const(57);
Jerome Glissec93bb852009-07-13 21:04:08 +02003379 else
Ben Skeggs68adac52010-04-28 11:46:42 +10003380 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02003381 }
3382 }
3383
Ben Skeggs68adac52010-04-28 11:46:42 +10003384 mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003385
3386 if (rdev->mc.vram_is_ddr) {
3387 if (rdev->mc.vram_width == 32) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003388 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02003389 c = 3;
3390 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10003391 k1.full = dfixed_const(20);
Jerome Glissec93bb852009-07-13 21:04:08 +02003392 c = 1;
3393 }
3394 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10003395 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02003396 c = 3;
3397 }
3398
Ben Skeggs68adac52010-04-28 11:46:42 +10003399 temp_ff.full = dfixed_const(2);
3400 mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
3401 temp_ff.full = dfixed_const(c);
3402 mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
3403 temp_ff.full = dfixed_const(4);
3404 mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
3405 mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003406 mc_latency_mclk.full += k1.full;
3407
Ben Skeggs68adac52010-04-28 11:46:42 +10003408 mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
3409 mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003410
3411 /*
3412 HW cursor time assuming worst case of full size colour cursor.
3413 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003414 temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
Jerome Glissec93bb852009-07-13 21:04:08 +02003415 temp_ff.full += trcd_ff.full;
3416 if (temp_ff.full < tras_ff.full)
3417 temp_ff.full = tras_ff.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003418 cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003419
Ben Skeggs68adac52010-04-28 11:46:42 +10003420 temp_ff.full = dfixed_const(cur_size);
3421 cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003422 /*
3423 Find the total latency for the display data.
3424 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003425 disp_latency_overhead.full = dfixed_const(8);
3426 disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003427 mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
3428 mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
3429
3430 if (mc_latency_mclk.full > mc_latency_sclk.full)
3431 disp_latency.full = mc_latency_mclk.full;
3432 else
3433 disp_latency.full = mc_latency_sclk.full;
3434
3435 /* setup Max GRPH_STOP_REQ default value */
3436 if (ASIC_IS_RV100(rdev))
3437 max_stop_req = 0x5c;
3438 else
3439 max_stop_req = 0x7c;
3440
3441 if (mode1) {
3442 /* CRTC1
3443 Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
3444 GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
3445 */
3446 stop_req = mode1->hdisplay * pixel_bytes1 / 16;
3447
3448 if (stop_req > max_stop_req)
3449 stop_req = max_stop_req;
3450
3451 /*
3452 Find the drain rate of the display buffer.
3453 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003454 temp_ff.full = dfixed_const((16/pixel_bytes1));
3455 disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003456
3457 /*
3458 Find the critical point of the display buffer.
3459 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003460 crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
3461 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003462
Ben Skeggs68adac52010-04-28 11:46:42 +10003463 critical_point = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003464
3465 if (rdev->disp_priority == 2) {
3466 critical_point = 0;
3467 }
3468
3469 /*
3470 The critical point should never be above max_stop_req-4. Setting
3471 GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3472 */
3473 if (max_stop_req - critical_point < 4)
3474 critical_point = 0;
3475
3476 if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3477 /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3478 critical_point = 0x10;
3479 }
3480
3481 temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3482 temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3483 temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3484 temp &= ~(RADEON_GRPH_START_REQ_MASK);
3485 if ((rdev->family == CHIP_R350) &&
3486 (stop_req > 0x15)) {
3487 stop_req -= 0x10;
3488 }
3489 temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3490 temp |= RADEON_GRPH_BUFFER_SIZE;
3491 temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
3492 RADEON_GRPH_CRITICAL_AT_SOF |
3493 RADEON_GRPH_STOP_CNTL);
3494 /*
3495 Write the result into the register.
3496 */
3497 WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3498 (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3499
3500#if 0
3501 if ((rdev->family == CHIP_RS400) ||
3502 (rdev->family == CHIP_RS480)) {
3503 /* attempt to program RS400 disp regs correctly ??? */
3504 temp = RREG32(RS400_DISP1_REG_CNTL);
3505 temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3506 RS400_DISP1_STOP_REQ_LEVEL_MASK);
3507 WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3508 (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3509 (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3510 temp = RREG32(RS400_DMIF_MEM_CNTL1);
3511 temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3512 RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3513 WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3514 (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3515 (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3516 }
3517#endif
3518
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003519 DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
Jerome Glissec93bb852009-07-13 21:04:08 +02003520 /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
3521 (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3522 }
3523
3524 if (mode2) {
3525 u32 grph2_cntl;
3526 stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3527
3528 if (stop_req > max_stop_req)
3529 stop_req = max_stop_req;
3530
3531 /*
3532 Find the drain rate of the display buffer.
3533 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003534 temp_ff.full = dfixed_const((16/pixel_bytes2));
3535 disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003536
3537 grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3538 grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3539 grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3540 grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3541 if ((rdev->family == CHIP_R350) &&
3542 (stop_req > 0x15)) {
3543 stop_req -= 0x10;
3544 }
3545 grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3546 grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3547 grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
3548 RADEON_GRPH_CRITICAL_AT_SOF |
3549 RADEON_GRPH_STOP_CNTL);
3550
3551 if ((rdev->family == CHIP_RS100) ||
3552 (rdev->family == CHIP_RS200))
3553 critical_point2 = 0;
3554 else {
3555 temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
Ben Skeggs68adac52010-04-28 11:46:42 +10003556 temp_ff.full = dfixed_const(temp);
3557 temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003558 if (sclk_ff.full < temp_ff.full)
3559 temp_ff.full = sclk_ff.full;
3560
3561 read_return_rate.full = temp_ff.full;
3562
3563 if (mode1) {
3564 temp_ff.full = read_return_rate.full - disp_drain_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003565 time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003566 } else {
3567 time_disp1_drop_priority.full = 0;
3568 }
3569 crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003570 crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
3571 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003572
Ben Skeggs68adac52010-04-28 11:46:42 +10003573 critical_point2 = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003574
3575 if (rdev->disp_priority == 2) {
3576 critical_point2 = 0;
3577 }
3578
3579 if (max_stop_req - critical_point2 < 4)
3580 critical_point2 = 0;
3581
3582 }
3583
3584 if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3585 /* some R300 cards have problem with this set to 0 */
3586 critical_point2 = 0x10;
3587 }
3588
3589 WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3590 (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3591
3592 if ((rdev->family == CHIP_RS400) ||
3593 (rdev->family == CHIP_RS480)) {
3594#if 0
3595 /* attempt to program RS400 disp2 regs correctly ??? */
3596 temp = RREG32(RS400_DISP2_REQ_CNTL1);
3597 temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3598 RS400_DISP2_STOP_REQ_LEVEL_MASK);
3599 WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3600 (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3601 (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3602 temp = RREG32(RS400_DISP2_REQ_CNTL2);
3603 temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3604 RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3605 WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3606 (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3607 (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3608#endif
3609 WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3610 WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3611 WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
3612 WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3613 }
3614
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003615 DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
Jerome Glissec93bb852009-07-13 21:04:08 +02003616 (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3617 }
3618}
Dave Airlie551ebd82009-09-01 15:25:57 +10003619
Christian Könige32eb502011-10-23 12:56:27 +02003620int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003621{
3622 uint32_t scratch;
3623 uint32_t tmp = 0;
3624 unsigned i;
3625 int r;
3626
3627 r = radeon_scratch_get(rdev, &scratch);
3628 if (r) {
3629 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
3630 return r;
3631 }
3632 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02003633 r = radeon_ring_lock(rdev, ring, 2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003634 if (r) {
3635 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
3636 radeon_scratch_free(rdev, scratch);
3637 return r;
3638 }
Christian Könige32eb502011-10-23 12:56:27 +02003639 radeon_ring_write(ring, PACKET0(scratch, 0));
3640 radeon_ring_write(ring, 0xDEADBEEF);
3641 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003642 for (i = 0; i < rdev->usec_timeout; i++) {
3643 tmp = RREG32(scratch);
3644 if (tmp == 0xDEADBEEF) {
3645 break;
3646 }
3647 DRM_UDELAY(1);
3648 }
3649 if (i < rdev->usec_timeout) {
3650 DRM_INFO("ring test succeeded in %d usecs\n", i);
3651 } else {
Alex Deucher369d7ec2011-01-17 18:08:58 +00003652 DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003653 scratch, tmp);
3654 r = -EINVAL;
3655 }
3656 radeon_scratch_free(rdev, scratch);
3657 return r;
3658}
3659
3660void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3661{
Christian Könige32eb502011-10-23 12:56:27 +02003662 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian König7b1f2482011-09-23 15:11:23 +02003663
Christian Könige32eb502011-10-23 12:56:27 +02003664 radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
3665 radeon_ring_write(ring, ib->gpu_addr);
3666 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003667}
3668
Alex Deucherf7128122012-02-23 17:53:45 -05003669int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003670{
Jerome Glissef2e39222012-05-09 15:35:02 +02003671 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003672 uint32_t scratch;
3673 uint32_t tmp = 0;
3674 unsigned i;
3675 int r;
3676
3677 r = radeon_scratch_get(rdev, &scratch);
3678 if (r) {
3679 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3680 return r;
3681 }
3682 WREG32(scratch, 0xCAFEDEAD);
Jerome Glisse69e130a2011-12-21 12:13:46 -05003683 r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003684 if (r) {
3685 return r;
3686 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003687 ib.ptr[0] = PACKET0(scratch, 0);
3688 ib.ptr[1] = 0xDEADBEEF;
3689 ib.ptr[2] = PACKET2(0);
3690 ib.ptr[3] = PACKET2(0);
3691 ib.ptr[4] = PACKET2(0);
3692 ib.ptr[5] = PACKET2(0);
3693 ib.ptr[6] = PACKET2(0);
3694 ib.ptr[7] = PACKET2(0);
3695 ib.length_dw = 8;
3696 r = radeon_ib_schedule(rdev, &ib);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003697 if (r) {
3698 radeon_scratch_free(rdev, scratch);
3699 radeon_ib_free(rdev, &ib);
3700 return r;
3701 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003702 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003703 if (r) {
3704 return r;
3705 }
3706 for (i = 0; i < rdev->usec_timeout; i++) {
3707 tmp = RREG32(scratch);
3708 if (tmp == 0xDEADBEEF) {
3709 break;
3710 }
3711 DRM_UDELAY(1);
3712 }
3713 if (i < rdev->usec_timeout) {
3714 DRM_INFO("ib test succeeded in %u usecs\n", i);
3715 } else {
Paul Bolle62f288c2011-02-19 22:34:00 +01003716 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003717 scratch, tmp);
3718 r = -EINVAL;
3719 }
3720 radeon_scratch_free(rdev, scratch);
3721 radeon_ib_free(rdev, &ib);
3722 return r;
3723}
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003724
3725void r100_ib_fini(struct radeon_device *rdev)
3726{
Jerome Glisseb15ba512011-11-15 11:48:34 -05003727 radeon_ib_pool_suspend(rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003728 radeon_ib_pool_fini(rdev);
3729}
3730
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003731void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
3732{
3733 /* Shutdown CP we shouldn't need to do that but better be safe than
3734 * sorry
3735 */
Christian Könige32eb502011-10-23 12:56:27 +02003736 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003737 WREG32(R_000740_CP_CSQ_CNTL, 0);
3738
3739 /* Save few CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003740 save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003741 save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
3742 save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
3743 save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
3744 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3745 save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
3746 save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
3747 }
3748
3749 /* Disable VGA aperture access */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003750 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003751 /* Disable cursor, overlay, crtc */
3752 WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
3753 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
3754 S_000054_CRTC_DISPLAY_DIS(1));
3755 WREG32(R_000050_CRTC_GEN_CNTL,
3756 (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
3757 S_000050_CRTC_DISP_REQ_EN_B(1));
3758 WREG32(R_000420_OV0_SCALE_CNTL,
3759 C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
3760 WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
3761 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3762 WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
3763 S_000360_CUR2_LOCK(1));
3764 WREG32(R_0003F8_CRTC2_GEN_CNTL,
3765 (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
3766 S_0003F8_CRTC2_DISPLAY_DIS(1) |
3767 S_0003F8_CRTC2_DISP_REQ_EN_B(1));
3768 WREG32(R_000360_CUR2_OFFSET,
3769 C_000360_CUR2_LOCK & save->CUR2_OFFSET);
3770 }
3771}
3772
3773void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
3774{
3775 /* Update base address for crtc */
Jerome Glissed594e462010-02-17 21:54:29 +00003776 WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003777 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
Jerome Glissed594e462010-02-17 21:54:29 +00003778 WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003779 }
3780 /* Restore CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003781 WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003782 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
3783 WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
3784 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3785 WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
3786 }
3787}
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003788
3789void r100_vga_render_disable(struct radeon_device *rdev)
3790{
Jerome Glissed4550902009-10-01 10:12:06 +02003791 u32 tmp;
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003792
Jerome Glissed4550902009-10-01 10:12:06 +02003793 tmp = RREG8(R_0003C2_GENMO_WT);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003794 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3795}
Jerome Glissed4550902009-10-01 10:12:06 +02003796
3797static void r100_debugfs(struct radeon_device *rdev)
3798{
3799 int r;
3800
3801 r = r100_debugfs_mc_info_init(rdev);
3802 if (r)
3803 dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3804}
3805
3806static void r100_mc_program(struct radeon_device *rdev)
3807{
3808 struct r100_mc_save save;
3809
3810 /* Stops all mc clients */
3811 r100_mc_stop(rdev, &save);
3812 if (rdev->flags & RADEON_IS_AGP) {
3813 WREG32(R_00014C_MC_AGP_LOCATION,
3814 S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3815 S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3816 WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3817 if (rdev->family > CHIP_RV200)
3818 WREG32(R_00015C_AGP_BASE_2,
3819 upper_32_bits(rdev->mc.agp_base) & 0xff);
3820 } else {
3821 WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3822 WREG32(R_000170_AGP_BASE, 0);
3823 if (rdev->family > CHIP_RV200)
3824 WREG32(R_00015C_AGP_BASE_2, 0);
3825 }
3826 /* Wait for mc idle */
3827 if (r100_mc_wait_for_idle(rdev))
3828 dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3829 /* Program MC, should be a 32bits limited address space */
3830 WREG32(R_000148_MC_FB_LOCATION,
3831 S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3832 S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3833 r100_mc_resume(rdev, &save);
3834}
3835
3836void r100_clock_startup(struct radeon_device *rdev)
3837{
3838 u32 tmp;
3839
3840 if (radeon_dynclks != -1 && radeon_dynclks)
3841 radeon_legacy_set_clock_gating(rdev, 1);
3842 /* We need to force on some of the block */
3843 tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3844 tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3845 if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3846 tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3847 WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3848}
3849
3850static int r100_startup(struct radeon_device *rdev)
3851{
3852 int r;
3853
Alex Deucher92cde002009-12-04 10:55:12 -05003854 /* set common regs */
3855 r100_set_common_regs(rdev);
3856 /* program mc */
Jerome Glissed4550902009-10-01 10:12:06 +02003857 r100_mc_program(rdev);
3858 /* Resume clock */
3859 r100_clock_startup(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003860 /* Initialize GART (initialize after TTM so we can allocate
3861 * memory through TTM but finalize after TTM) */
Dave Airlie17e15b02009-11-05 15:36:53 +10003862 r100_enable_bm(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003863 if (rdev->flags & RADEON_IS_PCI) {
3864 r = r100_pci_gart_enable(rdev);
3865 if (r)
3866 return r;
3867 }
Alex Deucher724c80e2010-08-27 18:25:25 -04003868
3869 /* allocate wb buffer */
3870 r = radeon_wb_init(rdev);
3871 if (r)
3872 return r;
3873
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003874 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3875 if (r) {
3876 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3877 return r;
3878 }
3879
Jerome Glissed4550902009-10-01 10:12:06 +02003880 /* Enable IRQ */
Jerome Glissed4550902009-10-01 10:12:06 +02003881 r100_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +01003882 rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glissed4550902009-10-01 10:12:06 +02003883 /* 1M ring buffer */
3884 r = r100_cp_init(rdev, 1024 * 1024);
3885 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01003886 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
Jerome Glissed4550902009-10-01 10:12:06 +02003887 return r;
3888 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05003889
3890 r = radeon_ib_pool_start(rdev);
3891 if (r)
3892 return r;
3893
Christian König7bd560e2012-05-02 15:11:12 +02003894 r = radeon_ib_ring_tests(rdev);
3895 if (r)
Jerome Glissed4550902009-10-01 10:12:06 +02003896 return r;
Jerome Glisseb15ba512011-11-15 11:48:34 -05003897
Jerome Glissed4550902009-10-01 10:12:06 +02003898 return 0;
3899}
3900
3901int r100_resume(struct radeon_device *rdev)
3902{
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003903 int r;
3904
Jerome Glissed4550902009-10-01 10:12:06 +02003905 /* Make sur GART are not working */
3906 if (rdev->flags & RADEON_IS_PCI)
3907 r100_pci_gart_disable(rdev);
3908 /* Resume clock before doing reset */
3909 r100_clock_startup(rdev);
3910 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00003911 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02003912 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3913 RREG32(R_000E40_RBBM_STATUS),
3914 RREG32(R_0007C0_CP_STAT));
3915 }
3916 /* post */
3917 radeon_combios_asic_init(rdev->ddev);
3918 /* Resume clock after posting */
3919 r100_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +10003920 /* Initialize surface registers */
3921 radeon_surface_init(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003922
3923 rdev->accel_working = true;
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003924 r = r100_startup(rdev);
3925 if (r) {
3926 rdev->accel_working = false;
3927 }
3928 return r;
Jerome Glissed4550902009-10-01 10:12:06 +02003929}
3930
3931int r100_suspend(struct radeon_device *rdev)
3932{
Jerome Glisseb15ba512011-11-15 11:48:34 -05003933 radeon_ib_pool_suspend(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003934 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003935 radeon_wb_disable(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003936 r100_irq_disable(rdev);
3937 if (rdev->flags & RADEON_IS_PCI)
3938 r100_pci_gart_disable(rdev);
3939 return 0;
3940}
3941
3942void r100_fini(struct radeon_device *rdev)
3943{
Jerome Glissed4550902009-10-01 10:12:06 +02003944 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003945 radeon_wb_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003946 r100_ib_fini(rdev);
3947 radeon_gem_fini(rdev);
3948 if (rdev->flags & RADEON_IS_PCI)
3949 r100_pci_gart_fini(rdev);
Jerome Glissed0269ed2010-01-07 16:08:32 +01003950 radeon_agp_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003951 radeon_irq_kms_fini(rdev);
3952 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003953 radeon_bo_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003954 radeon_atombios_fini(rdev);
3955 kfree(rdev->bios);
3956 rdev->bios = NULL;
3957}
3958
Dave Airlie4c712e62010-07-15 12:13:50 +10003959/*
3960 * Due to how kexec works, it can leave the hw fully initialised when it
3961 * boots the new kernel. However doing our init sequence with the CP and
3962 * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
3963 * do some quick sanity checks and restore sane values to avoid this
3964 * problem.
3965 */
3966void r100_restore_sanity(struct radeon_device *rdev)
3967{
3968 u32 tmp;
3969
3970 tmp = RREG32(RADEON_CP_CSQ_CNTL);
3971 if (tmp) {
3972 WREG32(RADEON_CP_CSQ_CNTL, 0);
3973 }
3974 tmp = RREG32(RADEON_CP_RB_CNTL);
3975 if (tmp) {
3976 WREG32(RADEON_CP_RB_CNTL, 0);
3977 }
3978 tmp = RREG32(RADEON_SCRATCH_UMSK);
3979 if (tmp) {
3980 WREG32(RADEON_SCRATCH_UMSK, 0);
3981 }
3982}
3983
Jerome Glissed4550902009-10-01 10:12:06 +02003984int r100_init(struct radeon_device *rdev)
3985{
3986 int r;
3987
Jerome Glissed4550902009-10-01 10:12:06 +02003988 /* Register debugfs file specific to this group of asics */
3989 r100_debugfs(rdev);
3990 /* Disable VGA */
3991 r100_vga_render_disable(rdev);
3992 /* Initialize scratch registers */
3993 radeon_scratch_init(rdev);
3994 /* Initialize surface registers */
3995 radeon_surface_init(rdev);
Dave Airlie4c712e62010-07-15 12:13:50 +10003996 /* sanity check some register to avoid hangs like after kexec */
3997 r100_restore_sanity(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003998 /* TODO: disable VGA need to use VGA request */
3999 /* BIOS*/
4000 if (!radeon_get_bios(rdev)) {
4001 if (ASIC_IS_AVIVO(rdev))
4002 return -EINVAL;
4003 }
4004 if (rdev->is_atom_bios) {
4005 dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
4006 return -EINVAL;
4007 } else {
4008 r = radeon_combios_init(rdev);
4009 if (r)
4010 return r;
4011 }
4012 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00004013 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02004014 dev_warn(rdev->dev,
4015 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4016 RREG32(R_000E40_RBBM_STATUS),
4017 RREG32(R_0007C0_CP_STAT));
4018 }
4019 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +10004020 if (radeon_boot_test_post_card(rdev) == false)
4021 return -EINVAL;
Jerome Glissed4550902009-10-01 10:12:06 +02004022 /* Set asic errata */
4023 r100_errata(rdev);
4024 /* Initialize clocks */
4025 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +00004026 /* initialize AGP */
4027 if (rdev->flags & RADEON_IS_AGP) {
4028 r = radeon_agp_init(rdev);
4029 if (r) {
4030 radeon_agp_disable(rdev);
4031 }
4032 }
4033 /* initialize VRAM */
4034 r100_mc_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004035 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00004036 r = radeon_fence_driver_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004037 if (r)
4038 return r;
4039 r = radeon_irq_kms_init(rdev);
4040 if (r)
4041 return r;
4042 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01004043 r = radeon_bo_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004044 if (r)
4045 return r;
4046 if (rdev->flags & RADEON_IS_PCI) {
4047 r = r100_pci_gart_init(rdev);
4048 if (r)
4049 return r;
4050 }
4051 r100_set_safe_registers(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05004052
4053 r = radeon_ib_pool_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004054 rdev->accel_working = true;
Jerome Glisseb15ba512011-11-15 11:48:34 -05004055 if (r) {
4056 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
4057 rdev->accel_working = false;
4058 }
4059
Jerome Glissed4550902009-10-01 10:12:06 +02004060 r = r100_startup(rdev);
4061 if (r) {
4062 /* Somethings want wront with the accel init stop accel */
4063 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glissed4550902009-10-01 10:12:06 +02004064 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04004065 radeon_wb_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004066 r100_ib_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01004067 radeon_irq_kms_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004068 if (rdev->flags & RADEON_IS_PCI)
4069 r100_pci_gart_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004070 rdev->accel_working = false;
4071 }
4072 return 0;
4073}
Andi Kleen6fcbef72011-10-13 16:08:42 -07004074
4075uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
4076{
4077 if (reg < rdev->rmmio_size)
4078 return readl(((void __iomem *)rdev->rmmio) + reg);
4079 else {
4080 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
4081 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
4082 }
4083}
4084
4085void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
4086{
4087 if (reg < rdev->rmmio_size)
4088 writel(v, ((void __iomem *)rdev->rmmio) + reg);
4089 else {
4090 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
4091 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
4092 }
4093}
4094
4095u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
4096{
4097 if (reg < rdev->rio_mem_size)
4098 return ioread32(rdev->rio_mem + reg);
4099 else {
4100 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
4101 return ioread32(rdev->rio_mem + RADEON_MM_DATA);
4102 }
4103}
4104
4105void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
4106{
4107 if (reg < rdev->rio_mem_size)
4108 iowrite32(v, rdev->rio_mem + reg);
4109 else {
4110 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
4111 iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
4112 }
4113}