blob: 3d727a8a23bc8013749458c4a870da618ca7d772 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
Hyok S. Choiafeb90c2006-01-13 21:05:25 +00006 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
Nicolas Pitre70b6f2b2007-12-04 14:33:33 +010014 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Nicolas Pitref09b9972005-10-29 21:44:55 +010018#include <asm/memory.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/glue.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <asm/vfpmacros.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010021#include <mach/entry-macro.S>
Russell Kingd6551e82006-06-21 13:31:52 +010022#include <asm/thread_notify.h>
Catalin Marinasc4c57162009-02-16 11:42:09 +010023#include <asm/unwind.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#include "entry-header.S"
26
27/*
Russell King187a51a2005-05-21 18:14:44 +010028 * Interrupt handling. Preserves r7, r8, r9
29 */
30 .macro irq_handler
Dan Williamsf80dff92007-02-16 22:16:32 +010031 get_irqnr_preamble r5, lr
Russell King187a51a2005-05-21 18:14:44 +0100321: get_irqnr_and_base r0, r6, r5, lr
33 movne r1, sp
34 @
35 @ routine called with r0 = irq number, r1 = struct pt_regs *
36 @
Catalin Marinasb86040a2009-07-24 12:32:54 +010037 adrne lr, BSYM(1b)
Russell King187a51a2005-05-21 18:14:44 +010038 bne asm_do_IRQ
Russell King791be9b2005-05-21 18:16:44 +010039
40#ifdef CONFIG_SMP
41 /*
42 * XXX
43 *
44 * this macro assumes that irqstat (r6) and base (r5) are
45 * preserved from get_irqnr_and_base above
46 */
47 test_for_ipi r0, r6, r5, lr
48 movne r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +010049 adrne lr, BSYM(1b)
Russell King791be9b2005-05-21 18:16:44 +010050 bne do_IPI
Russell King37ee16a2005-11-08 19:08:05 +000051
52#ifdef CONFIG_LOCAL_TIMERS
53 test_for_ltirq r0, r6, r5, lr
54 movne r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +010055 adrne lr, BSYM(1b)
Russell King37ee16a2005-11-08 19:08:05 +000056 bne do_local_timer
57#endif
Russell King791be9b2005-05-21 18:16:44 +010058#endif
59
Russell King187a51a2005-05-21 18:14:44 +010060 .endm
61
Nicolas Pitre785d3cd2007-12-03 15:27:56 -050062#ifdef CONFIG_KPROBES
63 .section .kprobes.text,"ax",%progbits
64#else
65 .text
66#endif
67
Russell King187a51a2005-05-21 18:14:44 +010068/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 * Invalid mode handlers
70 */
Russell Kingccea7a12005-05-31 22:22:32 +010071 .macro inv_entry, reason
72 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +010073 ARM( stmib sp, {r1 - lr} )
74 THUMB( stmia sp, {r0 - r12} )
75 THUMB( str sp, [sp, #S_SP] )
76 THUMB( str lr, [sp, #S_LR] )
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 mov r1, #\reason
78 .endm
79
80__pabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +010081 inv_entry BAD_PREFETCH
82 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +010083ENDPROC(__pabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85__dabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +010086 inv_entry BAD_DATA
87 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +010088ENDPROC(__dabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90__irq_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +010091 inv_entry BAD_IRQ
92 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +010093ENDPROC(__irq_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
95__und_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +010096 inv_entry BAD_UNDEFINSTR
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Russell Kingccea7a12005-05-31 22:22:32 +010098 @
99 @ XXX fall through to common_invalid
100 @
101
102@
103@ common_invalid - generic code for failed exception (re-entrant version of handlers)
104@
105common_invalid:
106 zero_fp
107
108 ldmia r0, {r4 - r6}
109 add r0, sp, #S_PC @ here for interlock avoidance
110 mov r7, #-1 @ "" "" "" ""
111 str r4, [sp] @ save preserved r0
112 stmia r0, {r5 - r7} @ lr_<exception>,
113 @ cpsr_<exception>, "old_r0"
114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 mov r0, sp
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 b bad_mode
Catalin Marinas93ed3972008-08-28 11:22:32 +0100117ENDPROC(__und_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
119/*
120 * SVC mode handlers
121 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000122
123#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
124#define SPFIX(code...) code
125#else
126#define SPFIX(code...)
127#endif
128
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500129 .macro svc_entry, stack_hole=0
Catalin Marinasc4c57162009-02-16 11:42:09 +0100130 UNWIND(.fnstart )
131 UNWIND(.save {r0 - pc} )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100132 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
133#ifdef CONFIG_THUMB2_KERNEL
134 SPFIX( str r0, [sp] ) @ temporarily saved
135 SPFIX( mov r0, sp )
136 SPFIX( tst r0, #4 ) @ test original stack alignment
137 SPFIX( ldr r0, [sp] ) @ restored
138#else
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000139 SPFIX( tst sp, #4 )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100140#endif
141 SPFIX( subeq sp, sp, #4 )
142 stmia sp, {r1 - r12}
Russell Kingccea7a12005-05-31 22:22:32 +0100143
144 ldmia r0, {r1 - r3}
Catalin Marinasb86040a2009-07-24 12:32:54 +0100145 add r5, sp, #S_SP - 4 @ here for interlock avoidance
Russell Kingccea7a12005-05-31 22:22:32 +0100146 mov r4, #-1 @ "" "" "" ""
Catalin Marinasb86040a2009-07-24 12:32:54 +0100147 add r0, sp, #(S_FRAME_SIZE + \stack_hole - 4)
148 SPFIX( addeq r0, r0, #4 )
149 str r1, [sp, #-4]! @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100150 @ from the exception stack
151
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 mov r1, lr
153
154 @
155 @ We are now ready to fill in the remaining blanks on the stack:
156 @
157 @ r0 - sp_svc
158 @ r1 - lr_svc
159 @ r2 - lr_<exception>, already fixed up for correct return/restart
160 @ r3 - spsr_<exception>
161 @ r4 - orig_r0 (see pt_regs definition in ptrace.h)
162 @
163 stmia r5, {r0 - r4}
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200164
165 asm_trace_hardirqs_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 .endm
167
168 .align 5
169__dabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100170 svc_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
172 @
173 @ get ready to re-enable interrupts if appropriate
174 @
175 mrs r9, cpsr
176 tst r3, #PSR_I_BIT
177 biceq r9, r9, #PSR_I_BIT
178
179 @
180 @ Call the processor-specific abort handler:
181 @
182 @ r2 - aborted context pc
183 @ r3 - aborted context cpsr
184 @
185 @ The abort handler must return the aborted address in r0, and
186 @ the fault status register in r1. r9 must be preserved.
187 @
Paul Brook48d79272008-04-18 22:43:07 +0100188#ifdef MULTI_DABORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 ldr r4, .LCprocfns
190 mov lr, pc
Paul Brook48d79272008-04-18 22:43:07 +0100191 ldr pc, [r4, #PROCESSOR_DABT_FUNC]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192#else
Paul Brook48d79272008-04-18 22:43:07 +0100193 bl CPU_DABORT_HANDLER
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#endif
195
196 @
197 @ set desired IRQ state, then call main handler
198 @
199 msr cpsr_c, r9
200 mov r2, sp
201 bl do_DataAbort
202
203 @
204 @ IRQs off again before pulling preserved data off the stack
205 @
Russell King1ec42c02005-04-26 15:18:26 +0100206 disable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
208 @
209 @ restore SPSR and restart the instruction
210 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100211 ldr r2, [sp, #S_PSR]
212 svc_exit r2 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100213 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100214ENDPROC(__dabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
216 .align 5
217__irq_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100218 svc_entry
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220#ifdef CONFIG_PREEMPT
Russell King706fdd92005-05-21 18:15:45 +0100221 get_thread_info tsk
222 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
223 add r7, r8, #1 @ increment it
224 str r7, [tsk, #TI_PREEMPT]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225#endif
Russell Kingccea7a12005-05-31 22:22:32 +0100226
Russell King187a51a2005-05-21 18:14:44 +0100227 irq_handler
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228#ifdef CONFIG_PREEMPT
Russell King28fab1a2008-04-13 17:47:35 +0100229 str r8, [tsk, #TI_PREEMPT] @ restore preempt count
Russell King706fdd92005-05-21 18:15:45 +0100230 ldr r0, [tsk, #TI_FLAGS] @ get flags
Russell King28fab1a2008-04-13 17:47:35 +0100231 teq r8, #0 @ if preempt count != 0
232 movne r0, #0 @ force flags to 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 tst r0, #_TIF_NEED_RESCHED
234 blne svc_preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100236 ldr r4, [sp, #S_PSR] @ irqs are already disabled
Russell King7ad1bcb2006-08-27 12:07:02 +0100237#ifdef CONFIG_TRACE_IRQFLAGS
Catalin Marinasb86040a2009-07-24 12:32:54 +0100238 tst r4, #PSR_I_BIT
Russell King7ad1bcb2006-08-27 12:07:02 +0100239 bleq trace_hardirqs_on
240#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100241 svc_exit r4 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100242 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100243ENDPROC(__irq_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
245 .ltorg
246
247#ifdef CONFIG_PREEMPT
248svc_preempt:
Russell King28fab1a2008-04-13 17:47:35 +0100249 mov r8, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501: bl preempt_schedule_irq @ irq en/disable is done inside
Russell King706fdd92005-05-21 18:15:45 +0100251 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 tst r0, #_TIF_NEED_RESCHED
Russell King28fab1a2008-04-13 17:47:35 +0100253 moveq pc, r8 @ go again
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 b 1b
255#endif
256
257 .align 5
258__und_svc:
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500259#ifdef CONFIG_KPROBES
260 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
261 @ it obviously needs free stack space which then will belong to
262 @ the saved context.
263 svc_entry 64
264#else
Russell Kingccea7a12005-05-31 22:22:32 +0100265 svc_entry
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500266#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
268 @
269 @ call emulation code, which returns using r9 if it has emulated
270 @ the instruction, or the more conventional lr if we are to treat
271 @ this as a real undefined instruction
272 @
273 @ r0 - instruction
274 @
275 ldr r0, [r2, #-4]
Catalin Marinasb86040a2009-07-24 12:32:54 +0100276 adr r9, BSYM(1f)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 bl call_fpe
278
279 mov r0, sp @ struct pt_regs *regs
280 bl do_undefinstr
281
282 @
283 @ IRQs off again before pulling preserved data off the stack
284 @
Russell King1ec42c02005-04-26 15:18:26 +01002851: disable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
287 @
288 @ restore SPSR and restart the instruction
289 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100290 ldr r2, [sp, #S_PSR] @ Get SVC cpsr
291 svc_exit r2 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100292 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100293ENDPROC(__und_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
295 .align 5
296__pabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100297 svc_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
299 @
300 @ re-enable interrupts if appropriate
301 @
302 mrs r9, cpsr
303 tst r3, #PSR_I_BIT
304 biceq r9, r9, #PSR_I_BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305
306 @
307 @ set args, then call main handler
308 @
309 @ r0 - address of faulting instruction
310 @ r1 - pointer to registers on stack
311 @
Paul Brook48d79272008-04-18 22:43:07 +0100312#ifdef MULTI_PABORT
313 mov r0, r2 @ pass address of aborted instruction.
314 ldr r4, .LCprocfns
315 mov lr, pc
316 ldr pc, [r4, #PROCESSOR_PABT_FUNC]
317#else
318 CPU_PABORT_HANDLER(r0, r2)
319#endif
320 msr cpsr_c, r9 @ Maybe enable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 mov r1, sp @ regs
322 bl do_PrefetchAbort @ call abort handler
323
324 @
325 @ IRQs off again before pulling preserved data off the stack
326 @
Russell King1ec42c02005-04-26 15:18:26 +0100327 disable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328
329 @
330 @ restore SPSR and restart the instruction
331 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100332 ldr r2, [sp, #S_PSR]
333 svc_exit r2 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100334 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100335ENDPROC(__pabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
337 .align 5
Russell King49f680e2005-05-31 18:02:00 +0100338.LCcralign:
339 .word cr_alignment
Paul Brook48d79272008-04-18 22:43:07 +0100340#ifdef MULTI_DABORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341.LCprocfns:
342 .word processor
343#endif
344.LCfp:
345 .word fp_enter
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
347/*
348 * User mode handlers
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000349 *
350 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000352
353#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
354#error "sizeof(struct pt_regs) must be a multiple of 8"
355#endif
356
Russell Kingccea7a12005-05-31 22:22:32 +0100357 .macro usr_entry
Catalin Marinasc4c57162009-02-16 11:42:09 +0100358 UNWIND(.fnstart )
359 UNWIND(.cantunwind ) @ don't unwind the user space
Russell Kingccea7a12005-05-31 22:22:32 +0100360 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +0100361 ARM( stmib sp, {r1 - r12} )
362 THUMB( stmia sp, {r0 - r12} )
Russell Kingccea7a12005-05-31 22:22:32 +0100363
364 ldmia r0, {r1 - r3}
365 add r0, sp, #S_PC @ here for interlock avoidance
366 mov r4, #-1 @ "" "" "" ""
367
368 str r1, [sp] @ save the "real" r0 copied
369 @ from the exception stack
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
371 @
372 @ We are now ready to fill in the remaining blanks on the stack:
373 @
374 @ r2 - lr_<exception>, already fixed up for correct return/restart
375 @ r3 - spsr_<exception>
376 @ r4 - orig_r0 (see pt_regs definition in ptrace.h)
377 @
378 @ Also, separately save sp_usr and lr_usr
379 @
Russell Kingccea7a12005-05-31 22:22:32 +0100380 stmia r0, {r2 - r4}
Catalin Marinasb86040a2009-07-24 12:32:54 +0100381 ARM( stmdb r0, {sp, lr}^ )
382 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
384 @
385 @ Enable the alignment trap while in kernel mode
386 @
Russell King49f680e2005-05-31 18:02:00 +0100387 alignment_trap r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388
389 @
390 @ Clear FP to mark the first stack frame
391 @
392 zero_fp
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200393
394 asm_trace_hardirqs_off
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 .endm
396
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100397 .macro kuser_cmpxchg_check
398#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
399#ifndef CONFIG_MMU
400#warning "NPTL on non MMU needs fixing"
401#else
402 @ Make sure our user space atomic helper is restarted
403 @ if it was interrupted in a critical region. Here we
404 @ perform a quick test inline since it should be false
405 @ 99.9999% of the time. The rest is done out of line.
406 cmp r2, #TASK_SIZE
407 blhs kuser_cmpxchg_fixup
408#endif
409#endif
410 .endm
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 .align 5
413__dabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100414 usr_entry
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100415 kuser_cmpxchg_check
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
417 @
418 @ Call the processor-specific abort handler:
419 @
420 @ r2 - aborted context pc
421 @ r3 - aborted context cpsr
422 @
423 @ The abort handler must return the aborted address in r0, and
424 @ the fault status register in r1.
425 @
Paul Brook48d79272008-04-18 22:43:07 +0100426#ifdef MULTI_DABORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 ldr r4, .LCprocfns
428 mov lr, pc
Paul Brook48d79272008-04-18 22:43:07 +0100429 ldr pc, [r4, #PROCESSOR_DABT_FUNC]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430#else
Paul Brook48d79272008-04-18 22:43:07 +0100431 bl CPU_DABORT_HANDLER
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432#endif
433
434 @
435 @ IRQs on, then call the main handler
436 @
Russell King1ec42c02005-04-26 15:18:26 +0100437 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 mov r2, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100439 adr lr, BSYM(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 b do_DataAbort
Catalin Marinasc4c57162009-02-16 11:42:09 +0100441 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100442ENDPROC(__dabt_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
444 .align 5
445__irq_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100446 usr_entry
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100447 kuser_cmpxchg_check
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 get_thread_info tsk
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450#ifdef CONFIG_PREEMPT
Russell King706fdd92005-05-21 18:15:45 +0100451 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
452 add r7, r8, #1 @ increment it
453 str r7, [tsk, #TI_PREEMPT]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454#endif
Russell Kingccea7a12005-05-31 22:22:32 +0100455
Russell King187a51a2005-05-21 18:14:44 +0100456 irq_handler
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457#ifdef CONFIG_PREEMPT
Russell King706fdd92005-05-21 18:15:45 +0100458 ldr r0, [tsk, #TI_PREEMPT]
459 str r8, [tsk, #TI_PREEMPT]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 teq r0, r7
Catalin Marinasb86040a2009-07-24 12:32:54 +0100461 ARM( strne r0, [r0, -r0] )
462 THUMB( movne r0, #0 )
463 THUMB( strne r0, [r0] )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464#endif
Russell King7ad1bcb2006-08-27 12:07:02 +0100465#ifdef CONFIG_TRACE_IRQFLAGS
466 bl trace_hardirqs_on
467#endif
Russell Kingccea7a12005-05-31 22:22:32 +0100468
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 mov why, #0
470 b ret_to_user
Catalin Marinasc4c57162009-02-16 11:42:09 +0100471 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100472ENDPROC(__irq_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473
474 .ltorg
475
476 .align 5
477__und_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100478 usr_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 @
481 @ fall through to the emulation code, which returns using r9 if
482 @ it has emulated the instruction, or the more conventional lr
483 @ if we are to treat this as a real undefined instruction
484 @
485 @ r0 - instruction
486 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100487 adr r9, BSYM(ret_from_exception)
488 adr lr, BSYM(__und_usr_unknown)
Paul Brookcb170a42008-04-18 22:43:08 +0100489 tst r3, #PSR_T_BIT @ Thumb mode?
Catalin Marinasb86040a2009-07-24 12:32:54 +0100490 itet eq @ explicit IT needed for the 1f label
Paul Brookcb170a42008-04-18 22:43:08 +0100491 subeq r4, r2, #4 @ ARM instr at LR - 4
492 subne r4, r2, #2 @ Thumb instr at LR - 2
4931: ldreqt r0, [r4]
Catalin Marinas26584852009-05-30 14:00:18 +0100494#ifdef CONFIG_CPU_ENDIAN_BE8
495 reveq r0, r0 @ little endian instruction
496#endif
Paul Brookcb170a42008-04-18 22:43:08 +0100497 beq call_fpe
498 @ Thumb instruction
499#if __LINUX_ARM_ARCH__ >= 7
Catalin Marinasb86040a2009-07-24 12:32:54 +01005002:
501 ARM( ldrht r5, [r4], #2 )
502 THUMB( ldrht r5, [r4] )
503 THUMB( add r4, r4, #2 )
Paul Brookcb170a42008-04-18 22:43:08 +0100504 and r0, r5, #0xf800 @ mask bits 111x x... .... ....
505 cmp r0, #0xe800 @ 32bit instruction if xx != 0
506 blo __und_usr_unknown
5073: ldrht r0, [r4]
508 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
509 orr r0, r0, r5, lsl #16
510#else
511 b __und_usr_unknown
512#endif
Catalin Marinasc4c57162009-02-16 11:42:09 +0100513 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100514ENDPROC(__und_usr)
Paul Brookcb170a42008-04-18 22:43:08 +0100515
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 @
517 @ fallthrough to call_fpe
518 @
519
520/*
521 * The out of line fixup for the ldrt above.
522 */
523 .section .fixup, "ax"
Paul Brookcb170a42008-04-18 22:43:08 +01005244: mov pc, r9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 .previous
526 .section __ex_table,"a"
Paul Brookcb170a42008-04-18 22:43:08 +0100527 .long 1b, 4b
528#if __LINUX_ARM_ARCH__ >= 7
529 .long 2b, 4b
530 .long 3b, 4b
531#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 .previous
533
534/*
535 * Check whether the instruction is a co-processor instruction.
536 * If yes, we need to call the relevant co-processor handler.
537 *
538 * Note that we don't do a full check here for the co-processor
539 * instructions; all instructions with bit 27 set are well
540 * defined. The only instructions that should fault are the
541 * co-processor instructions. However, we have to watch out
542 * for the ARM6/ARM7 SWI bug.
543 *
Catalin Marinasb5872db2008-01-10 19:16:17 +0100544 * NEON is a special case that has to be handled here. Not all
545 * NEON instructions are co-processor instructions, so we have
546 * to make a special case of checking for them. Plus, there's
547 * five groups of them, so we have a table of mask/opcode pairs
548 * to check against, and if any match then we branch off into the
549 * NEON handler code.
550 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 * Emulators may wish to make use of the following registers:
552 * r0 = instruction opcode.
553 * r2 = PC+4
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000554 * r9 = normal "successful" return address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 * r10 = this threads thread_info structure.
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000556 * lr = unrecognised instruction return address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 */
Paul Brookcb170a42008-04-18 22:43:08 +0100558 @
559 @ Fall-through from Thumb-2 __und_usr
560 @
561#ifdef CONFIG_NEON
562 adr r6, .LCneon_thumb_opcodes
563 b 2f
564#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565call_fpe:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100566#ifdef CONFIG_NEON
Paul Brookcb170a42008-04-18 22:43:08 +0100567 adr r6, .LCneon_arm_opcodes
Catalin Marinasb5872db2008-01-10 19:16:17 +01005682:
569 ldr r7, [r6], #4 @ mask value
570 cmp r7, #0 @ end mask?
571 beq 1f
572 and r8, r0, r7
573 ldr r7, [r6], #4 @ opcode bits matching in mask
574 cmp r8, r7 @ NEON instruction?
575 bne 2b
576 get_thread_info r10
577 mov r7, #1
578 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
579 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
580 b do_vfp @ let VFP handler handle this
5811:
582#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
Paul Brookcb170a42008-04-18 22:43:08 +0100584 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
586 and r8, r0, #0x0f000000 @ mask out op-code bits
587 teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)?
588#endif
589 moveq pc, lr
590 get_thread_info r10 @ get current thread
591 and r8, r0, #0x00000f00 @ mask out CP number
Catalin Marinasb86040a2009-07-24 12:32:54 +0100592 THUMB( lsr r8, r8, #8 )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 mov r7, #1
594 add r6, r10, #TI_USED_CP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100595 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
596 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597#ifdef CONFIG_IWMMXT
598 @ Test if we need to give access to iWMMXt coprocessors
599 ldr r5, [r10, #TI_FLAGS]
600 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
601 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
602 bcs iwmmxt_task_enable
603#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100604 ARM( add pc, pc, r8, lsr #6 )
605 THUMB( lsl r8, r8, #2 )
606 THUMB( add pc, r8 )
607 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
Catalin Marinasb86040a2009-07-24 12:32:54 +0100609 W(mov) pc, lr @ CP#0
610 W(b) do_fpe @ CP#1 (FPE)
611 W(b) do_fpe @ CP#2 (FPE)
612 W(mov) pc, lr @ CP#3
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100613#ifdef CONFIG_CRUNCH
614 b crunch_task_enable @ CP#4 (MaverickCrunch)
615 b crunch_task_enable @ CP#5 (MaverickCrunch)
616 b crunch_task_enable @ CP#6 (MaverickCrunch)
617#else
Catalin Marinasb86040a2009-07-24 12:32:54 +0100618 W(mov) pc, lr @ CP#4
619 W(mov) pc, lr @ CP#5
620 W(mov) pc, lr @ CP#6
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100621#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100622 W(mov) pc, lr @ CP#7
623 W(mov) pc, lr @ CP#8
624 W(mov) pc, lr @ CP#9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625#ifdef CONFIG_VFP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100626 W(b) do_vfp @ CP#10 (VFP)
627 W(b) do_vfp @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628#else
Catalin Marinasb86040a2009-07-24 12:32:54 +0100629 W(mov) pc, lr @ CP#10 (VFP)
630 W(mov) pc, lr @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100632 W(mov) pc, lr @ CP#12
633 W(mov) pc, lr @ CP#13
634 W(mov) pc, lr @ CP#14 (Debug)
635 W(mov) pc, lr @ CP#15 (Control)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636
Catalin Marinasb5872db2008-01-10 19:16:17 +0100637#ifdef CONFIG_NEON
638 .align 6
639
Paul Brookcb170a42008-04-18 22:43:08 +0100640.LCneon_arm_opcodes:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100641 .word 0xfe000000 @ mask
642 .word 0xf2000000 @ opcode
643
644 .word 0xff100000 @ mask
645 .word 0xf4000000 @ opcode
646
647 .word 0x00000000 @ mask
648 .word 0x00000000 @ opcode
Paul Brookcb170a42008-04-18 22:43:08 +0100649
650.LCneon_thumb_opcodes:
651 .word 0xef000000 @ mask
652 .word 0xef000000 @ opcode
653
654 .word 0xff100000 @ mask
655 .word 0xf9000000 @ opcode
656
657 .word 0x00000000 @ mask
658 .word 0x00000000 @ opcode
Catalin Marinasb5872db2008-01-10 19:16:17 +0100659#endif
660
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661do_fpe:
Russell King5d25ac02006-03-15 12:33:43 +0000662 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 ldr r4, .LCfp
664 add r10, r10, #TI_FPSTATE @ r10 = workspace
665 ldr pc, [r4] @ Call FP module USR entry point
666
667/*
668 * The FP module is called with these registers set:
669 * r0 = instruction
670 * r2 = PC+4
671 * r9 = normal "successful" return address
672 * r10 = FP workspace
673 * lr = unrecognised FP instruction return address
674 */
675
676 .data
677ENTRY(fp_enter)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000678 .word no_fp
Nicolas Pitre785d3cd2007-12-03 15:27:56 -0500679 .previous
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000681no_fp: mov pc, lr
682
683__und_usr_unknown:
Russell Kingecbab712009-01-27 23:20:00 +0000684 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100686 adr lr, BSYM(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 b do_undefinstr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100688ENDPROC(__und_usr_unknown)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689
690 .align 5
691__pabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100692 usr_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693
Paul Brook48d79272008-04-18 22:43:07 +0100694#ifdef MULTI_PABORT
695 mov r0, r2 @ pass address of aborted instruction.
696 ldr r4, .LCprocfns
697 mov lr, pc
698 ldr pc, [r4, #PROCESSOR_PABT_FUNC]
699#else
700 CPU_PABORT_HANDLER(r0, r2)
701#endif
Russell King1ec42c02005-04-26 15:18:26 +0100702 enable_irq @ Enable interrupts
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 mov r1, sp @ regs
704 bl do_PrefetchAbort @ call abort handler
Catalin Marinasc4c57162009-02-16 11:42:09 +0100705 UNWIND(.fnend )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706 /* fall through */
707/*
708 * This is the return code to user mode for abort handlers
709 */
710ENTRY(ret_from_exception)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100711 UNWIND(.fnstart )
712 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 get_thread_info tsk
714 mov why, #0
715 b ret_to_user
Catalin Marinasc4c57162009-02-16 11:42:09 +0100716 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100717ENDPROC(__pabt_usr)
718ENDPROC(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
720/*
721 * Register switch for ARMv3 and ARMv4 processors
722 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
723 * previous and next are guaranteed not to be the same.
724 */
725ENTRY(__switch_to)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100726 UNWIND(.fnstart )
727 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 add ip, r1, #TI_CPU_SAVE
729 ldr r3, [r2, #TI_TP_VALUE]
Catalin Marinasb86040a2009-07-24 12:32:54 +0100730 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
731 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
732 THUMB( str sp, [ip], #4 )
733 THUMB( str lr, [ip], #4 )
Russell Kingd6551e82006-06-21 13:31:52 +0100734#ifdef CONFIG_MMU
735 ldr r6, [r2, #TI_CPU_DOMAIN]
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000736#endif
Russell Kingb8763862005-08-10 14:52:52 +0100737#if __LINUX_ARM_ARCH__ >= 6
Russell King43cc1982006-02-22 21:13:28 +0000738#ifdef CONFIG_CPU_32v6K
Russell Kingb8763862005-08-10 14:52:52 +0100739 clrex
740#else
Russell King73394322005-09-23 21:49:58 +0100741 strex r5, r4, [ip] @ Clear exclusive monitor
Russell Kingb8763862005-08-10 14:52:52 +0100742#endif
743#endif
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100744#if defined(CONFIG_HAS_TLS_REG)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100745 mcr p15, 0, r3, c13, c0, 3 @ set TLS register
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +0100746#elif !defined(CONFIG_TLS_REG_EMUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 mov r4, #0xffff0fff
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100748 str r3, [r4, #-15] @ TLS val at 0xffff0ff0
749#endif
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000750#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000752#endif
Russell Kingd6551e82006-06-21 13:31:52 +0100753 mov r5, r0
754 add r4, r2, #TI_CPU_SAVE
755 ldr r0, =thread_notify_head
756 mov r1, #THREAD_NOTIFY_SWITCH
757 bl atomic_notifier_call_chain
Catalin Marinasb86040a2009-07-24 12:32:54 +0100758 THUMB( mov ip, r4 )
Russell Kingd6551e82006-06-21 13:31:52 +0100759 mov r0, r5
Catalin Marinasb86040a2009-07-24 12:32:54 +0100760 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
761 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
762 THUMB( ldr sp, [ip], #4 )
763 THUMB( ldr pc, [ip] )
Catalin Marinasc4c57162009-02-16 11:42:09 +0100764 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100765ENDPROC(__switch_to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766
767 __INIT
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100768
769/*
770 * User helpers.
771 *
772 * These are segment of kernel provided user code reachable from user space
773 * at a fixed address in kernel memory. This is used to provide user space
774 * with some operations which require kernel help because of unimplemented
775 * native feature and/or instructions in many ARM CPUs. The idea is for
776 * this code to be executed directly in user mode for best efficiency but
777 * which is too intimate with the kernel counter part to be left to user
778 * libraries. In fact this code might even differ from one CPU to another
779 * depending on the available instruction set and restrictions like on
780 * SMP systems. In other words, the kernel reserves the right to change
781 * this code as needed without warning. Only the entry points and their
782 * results are guaranteed to be stable.
783 *
784 * Each segment is 32-byte aligned and will be moved to the top of the high
785 * vector page. New segments (if ever needed) must be added in front of
786 * existing ones. This mechanism should be used only for things that are
787 * really small and justified, and not be abused freely.
788 *
789 * User space is expected to implement those things inline when optimizing
790 * for a processor that has the necessary native support, but only if such
791 * resulting binaries are already to be incompatible with earlier ARM
792 * processors due to the use of unsupported instructions other than what
793 * is provided here. In other words don't make binaries unable to run on
794 * earlier processors just for the sake of not using these kernel helpers
795 * if your compiled code is not going to use the new instructions for other
796 * purpose.
797 */
Catalin Marinasb86040a2009-07-24 12:32:54 +0100798 THUMB( .arm )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100799
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100800 .macro usr_ret, reg
801#ifdef CONFIG_ARM_THUMB
802 bx \reg
803#else
804 mov pc, \reg
805#endif
806 .endm
807
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100808 .align 5
809 .globl __kuser_helper_start
810__kuser_helper_start:
811
812/*
813 * Reference prototype:
814 *
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000815 * void __kernel_memory_barrier(void)
816 *
817 * Input:
818 *
819 * lr = return address
820 *
821 * Output:
822 *
823 * none
824 *
825 * Clobbered:
826 *
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100827 * none
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000828 *
829 * Definition and user space usage example:
830 *
831 * typedef void (__kernel_dmb_t)(void);
832 * #define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
833 *
834 * Apply any needed memory barrier to preserve consistency with data modified
835 * manually and __kuser_cmpxchg usage.
836 *
837 * This could be used as follows:
838 *
839 * #define __kernel_dmb() \
840 * asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
Paul Brook6896eec2006-03-28 22:19:29 +0100841 * : : : "r0", "lr","cc" )
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000842 */
843
844__kuser_memory_barrier: @ 0xffff0fa0
Russell Kingbac4e962009-05-25 20:58:00 +0100845 smp_dmb
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100846 usr_ret lr
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000847
848 .align 5
849
850/*
851 * Reference prototype:
852 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100853 * int __kernel_cmpxchg(int oldval, int newval, int *ptr)
854 *
855 * Input:
856 *
857 * r0 = oldval
858 * r1 = newval
859 * r2 = ptr
860 * lr = return address
861 *
862 * Output:
863 *
864 * r0 = returned value (zero or non-zero)
865 * C flag = set if r0 == 0, clear if r0 != 0
866 *
867 * Clobbered:
868 *
869 * r3, ip, flags
870 *
871 * Definition and user space usage example:
872 *
873 * typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
874 * #define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
875 *
876 * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
877 * Return zero if *ptr was changed or non-zero if no exchange happened.
878 * The C flag is also set if *ptr was changed to allow for assembly
879 * optimization in the calling code.
880 *
Nicolas Pitre5964eae2006-02-08 21:19:37 +0000881 * Notes:
882 *
883 * - This routine already includes memory barriers as needed.
884 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100885 * For example, a user space atomic_add implementation could look like this:
886 *
887 * #define atomic_add(ptr, val) \
888 * ({ register unsigned int *__ptr asm("r2") = (ptr); \
889 * register unsigned int __result asm("r1"); \
890 * asm volatile ( \
891 * "1: @ atomic_add\n\t" \
892 * "ldr r0, [r2]\n\t" \
893 * "mov r3, #0xffff0fff\n\t" \
894 * "add lr, pc, #4\n\t" \
895 * "add r1, r0, %2\n\t" \
896 * "add pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
897 * "bcc 1b" \
898 * : "=&r" (__result) \
899 * : "r" (__ptr), "rIL" (val) \
900 * : "r0","r3","ip","lr","cc","memory" ); \
901 * __result; })
902 */
903
904__kuser_cmpxchg: @ 0xffff0fc0
905
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100906#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100907
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100908 /*
909 * Poor you. No fast solution possible...
910 * The kernel itself must perform the operation.
911 * A special ghost syscall is used for that (see traps.c).
912 */
Nicolas Pitre5e097442006-01-18 22:38:49 +0000913 stmfd sp!, {r7, lr}
914 mov r7, #0xff00 @ 0xfff0 into r7 for EABI
915 orr r7, r7, #0xf0
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100916 swi #0x9ffff0
Nicolas Pitre5e097442006-01-18 22:38:49 +0000917 ldmfd sp!, {r7, pc}
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100918
919#elif __LINUX_ARM_ARCH__ < 6
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100920
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000921#ifdef CONFIG_MMU
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100922
923 /*
924 * The only thing that can break atomicity in this cmpxchg
925 * implementation is either an IRQ or a data abort exception
926 * causing another process/thread to be scheduled in the middle
927 * of the critical sequence. To prevent this, code is added to
928 * the IRQ and data abort exception handlers to set the pc back
929 * to the beginning of the critical section if it is found to be
930 * within that critical section (see kuser_cmpxchg_fixup).
931 */
9321: ldr r3, [r2] @ load current val
933 subs r3, r3, r0 @ compare with oldval
9342: streq r1, [r2] @ store newval if eq
935 rsbs r0, r3, #0 @ set return val and C flag
936 usr_ret lr
937
938 .text
939kuser_cmpxchg_fixup:
940 @ Called from kuser_cmpxchg_check macro.
941 @ r2 = address of interrupted insn (must be preserved).
942 @ sp = saved regs. r7 and r8 are clobbered.
943 @ 1b = first critical insn, 2b = last critical insn.
944 @ If r2 >= 1b and r2 <= 2b then saved pc_usr is set to 1b.
945 mov r7, #0xffff0fff
946 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
947 subs r8, r2, r7
948 rsbcss r8, r8, #(2b - 1b)
949 strcs r7, [sp, #S_PC]
950 mov pc, lr
951 .previous
952
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000953#else
954#warning "NPTL on non MMU needs fixing"
955 mov r0, #-1
956 adds r0, r0, #0
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100957 usr_ret lr
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100958#endif
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100959
960#else
961
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000962#ifdef CONFIG_SMP
963 mcr p15, 0, r0, c7, c10, 5 @ dmb
964#endif
Nicolas Pitreb49c0f22007-11-20 17:20:29 +01009651: ldrex r3, [r2]
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100966 subs r3, r3, r0
967 strexeq r3, r1, [r2]
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100968 teqeq r3, #1
969 beq 1b
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100970 rsbs r0, r3, #0
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100971 /* beware -- each __kuser slot must be 8 instructions max */
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000972#ifdef CONFIG_SMP
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100973 b __kuser_memory_barrier
974#else
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100975 usr_ret lr
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100976#endif
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100977
978#endif
979
980 .align 5
981
982/*
983 * Reference prototype:
984 *
985 * int __kernel_get_tls(void)
986 *
987 * Input:
988 *
989 * lr = return address
990 *
991 * Output:
992 *
993 * r0 = TLS value
994 *
995 * Clobbered:
996 *
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100997 * none
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100998 *
999 * Definition and user space usage example:
1000 *
1001 * typedef int (__kernel_get_tls_t)(void);
1002 * #define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
1003 *
1004 * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
1005 *
1006 * This could be used as follows:
1007 *
1008 * #define __kernel_get_tls() \
1009 * ({ register unsigned int __val asm("r0"); \
1010 * asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
1011 * : "=r" (__val) : : "lr","cc" ); \
1012 * __val; })
1013 */
1014
1015__kuser_get_tls: @ 0xffff0fe0
1016
Nicolas Pitre4b0e07a2005-05-05 23:24:45 +01001017#if !defined(CONFIG_HAS_TLS_REG) && !defined(CONFIG_TLS_REG_EMUL)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001018 ldr r0, [pc, #(16 - 8)] @ TLS stored at 0xffff0ff0
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001019#else
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001020 mrc p15, 0, r0, c13, c0, 3 @ read TLS register
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001021#endif
Nicolas Pitreba9b5d72006-08-18 17:20:15 +01001022 usr_ret lr
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001023
1024 .rep 5
1025 .word 0 @ pad up to __kuser_helper_version
1026 .endr
1027
1028/*
1029 * Reference declaration:
1030 *
1031 * extern unsigned int __kernel_helper_version;
1032 *
1033 * Definition and user space usage example:
1034 *
1035 * #define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
1036 *
1037 * User space may read this to determine the curent number of helpers
1038 * available.
1039 */
1040
1041__kuser_helper_version: @ 0xffff0ffc
1042 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
1043
1044 .globl __kuser_helper_end
1045__kuser_helper_end:
1046
Catalin Marinasb86040a2009-07-24 12:32:54 +01001047 THUMB( .thumb )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +01001048
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049/*
1050 * Vector stubs.
1051 *
Russell King79335232005-04-26 15:17:42 +01001052 * This code is copied to 0xffff0200 so we can use branches in the
1053 * vectors, rather than ldr's. Note that this code must not
1054 * exceed 0x300 bytes.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 *
1056 * Common stub entry macro:
1057 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
Russell Kingccea7a12005-05-31 22:22:32 +01001058 *
1059 * SP points to a minimal amount of processor-private memory, the address
1060 * of which is copied into r0 for the mode specific abort handler.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001062 .macro vector_stub, name, mode, correction=0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 .align 5
1064
1065vector_\name:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066 .if \correction
1067 sub lr, lr, #\correction
1068 .endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069
Russell Kingccea7a12005-05-31 22:22:32 +01001070 @
1071 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1072 @ (parent CPSR)
1073 @
1074 stmia sp, {r0, lr} @ save r0, lr
1075 mrs lr, spsr
1076 str lr, [sp, #8] @ save spsr
1077
1078 @
1079 @ Prepare for SVC32 mode. IRQs remain disabled.
1080 @
1081 mrs r0, cpsr
Catalin Marinasb86040a2009-07-24 12:32:54 +01001082 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
Russell Kingccea7a12005-05-31 22:22:32 +01001083 msr spsr_cxsf, r0
1084
1085 @
1086 @ the branch table must immediately follow this code
1087 @
Russell Kingccea7a12005-05-31 22:22:32 +01001088 and lr, lr, #0x0f
Catalin Marinasb86040a2009-07-24 12:32:54 +01001089 THUMB( adr r0, 1f )
1090 THUMB( ldr lr, [r0, lr, lsl #2] )
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001091 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +01001092 ARM( ldr lr, [pc, lr, lsl #2] )
Russell Kingccea7a12005-05-31 22:22:32 +01001093 movs pc, lr @ branch to handler in SVC mode
Catalin Marinas93ed3972008-08-28 11:22:32 +01001094ENDPROC(vector_\name)
Catalin Marinas88987ef2009-07-24 12:32:52 +01001095
1096 .align 2
1097 @ handler addresses follow this label
10981:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 .endm
1100
Russell King79335232005-04-26 15:17:42 +01001101 .globl __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102__stubs_start:
1103/*
1104 * Interrupt dispatcher
1105 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001106 vector_stub irq, IRQ_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107
1108 .long __irq_usr @ 0 (USR_26 / USR_32)
1109 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1110 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1111 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1112 .long __irq_invalid @ 4
1113 .long __irq_invalid @ 5
1114 .long __irq_invalid @ 6
1115 .long __irq_invalid @ 7
1116 .long __irq_invalid @ 8
1117 .long __irq_invalid @ 9
1118 .long __irq_invalid @ a
1119 .long __irq_invalid @ b
1120 .long __irq_invalid @ c
1121 .long __irq_invalid @ d
1122 .long __irq_invalid @ e
1123 .long __irq_invalid @ f
1124
1125/*
1126 * Data abort dispatcher
1127 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1128 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001129 vector_stub dabt, ABT_MODE, 8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130
1131 .long __dabt_usr @ 0 (USR_26 / USR_32)
1132 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1133 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1134 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1135 .long __dabt_invalid @ 4
1136 .long __dabt_invalid @ 5
1137 .long __dabt_invalid @ 6
1138 .long __dabt_invalid @ 7
1139 .long __dabt_invalid @ 8
1140 .long __dabt_invalid @ 9
1141 .long __dabt_invalid @ a
1142 .long __dabt_invalid @ b
1143 .long __dabt_invalid @ c
1144 .long __dabt_invalid @ d
1145 .long __dabt_invalid @ e
1146 .long __dabt_invalid @ f
1147
1148/*
1149 * Prefetch abort dispatcher
1150 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1151 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001152 vector_stub pabt, ABT_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153
1154 .long __pabt_usr @ 0 (USR_26 / USR_32)
1155 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1156 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1157 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1158 .long __pabt_invalid @ 4
1159 .long __pabt_invalid @ 5
1160 .long __pabt_invalid @ 6
1161 .long __pabt_invalid @ 7
1162 .long __pabt_invalid @ 8
1163 .long __pabt_invalid @ 9
1164 .long __pabt_invalid @ a
1165 .long __pabt_invalid @ b
1166 .long __pabt_invalid @ c
1167 .long __pabt_invalid @ d
1168 .long __pabt_invalid @ e
1169 .long __pabt_invalid @ f
1170
1171/*
1172 * Undef instr entry dispatcher
1173 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1174 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001175 vector_stub und, UND_MODE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176
1177 .long __und_usr @ 0 (USR_26 / USR_32)
1178 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1179 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1180 .long __und_svc @ 3 (SVC_26 / SVC_32)
1181 .long __und_invalid @ 4
1182 .long __und_invalid @ 5
1183 .long __und_invalid @ 6
1184 .long __und_invalid @ 7
1185 .long __und_invalid @ 8
1186 .long __und_invalid @ 9
1187 .long __und_invalid @ a
1188 .long __und_invalid @ b
1189 .long __und_invalid @ c
1190 .long __und_invalid @ d
1191 .long __und_invalid @ e
1192 .long __und_invalid @ f
1193
1194 .align 5
1195
1196/*=============================================================================
1197 * Undefined FIQs
1198 *-----------------------------------------------------------------------------
1199 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1200 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1201 * Basically to switch modes, we *HAVE* to clobber one register... brain
1202 * damage alert! I don't think that we can execute any code in here in any
1203 * other mode than FIQ... Ok you can switch to another mode, but you can't
1204 * get out of that mode without clobbering one register.
1205 */
1206vector_fiq:
1207 disable_fiq
1208 subs pc, lr, #4
1209
1210/*=============================================================================
1211 * Address exception handler
1212 *-----------------------------------------------------------------------------
1213 * These aren't too critical.
1214 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1215 */
1216
1217vector_addrexcptn:
1218 b vector_addrexcptn
1219
1220/*
1221 * We group all the following data together to optimise
1222 * for CPUs with separate I & D caches.
1223 */
1224 .align 5
1225
1226.LCvswi:
1227 .word vector_swi
1228
Russell King79335232005-04-26 15:17:42 +01001229 .globl __stubs_end
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230__stubs_end:
1231
Russell King79335232005-04-26 15:17:42 +01001232 .equ stubs_offset, __vectors_start + 0x200 - __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233
Russell King79335232005-04-26 15:17:42 +01001234 .globl __vectors_start
1235__vectors_start:
Catalin Marinasb86040a2009-07-24 12:32:54 +01001236 ARM( swi SYS_ERROR0 )
1237 THUMB( svc #0 )
1238 THUMB( nop )
1239 W(b) vector_und + stubs_offset
1240 W(ldr) pc, .LCvswi + stubs_offset
1241 W(b) vector_pabt + stubs_offset
1242 W(b) vector_dabt + stubs_offset
1243 W(b) vector_addrexcptn + stubs_offset
1244 W(b) vector_irq + stubs_offset
1245 W(b) vector_fiq + stubs_offset
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
Russell King79335232005-04-26 15:17:42 +01001247 .globl __vectors_end
1248__vectors_end:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
1250 .data
1251
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 .globl cr_alignment
1253 .globl cr_no_alignment
1254cr_alignment:
1255 .space 4
1256cr_no_alignment:
1257 .space 4