| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 1 | /* | 
| Robin Getz | 96f1050 | 2009-09-24 14:11:24 +0000 | [diff] [blame] | 2 |  * Blackfin power management | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 3 |  * | 
| Robin Getz | 96f1050 | 2009-09-24 14:11:24 +0000 | [diff] [blame] | 4 |  * Copyright 2006-2009 Analog Devices Inc. | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 5 |  * | 
| Robin Getz | 96f1050 | 2009-09-24 14:11:24 +0000 | [diff] [blame] | 6 |  * Licensed under the GPL-2 | 
 | 7 |  * based on arm/mach-omap/pm.c | 
 | 8 |  *    Copyright 2001, Cliff Brake <cbrake@accelent.com> and others | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 9 |  */ | 
 | 10 |  | 
| Rafael J. Wysocki | 95d9ffb | 2007-10-18 03:04:39 -0700 | [diff] [blame] | 11 | #include <linux/suspend.h> | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 12 | #include <linux/sched.h> | 
 | 13 | #include <linux/proc_fs.h> | 
| Mike Frysinger | 1f83b8f | 2007-07-12 22:58:21 +0800 | [diff] [blame] | 14 | #include <linux/io.h> | 
 | 15 | #include <linux/irq.h> | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 16 |  | 
| Yi Li | eb7bd9c | 2009-08-07 01:20:58 +0000 | [diff] [blame] | 17 | #include <asm/cplb.h> | 
| Michael Hennerich | fd92348 | 2007-06-11 16:39:40 +0800 | [diff] [blame] | 18 | #include <asm/gpio.h> | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 19 | #include <asm/dma.h> | 
 | 20 | #include <asm/dpmc.h> | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 21 |  | 
 | 22 | #ifdef CONFIG_PM_WAKEUP_GPIO_POLAR_H | 
 | 23 | #define WAKEUP_TYPE	PM_WAKE_HIGH | 
 | 24 | #endif | 
 | 25 |  | 
 | 26 | #ifdef CONFIG_PM_WAKEUP_GPIO_POLAR_L | 
 | 27 | #define WAKEUP_TYPE	PM_WAKE_LOW | 
 | 28 | #endif | 
 | 29 |  | 
 | 30 | #ifdef CONFIG_PM_WAKEUP_GPIO_POLAR_EDGE_F | 
 | 31 | #define WAKEUP_TYPE	PM_WAKE_FALLING | 
 | 32 | #endif | 
 | 33 |  | 
 | 34 | #ifdef CONFIG_PM_WAKEUP_GPIO_POLAR_EDGE_R | 
 | 35 | #define WAKEUP_TYPE	PM_WAKE_RISING | 
 | 36 | #endif | 
 | 37 |  | 
 | 38 | #ifdef CONFIG_PM_WAKEUP_GPIO_POLAR_EDGE_B | 
 | 39 | #define WAKEUP_TYPE	PM_WAKE_BOTH_EDGES | 
 | 40 | #endif | 
 | 41 |  | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 42 |  | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 43 | void bfin_pm_suspend_standby_enter(void) | 
 | 44 | { | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 45 | 	unsigned long flags; | 
 | 46 |  | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 47 | #ifdef CONFIG_PM_WAKEUP_BY_GPIO | 
 | 48 | 	gpio_pm_wakeup_request(CONFIG_PM_WAKEUP_GPIO_NUMBER, WAKEUP_TYPE); | 
 | 49 | #endif | 
 | 50 |  | 
| Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 51 | 	local_irq_save_hw(flags); | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 52 | 	bfin_pm_standby_setup(); | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 53 |  | 
| Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 54 | #ifdef CONFIG_PM_BFIN_SLEEP_DEEPER | 
 | 55 | 	sleep_deeper(bfin_sic_iwr[0], bfin_sic_iwr[1], bfin_sic_iwr[2]); | 
| Sonic Zhang | fb5f004 | 2007-12-23 23:02:13 +0800 | [diff] [blame] | 56 | #else | 
| Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 57 | 	sleep_mode(bfin_sic_iwr[0], bfin_sic_iwr[1], bfin_sic_iwr[2]); | 
| Sonic Zhang | fb5f004 | 2007-12-23 23:02:13 +0800 | [diff] [blame] | 58 | #endif | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 59 |  | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 60 | 	bfin_pm_standby_restore(); | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 61 |  | 
| Mike Frysinger | be1d854 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 62 | #ifdef SIC_IWR0 | 
| Michael Hennerich | 56f5f59 | 2008-08-06 17:55:32 +0800 | [diff] [blame] | 63 | 	bfin_write_SIC_IWR0(IWR_DISABLE_ALL); | 
| Mike Frysinger | be1d854 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 64 | # ifdef SIC_IWR1 | 
| Michael Hennerich | 55546ac | 2008-08-13 17:41:13 +0800 | [diff] [blame] | 65 | 	/* BF52x system reset does not properly reset SIC_IWR1 which | 
 | 66 | 	 * will screw up the bootrom as it relies on MDMA0/1 waking it | 
 | 67 | 	 * up from IDLE instructions.  See this report for more info: | 
 | 68 | 	 * http://blackfin.uclinux.org/gf/tracker/4323 | 
 | 69 | 	 */ | 
| Mike Frysinger | b7e1129 | 2008-11-18 17:48:22 +0800 | [diff] [blame] | 70 | 	if (ANOMALY_05000435) | 
 | 71 | 		bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11)); | 
 | 72 | 	else | 
 | 73 | 		bfin_write_SIC_IWR1(IWR_DISABLE_ALL); | 
| Mike Frysinger | be1d854 | 2009-02-04 16:49:45 +0800 | [diff] [blame] | 74 | # endif | 
 | 75 | # ifdef SIC_IWR2 | 
| Michael Hennerich | 56f5f59 | 2008-08-06 17:55:32 +0800 | [diff] [blame] | 76 | 	bfin_write_SIC_IWR2(IWR_DISABLE_ALL); | 
| Sonic Zhang | fb5f004 | 2007-12-23 23:02:13 +0800 | [diff] [blame] | 77 | # endif | 
| Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 78 | #else | 
| Michael Hennerich | 56f5f59 | 2008-08-06 17:55:32 +0800 | [diff] [blame] | 79 | 	bfin_write_SIC_IWR(IWR_DISABLE_ALL); | 
| Michael Hennerich | cfefe3c | 2008-02-09 04:12:37 +0800 | [diff] [blame] | 80 | #endif | 
 | 81 |  | 
| Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 82 | 	local_irq_restore_hw(flags); | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 83 | } | 
 | 84 |  | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 85 | int bf53x_suspend_l1_mem(unsigned char *memptr) | 
 | 86 | { | 
 | 87 | 	dma_memcpy(memptr, (const void *) L1_CODE_START, L1_CODE_LENGTH); | 
 | 88 | 	dma_memcpy(memptr + L1_CODE_LENGTH, (const void *) L1_DATA_A_START, | 
 | 89 | 			L1_DATA_A_LENGTH); | 
 | 90 | 	dma_memcpy(memptr + L1_CODE_LENGTH + L1_DATA_A_LENGTH, | 
 | 91 | 			(const void *) L1_DATA_B_START, L1_DATA_B_LENGTH); | 
 | 92 | 	memcpy(memptr + L1_CODE_LENGTH + L1_DATA_A_LENGTH + | 
 | 93 | 			L1_DATA_B_LENGTH, (const void *) L1_SCRATCH_START, | 
 | 94 | 			L1_SCRATCH_LENGTH); | 
 | 95 |  | 
 | 96 | 	return 0; | 
 | 97 | } | 
 | 98 |  | 
 | 99 | int bf53x_resume_l1_mem(unsigned char *memptr) | 
 | 100 | { | 
 | 101 | 	dma_memcpy((void *) L1_CODE_START, memptr, L1_CODE_LENGTH); | 
 | 102 | 	dma_memcpy((void *) L1_DATA_A_START, memptr + L1_CODE_LENGTH, | 
 | 103 | 			L1_DATA_A_LENGTH); | 
 | 104 | 	dma_memcpy((void *) L1_DATA_B_START, memptr + L1_CODE_LENGTH + | 
 | 105 | 			L1_DATA_A_LENGTH, L1_DATA_B_LENGTH); | 
 | 106 | 	memcpy((void *) L1_SCRATCH_START, memptr + L1_CODE_LENGTH + | 
 | 107 | 			L1_DATA_A_LENGTH + L1_DATA_B_LENGTH, L1_SCRATCH_LENGTH); | 
 | 108 |  | 
 | 109 | 	return 0; | 
 | 110 | } | 
 | 111 |  | 
| Jie Zhang | 41ba653 | 2009-06-16 09:48:33 +0000 | [diff] [blame] | 112 | #if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK) | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 113 | static void flushinv_all_dcache(void) | 
 | 114 | { | 
 | 115 | 	u32 way, bank, subbank, set; | 
 | 116 | 	u32 status, addr; | 
 | 117 | 	u32 dmem_ctl = bfin_read_DMEM_CONTROL(); | 
 | 118 |  | 
 | 119 | 	for (bank = 0; bank < 2; ++bank) { | 
 | 120 | 		if (!(dmem_ctl & (1 << (DMC1_P - bank)))) | 
 | 121 | 			continue; | 
 | 122 |  | 
 | 123 | 		for (way = 0; way < 2; ++way) | 
 | 124 | 			for (subbank = 0; subbank < 4; ++subbank) | 
 | 125 | 				for (set = 0; set < 64; ++set) { | 
 | 126 |  | 
 | 127 | 					bfin_write_DTEST_COMMAND( | 
 | 128 | 						way << 26 | | 
 | 129 | 						bank << 23 | | 
 | 130 | 						subbank << 16 | | 
 | 131 | 						set << 5 | 
 | 132 | 					); | 
 | 133 | 					CSYNC(); | 
 | 134 | 					status = bfin_read_DTEST_DATA0(); | 
 | 135 |  | 
 | 136 | 					/* only worry about valid/dirty entries */ | 
 | 137 | 					if ((status & 0x3) != 0x3) | 
 | 138 | 						continue; | 
 | 139 |  | 
 | 140 | 					/* construct the address using the tag */ | 
 | 141 | 					addr = (status & 0xFFFFC800) | (subbank << 12) | (set << 5); | 
 | 142 |  | 
 | 143 | 					/* flush it */ | 
 | 144 | 					__asm__ __volatile__("FLUSHINV[%0];" : : "a"(addr)); | 
 | 145 | 				} | 
 | 146 | 	} | 
 | 147 | } | 
 | 148 | #endif | 
 | 149 |  | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 150 | int bfin_pm_suspend_mem_enter(void) | 
 | 151 | { | 
 | 152 | 	unsigned long flags; | 
 | 153 | 	int wakeup, ret; | 
 | 154 |  | 
 | 155 | 	unsigned char *memptr = kmalloc(L1_CODE_LENGTH + L1_DATA_A_LENGTH | 
 | 156 | 					 + L1_DATA_B_LENGTH + L1_SCRATCH_LENGTH, | 
 | 157 | 					  GFP_KERNEL); | 
 | 158 |  | 
 | 159 | 	if (memptr == NULL) { | 
 | 160 | 		panic("bf53x_suspend_l1_mem malloc failed"); | 
 | 161 | 		return -ENOMEM; | 
 | 162 | 	} | 
 | 163 |  | 
 | 164 | 	wakeup = bfin_read_VR_CTL() & ~FREQ; | 
 | 165 | 	wakeup |= SCKELOW; | 
 | 166 |  | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 167 | #ifdef CONFIG_PM_BFIN_WAKE_PH6 | 
 | 168 | 	wakeup |= PHYWE; | 
 | 169 | #endif | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 170 | #ifdef CONFIG_PM_BFIN_WAKE_GP | 
 | 171 | 	wakeup |= GPWE; | 
 | 172 | #endif | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 173 |  | 
| Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 174 | 	local_irq_save_hw(flags); | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 175 |  | 
 | 176 | 	ret = blackfin_dma_suspend(); | 
 | 177 |  | 
 | 178 | 	if (ret) { | 
| Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 179 | 		local_irq_restore_hw(flags); | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 180 | 		kfree(memptr); | 
 | 181 | 		return ret; | 
 | 182 | 	} | 
 | 183 |  | 
 | 184 | 	bfin_gpio_pm_hibernate_suspend(); | 
 | 185 |  | 
| Yi Li | eb7bd9c | 2009-08-07 01:20:58 +0000 | [diff] [blame] | 186 | #if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK) | 
 | 187 | 	flushinv_all_dcache(); | 
 | 188 | #endif | 
 | 189 | 	_disable_dcplb(); | 
 | 190 | 	_disable_icplb(); | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 191 | 	bf53x_suspend_l1_mem(memptr); | 
 | 192 |  | 
| Michael Hennerich | 4a88d0c | 2008-08-05 17:38:41 +0800 | [diff] [blame] | 193 | 	do_hibernate(wakeup | vr_wakeup);	/* Goodbye */ | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 194 |  | 
 | 195 | 	bf53x_resume_l1_mem(memptr); | 
 | 196 |  | 
| Yi Li | eb7bd9c | 2009-08-07 01:20:58 +0000 | [diff] [blame] | 197 | 	_enable_icplb(); | 
 | 198 | 	_enable_dcplb(); | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 199 |  | 
 | 200 | 	bfin_gpio_pm_hibernate_restore(); | 
 | 201 | 	blackfin_dma_resume(); | 
 | 202 |  | 
| Yi Li | 6a01f23 | 2009-01-07 23:14:39 +0800 | [diff] [blame] | 203 | 	local_irq_restore_hw(flags); | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 204 | 	kfree(memptr); | 
 | 205 |  | 
 | 206 | 	return 0; | 
 | 207 | } | 
 | 208 |  | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 209 | /* | 
| Rafael J. Wysocki | e6c5eb9 | 2007-10-18 03:04:41 -0700 | [diff] [blame] | 210 |  *	bfin_pm_valid - Tell the PM core that we only support the standby sleep | 
 | 211 |  *			state | 
 | 212 |  *	@state:		suspend state we're checking. | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 213 |  * | 
 | 214 |  */ | 
| Rafael J. Wysocki | e6c5eb9 | 2007-10-18 03:04:41 -0700 | [diff] [blame] | 215 | static int bfin_pm_valid(suspend_state_t state) | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 216 | { | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 217 | 	return (state == PM_SUSPEND_STANDBY | 
| Michael Hennerich | b89df50 | 2009-03-28 23:14:41 +0800 | [diff] [blame] | 218 | #if !(defined(BF533_FAMILY) || defined(CONFIG_BF561)) | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 219 | 	/* | 
 | 220 | 	 * On BF533/2/1: | 
 | 221 | 	 * If we enter Hibernate the SCKE Pin is driven Low, | 
 | 222 | 	 * so that the SDRAM enters Self Refresh Mode. | 
 | 223 | 	 * However when the reset sequence that follows hibernate | 
 | 224 | 	 * state is executed, SCKE is driven High, taking the | 
 | 225 | 	 * SDRAM out of Self Refresh. | 
 | 226 | 	 * | 
 | 227 | 	 * If you reconfigure and access the SDRAM "very quickly", | 
 | 228 | 	 * you are likely to avoid errors, otherwise the SDRAM | 
 | 229 | 	 * start losing its contents. | 
 | 230 | 	 * An external HW workaround is possible using logic gates. | 
 | 231 | 	 */ | 
 | 232 | 	|| state == PM_SUSPEND_MEM | 
 | 233 | #endif | 
 | 234 | 	); | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 235 | } | 
 | 236 |  | 
 | 237 | /* | 
 | 238 |  *	bfin_pm_enter - Actually enter a sleep state. | 
 | 239 |  *	@state:		State we're entering. | 
 | 240 |  * | 
 | 241 |  */ | 
 | 242 | static int bfin_pm_enter(suspend_state_t state) | 
 | 243 | { | 
 | 244 | 	switch (state) { | 
 | 245 | 	case PM_SUSPEND_STANDBY: | 
 | 246 | 		bfin_pm_suspend_standby_enter(); | 
 | 247 | 		break; | 
| Bryan Wu | 9d7b667 | 2007-05-21 18:09:37 +0800 | [diff] [blame] | 248 | 	case PM_SUSPEND_MEM: | 
| Michael Hennerich | 1efc80b | 2008-07-19 16:57:32 +0800 | [diff] [blame] | 249 | 		bfin_pm_suspend_mem_enter(); | 
 | 250 | 		break; | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 251 | 	default: | 
 | 252 | 		return -EINVAL; | 
 | 253 | 	} | 
 | 254 |  | 
 | 255 | 	return 0; | 
 | 256 | } | 
 | 257 |  | 
| Rafael J. Wysocki | 26398a7 | 2007-10-18 03:04:40 -0700 | [diff] [blame] | 258 | struct platform_suspend_ops bfin_pm_ops = { | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 259 | 	.enter = bfin_pm_enter, | 
| Michael Hennerich | 4bbd10f | 2007-08-27 17:29:10 +0800 | [diff] [blame] | 260 | 	.valid	= bfin_pm_valid, | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 261 | }; | 
 | 262 |  | 
 | 263 | static int __init bfin_pm_init(void) | 
 | 264 | { | 
| Rafael J. Wysocki | 26398a7 | 2007-10-18 03:04:40 -0700 | [diff] [blame] | 265 | 	suspend_set_ops(&bfin_pm_ops); | 
| Bryan Wu | 1394f03 | 2007-05-06 14:50:22 -0700 | [diff] [blame] | 266 | 	return 0; | 
 | 267 | } | 
 | 268 |  | 
 | 269 | __initcall(bfin_pm_init); |