blob: c46bafa2f6dc094d4df2d37d968f4f2d70ad96d5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
Hyok S. Choiafeb90c2006-01-13 21:05:25 +00006 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
Nicolas Pitre70b6f2b2007-12-04 14:33:33 +010014 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Nicolas Pitref09b9972005-10-29 21:44:55 +010018#include <asm/memory.h>
Russell King753790e2011-02-06 15:32:24 +000019#include <asm/glue-df.h>
20#include <asm/glue-pf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/vfpmacros.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/entry-macro.S>
Russell Kingd6551e82006-06-21 13:31:52 +010023#include <asm/thread_notify.h>
Catalin Marinasc4c57162009-02-16 11:42:09 +010024#include <asm/unwind.h>
Russell Kingcc20d422009-11-09 23:53:29 +000025#include <asm/unistd.h>
Tony Lindgrenf159f4e2010-07-05 14:53:10 +010026#include <asm/tls.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
28#include "entry-header.S"
Magnus Dammcd544ce2010-12-22 13:20:08 +010029#include <asm/entry-macro-multi.S>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
31/*
Russell King187a51a2005-05-21 18:14:44 +010032 * Interrupt handling. Preserves r7, r8, r9
33 */
34 .macro irq_handler
eric miao52108642010-12-13 09:42:34 +010035#ifdef CONFIG_MULTI_IRQ_HANDLER
36 ldr r5, =handle_arch_irq
37 mov r0, sp
38 ldr r5, [r5]
39 adr lr, BSYM(9997f)
40 teq r5, #0
41 movne pc, r5
Russell King37ee16a2005-11-08 19:08:05 +000042#endif
Magnus Dammcd544ce2010-12-22 13:20:08 +010043 arch_irq_handler_default
Russell Kingf00ec482010-09-04 10:47:48 +0100449997:
Russell King187a51a2005-05-21 18:14:44 +010045 .endm
46
Russell Kingac8b9c12011-06-26 10:22:08 +010047 .macro pabt_helper
Russell King8b418612011-06-25 19:25:02 +010048 @ PABORT handler takes fault address in r4
Russell Kingac8b9c12011-06-26 10:22:08 +010049#ifdef MULTI_PABORT
Russell King0402bec2011-06-25 15:46:08 +010050 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010051 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010052 ldr pc, [ip, #PROCESSOR_PABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010053#else
54 bl CPU_PABORT_HANDLER
55#endif
56 .endm
57
58 .macro dabt_helper
Russell Kingb059bdc2011-06-25 15:44:20 +010059 mov r2, r4
60 mov r3, r5
Russell Kingac8b9c12011-06-26 10:22:08 +010061
62 @
63 @ Call the processor-specific abort handler:
64 @
65 @ r2 - aborted context pc
66 @ r3 - aborted context cpsr
67 @
68 @ The abort handler must return the aborted address in r0, and
69 @ the fault status register in r1. r9 must be preserved.
70 @
71#ifdef MULTI_DABORT
Russell King0402bec2011-06-25 15:46:08 +010072 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010073 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010074 ldr pc, [ip, #PROCESSOR_DABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010075#else
76 bl CPU_DABORT_HANDLER
77#endif
78 .endm
79
Nicolas Pitre785d3cd2007-12-03 15:27:56 -050080#ifdef CONFIG_KPROBES
81 .section .kprobes.text,"ax",%progbits
82#else
83 .text
84#endif
85
Russell King187a51a2005-05-21 18:14:44 +010086/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 * Invalid mode handlers
88 */
Russell Kingccea7a12005-05-31 22:22:32 +010089 .macro inv_entry, reason
90 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +010091 ARM( stmib sp, {r1 - lr} )
92 THUMB( stmia sp, {r0 - r12} )
93 THUMB( str sp, [sp, #S_SP] )
94 THUMB( str lr, [sp, #S_LR] )
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 mov r1, #\reason
96 .endm
97
98__pabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +010099 inv_entry BAD_PREFETCH
100 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100101ENDPROC(__pabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103__dabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100104 inv_entry BAD_DATA
105 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100106ENDPROC(__dabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108__irq_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100109 inv_entry BAD_IRQ
110 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100111ENDPROC(__irq_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
113__und_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100114 inv_entry BAD_UNDEFINSTR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115
Russell Kingccea7a12005-05-31 22:22:32 +0100116 @
117 @ XXX fall through to common_invalid
118 @
119
120@
121@ common_invalid - generic code for failed exception (re-entrant version of handlers)
122@
123common_invalid:
124 zero_fp
125
126 ldmia r0, {r4 - r6}
127 add r0, sp, #S_PC @ here for interlock avoidance
128 mov r7, #-1 @ "" "" "" ""
129 str r4, [sp] @ save preserved r0
130 stmia r0, {r5 - r7} @ lr_<exception>,
131 @ cpsr_<exception>, "old_r0"
132
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 mov r0, sp
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 b bad_mode
Catalin Marinas93ed3972008-08-28 11:22:32 +0100135ENDPROC(__und_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
137/*
138 * SVC mode handlers
139 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000140
141#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
142#define SPFIX(code...) code
143#else
144#define SPFIX(code...)
145#endif
146
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500147 .macro svc_entry, stack_hole=0
Catalin Marinasc4c57162009-02-16 11:42:09 +0100148 UNWIND(.fnstart )
149 UNWIND(.save {r0 - pc} )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100150 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
151#ifdef CONFIG_THUMB2_KERNEL
152 SPFIX( str r0, [sp] ) @ temporarily saved
153 SPFIX( mov r0, sp )
154 SPFIX( tst r0, #4 ) @ test original stack alignment
155 SPFIX( ldr r0, [sp] ) @ restored
156#else
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000157 SPFIX( tst sp, #4 )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100158#endif
159 SPFIX( subeq sp, sp, #4 )
160 stmia sp, {r1 - r12}
Russell Kingccea7a12005-05-31 22:22:32 +0100161
Russell Kingb059bdc2011-06-25 15:44:20 +0100162 ldmia r0, {r3 - r5}
163 add r7, sp, #S_SP - 4 @ here for interlock avoidance
164 mov r6, #-1 @ "" "" "" ""
165 add r2, sp, #(S_FRAME_SIZE + \stack_hole - 4)
166 SPFIX( addeq r2, r2, #4 )
167 str r3, [sp, #-4]! @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100168 @ from the exception stack
169
Russell Kingb059bdc2011-06-25 15:44:20 +0100170 mov r3, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
172 @
173 @ We are now ready to fill in the remaining blanks on the stack:
174 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100175 @ r2 - sp_svc
176 @ r3 - lr_svc
177 @ r4 - lr_<exception>, already fixed up for correct return/restart
178 @ r5 - spsr_<exception>
179 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100181 stmia r7, {r2 - r6}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 .endm
183
184 .align 5
185__dabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100186 svc_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
Russell King02fe2842011-06-25 11:44:06 +0100188#ifdef CONFIG_TRACE_IRQFLAGS
189 bl trace_hardirqs_off
190#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Russell Kingac8b9c12011-06-26 10:22:08 +0100192 dabt_helper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193
194 @
Russell King02fe2842011-06-25 11:44:06 +0100195 @ call main handler
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 @
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 mov r2, sp
198 bl do_DataAbort
199
200 @
201 @ IRQs off again before pulling preserved data off the stack
202 @
Russell Kingac788842010-07-10 10:10:18 +0100203 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
205 @
206 @ restore SPSR and restart the instruction
207 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100208 ldr r5, [sp, #S_PSR]
Russell King02fe2842011-06-25 11:44:06 +0100209#ifdef CONFIG_TRACE_IRQFLAGS
210 tst r5, #PSR_I_BIT
211 bleq trace_hardirqs_on
212 tst r5, #PSR_I_BIT
213 blne trace_hardirqs_off
214#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100215 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100216 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100217ENDPROC(__dabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
219 .align 5
220__irq_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100221 svc_entry
222
Russell Kingac788842010-07-10 10:10:18 +0100223#ifdef CONFIG_TRACE_IRQFLAGS
224 bl trace_hardirqs_off
225#endif
Russell King1613cc12011-06-25 10:57:57 +0100226
227 irq_handler
228
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229#ifdef CONFIG_PREEMPT
Russell King706fdd92005-05-21 18:15:45 +0100230 get_thread_info tsk
231 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
Russell King706fdd92005-05-21 18:15:45 +0100232 ldr r0, [tsk, #TI_FLAGS] @ get flags
Russell King28fab1a2008-04-13 17:47:35 +0100233 teq r8, #0 @ if preempt count != 0
234 movne r0, #0 @ force flags to 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 tst r0, #_TIF_NEED_RESCHED
236 blne svc_preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100238 ldr r5, [sp, #S_PSR]
Russell King7ad1bcb2006-08-27 12:07:02 +0100239#ifdef CONFIG_TRACE_IRQFLAGS
Russell Kingfbab1c82011-06-25 16:57:50 +0100240 @ The parent context IRQs must have been enabled to get here in
241 @ the first place, so there's no point checking the PSR I bit.
242 bl trace_hardirqs_on
Russell King7ad1bcb2006-08-27 12:07:02 +0100243#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100244 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100245 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100246ENDPROC(__irq_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
248 .ltorg
249
250#ifdef CONFIG_PREEMPT
251svc_preempt:
Russell King28fab1a2008-04-13 17:47:35 +0100252 mov r8, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531: bl preempt_schedule_irq @ irq en/disable is done inside
Russell King706fdd92005-05-21 18:15:45 +0100254 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 tst r0, #_TIF_NEED_RESCHED
Russell King28fab1a2008-04-13 17:47:35 +0100256 moveq pc, r8 @ go again
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 b 1b
258#endif
259
260 .align 5
261__und_svc:
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500262#ifdef CONFIG_KPROBES
263 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
264 @ it obviously needs free stack space which then will belong to
265 @ the saved context.
266 svc_entry 64
267#else
Russell Kingccea7a12005-05-31 22:22:32 +0100268 svc_entry
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500269#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270
271 @
272 @ call emulation code, which returns using r9 if it has emulated
273 @ the instruction, or the more conventional lr if we are to treat
274 @ this as a real undefined instruction
275 @
276 @ r0 - instruction
277 @
Catalin Marinas83e686e2009-09-18 23:27:07 +0100278#ifndef CONFIG_THUMB2_KERNEL
Russell Kingb059bdc2011-06-25 15:44:20 +0100279 ldr r0, [r4, #-4]
Catalin Marinas83e686e2009-09-18 23:27:07 +0100280#else
Russell Kingb059bdc2011-06-25 15:44:20 +0100281 ldrh r0, [r4, #-2] @ Thumb instruction at LR - 2
Catalin Marinas83e686e2009-09-18 23:27:07 +0100282 and r9, r0, #0xf800
283 cmp r9, #0xe800 @ 32-bit instruction if xx >= 0
Russell Kingb059bdc2011-06-25 15:44:20 +0100284 ldrhhs r9, [r4] @ bottom 16 bits
Catalin Marinas83e686e2009-09-18 23:27:07 +0100285 orrhs r0, r9, r0, lsl #16
286#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100287 adr r9, BSYM(1f)
Russell Kingb059bdc2011-06-25 15:44:20 +0100288 mov r2, r4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 bl call_fpe
290
291 mov r0, sp @ struct pt_regs *regs
292 bl do_undefinstr
293
294 @
295 @ IRQs off again before pulling preserved data off the stack
296 @
Russell Kingac788842010-07-10 10:10:18 +01002971: disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298
299 @
300 @ restore SPSR and restart the instruction
301 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100302 ldr r5, [sp, #S_PSR] @ Get SVC cpsr
303 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100304 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100305ENDPROC(__und_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
307 .align 5
308__pabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100309 svc_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
Russell King02fe2842011-06-25 11:44:06 +0100311#ifdef CONFIG_TRACE_IRQFLAGS
312 bl trace_hardirqs_off
313#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
Russell Kingac8b9c12011-06-26 10:22:08 +0100315 pabt_helper
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100316 mov r2, sp @ regs
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 bl do_PrefetchAbort @ call abort handler
318
319 @
320 @ IRQs off again before pulling preserved data off the stack
321 @
Russell Kingac788842010-07-10 10:10:18 +0100322 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
324 @
325 @ restore SPSR and restart the instruction
326 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100327 ldr r5, [sp, #S_PSR]
Russell King02fe2842011-06-25 11:44:06 +0100328#ifdef CONFIG_TRACE_IRQFLAGS
329 tst r5, #PSR_I_BIT
330 bleq trace_hardirqs_on
331 tst r5, #PSR_I_BIT
332 blne trace_hardirqs_off
333#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100334 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100335 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100336ENDPROC(__pabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
338 .align 5
Russell King49f680e2005-05-31 18:02:00 +0100339.LCcralign:
340 .word cr_alignment
Paul Brook48d79272008-04-18 22:43:07 +0100341#ifdef MULTI_DABORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342.LCprocfns:
343 .word processor
344#endif
345.LCfp:
346 .word fp_enter
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
348/*
349 * User mode handlers
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000350 *
351 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000353
354#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
355#error "sizeof(struct pt_regs) must be a multiple of 8"
356#endif
357
Russell Kingccea7a12005-05-31 22:22:32 +0100358 .macro usr_entry
Catalin Marinasc4c57162009-02-16 11:42:09 +0100359 UNWIND(.fnstart )
360 UNWIND(.cantunwind ) @ don't unwind the user space
Russell Kingccea7a12005-05-31 22:22:32 +0100361 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +0100362 ARM( stmib sp, {r1 - r12} )
363 THUMB( stmia sp, {r0 - r12} )
Russell Kingccea7a12005-05-31 22:22:32 +0100364
Russell Kingb059bdc2011-06-25 15:44:20 +0100365 ldmia r0, {r3 - r5}
Russell Kingccea7a12005-05-31 22:22:32 +0100366 add r0, sp, #S_PC @ here for interlock avoidance
Russell Kingb059bdc2011-06-25 15:44:20 +0100367 mov r6, #-1 @ "" "" "" ""
Russell Kingccea7a12005-05-31 22:22:32 +0100368
Russell Kingb059bdc2011-06-25 15:44:20 +0100369 str r3, [sp] @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100370 @ from the exception stack
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
372 @
373 @ We are now ready to fill in the remaining blanks on the stack:
374 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100375 @ r4 - lr_<exception>, already fixed up for correct return/restart
376 @ r5 - spsr_<exception>
377 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 @
379 @ Also, separately save sp_usr and lr_usr
380 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100381 stmia r0, {r4 - r6}
Catalin Marinasb86040a2009-07-24 12:32:54 +0100382 ARM( stmdb r0, {sp, lr}^ )
383 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
385 @
386 @ Enable the alignment trap while in kernel mode
387 @
Russell King49f680e2005-05-31 18:02:00 +0100388 alignment_trap r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
390 @
391 @ Clear FP to mark the first stack frame
392 @
393 zero_fp
394 .endm
395
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100396 .macro kuser_cmpxchg_check
397#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
398#ifndef CONFIG_MMU
399#warning "NPTL on non MMU needs fixing"
400#else
401 @ Make sure our user space atomic helper is restarted
402 @ if it was interrupted in a critical region. Here we
403 @ perform a quick test inline since it should be false
404 @ 99.9999% of the time. The rest is done out of line.
Russell Kingb059bdc2011-06-25 15:44:20 +0100405 cmp r4, #TASK_SIZE
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100406 blhs kuser_cmpxchg_fixup
407#endif
408#endif
409 .endm
410
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 .align 5
412__dabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100413 usr_entry
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100414 kuser_cmpxchg_check
Russell Kingac8b9c12011-06-26 10:22:08 +0100415 dabt_helper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 mov r2, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100418 adr lr, BSYM(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 b do_DataAbort
Catalin Marinasc4c57162009-02-16 11:42:09 +0100420 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100421ENDPROC(__dabt_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
423 .align 5
424__irq_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100425 usr_entry
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100426 kuser_cmpxchg_check
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427
Ming Lei9fc25522011-06-05 02:24:58 +0100428#ifdef CONFIG_IRQSOFF_TRACER
429 bl trace_hardirqs_off
430#endif
431
Russell King187a51a2005-05-21 18:14:44 +0100432 irq_handler
Russell King1613cc12011-06-25 10:57:57 +0100433 get_thread_info tsk
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 mov why, #0
Ming Lei9fc25522011-06-05 02:24:58 +0100435 b ret_to_user_from_irq
Catalin Marinasc4c57162009-02-16 11:42:09 +0100436 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100437ENDPROC(__irq_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
439 .ltorg
440
441 .align 5
442__und_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100443 usr_entry
Russell Kingb059bdc2011-06-25 15:44:20 +0100444 mov r2, r4
445 mov r3, r5
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 @
448 @ fall through to the emulation code, which returns using r9 if
449 @ it has emulated the instruction, or the more conventional lr
450 @ if we are to treat this as a real undefined instruction
451 @
452 @ r0 - instruction
453 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100454 adr r9, BSYM(ret_from_exception)
455 adr lr, BSYM(__und_usr_unknown)
Paul Brookcb170a42008-04-18 22:43:08 +0100456 tst r3, #PSR_T_BIT @ Thumb mode?
Catalin Marinasb86040a2009-07-24 12:32:54 +0100457 itet eq @ explicit IT needed for the 1f label
Paul Brookcb170a42008-04-18 22:43:08 +0100458 subeq r4, r2, #4 @ ARM instr at LR - 4
459 subne r4, r2, #2 @ Thumb instr at LR - 2
4601: ldreqt r0, [r4]
Catalin Marinas26584852009-05-30 14:00:18 +0100461#ifdef CONFIG_CPU_ENDIAN_BE8
462 reveq r0, r0 @ little endian instruction
463#endif
Paul Brookcb170a42008-04-18 22:43:08 +0100464 beq call_fpe
465 @ Thumb instruction
466#if __LINUX_ARM_ARCH__ >= 7
Catalin Marinasb86040a2009-07-24 12:32:54 +01004672:
468 ARM( ldrht r5, [r4], #2 )
469 THUMB( ldrht r5, [r4] )
470 THUMB( add r4, r4, #2 )
Paul Brookcb170a42008-04-18 22:43:08 +0100471 and r0, r5, #0xf800 @ mask bits 111x x... .... ....
472 cmp r0, #0xe800 @ 32bit instruction if xx != 0
473 blo __und_usr_unknown
4743: ldrht r0, [r4]
475 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
476 orr r0, r0, r5, lsl #16
477#else
478 b __und_usr_unknown
479#endif
Catalin Marinasc4c57162009-02-16 11:42:09 +0100480 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100481ENDPROC(__und_usr)
Paul Brookcb170a42008-04-18 22:43:08 +0100482
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 @
484 @ fallthrough to call_fpe
485 @
486
487/*
488 * The out of line fixup for the ldrt above.
489 */
Russell King42604152010-04-19 10:15:03 +0100490 .pushsection .fixup, "ax"
Paul Brookcb170a42008-04-18 22:43:08 +01004914: mov pc, r9
Russell King42604152010-04-19 10:15:03 +0100492 .popsection
493 .pushsection __ex_table,"a"
Paul Brookcb170a42008-04-18 22:43:08 +0100494 .long 1b, 4b
495#if __LINUX_ARM_ARCH__ >= 7
496 .long 2b, 4b
497 .long 3b, 4b
498#endif
Russell King42604152010-04-19 10:15:03 +0100499 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500
501/*
502 * Check whether the instruction is a co-processor instruction.
503 * If yes, we need to call the relevant co-processor handler.
504 *
505 * Note that we don't do a full check here for the co-processor
506 * instructions; all instructions with bit 27 set are well
507 * defined. The only instructions that should fault are the
508 * co-processor instructions. However, we have to watch out
509 * for the ARM6/ARM7 SWI bug.
510 *
Catalin Marinasb5872db2008-01-10 19:16:17 +0100511 * NEON is a special case that has to be handled here. Not all
512 * NEON instructions are co-processor instructions, so we have
513 * to make a special case of checking for them. Plus, there's
514 * five groups of them, so we have a table of mask/opcode pairs
515 * to check against, and if any match then we branch off into the
516 * NEON handler code.
517 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 * Emulators may wish to make use of the following registers:
519 * r0 = instruction opcode.
520 * r2 = PC+4
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000521 * r9 = normal "successful" return address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 * r10 = this threads thread_info structure.
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000523 * lr = unrecognised instruction return address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 */
Paul Brookcb170a42008-04-18 22:43:08 +0100525 @
526 @ Fall-through from Thumb-2 __und_usr
527 @
528#ifdef CONFIG_NEON
529 adr r6, .LCneon_thumb_opcodes
530 b 2f
531#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532call_fpe:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100533#ifdef CONFIG_NEON
Paul Brookcb170a42008-04-18 22:43:08 +0100534 adr r6, .LCneon_arm_opcodes
Catalin Marinasb5872db2008-01-10 19:16:17 +01005352:
536 ldr r7, [r6], #4 @ mask value
537 cmp r7, #0 @ end mask?
538 beq 1f
539 and r8, r0, r7
540 ldr r7, [r6], #4 @ opcode bits matching in mask
541 cmp r8, r7 @ NEON instruction?
542 bne 2b
543 get_thread_info r10
544 mov r7, #1
545 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
546 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
547 b do_vfp @ let VFP handler handle this
5481:
549#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
Paul Brookcb170a42008-04-18 22:43:08 +0100551 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
553 and r8, r0, #0x0f000000 @ mask out op-code bits
554 teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)?
555#endif
556 moveq pc, lr
557 get_thread_info r10 @ get current thread
558 and r8, r0, #0x00000f00 @ mask out CP number
Catalin Marinasb86040a2009-07-24 12:32:54 +0100559 THUMB( lsr r8, r8, #8 )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 mov r7, #1
561 add r6, r10, #TI_USED_CP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100562 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
563 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564#ifdef CONFIG_IWMMXT
565 @ Test if we need to give access to iWMMXt coprocessors
566 ldr r5, [r10, #TI_FLAGS]
567 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
568 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
569 bcs iwmmxt_task_enable
570#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100571 ARM( add pc, pc, r8, lsr #6 )
572 THUMB( lsl r8, r8, #2 )
573 THUMB( add pc, r8 )
574 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575
Catalin Marinasa771fe62009-10-12 17:31:20 +0100576 movw_pc lr @ CP#0
Catalin Marinasb86040a2009-07-24 12:32:54 +0100577 W(b) do_fpe @ CP#1 (FPE)
578 W(b) do_fpe @ CP#2 (FPE)
Catalin Marinasa771fe62009-10-12 17:31:20 +0100579 movw_pc lr @ CP#3
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100580#ifdef CONFIG_CRUNCH
581 b crunch_task_enable @ CP#4 (MaverickCrunch)
582 b crunch_task_enable @ CP#5 (MaverickCrunch)
583 b crunch_task_enable @ CP#6 (MaverickCrunch)
584#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100585 movw_pc lr @ CP#4
586 movw_pc lr @ CP#5
587 movw_pc lr @ CP#6
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100588#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100589 movw_pc lr @ CP#7
590 movw_pc lr @ CP#8
591 movw_pc lr @ CP#9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592#ifdef CONFIG_VFP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100593 W(b) do_vfp @ CP#10 (VFP)
594 W(b) do_vfp @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100596 movw_pc lr @ CP#10 (VFP)
597 movw_pc lr @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100599 movw_pc lr @ CP#12
600 movw_pc lr @ CP#13
601 movw_pc lr @ CP#14 (Debug)
602 movw_pc lr @ CP#15 (Control)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603
Catalin Marinasb5872db2008-01-10 19:16:17 +0100604#ifdef CONFIG_NEON
605 .align 6
606
Paul Brookcb170a42008-04-18 22:43:08 +0100607.LCneon_arm_opcodes:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100608 .word 0xfe000000 @ mask
609 .word 0xf2000000 @ opcode
610
611 .word 0xff100000 @ mask
612 .word 0xf4000000 @ opcode
613
614 .word 0x00000000 @ mask
615 .word 0x00000000 @ opcode
Paul Brookcb170a42008-04-18 22:43:08 +0100616
617.LCneon_thumb_opcodes:
618 .word 0xef000000 @ mask
619 .word 0xef000000 @ opcode
620
621 .word 0xff100000 @ mask
622 .word 0xf9000000 @ opcode
623
624 .word 0x00000000 @ mask
625 .word 0x00000000 @ opcode
Catalin Marinasb5872db2008-01-10 19:16:17 +0100626#endif
627
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628do_fpe:
Russell King5d25ac02006-03-15 12:33:43 +0000629 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 ldr r4, .LCfp
631 add r10, r10, #TI_FPSTATE @ r10 = workspace
632 ldr pc, [r4] @ Call FP module USR entry point
633
634/*
635 * The FP module is called with these registers set:
636 * r0 = instruction
637 * r2 = PC+4
638 * r9 = normal "successful" return address
639 * r10 = FP workspace
640 * lr = unrecognised FP instruction return address
641 */
642
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100643 .pushsection .data
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644ENTRY(fp_enter)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000645 .word no_fp
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100646 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647
Catalin Marinas83e686e2009-09-18 23:27:07 +0100648ENTRY(no_fp)
649 mov pc, lr
650ENDPROC(no_fp)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000651
652__und_usr_unknown:
Russell Kingecbab712009-01-27 23:20:00 +0000653 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100655 adr lr, BSYM(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 b do_undefinstr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100657ENDPROC(__und_usr_unknown)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
659 .align 5
660__pabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100661 usr_entry
Russell Kingac8b9c12011-06-26 10:22:08 +0100662 pabt_helper
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100663 mov r2, sp @ regs
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 bl do_PrefetchAbort @ call abort handler
Catalin Marinasc4c57162009-02-16 11:42:09 +0100665 UNWIND(.fnend )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 /* fall through */
667/*
668 * This is the return code to user mode for abort handlers
669 */
670ENTRY(ret_from_exception)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100671 UNWIND(.fnstart )
672 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 get_thread_info tsk
674 mov why, #0
675 b ret_to_user
Catalin Marinasc4c57162009-02-16 11:42:09 +0100676 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100677ENDPROC(__pabt_usr)
678ENDPROC(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
680/*
681 * Register switch for ARMv3 and ARMv4 processors
682 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
683 * previous and next are guaranteed not to be the same.
684 */
685ENTRY(__switch_to)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100686 UNWIND(.fnstart )
687 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688 add ip, r1, #TI_CPU_SAVE
689 ldr r3, [r2, #TI_TP_VALUE]
Catalin Marinasb86040a2009-07-24 12:32:54 +0100690 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
691 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
692 THUMB( str sp, [ip], #4 )
693 THUMB( str lr, [ip], #4 )
Catalin Marinas247055a2010-09-13 16:03:21 +0100694#ifdef CONFIG_CPU_USE_DOMAINS
Russell Kingd6551e82006-06-21 13:31:52 +0100695 ldr r6, [r2, #TI_CPU_DOMAIN]
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000696#endif
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100697 set_tls r3, r4, r5
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400698#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
699 ldr r7, [r2, #TI_TASK]
700 ldr r8, =__stack_chk_guard
701 ldr r7, [r7, #TSK_STACK_CANARY]
702#endif
Catalin Marinas247055a2010-09-13 16:03:21 +0100703#ifdef CONFIG_CPU_USE_DOMAINS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000705#endif
Russell Kingd6551e82006-06-21 13:31:52 +0100706 mov r5, r0
707 add r4, r2, #TI_CPU_SAVE
708 ldr r0, =thread_notify_head
709 mov r1, #THREAD_NOTIFY_SWITCH
710 bl atomic_notifier_call_chain
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400711#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
712 str r7, [r8]
713#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100714 THUMB( mov ip, r4 )
Russell Kingd6551e82006-06-21 13:31:52 +0100715 mov r0, r5
Catalin Marinasb86040a2009-07-24 12:32:54 +0100716 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
717 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
718 THUMB( ldr sp, [ip], #4 )
719 THUMB( ldr pc, [ip] )
Catalin Marinasc4c57162009-02-16 11:42:09 +0100720 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100721ENDPROC(__switch_to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722
723 __INIT
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100724
725/*
726 * User helpers.
727 *
728 * These are segment of kernel provided user code reachable from user space
729 * at a fixed address in kernel memory. This is used to provide user space
730 * with some operations which require kernel help because of unimplemented
731 * native feature and/or instructions in many ARM CPUs. The idea is for
732 * this code to be executed directly in user mode for best efficiency but
733 * which is too intimate with the kernel counter part to be left to user
734 * libraries. In fact this code might even differ from one CPU to another
735 * depending on the available instruction set and restrictions like on
736 * SMP systems. In other words, the kernel reserves the right to change
737 * this code as needed without warning. Only the entry points and their
738 * results are guaranteed to be stable.
739 *
740 * Each segment is 32-byte aligned and will be moved to the top of the high
741 * vector page. New segments (if ever needed) must be added in front of
742 * existing ones. This mechanism should be used only for things that are
743 * really small and justified, and not be abused freely.
744 *
745 * User space is expected to implement those things inline when optimizing
746 * for a processor that has the necessary native support, but only if such
747 * resulting binaries are already to be incompatible with earlier ARM
748 * processors due to the use of unsupported instructions other than what
749 * is provided here. In other words don't make binaries unable to run on
750 * earlier processors just for the sake of not using these kernel helpers
751 * if your compiled code is not going to use the new instructions for other
752 * purpose.
753 */
Catalin Marinasb86040a2009-07-24 12:32:54 +0100754 THUMB( .arm )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100755
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100756 .macro usr_ret, reg
757#ifdef CONFIG_ARM_THUMB
758 bx \reg
759#else
760 mov pc, \reg
761#endif
762 .endm
763
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100764 .align 5
765 .globl __kuser_helper_start
766__kuser_helper_start:
767
768/*
769 * Reference prototype:
770 *
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000771 * void __kernel_memory_barrier(void)
772 *
773 * Input:
774 *
775 * lr = return address
776 *
777 * Output:
778 *
779 * none
780 *
781 * Clobbered:
782 *
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100783 * none
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000784 *
785 * Definition and user space usage example:
786 *
787 * typedef void (__kernel_dmb_t)(void);
788 * #define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
789 *
790 * Apply any needed memory barrier to preserve consistency with data modified
791 * manually and __kuser_cmpxchg usage.
792 *
793 * This could be used as follows:
794 *
795 * #define __kernel_dmb() \
796 * asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
Paul Brook6896eec2006-03-28 22:19:29 +0100797 * : : : "r0", "lr","cc" )
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000798 */
799
800__kuser_memory_barrier: @ 0xffff0fa0
Dave Martined3768a2010-12-01 15:39:23 +0100801 smp_dmb arm
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100802 usr_ret lr
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000803
804 .align 5
805
806/*
807 * Reference prototype:
808 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100809 * int __kernel_cmpxchg(int oldval, int newval, int *ptr)
810 *
811 * Input:
812 *
813 * r0 = oldval
814 * r1 = newval
815 * r2 = ptr
816 * lr = return address
817 *
818 * Output:
819 *
820 * r0 = returned value (zero or non-zero)
821 * C flag = set if r0 == 0, clear if r0 != 0
822 *
823 * Clobbered:
824 *
825 * r3, ip, flags
826 *
827 * Definition and user space usage example:
828 *
829 * typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
830 * #define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
831 *
832 * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
833 * Return zero if *ptr was changed or non-zero if no exchange happened.
834 * The C flag is also set if *ptr was changed to allow for assembly
835 * optimization in the calling code.
836 *
Nicolas Pitre5964eae2006-02-08 21:19:37 +0000837 * Notes:
838 *
839 * - This routine already includes memory barriers as needed.
840 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100841 * For example, a user space atomic_add implementation could look like this:
842 *
843 * #define atomic_add(ptr, val) \
844 * ({ register unsigned int *__ptr asm("r2") = (ptr); \
845 * register unsigned int __result asm("r1"); \
846 * asm volatile ( \
847 * "1: @ atomic_add\n\t" \
848 * "ldr r0, [r2]\n\t" \
849 * "mov r3, #0xffff0fff\n\t" \
850 * "add lr, pc, #4\n\t" \
851 * "add r1, r0, %2\n\t" \
852 * "add pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
853 * "bcc 1b" \
854 * : "=&r" (__result) \
855 * : "r" (__ptr), "rIL" (val) \
856 * : "r0","r3","ip","lr","cc","memory" ); \
857 * __result; })
858 */
859
860__kuser_cmpxchg: @ 0xffff0fc0
861
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100862#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100863
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100864 /*
865 * Poor you. No fast solution possible...
866 * The kernel itself must perform the operation.
867 * A special ghost syscall is used for that (see traps.c).
868 */
Nicolas Pitre5e097442006-01-18 22:38:49 +0000869 stmfd sp!, {r7, lr}
Dave Martin55afd262010-12-01 18:12:43 +0100870 ldr r7, 1f @ it's 20 bits
Russell Kingcc20d422009-11-09 23:53:29 +0000871 swi __ARM_NR_cmpxchg
Nicolas Pitre5e097442006-01-18 22:38:49 +0000872 ldmfd sp!, {r7, pc}
Russell Kingcc20d422009-11-09 23:53:29 +00008731: .word __ARM_NR_cmpxchg
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100874
875#elif __LINUX_ARM_ARCH__ < 6
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100876
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000877#ifdef CONFIG_MMU
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100878
879 /*
880 * The only thing that can break atomicity in this cmpxchg
881 * implementation is either an IRQ or a data abort exception
882 * causing another process/thread to be scheduled in the middle
883 * of the critical sequence. To prevent this, code is added to
884 * the IRQ and data abort exception handlers to set the pc back
885 * to the beginning of the critical section if it is found to be
886 * within that critical section (see kuser_cmpxchg_fixup).
887 */
8881: ldr r3, [r2] @ load current val
889 subs r3, r3, r0 @ compare with oldval
8902: streq r1, [r2] @ store newval if eq
891 rsbs r0, r3, #0 @ set return val and C flag
892 usr_ret lr
893
894 .text
895kuser_cmpxchg_fixup:
896 @ Called from kuser_cmpxchg_check macro.
Russell Kingb059bdc2011-06-25 15:44:20 +0100897 @ r4 = address of interrupted insn (must be preserved).
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100898 @ sp = saved regs. r7 and r8 are clobbered.
899 @ 1b = first critical insn, 2b = last critical insn.
Russell Kingb059bdc2011-06-25 15:44:20 +0100900 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100901 mov r7, #0xffff0fff
902 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
Russell Kingb059bdc2011-06-25 15:44:20 +0100903 subs r8, r4, r7
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100904 rsbcss r8, r8, #(2b - 1b)
905 strcs r7, [sp, #S_PC]
906 mov pc, lr
907 .previous
908
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000909#else
910#warning "NPTL on non MMU needs fixing"
911 mov r0, #-1
912 adds r0, r0, #0
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100913 usr_ret lr
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100914#endif
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100915
916#else
917
Dave Martined3768a2010-12-01 15:39:23 +0100918 smp_dmb arm
Nicolas Pitreb49c0f22007-11-20 17:20:29 +01009191: ldrex r3, [r2]
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100920 subs r3, r3, r0
921 strexeq r3, r1, [r2]
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100922 teqeq r3, #1
923 beq 1b
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100924 rsbs r0, r3, #0
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100925 /* beware -- each __kuser slot must be 8 instructions max */
Russell Kingf00ec482010-09-04 10:47:48 +0100926 ALT_SMP(b __kuser_memory_barrier)
927 ALT_UP(usr_ret lr)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100928
929#endif
930
931 .align 5
932
933/*
934 * Reference prototype:
935 *
936 * int __kernel_get_tls(void)
937 *
938 * Input:
939 *
940 * lr = return address
941 *
942 * Output:
943 *
944 * r0 = TLS value
945 *
946 * Clobbered:
947 *
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100948 * none
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100949 *
950 * Definition and user space usage example:
951 *
952 * typedef int (__kernel_get_tls_t)(void);
953 * #define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
954 *
955 * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
956 *
957 * This could be used as follows:
958 *
959 * #define __kernel_get_tls() \
960 * ({ register unsigned int __val asm("r0"); \
961 * asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
962 * : "=r" (__val) : : "lr","cc" ); \
963 * __val; })
964 */
965
966__kuser_get_tls: @ 0xffff0fe0
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100967 ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100968 usr_ret lr
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100969 mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code
970 .rep 4
971 .word 0 @ 0xffff0ff0 software TLS value, then
972 .endr @ pad up to __kuser_helper_version
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100973
974/*
975 * Reference declaration:
976 *
977 * extern unsigned int __kernel_helper_version;
978 *
979 * Definition and user space usage example:
980 *
981 * #define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
982 *
983 * User space may read this to determine the curent number of helpers
984 * available.
985 */
986
987__kuser_helper_version: @ 0xffff0ffc
988 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
989
990 .globl __kuser_helper_end
991__kuser_helper_end:
992
Catalin Marinasb86040a2009-07-24 12:32:54 +0100993 THUMB( .thumb )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100994
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995/*
996 * Vector stubs.
997 *
Russell King79335232005-04-26 15:17:42 +0100998 * This code is copied to 0xffff0200 so we can use branches in the
999 * vectors, rather than ldr's. Note that this code must not
1000 * exceed 0x300 bytes.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 *
1002 * Common stub entry macro:
1003 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
Russell Kingccea7a12005-05-31 22:22:32 +01001004 *
1005 * SP points to a minimal amount of processor-private memory, the address
1006 * of which is copied into r0 for the mode specific abort handler.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001008 .macro vector_stub, name, mode, correction=0
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009 .align 5
1010
1011vector_\name:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 .if \correction
1013 sub lr, lr, #\correction
1014 .endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015
Russell Kingccea7a12005-05-31 22:22:32 +01001016 @
1017 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1018 @ (parent CPSR)
1019 @
1020 stmia sp, {r0, lr} @ save r0, lr
1021 mrs lr, spsr
1022 str lr, [sp, #8] @ save spsr
1023
1024 @
1025 @ Prepare for SVC32 mode. IRQs remain disabled.
1026 @
1027 mrs r0, cpsr
Catalin Marinasb86040a2009-07-24 12:32:54 +01001028 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
Russell Kingccea7a12005-05-31 22:22:32 +01001029 msr spsr_cxsf, r0
1030
1031 @
1032 @ the branch table must immediately follow this code
1033 @
Russell Kingccea7a12005-05-31 22:22:32 +01001034 and lr, lr, #0x0f
Catalin Marinasb86040a2009-07-24 12:32:54 +01001035 THUMB( adr r0, 1f )
1036 THUMB( ldr lr, [r0, lr, lsl #2] )
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001037 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +01001038 ARM( ldr lr, [pc, lr, lsl #2] )
Russell Kingccea7a12005-05-31 22:22:32 +01001039 movs pc, lr @ branch to handler in SVC mode
Catalin Marinas93ed3972008-08-28 11:22:32 +01001040ENDPROC(vector_\name)
Catalin Marinas88987ef2009-07-24 12:32:52 +01001041
1042 .align 2
1043 @ handler addresses follow this label
10441:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 .endm
1046
Russell King79335232005-04-26 15:17:42 +01001047 .globl __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048__stubs_start:
1049/*
1050 * Interrupt dispatcher
1051 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001052 vector_stub irq, IRQ_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
1054 .long __irq_usr @ 0 (USR_26 / USR_32)
1055 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1056 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1057 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1058 .long __irq_invalid @ 4
1059 .long __irq_invalid @ 5
1060 .long __irq_invalid @ 6
1061 .long __irq_invalid @ 7
1062 .long __irq_invalid @ 8
1063 .long __irq_invalid @ 9
1064 .long __irq_invalid @ a
1065 .long __irq_invalid @ b
1066 .long __irq_invalid @ c
1067 .long __irq_invalid @ d
1068 .long __irq_invalid @ e
1069 .long __irq_invalid @ f
1070
1071/*
1072 * Data abort dispatcher
1073 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1074 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001075 vector_stub dabt, ABT_MODE, 8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076
1077 .long __dabt_usr @ 0 (USR_26 / USR_32)
1078 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1079 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1080 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1081 .long __dabt_invalid @ 4
1082 .long __dabt_invalid @ 5
1083 .long __dabt_invalid @ 6
1084 .long __dabt_invalid @ 7
1085 .long __dabt_invalid @ 8
1086 .long __dabt_invalid @ 9
1087 .long __dabt_invalid @ a
1088 .long __dabt_invalid @ b
1089 .long __dabt_invalid @ c
1090 .long __dabt_invalid @ d
1091 .long __dabt_invalid @ e
1092 .long __dabt_invalid @ f
1093
1094/*
1095 * Prefetch abort dispatcher
1096 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1097 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001098 vector_stub pabt, ABT_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099
1100 .long __pabt_usr @ 0 (USR_26 / USR_32)
1101 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1102 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1103 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1104 .long __pabt_invalid @ 4
1105 .long __pabt_invalid @ 5
1106 .long __pabt_invalid @ 6
1107 .long __pabt_invalid @ 7
1108 .long __pabt_invalid @ 8
1109 .long __pabt_invalid @ 9
1110 .long __pabt_invalid @ a
1111 .long __pabt_invalid @ b
1112 .long __pabt_invalid @ c
1113 .long __pabt_invalid @ d
1114 .long __pabt_invalid @ e
1115 .long __pabt_invalid @ f
1116
1117/*
1118 * Undef instr entry dispatcher
1119 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1120 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001121 vector_stub und, UND_MODE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
1123 .long __und_usr @ 0 (USR_26 / USR_32)
1124 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1125 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1126 .long __und_svc @ 3 (SVC_26 / SVC_32)
1127 .long __und_invalid @ 4
1128 .long __und_invalid @ 5
1129 .long __und_invalid @ 6
1130 .long __und_invalid @ 7
1131 .long __und_invalid @ 8
1132 .long __und_invalid @ 9
1133 .long __und_invalid @ a
1134 .long __und_invalid @ b
1135 .long __und_invalid @ c
1136 .long __und_invalid @ d
1137 .long __und_invalid @ e
1138 .long __und_invalid @ f
1139
1140 .align 5
1141
1142/*=============================================================================
1143 * Undefined FIQs
1144 *-----------------------------------------------------------------------------
1145 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1146 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1147 * Basically to switch modes, we *HAVE* to clobber one register... brain
1148 * damage alert! I don't think that we can execute any code in here in any
1149 * other mode than FIQ... Ok you can switch to another mode, but you can't
1150 * get out of that mode without clobbering one register.
1151 */
1152vector_fiq:
1153 disable_fiq
1154 subs pc, lr, #4
1155
1156/*=============================================================================
1157 * Address exception handler
1158 *-----------------------------------------------------------------------------
1159 * These aren't too critical.
1160 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1161 */
1162
1163vector_addrexcptn:
1164 b vector_addrexcptn
1165
1166/*
1167 * We group all the following data together to optimise
1168 * for CPUs with separate I & D caches.
1169 */
1170 .align 5
1171
1172.LCvswi:
1173 .word vector_swi
1174
Russell King79335232005-04-26 15:17:42 +01001175 .globl __stubs_end
Linus Torvalds1da177e2005-04-16 15:20:36 -07001176__stubs_end:
1177
Russell King79335232005-04-26 15:17:42 +01001178 .equ stubs_offset, __vectors_start + 0x200 - __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179
Russell King79335232005-04-26 15:17:42 +01001180 .globl __vectors_start
1181__vectors_start:
Catalin Marinasb86040a2009-07-24 12:32:54 +01001182 ARM( swi SYS_ERROR0 )
1183 THUMB( svc #0 )
1184 THUMB( nop )
1185 W(b) vector_und + stubs_offset
1186 W(ldr) pc, .LCvswi + stubs_offset
1187 W(b) vector_pabt + stubs_offset
1188 W(b) vector_dabt + stubs_offset
1189 W(b) vector_addrexcptn + stubs_offset
1190 W(b) vector_irq + stubs_offset
1191 W(b) vector_fiq + stubs_offset
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
Russell King79335232005-04-26 15:17:42 +01001193 .globl __vectors_end
1194__vectors_end:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
1196 .data
1197
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 .globl cr_alignment
1199 .globl cr_no_alignment
1200cr_alignment:
1201 .space 4
1202cr_no_alignment:
1203 .space 4
eric miao52108642010-12-13 09:42:34 +01001204
1205#ifdef CONFIG_MULTI_IRQ_HANDLER
1206 .globl handle_arch_irq
1207handle_arch_irq:
1208 .space 4
1209#endif