blob: 1f94640becc48a6b1868f42e214efb7e4b6c8306 [file] [log] [blame]
Jakub Jelinek4732efb2005-09-06 15:16:25 -07001#ifndef _ASM_FUTEX_H
2#define _ASM_FUTEX_H
3
4#ifdef __KERNEL__
5
Ralf Baechleebfaeba2005-09-15 08:52:34 +00006#include <linux/config.h>
Jakub Jelinek4732efb2005-09-06 15:16:25 -07007#include <linux/futex.h>
8#include <asm/errno.h>
9#include <asm/uaccess.h>
Ralf Baechle6ee1da92006-05-03 20:42:39 +010010#include <asm/war.h>
Jakub Jelinek4732efb2005-09-06 15:16:25 -070011
Ralf Baechleebfaeba2005-09-15 08:52:34 +000012#ifdef CONFIG_SMP
13#define __FUTEX_SMP_SYNC " sync \n"
14#else
15#define __FUTEX_SMP_SYNC
16#endif
17
18#define __futex_atomic_op(insn, ret, oldval, uaddr, oparg) \
19{ \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010020 if (cpu_has_llsc && R10000_LLSC_WAR) { \
21 __asm__ __volatile__( \
22 " .set push \n" \
23 " .set noat \n" \
24 " .set mips3 \n" \
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +090025 "1: ll %1, %4 # __futex_atomic_op \n" \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010026 " .set mips0 \n" \
27 " " insn " \n" \
28 " .set mips3 \n" \
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +090029 "2: sc $1, %2 \n" \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010030 " beqzl $1, 1b \n" \
31 __FUTEX_SMP_SYNC \
32 "3: \n" \
33 " .set pop \n" \
34 " .set mips0 \n" \
35 " .section .fixup,\"ax\" \n" \
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +090036 "4: li %0, %6 \n" \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010037 " j 2b \n" \
38 " .previous \n" \
39 " .section __ex_table,\"a\" \n" \
40 " "__UA_ADDR "\t1b, 4b \n" \
41 " "__UA_ADDR "\t2b, 4b \n" \
42 " .previous \n" \
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +090043 : "=r" (ret), "=&r" (oldval), "=R" (*uaddr) \
44 : "0" (0), "R" (*uaddr), "Jr" (oparg), "i" (-EFAULT) \
45 : "memory"); \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010046 } else if (cpu_has_llsc) { \
47 __asm__ __volatile__( \
48 " .set push \n" \
49 " .set noat \n" \
50 " .set mips3 \n" \
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +090051 "1: ll %1, %4 # __futex_atomic_op \n" \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010052 " .set mips0 \n" \
53 " " insn " \n" \
54 " .set mips3 \n" \
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +090055 "2: sc $1, %2 \n" \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010056 " beqz $1, 1b \n" \
57 __FUTEX_SMP_SYNC \
58 "3: \n" \
59 " .set pop \n" \
60 " .set mips0 \n" \
61 " .section .fixup,\"ax\" \n" \
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +090062 "4: li %0, %6 \n" \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010063 " j 2b \n" \
64 " .previous \n" \
65 " .section __ex_table,\"a\" \n" \
66 " "__UA_ADDR "\t1b, 4b \n" \
67 " "__UA_ADDR "\t2b, 4b \n" \
68 " .previous \n" \
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +090069 : "=r" (ret), "=&r" (oldval), "=R" (*uaddr) \
70 : "0" (0), "R" (*uaddr), "Jr" (oparg), "i" (-EFAULT) \
71 : "memory"); \
Ralf Baechle6ee1da92006-05-03 20:42:39 +010072 } else \
73 ret = -ENOSYS; \
Ralf Baechleebfaeba2005-09-15 08:52:34 +000074}
75
Jakub Jelinek4732efb2005-09-06 15:16:25 -070076static inline int
77futex_atomic_op_inuser (int encoded_op, int __user *uaddr)
78{
79 int op = (encoded_op >> 28) & 7;
80 int cmp = (encoded_op >> 24) & 15;
81 int oparg = (encoded_op << 8) >> 20;
82 int cmparg = (encoded_op << 20) >> 20;
83 int oldval = 0, ret;
84 if (encoded_op & (FUTEX_OP_OPARG_SHIFT << 28))
85 oparg = 1 << oparg;
86
87 if (! access_ok (VERIFY_WRITE, uaddr, sizeof(int)))
88 return -EFAULT;
89
90 inc_preempt_count();
91
92 switch (op) {
93 case FUTEX_OP_SET:
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +090094 __futex_atomic_op("move $1, %z5", ret, oldval, uaddr, oparg);
Ralf Baechleebfaeba2005-09-15 08:52:34 +000095 break;
96
Jakub Jelinek4732efb2005-09-06 15:16:25 -070097 case FUTEX_OP_ADD:
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +090098 __futex_atomic_op("addu $1, %1, %z5",
Ralf Baechleebfaeba2005-09-15 08:52:34 +000099 ret, oldval, uaddr, oparg);
100 break;
Jakub Jelinek4732efb2005-09-06 15:16:25 -0700101 case FUTEX_OP_OR:
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +0900102 __futex_atomic_op("or $1, %1, %z5",
Ralf Baechleebfaeba2005-09-15 08:52:34 +0000103 ret, oldval, uaddr, oparg);
104 break;
Jakub Jelinek4732efb2005-09-06 15:16:25 -0700105 case FUTEX_OP_ANDN:
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +0900106 __futex_atomic_op("and $1, %1, %z5",
Ralf Baechleebfaeba2005-09-15 08:52:34 +0000107 ret, oldval, uaddr, ~oparg);
108 break;
Jakub Jelinek4732efb2005-09-06 15:16:25 -0700109 case FUTEX_OP_XOR:
Atsushi Nemoto0307e8d2006-06-11 23:25:43 +0900110 __futex_atomic_op("xor $1, %1, %z5",
Ralf Baechleebfaeba2005-09-15 08:52:34 +0000111 ret, oldval, uaddr, oparg);
112 break;
Jakub Jelinek4732efb2005-09-06 15:16:25 -0700113 default:
114 ret = -ENOSYS;
115 }
116
117 dec_preempt_count();
118
119 if (!ret) {
120 switch (cmp) {
121 case FUTEX_OP_CMP_EQ: ret = (oldval == cmparg); break;
122 case FUTEX_OP_CMP_NE: ret = (oldval != cmparg); break;
123 case FUTEX_OP_CMP_LT: ret = (oldval < cmparg); break;
124 case FUTEX_OP_CMP_GE: ret = (oldval >= cmparg); break;
125 case FUTEX_OP_CMP_LE: ret = (oldval <= cmparg); break;
126 case FUTEX_OP_CMP_GT: ret = (oldval > cmparg); break;
127 default: ret = -ENOSYS;
128 }
129 }
130 return ret;
131}
132
Ingo Molnare9056f12006-03-27 01:16:21 -0800133static inline int
Ingo Molnar8f17d3a2006-03-27 01:16:27 -0800134futex_atomic_cmpxchg_inatomic(int __user *uaddr, int oldval, int newval)
Ingo Molnare9056f12006-03-27 01:16:21 -0800135{
Ralf Baechle6ee1da92006-05-03 20:42:39 +0100136 int retval;
137
138 if (!access_ok(VERIFY_WRITE, uaddr, sizeof(int)))
139 return -EFAULT;
140
141 if (cpu_has_llsc && R10000_LLSC_WAR) {
142 __asm__ __volatile__(
143 "# futex_atomic_cmpxchg_inatomic \n"
144 " .set push \n"
145 " .set noat \n"
146 " .set mips3 \n"
147 "1: ll %0, %2 \n"
148 " bne %0, %z3, 3f \n"
149 " .set mips0 \n"
150 " move $1, %z4 \n"
151 " .set mips3 \n"
152 "2: sc $1, %1 \n"
153 " beqzl $1, 1b \n"
154 __FUTEX_SMP_SYNC
155 "3: \n"
156 " .set pop \n"
157 " .section .fixup,\"ax\" \n"
158 "4: li %0, %5 \n"
159 " j 3b \n"
160 " .previous \n"
161 " .section __ex_table,\"a\" \n"
162 " "__UA_ADDR "\t1b, 4b \n"
163 " "__UA_ADDR "\t2b, 4b \n"
164 " .previous \n"
165 : "=&r" (retval), "=R" (*uaddr)
166 : "R" (*uaddr), "Jr" (oldval), "Jr" (newval), "i" (-EFAULT)
167 : "memory");
168 } else if (cpu_has_llsc) {
169 __asm__ __volatile__(
170 "# futex_atomic_cmpxchg_inatomic \n"
171 " .set push \n"
172 " .set noat \n"
173 " .set mips3 \n"
174 "1: ll %0, %2 \n"
175 " bne %0, %z3, 3f \n"
176 " .set mips0 \n"
177 " move $1, %z4 \n"
178 " .set mips3 \n"
179 "2: sc $1, %1 \n"
180 " beqz $1, 1b \n"
181 __FUTEX_SMP_SYNC
182 "3: \n"
183 " .set pop \n"
184 " .section .fixup,\"ax\" \n"
185 "4: li %0, %5 \n"
186 " j 3b \n"
187 " .previous \n"
188 " .section __ex_table,\"a\" \n"
189 " "__UA_ADDR "\t1b, 4b \n"
190 " "__UA_ADDR "\t2b, 4b \n"
191 " .previous \n"
192 : "=&r" (retval), "=R" (*uaddr)
193 : "R" (*uaddr), "Jr" (oldval), "Jr" (newval), "i" (-EFAULT)
194 : "memory");
195 } else
196 return -ENOSYS;
197
198 return retval;
Ingo Molnare9056f12006-03-27 01:16:21 -0800199}
200
Jakub Jelinek4732efb2005-09-06 15:16:25 -0700201#endif
202#endif