| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1 | /**************************************************************************** | 
 | 2 |  * Driver for Solarflare Solarstorm network controllers and boards | 
 | 3 |  * Copyright 2005-2006 Fen Systems Ltd. | 
| Ben Hutchings | 906bb26 | 2009-11-29 15:16:19 +0000 | [diff] [blame] | 4 |  * Copyright 2005-2009 Solarflare Communications Inc. | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 5 |  * | 
 | 6 |  * This program is free software; you can redistribute it and/or modify it | 
 | 7 |  * under the terms of the GNU General Public License version 2 as published | 
 | 8 |  * by the Free Software Foundation, incorporated herein by reference. | 
 | 9 |  */ | 
 | 10 |  | 
 | 11 | /* Common definitions for all Efx net driver code */ | 
 | 12 |  | 
 | 13 | #ifndef EFX_NET_DRIVER_H | 
 | 14 | #define EFX_NET_DRIVER_H | 
 | 15 |  | 
 | 16 | #include <linux/version.h> | 
 | 17 | #include <linux/netdevice.h> | 
 | 18 | #include <linux/etherdevice.h> | 
 | 19 | #include <linux/ethtool.h> | 
 | 20 | #include <linux/if_vlan.h> | 
| Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 21 | #include <linux/mdio.h> | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 22 | #include <linux/list.h> | 
 | 23 | #include <linux/pci.h> | 
 | 24 | #include <linux/device.h> | 
 | 25 | #include <linux/highmem.h> | 
 | 26 | #include <linux/workqueue.h> | 
| Ben Hutchings | 37b5a60 | 2008-05-30 22:27:04 +0100 | [diff] [blame] | 27 | #include <linux/i2c.h> | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 28 |  | 
 | 29 | #include "enum.h" | 
 | 30 | #include "bitfield.h" | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 31 |  | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 32 | /************************************************************************** | 
 | 33 |  * | 
 | 34 |  * Build definitions | 
 | 35 |  * | 
 | 36 |  **************************************************************************/ | 
 | 37 | #ifndef EFX_DRIVER_NAME | 
 | 38 | #define EFX_DRIVER_NAME	"sfc" | 
 | 39 | #endif | 
| Ben Hutchings | 906bb26 | 2009-11-29 15:16:19 +0000 | [diff] [blame] | 40 | #define EFX_DRIVER_VERSION	"3.0" | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 41 |  | 
 | 42 | #ifdef EFX_ENABLE_DEBUG | 
 | 43 | #define EFX_BUG_ON_PARANOID(x) BUG_ON(x) | 
 | 44 | #define EFX_WARN_ON_PARANOID(x) WARN_ON(x) | 
 | 45 | #else | 
 | 46 | #define EFX_BUG_ON_PARANOID(x) do {} while (0) | 
 | 47 | #define EFX_WARN_ON_PARANOID(x) do {} while (0) | 
 | 48 | #endif | 
 | 49 |  | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 50 | /* Un-rate-limited logging */ | 
 | 51 | #define EFX_ERR(efx, fmt, args...) \ | 
| Ben Hutchings | 5566861 | 2008-05-16 21:16:10 +0100 | [diff] [blame] | 52 | dev_err(&((efx)->pci_dev->dev), "ERR: %s " fmt, efx_dev_name(efx), ##args) | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 53 |  | 
 | 54 | #define EFX_INFO(efx, fmt, args...) \ | 
| Ben Hutchings | 5566861 | 2008-05-16 21:16:10 +0100 | [diff] [blame] | 55 | dev_info(&((efx)->pci_dev->dev), "INFO: %s " fmt, efx_dev_name(efx), ##args) | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 56 |  | 
 | 57 | #ifdef EFX_ENABLE_DEBUG | 
 | 58 | #define EFX_LOG(efx, fmt, args...) \ | 
| Ben Hutchings | 5566861 | 2008-05-16 21:16:10 +0100 | [diff] [blame] | 59 | dev_info(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args) | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 60 | #else | 
 | 61 | #define EFX_LOG(efx, fmt, args...) \ | 
| Ben Hutchings | 5566861 | 2008-05-16 21:16:10 +0100 | [diff] [blame] | 62 | dev_dbg(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args) | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 63 | #endif | 
 | 64 |  | 
 | 65 | #define EFX_TRACE(efx, fmt, args...) do {} while (0) | 
 | 66 |  | 
 | 67 | #define EFX_REGDUMP(efx, fmt, args...) do {} while (0) | 
 | 68 |  | 
 | 69 | /* Rate-limited logging */ | 
 | 70 | #define EFX_ERR_RL(efx, fmt, args...) \ | 
 | 71 | do {if (net_ratelimit()) EFX_ERR(efx, fmt, ##args); } while (0) | 
 | 72 |  | 
 | 73 | #define EFX_INFO_RL(efx, fmt, args...) \ | 
 | 74 | do {if (net_ratelimit()) EFX_INFO(efx, fmt, ##args); } while (0) | 
 | 75 |  | 
 | 76 | #define EFX_LOG_RL(efx, fmt, args...) \ | 
 | 77 | do {if (net_ratelimit()) EFX_LOG(efx, fmt, ##args); } while (0) | 
 | 78 |  | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 79 | /************************************************************************** | 
 | 80 |  * | 
 | 81 |  * Efx data structures | 
 | 82 |  * | 
 | 83 |  **************************************************************************/ | 
 | 84 |  | 
 | 85 | #define EFX_MAX_CHANNELS 32 | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 86 | #define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS | 
 | 87 |  | 
| Ben Hutchings | 60ac106 | 2008-09-01 12:44:59 +0100 | [diff] [blame] | 88 | #define EFX_TX_QUEUE_OFFLOAD_CSUM	0 | 
 | 89 | #define EFX_TX_QUEUE_NO_CSUM		1 | 
 | 90 | #define EFX_TX_QUEUE_COUNT		2 | 
 | 91 |  | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 92 | /** | 
 | 93 |  * struct efx_special_buffer - An Efx special buffer | 
 | 94 |  * @addr: CPU base address of the buffer | 
 | 95 |  * @dma_addr: DMA base address of the buffer | 
 | 96 |  * @len: Buffer length, in bytes | 
 | 97 |  * @index: Buffer index within controller;s buffer table | 
 | 98 |  * @entries: Number of buffer table entries | 
 | 99 |  * | 
 | 100 |  * Special buffers are used for the event queues and the TX and RX | 
 | 101 |  * descriptor queues for each channel.  They are *not* used for the | 
 | 102 |  * actual transmit and receive buffers. | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 103 |  */ | 
 | 104 | struct efx_special_buffer { | 
 | 105 | 	void *addr; | 
 | 106 | 	dma_addr_t dma_addr; | 
 | 107 | 	unsigned int len; | 
 | 108 | 	int index; | 
 | 109 | 	int entries; | 
 | 110 | }; | 
 | 111 |  | 
| Ben Hutchings | 127e6e1 | 2009-11-25 16:09:55 +0000 | [diff] [blame] | 112 | enum efx_flush_state { | 
 | 113 | 	FLUSH_NONE, | 
 | 114 | 	FLUSH_PENDING, | 
 | 115 | 	FLUSH_FAILED, | 
 | 116 | 	FLUSH_DONE, | 
 | 117 | }; | 
 | 118 |  | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 119 | /** | 
 | 120 |  * struct efx_tx_buffer - An Efx TX buffer | 
 | 121 |  * @skb: The associated socket buffer. | 
 | 122 |  *	Set only on the final fragment of a packet; %NULL for all other | 
 | 123 |  *	fragments.  When this fragment completes, then we can free this | 
 | 124 |  *	skb. | 
| Ben Hutchings | b9b39b6 | 2008-05-07 12:51:12 +0100 | [diff] [blame] | 125 |  * @tsoh: The associated TSO header structure, or %NULL if this | 
 | 126 |  *	buffer is not a TSO header. | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 127 |  * @dma_addr: DMA address of the fragment. | 
 | 128 |  * @len: Length of this fragment. | 
 | 129 |  *	This field is zero when the queue slot is empty. | 
 | 130 |  * @continuation: True if this fragment is not the end of a packet. | 
 | 131 |  * @unmap_single: True if pci_unmap_single should be used. | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 132 |  * @unmap_len: Length of this fragment to unmap | 
 | 133 |  */ | 
 | 134 | struct efx_tx_buffer { | 
 | 135 | 	const struct sk_buff *skb; | 
| Ben Hutchings | b9b39b6 | 2008-05-07 12:51:12 +0100 | [diff] [blame] | 136 | 	struct efx_tso_header *tsoh; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 137 | 	dma_addr_t dma_addr; | 
 | 138 | 	unsigned short len; | 
| Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 139 | 	bool continuation; | 
 | 140 | 	bool unmap_single; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 141 | 	unsigned short unmap_len; | 
 | 142 | }; | 
 | 143 |  | 
 | 144 | /** | 
 | 145 |  * struct efx_tx_queue - An Efx TX queue | 
 | 146 |  * | 
 | 147 |  * This is a ring buffer of TX fragments. | 
 | 148 |  * Since the TX completion path always executes on the same | 
 | 149 |  * CPU and the xmit path can operate on different CPUs, | 
 | 150 |  * performance is increased by ensuring that the completion | 
 | 151 |  * path and the xmit path operate on different cache lines. | 
 | 152 |  * This is particularly important if the xmit path is always | 
 | 153 |  * executing on one CPU which is different from the completion | 
 | 154 |  * path.  There is also a cache line for members which are | 
 | 155 |  * read but not written on the fast path. | 
 | 156 |  * | 
 | 157 |  * @efx: The associated Efx NIC | 
 | 158 |  * @queue: DMA queue number | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 159 |  * @channel: The associated channel | 
 | 160 |  * @buffer: The software buffer ring | 
 | 161 |  * @txd: The hardware descriptor ring | 
| Ben Hutchings | 6bc5d3a | 2008-09-01 12:49:37 +0100 | [diff] [blame] | 162 |  * @flushed: Used when handling queue flushing | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 163 |  * @read_count: Current read pointer. | 
 | 164 |  *	This is the number of buffers that have been removed from both rings. | 
| Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 165 |  * @stopped: Stopped count. | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 166 |  *	Set if this TX queue is currently stopping its port. | 
 | 167 |  * @insert_count: Current insert pointer | 
 | 168 |  *	This is the number of buffers that have been added to the | 
 | 169 |  *	software ring. | 
 | 170 |  * @write_count: Current write pointer | 
 | 171 |  *	This is the number of buffers that have been added to the | 
 | 172 |  *	hardware ring. | 
 | 173 |  * @old_read_count: The value of read_count when last checked. | 
 | 174 |  *	This is here for performance reasons.  The xmit path will | 
 | 175 |  *	only get the up-to-date value of read_count if this | 
 | 176 |  *	variable indicates that the queue is full.  This is to | 
 | 177 |  *	avoid cache-line ping-pong between the xmit path and the | 
 | 178 |  *	completion path. | 
| Ben Hutchings | b9b39b6 | 2008-05-07 12:51:12 +0100 | [diff] [blame] | 179 |  * @tso_headers_free: A list of TSO headers allocated for this TX queue | 
 | 180 |  *	that are not in use, and so available for new TSO sends. The list | 
 | 181 |  *	is protected by the TX queue lock. | 
 | 182 |  * @tso_bursts: Number of times TSO xmit invoked by kernel | 
 | 183 |  * @tso_long_headers: Number of packets with headers too long for standard | 
 | 184 |  *	blocks | 
 | 185 |  * @tso_packets: Number of packets via the TSO xmit path | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 186 |  */ | 
 | 187 | struct efx_tx_queue { | 
 | 188 | 	/* Members which don't change on the fast path */ | 
 | 189 | 	struct efx_nic *efx ____cacheline_aligned_in_smp; | 
 | 190 | 	int queue; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 191 | 	struct efx_channel *channel; | 
 | 192 | 	struct efx_nic *nic; | 
 | 193 | 	struct efx_tx_buffer *buffer; | 
 | 194 | 	struct efx_special_buffer txd; | 
| Ben Hutchings | 127e6e1 | 2009-11-25 16:09:55 +0000 | [diff] [blame] | 195 | 	enum efx_flush_state flushed; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 196 |  | 
 | 197 | 	/* Members used mainly on the completion path */ | 
 | 198 | 	unsigned int read_count ____cacheline_aligned_in_smp; | 
 | 199 | 	int stopped; | 
 | 200 |  | 
 | 201 | 	/* Members used only on the xmit path */ | 
 | 202 | 	unsigned int insert_count ____cacheline_aligned_in_smp; | 
 | 203 | 	unsigned int write_count; | 
 | 204 | 	unsigned int old_read_count; | 
| Ben Hutchings | b9b39b6 | 2008-05-07 12:51:12 +0100 | [diff] [blame] | 205 | 	struct efx_tso_header *tso_headers_free; | 
 | 206 | 	unsigned int tso_bursts; | 
 | 207 | 	unsigned int tso_long_headers; | 
 | 208 | 	unsigned int tso_packets; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 209 | }; | 
 | 210 |  | 
 | 211 | /** | 
 | 212 |  * struct efx_rx_buffer - An Efx RX data buffer | 
 | 213 |  * @dma_addr: DMA base address of the buffer | 
 | 214 |  * @skb: The associated socket buffer, if any. | 
 | 215 |  *	If both this and page are %NULL, the buffer slot is currently free. | 
 | 216 |  * @page: The associated page buffer, if any. | 
 | 217 |  *	If both this and skb are %NULL, the buffer slot is currently free. | 
 | 218 |  * @data: Pointer to ethernet header | 
 | 219 |  * @len: Buffer length, in bytes. | 
 | 220 |  * @unmap_addr: DMA address to unmap | 
 | 221 |  */ | 
 | 222 | struct efx_rx_buffer { | 
 | 223 | 	dma_addr_t dma_addr; | 
 | 224 | 	struct sk_buff *skb; | 
 | 225 | 	struct page *page; | 
 | 226 | 	char *data; | 
 | 227 | 	unsigned int len; | 
 | 228 | 	dma_addr_t unmap_addr; | 
 | 229 | }; | 
 | 230 |  | 
 | 231 | /** | 
 | 232 |  * struct efx_rx_queue - An Efx RX queue | 
 | 233 |  * @efx: The associated Efx NIC | 
 | 234 |  * @queue: DMA queue number | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 235 |  * @channel: The associated channel | 
 | 236 |  * @buffer: The software buffer ring | 
 | 237 |  * @rxd: The hardware descriptor ring | 
 | 238 |  * @added_count: Number of buffers added to the receive queue. | 
 | 239 |  * @notified_count: Number of buffers given to NIC (<= @added_count). | 
 | 240 |  * @removed_count: Number of buffers removed from the receive queue. | 
 | 241 |  * @add_lock: Receive queue descriptor add spin lock. | 
 | 242 |  *	This lock must be held in order to add buffers to the RX | 
 | 243 |  *	descriptor ring (rxd and buffer) and to update added_count (but | 
 | 244 |  *	not removed_count). | 
 | 245 |  * @max_fill: RX descriptor maximum fill level (<= ring size) | 
 | 246 |  * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill | 
 | 247 |  *	(<= @max_fill) | 
 | 248 |  * @fast_fill_limit: The level to which a fast fill will fill | 
 | 249 |  *	(@fast_fill_trigger <= @fast_fill_limit <= @max_fill) | 
 | 250 |  * @min_fill: RX descriptor minimum non-zero fill level. | 
 | 251 |  *	This records the minimum fill level observed when a ring | 
 | 252 |  *	refill was triggered. | 
 | 253 |  * @min_overfill: RX descriptor minimum overflow fill level. | 
 | 254 |  *	This records the minimum fill level at which RX queue | 
 | 255 |  *	overflow was observed.  It should never be set. | 
 | 256 |  * @alloc_page_count: RX allocation strategy counter. | 
 | 257 |  * @alloc_skb_count: RX allocation strategy counter. | 
 | 258 |  * @work: Descriptor push work thread | 
 | 259 |  * @buf_page: Page for next RX buffer. | 
 | 260 |  *	We can use a single page for multiple RX buffers. This tracks | 
 | 261 |  *	the remaining space in the allocation. | 
 | 262 |  * @buf_dma_addr: Page's DMA address. | 
 | 263 |  * @buf_data: Page's host address. | 
| Ben Hutchings | 6bc5d3a | 2008-09-01 12:49:37 +0100 | [diff] [blame] | 264 |  * @flushed: Use when handling queue flushing | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 265 |  */ | 
 | 266 | struct efx_rx_queue { | 
 | 267 | 	struct efx_nic *efx; | 
 | 268 | 	int queue; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 269 | 	struct efx_channel *channel; | 
 | 270 | 	struct efx_rx_buffer *buffer; | 
 | 271 | 	struct efx_special_buffer rxd; | 
 | 272 |  | 
 | 273 | 	int added_count; | 
 | 274 | 	int notified_count; | 
 | 275 | 	int removed_count; | 
 | 276 | 	spinlock_t add_lock; | 
 | 277 | 	unsigned int max_fill; | 
 | 278 | 	unsigned int fast_fill_trigger; | 
 | 279 | 	unsigned int fast_fill_limit; | 
 | 280 | 	unsigned int min_fill; | 
 | 281 | 	unsigned int min_overfill; | 
 | 282 | 	unsigned int alloc_page_count; | 
 | 283 | 	unsigned int alloc_skb_count; | 
 | 284 | 	struct delayed_work work; | 
 | 285 | 	unsigned int slow_fill_count; | 
 | 286 |  | 
 | 287 | 	struct page *buf_page; | 
 | 288 | 	dma_addr_t buf_dma_addr; | 
 | 289 | 	char *buf_data; | 
| Ben Hutchings | 127e6e1 | 2009-11-25 16:09:55 +0000 | [diff] [blame] | 290 | 	enum efx_flush_state flushed; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 291 | }; | 
 | 292 |  | 
 | 293 | /** | 
 | 294 |  * struct efx_buffer - An Efx general-purpose buffer | 
 | 295 |  * @addr: host base address of the buffer | 
 | 296 |  * @dma_addr: DMA base address of the buffer | 
 | 297 |  * @len: Buffer length, in bytes | 
 | 298 |  * | 
| Ben Hutchings | 754c653 | 2010-02-03 09:31:57 +0000 | [diff] [blame] | 299 |  * The NIC uses these buffers for its interrupt status registers and | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 300 |  * MAC stats dumps. | 
 | 301 |  */ | 
 | 302 | struct efx_buffer { | 
 | 303 | 	void *addr; | 
 | 304 | 	dma_addr_t dma_addr; | 
 | 305 | 	unsigned int len; | 
 | 306 | }; | 
 | 307 |  | 
 | 308 |  | 
 | 309 | /* Flags for channel->used_flags */ | 
 | 310 | #define EFX_USED_BY_RX 1 | 
 | 311 | #define EFX_USED_BY_TX 2 | 
 | 312 | #define EFX_USED_BY_RX_TX (EFX_USED_BY_RX | EFX_USED_BY_TX) | 
 | 313 |  | 
 | 314 | enum efx_rx_alloc_method { | 
 | 315 | 	RX_ALLOC_METHOD_AUTO = 0, | 
 | 316 | 	RX_ALLOC_METHOD_SKB = 1, | 
 | 317 | 	RX_ALLOC_METHOD_PAGE = 2, | 
 | 318 | }; | 
 | 319 |  | 
 | 320 | /** | 
 | 321 |  * struct efx_channel - An Efx channel | 
 | 322 |  * | 
 | 323 |  * A channel comprises an event queue, at least one TX queue, at least | 
 | 324 |  * one RX queue, and an associated tasklet for processing the event | 
 | 325 |  * queue. | 
 | 326 |  * | 
 | 327 |  * @efx: Associated Efx NIC | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 328 |  * @channel: Channel instance number | 
| Ben Hutchings | 56536e9 | 2008-12-12 21:37:02 -0800 | [diff] [blame] | 329 |  * @name: Name for channel and IRQ | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 330 |  * @used_flags: Channel is used by net driver | 
 | 331 |  * @enabled: Channel enabled indicator | 
 | 332 |  * @irq: IRQ number (MSI and MSI-X only) | 
| Ben Hutchings | 0d86ebd | 2009-10-23 08:32:13 +0000 | [diff] [blame] | 333 |  * @irq_moderation: IRQ moderation value (in hardware ticks) | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 334 |  * @napi_dev: Net device used with NAPI | 
 | 335 |  * @napi_str: NAPI control structure | 
 | 336 |  * @reset_work: Scheduled reset work thread | 
 | 337 |  * @work_pending: Is work pending via NAPI? | 
 | 338 |  * @eventq: Event queue buffer | 
 | 339 |  * @eventq_read_ptr: Event queue read pointer | 
 | 340 |  * @last_eventq_read_ptr: Last event queue read pointer value. | 
 | 341 |  * @eventq_magic: Event queue magic value for driver-generated test events | 
| Ben Hutchings | 6fb70fd | 2009-03-20 13:30:37 +0000 | [diff] [blame] | 342 |  * @irq_count: Number of IRQs since last adaptive moderation decision | 
 | 343 |  * @irq_mod_score: IRQ moderation score | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 344 |  * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors | 
 | 345 |  *	and diagnostic counters | 
 | 346 |  * @rx_alloc_push_pages: RX allocation method currently in use for pushing | 
 | 347 |  *	descriptors | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 348 |  * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 349 |  * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors | 
 | 350 |  * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors | 
| Ben Hutchings | c1ac403 | 2009-11-28 05:36:29 +0000 | [diff] [blame] | 351 |  * @n_rx_mcast_mismatch: Count of unmatched multicast frames | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 352 |  * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors | 
 | 353 |  * @n_rx_overlength: Count of RX_OVERLENGTH errors | 
 | 354 |  * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun | 
 | 355 |  */ | 
 | 356 | struct efx_channel { | 
 | 357 | 	struct efx_nic *efx; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 358 | 	int channel; | 
| Ben Hutchings | 56536e9 | 2008-12-12 21:37:02 -0800 | [diff] [blame] | 359 | 	char name[IFNAMSIZ + 6]; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 360 | 	int used_flags; | 
| Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 361 | 	bool enabled; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 362 | 	int irq; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 363 | 	unsigned int irq_moderation; | 
 | 364 | 	struct net_device *napi_dev; | 
 | 365 | 	struct napi_struct napi_str; | 
| Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 366 | 	bool work_pending; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 367 | 	struct efx_special_buffer eventq; | 
 | 368 | 	unsigned int eventq_read_ptr; | 
 | 369 | 	unsigned int last_eventq_read_ptr; | 
 | 370 | 	unsigned int eventq_magic; | 
 | 371 |  | 
| Ben Hutchings | 6fb70fd | 2009-03-20 13:30:37 +0000 | [diff] [blame] | 372 | 	unsigned int irq_count; | 
 | 373 | 	unsigned int irq_mod_score; | 
 | 374 |  | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 375 | 	int rx_alloc_level; | 
 | 376 | 	int rx_alloc_push_pages; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 377 |  | 
 | 378 | 	unsigned n_rx_tobe_disc; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 379 | 	unsigned n_rx_ip_hdr_chksum_err; | 
 | 380 | 	unsigned n_rx_tcp_udp_chksum_err; | 
| Ben Hutchings | c1ac403 | 2009-11-28 05:36:29 +0000 | [diff] [blame] | 381 | 	unsigned n_rx_mcast_mismatch; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 382 | 	unsigned n_rx_frm_trunc; | 
 | 383 | 	unsigned n_rx_overlength; | 
 | 384 | 	unsigned n_skbuff_leaks; | 
 | 385 |  | 
 | 386 | 	/* Used to pipeline received packets in order to optimise memory | 
 | 387 | 	 * access with prefetches. | 
 | 388 | 	 */ | 
 | 389 | 	struct efx_rx_buffer *rx_pkt; | 
| Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 390 | 	bool rx_pkt_csummed; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 391 |  | 
 | 392 | }; | 
 | 393 |  | 
| Ben Hutchings | 398468e | 2009-11-23 16:03:45 +0000 | [diff] [blame] | 394 | enum efx_led_mode { | 
 | 395 | 	EFX_LED_OFF	= 0, | 
 | 396 | 	EFX_LED_ON	= 1, | 
 | 397 | 	EFX_LED_DEFAULT	= 2 | 
 | 398 | }; | 
 | 399 |  | 
| Ben Hutchings | c459302 | 2009-11-23 16:08:17 +0000 | [diff] [blame] | 400 | #define STRING_TABLE_LOOKUP(val, member) \ | 
 | 401 | 	((val) < member ## _max) ? member ## _names[val] : "(invalid)" | 
 | 402 |  | 
 | 403 | extern const char *efx_loopback_mode_names[]; | 
 | 404 | extern const unsigned int efx_loopback_mode_max; | 
 | 405 | #define LOOPBACK_MODE(efx) \ | 
 | 406 | 	STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode) | 
 | 407 |  | 
 | 408 | extern const char *efx_interrupt_mode_names[]; | 
 | 409 | extern const unsigned int efx_interrupt_mode_max; | 
 | 410 | #define INT_MODE(efx) \ | 
 | 411 | 	STRING_TABLE_LOOKUP(efx->interrupt_mode, efx_interrupt_mode) | 
 | 412 |  | 
 | 413 | extern const char *efx_reset_type_names[]; | 
 | 414 | extern const unsigned int efx_reset_type_max; | 
 | 415 | #define RESET_TYPE(type) \ | 
 | 416 | 	STRING_TABLE_LOOKUP(type, efx_reset_type) | 
| Ben Hutchings | 3273c2e | 2008-05-07 13:36:19 +0100 | [diff] [blame] | 417 |  | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 418 | enum efx_int_mode { | 
 | 419 | 	/* Be careful if altering to correct macro below */ | 
 | 420 | 	EFX_INT_MODE_MSIX = 0, | 
 | 421 | 	EFX_INT_MODE_MSI = 1, | 
 | 422 | 	EFX_INT_MODE_LEGACY = 2, | 
 | 423 | 	EFX_INT_MODE_MAX	/* Insert any new items before this */ | 
 | 424 | }; | 
 | 425 | #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI) | 
 | 426 |  | 
| Ben Hutchings | eb50c0d | 2009-11-23 16:06:30 +0000 | [diff] [blame] | 427 | #define EFX_IS10G(efx) ((efx)->link_state.speed == 10000) | 
| Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 428 |  | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 429 | enum nic_state { | 
 | 430 | 	STATE_INIT = 0, | 
 | 431 | 	STATE_RUNNING = 1, | 
 | 432 | 	STATE_FINI = 2, | 
| Ben Hutchings | 3c78708 | 2008-09-01 12:49:08 +0100 | [diff] [blame] | 433 | 	STATE_DISABLED = 3, | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 434 | 	STATE_MAX, | 
 | 435 | }; | 
 | 436 |  | 
 | 437 | /* | 
 | 438 |  * Alignment of page-allocated RX buffers | 
 | 439 |  * | 
 | 440 |  * Controls the number of bytes inserted at the start of an RX buffer. | 
 | 441 |  * This is the equivalent of NET_IP_ALIGN [which controls the alignment | 
 | 442 |  * of the skb->head for hardware DMA]. | 
 | 443 |  */ | 
| Ben Hutchings | 13e9ab1 | 2008-09-01 12:50:28 +0100 | [diff] [blame] | 444 | #ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 445 | #define EFX_PAGE_IP_ALIGN 0 | 
 | 446 | #else | 
 | 447 | #define EFX_PAGE_IP_ALIGN NET_IP_ALIGN | 
 | 448 | #endif | 
 | 449 |  | 
 | 450 | /* | 
 | 451 |  * Alignment of the skb->head which wraps a page-allocated RX buffer | 
 | 452 |  * | 
 | 453 |  * The skb allocated to wrap an rx_buffer can have this alignment. Since | 
 | 454 |  * the data is memcpy'd from the rx_buf, it does not need to be equal to | 
 | 455 |  * EFX_PAGE_IP_ALIGN. | 
 | 456 |  */ | 
 | 457 | #define EFX_PAGE_SKB_ALIGN 2 | 
 | 458 |  | 
 | 459 | /* Forward declaration */ | 
 | 460 | struct efx_nic; | 
 | 461 |  | 
 | 462 | /* Pseudo bit-mask flow control field */ | 
 | 463 | enum efx_fc_type { | 
| Ben Hutchings | 3f926da | 2009-04-29 08:20:37 +0000 | [diff] [blame] | 464 | 	EFX_FC_RX = FLOW_CTRL_RX, | 
 | 465 | 	EFX_FC_TX = FLOW_CTRL_TX, | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 466 | 	EFX_FC_AUTO = 4, | 
 | 467 | }; | 
 | 468 |  | 
| Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 469 | /** | 
| Ben Hutchings | eb50c0d | 2009-11-23 16:06:30 +0000 | [diff] [blame] | 470 |  * struct efx_link_state - Current state of the link | 
 | 471 |  * @up: Link is up | 
 | 472 |  * @fd: Link is full-duplex | 
 | 473 |  * @fc: Actual flow control flags | 
 | 474 |  * @speed: Link speed (Mbps) | 
 | 475 |  */ | 
 | 476 | struct efx_link_state { | 
 | 477 | 	bool up; | 
 | 478 | 	bool fd; | 
 | 479 | 	enum efx_fc_type fc; | 
 | 480 | 	unsigned int speed; | 
 | 481 | }; | 
 | 482 |  | 
| Steve Hodgson | fdaa9ae | 2009-11-28 05:34:05 +0000 | [diff] [blame] | 483 | static inline bool efx_link_state_equal(const struct efx_link_state *left, | 
 | 484 | 					const struct efx_link_state *right) | 
 | 485 | { | 
 | 486 | 	return left->up == right->up && left->fd == right->fd && | 
 | 487 | 		left->fc == right->fc && left->speed == right->speed; | 
 | 488 | } | 
 | 489 |  | 
| Ben Hutchings | eb50c0d | 2009-11-23 16:06:30 +0000 | [diff] [blame] | 490 | /** | 
| Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 491 |  * struct efx_mac_operations - Efx MAC operations table | 
 | 492 |  * @reconfigure: Reconfigure MAC. Serialised by the mac_lock | 
 | 493 |  * @update_stats: Update statistics | 
| Ben Hutchings | 9007b9f | 2009-11-25 16:12:01 +0000 | [diff] [blame] | 494 |  * @check_fault: Check fault state. True if fault present. | 
| Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 495 |  */ | 
 | 496 | struct efx_mac_operations { | 
| Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 497 | 	int (*reconfigure) (struct efx_nic *efx); | 
| Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 498 | 	void (*update_stats) (struct efx_nic *efx); | 
| Ben Hutchings | 9007b9f | 2009-11-25 16:12:01 +0000 | [diff] [blame] | 499 | 	bool (*check_fault)(struct efx_nic *efx); | 
| Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 500 | }; | 
 | 501 |  | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 502 | /** | 
 | 503 |  * struct efx_phy_operations - Efx PHY operations table | 
| Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 504 |  * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds, | 
 | 505 |  *	efx->loopback_modes. | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 506 |  * @init: Initialise PHY | 
 | 507 |  * @fini: Shut down PHY | 
 | 508 |  * @reconfigure: Reconfigure PHY (e.g. for new link parameters) | 
| Steve Hodgson | fdaa9ae | 2009-11-28 05:34:05 +0000 | [diff] [blame] | 509 |  * @poll: Update @link_state and report whether it changed. | 
 | 510 |  *	Serialised by the mac_lock. | 
| Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 511 |  * @get_settings: Get ethtool settings. Serialised by the mac_lock. | 
 | 512 |  * @set_settings: Set ethtool settings. Serialised by the mac_lock. | 
| Ben Hutchings | af4ad9b | 2009-01-29 17:59:37 +0000 | [diff] [blame] | 513 |  * @set_npage_adv: Set abilities advertised in (Extended) Next Page | 
| Ben Hutchings | 04cc8ca | 2008-12-12 21:50:46 -0800 | [diff] [blame] | 514 |  *	(only needed where AN bit is set in mmds) | 
| Ben Hutchings | 4f16c07 | 2010-02-03 09:30:50 +0000 | [diff] [blame] | 515 |  * @test_alive: Test that PHY is 'alive' (online) | 
| Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 516 |  * @test_name: Get the name of a PHY-specific test/result | 
| Ben Hutchings | 4f16c07 | 2010-02-03 09:30:50 +0000 | [diff] [blame] | 517 |  * @run_tests: Run tests and record results as appropriate (offline). | 
| Ben Hutchings | 1796721 | 2008-12-26 13:47:25 -0800 | [diff] [blame] | 518 |  *	Flags are the ethtool tests flags. | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 519 |  */ | 
 | 520 | struct efx_phy_operations { | 
| Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 521 | 	int (*probe) (struct efx_nic *efx); | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 522 | 	int (*init) (struct efx_nic *efx); | 
 | 523 | 	void (*fini) (struct efx_nic *efx); | 
| Steve Hodgson | ff3b00a | 2009-12-23 13:46:36 +0000 | [diff] [blame] | 524 | 	void (*remove) (struct efx_nic *efx); | 
| Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 525 | 	int (*reconfigure) (struct efx_nic *efx); | 
| Steve Hodgson | fdaa9ae | 2009-11-28 05:34:05 +0000 | [diff] [blame] | 526 | 	bool (*poll) (struct efx_nic *efx); | 
| Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 527 | 	void (*get_settings) (struct efx_nic *efx, | 
 | 528 | 			      struct ethtool_cmd *ecmd); | 
 | 529 | 	int (*set_settings) (struct efx_nic *efx, | 
 | 530 | 			     struct ethtool_cmd *ecmd); | 
| Ben Hutchings | af4ad9b | 2009-01-29 17:59:37 +0000 | [diff] [blame] | 531 | 	void (*set_npage_adv) (struct efx_nic *efx, u32); | 
| Ben Hutchings | 4f16c07 | 2010-02-03 09:30:50 +0000 | [diff] [blame] | 532 | 	int (*test_alive) (struct efx_nic *efx); | 
| Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 533 | 	const char *(*test_name) (struct efx_nic *efx, unsigned int index); | 
| Ben Hutchings | 1796721 | 2008-12-26 13:47:25 -0800 | [diff] [blame] | 534 | 	int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags); | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 535 | }; | 
 | 536 |  | 
| Ben Hutchings | f8b87c1 | 2008-09-01 12:48:17 +0100 | [diff] [blame] | 537 | /** | 
 | 538 |  * @enum efx_phy_mode - PHY operating mode flags | 
 | 539 |  * @PHY_MODE_NORMAL: on and should pass traffic | 
 | 540 |  * @PHY_MODE_TX_DISABLED: on with TX disabled | 
| Ben Hutchings | 3e133c4 | 2008-11-04 20:34:56 +0000 | [diff] [blame] | 541 |  * @PHY_MODE_LOW_POWER: set to low power through MDIO | 
 | 542 |  * @PHY_MODE_OFF: switched off through external control | 
| Ben Hutchings | f8b87c1 | 2008-09-01 12:48:17 +0100 | [diff] [blame] | 543 |  * @PHY_MODE_SPECIAL: on but will not pass traffic | 
 | 544 |  */ | 
 | 545 | enum efx_phy_mode { | 
 | 546 | 	PHY_MODE_NORMAL		= 0, | 
 | 547 | 	PHY_MODE_TX_DISABLED	= 1, | 
| Ben Hutchings | 3e133c4 | 2008-11-04 20:34:56 +0000 | [diff] [blame] | 548 | 	PHY_MODE_LOW_POWER	= 2, | 
 | 549 | 	PHY_MODE_OFF		= 4, | 
| Ben Hutchings | f8b87c1 | 2008-09-01 12:48:17 +0100 | [diff] [blame] | 550 | 	PHY_MODE_SPECIAL	= 8, | 
 | 551 | }; | 
 | 552 |  | 
 | 553 | static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode) | 
 | 554 | { | 
| Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 555 | 	return !!(mode & ~PHY_MODE_TX_DISABLED); | 
| Ben Hutchings | f8b87c1 | 2008-09-01 12:48:17 +0100 | [diff] [blame] | 556 | } | 
 | 557 |  | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 558 | /* | 
 | 559 |  * Efx extended statistics | 
 | 560 |  * | 
 | 561 |  * Not all statistics are provided by all supported MACs.  The purpose | 
 | 562 |  * is this structure is to contain the raw statistics provided by each | 
 | 563 |  * MAC. | 
 | 564 |  */ | 
 | 565 | struct efx_mac_stats { | 
 | 566 | 	u64 tx_bytes; | 
 | 567 | 	u64 tx_good_bytes; | 
 | 568 | 	u64 tx_bad_bytes; | 
 | 569 | 	unsigned long tx_packets; | 
 | 570 | 	unsigned long tx_bad; | 
 | 571 | 	unsigned long tx_pause; | 
 | 572 | 	unsigned long tx_control; | 
 | 573 | 	unsigned long tx_unicast; | 
 | 574 | 	unsigned long tx_multicast; | 
 | 575 | 	unsigned long tx_broadcast; | 
 | 576 | 	unsigned long tx_lt64; | 
 | 577 | 	unsigned long tx_64; | 
 | 578 | 	unsigned long tx_65_to_127; | 
 | 579 | 	unsigned long tx_128_to_255; | 
 | 580 | 	unsigned long tx_256_to_511; | 
 | 581 | 	unsigned long tx_512_to_1023; | 
 | 582 | 	unsigned long tx_1024_to_15xx; | 
 | 583 | 	unsigned long tx_15xx_to_jumbo; | 
 | 584 | 	unsigned long tx_gtjumbo; | 
 | 585 | 	unsigned long tx_collision; | 
 | 586 | 	unsigned long tx_single_collision; | 
 | 587 | 	unsigned long tx_multiple_collision; | 
 | 588 | 	unsigned long tx_excessive_collision; | 
 | 589 | 	unsigned long tx_deferred; | 
 | 590 | 	unsigned long tx_late_collision; | 
 | 591 | 	unsigned long tx_excessive_deferred; | 
 | 592 | 	unsigned long tx_non_tcpudp; | 
 | 593 | 	unsigned long tx_mac_src_error; | 
 | 594 | 	unsigned long tx_ip_src_error; | 
 | 595 | 	u64 rx_bytes; | 
 | 596 | 	u64 rx_good_bytes; | 
 | 597 | 	u64 rx_bad_bytes; | 
 | 598 | 	unsigned long rx_packets; | 
 | 599 | 	unsigned long rx_good; | 
 | 600 | 	unsigned long rx_bad; | 
 | 601 | 	unsigned long rx_pause; | 
 | 602 | 	unsigned long rx_control; | 
 | 603 | 	unsigned long rx_unicast; | 
 | 604 | 	unsigned long rx_multicast; | 
 | 605 | 	unsigned long rx_broadcast; | 
 | 606 | 	unsigned long rx_lt64; | 
 | 607 | 	unsigned long rx_64; | 
 | 608 | 	unsigned long rx_65_to_127; | 
 | 609 | 	unsigned long rx_128_to_255; | 
 | 610 | 	unsigned long rx_256_to_511; | 
 | 611 | 	unsigned long rx_512_to_1023; | 
 | 612 | 	unsigned long rx_1024_to_15xx; | 
 | 613 | 	unsigned long rx_15xx_to_jumbo; | 
 | 614 | 	unsigned long rx_gtjumbo; | 
 | 615 | 	unsigned long rx_bad_lt64; | 
 | 616 | 	unsigned long rx_bad_64_to_15xx; | 
 | 617 | 	unsigned long rx_bad_15xx_to_jumbo; | 
 | 618 | 	unsigned long rx_bad_gtjumbo; | 
 | 619 | 	unsigned long rx_overflow; | 
 | 620 | 	unsigned long rx_missed; | 
 | 621 | 	unsigned long rx_false_carrier; | 
 | 622 | 	unsigned long rx_symbol_error; | 
 | 623 | 	unsigned long rx_align_error; | 
 | 624 | 	unsigned long rx_length_error; | 
 | 625 | 	unsigned long rx_internal_error; | 
 | 626 | 	unsigned long rx_good_lt64; | 
 | 627 | }; | 
 | 628 |  | 
 | 629 | /* Number of bits used in a multicast filter hash address */ | 
 | 630 | #define EFX_MCAST_HASH_BITS 8 | 
 | 631 |  | 
 | 632 | /* Number of (single-bit) entries in a multicast filter hash */ | 
 | 633 | #define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS) | 
 | 634 |  | 
 | 635 | /* An Efx multicast filter hash */ | 
 | 636 | union efx_multicast_hash { | 
 | 637 | 	u8 byte[EFX_MCAST_HASH_ENTRIES / 8]; | 
 | 638 | 	efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8]; | 
 | 639 | }; | 
 | 640 |  | 
 | 641 | /** | 
 | 642 |  * struct efx_nic - an Efx NIC | 
 | 643 |  * @name: Device name (net device name or bus id before net device registered) | 
 | 644 |  * @pci_dev: The PCI device | 
 | 645 |  * @type: Controller type attributes | 
 | 646 |  * @legacy_irq: IRQ number | 
| Ben Hutchings | 8d9853d | 2008-07-18 19:01:20 +0100 | [diff] [blame] | 647 |  * @workqueue: Workqueue for port reconfigures and the HW monitor. | 
 | 648 |  *	Work items do not hold and must not acquire RTNL. | 
| Ben Hutchings | 6977dc6 | 2008-12-26 13:44:39 -0800 | [diff] [blame] | 649 |  * @workqueue_name: Name of workqueue | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 650 |  * @reset_work: Scheduled reset workitem | 
 | 651 |  * @monitor_work: Hardware monitor workitem | 
 | 652 |  * @membase_phys: Memory BAR value as physical address | 
 | 653 |  * @membase: Memory BAR value | 
 | 654 |  * @biu_lock: BIU (bus interface unit) lock | 
 | 655 |  * @interrupt_mode: Interrupt mode | 
| Ben Hutchings | 6fb70fd | 2009-03-20 13:30:37 +0000 | [diff] [blame] | 656 |  * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues | 
 | 657 |  * @irq_rx_moderation: IRQ moderation time for RX event queues | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 658 |  * @state: Device state flag. Serialised by the rtnl_lock. | 
 | 659 |  * @reset_pending: Pending reset method (normally RESET_TYPE_NONE) | 
 | 660 |  * @tx_queue: TX DMA queues | 
 | 661 |  * @rx_queue: RX DMA queues | 
 | 662 |  * @channel: Channels | 
| Ben Hutchings | 0484e0d | 2009-10-23 08:32:04 +0000 | [diff] [blame] | 663 |  * @next_buffer_table: First available buffer table id | 
| Ben Hutchings | 8831da7 | 2008-09-01 12:47:48 +0100 | [diff] [blame] | 664 |  * @n_rx_queues: Number of RX queues | 
| Neil Turton | 28b581a | 2008-12-12 21:41:06 -0800 | [diff] [blame] | 665 |  * @n_channels: Number of channels in use | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 666 |  * @rx_buffer_len: RX buffer length | 
 | 667 |  * @rx_buffer_order: Order (log2) of number of pages for each RX buffer | 
| Ben Hutchings | 0484e0d | 2009-10-23 08:32:04 +0000 | [diff] [blame] | 668 |  * @int_error_count: Number of internal errors seen recently | 
 | 669 |  * @int_error_expire: Time at which error count will be expired | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 670 |  * @irq_status: Interrupt status buffer | 
 | 671 |  * @last_irq_cpu: Last CPU to handle interrupt. | 
 | 672 |  *	This register is written with the SMP processor ID whenever an | 
| Ben Hutchings | 754c653 | 2010-02-03 09:31:57 +0000 | [diff] [blame] | 673 |  *	interrupt is handled.  It is used by efx_nic_test_interrupt() | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 674 |  *	to verify that an interrupt has occurred. | 
| Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 675 |  * @spi_flash: SPI flash device | 
| Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 676 |  *	This field will be %NULL if no flash device is present (or for Siena). | 
| Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 677 |  * @spi_eeprom: SPI EEPROM device | 
| Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 678 |  *	This field will be %NULL if no EEPROM device is present (or for Siena). | 
| Ben Hutchings | f415072 | 2008-11-04 20:34:28 +0000 | [diff] [blame] | 679 |  * @spi_lock: SPI bus lock | 
| Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 680 |  * @mtd_list: List of MTDs attached to the NIC | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 681 |  * @n_rx_nodesc_drop_cnt: RX no descriptor drop count | 
 | 682 |  * @nic_data: Hardware dependant state | 
| Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 683 |  * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode, | 
 | 684 |  *	@port_inhibited, efx_monitor() and efx_reconfigure_port() | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 685 |  * @port_enabled: Port enabled indicator. | 
| Steve Hodgson | fdaa9ae | 2009-11-28 05:34:05 +0000 | [diff] [blame] | 686 |  *	Serialises efx_stop_all(), efx_start_all(), efx_monitor() and | 
 | 687 |  *	efx_mac_work() with kernel interfaces. Safe to read under any | 
 | 688 |  *	one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must | 
 | 689 |  *	be held to modify it. | 
| Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 690 |  * @port_inhibited: If set, the netif_carrier is always off. Hold the mac_lock | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 691 |  * @port_initialized: Port initialized? | 
 | 692 |  * @net_dev: Operating system network device. Consider holding the rtnl lock | 
 | 693 |  * @rx_checksum_enabled: RX checksumming enabled | 
 | 694 |  * @netif_stop_count: Port stop count | 
 | 695 |  * @netif_stop_lock: Port stop lock | 
 | 696 |  * @mac_stats: MAC statistics. These include all statistics the MACs | 
 | 697 |  *	can provide.  Generic code converts these into a standard | 
 | 698 |  *	&struct net_device_stats. | 
 | 699 |  * @stats_buffer: DMA buffer for statistics | 
| Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 700 |  * @stats_lock: Statistics update lock. Serialises statistics fetches | 
| Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 701 |  * @mac_op: MAC interface | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 702 |  * @mac_address: Permanent MAC address | 
 | 703 |  * @phy_type: PHY type | 
| Steve Hodgson | ab86746 | 2009-11-28 05:34:44 +0000 | [diff] [blame] | 704 |  * @mdio_lock: MDIO lock | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 705 |  * @phy_op: PHY interface | 
 | 706 |  * @phy_data: PHY private data (including PHY-specific stats) | 
| Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 707 |  * @mdio: PHY MDIO interface | 
| Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 708 |  * @mdio_bus: PHY MDIO bus ID (only used by Siena) | 
| Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 709 |  * @phy_mode: PHY operating mode. Serialised by @mac_lock. | 
| Ben Hutchings | 9007b9f | 2009-11-25 16:12:01 +0000 | [diff] [blame] | 710 |  * @xmac_poll_required: XMAC link state needs polling | 
| Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 711 |  * @link_advertising: Autonegotiation advertising flags | 
| Ben Hutchings | eb50c0d | 2009-11-23 16:06:30 +0000 | [diff] [blame] | 712 |  * @link_state: Current state of the link | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 713 |  * @n_link_state_changes: Number of times the link has changed state | 
 | 714 |  * @promiscuous: Promiscuous flag. Protected by netif_tx_lock. | 
 | 715 |  * @multicast_hash: Multicast hash table | 
| Ben Hutchings | 04cc8ca | 2008-12-12 21:50:46 -0800 | [diff] [blame] | 716 |  * @wanted_fc: Wanted flow control flags | 
| Ben Hutchings | 8be4f3e | 2009-11-25 16:12:16 +0000 | [diff] [blame] | 717 |  * @mac_work: Work item for changing MAC promiscuity and multicast hash | 
| Ben Hutchings | 3273c2e | 2008-05-07 13:36:19 +0100 | [diff] [blame] | 718 |  * @loopback_mode: Loopback status | 
 | 719 |  * @loopback_modes: Supported loopback mode bitmask | 
 | 720 |  * @loopback_selftest: Offline self-test private state | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 721 |  * | 
| Ben Hutchings | 754c653 | 2010-02-03 09:31:57 +0000 | [diff] [blame] | 722 |  * This is stored in the private area of the &struct net_device. | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 723 |  */ | 
 | 724 | struct efx_nic { | 
 | 725 | 	char name[IFNAMSIZ]; | 
 | 726 | 	struct pci_dev *pci_dev; | 
 | 727 | 	const struct efx_nic_type *type; | 
 | 728 | 	int legacy_irq; | 
 | 729 | 	struct workqueue_struct *workqueue; | 
| Ben Hutchings | 6977dc6 | 2008-12-26 13:44:39 -0800 | [diff] [blame] | 730 | 	char workqueue_name[16]; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 731 | 	struct work_struct reset_work; | 
 | 732 | 	struct delayed_work monitor_work; | 
| Ben Hutchings | 086ea35 | 2008-05-16 21:17:06 +0100 | [diff] [blame] | 733 | 	resource_size_t membase_phys; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 734 | 	void __iomem *membase; | 
 | 735 | 	spinlock_t biu_lock; | 
 | 736 | 	enum efx_int_mode interrupt_mode; | 
| Ben Hutchings | 6fb70fd | 2009-03-20 13:30:37 +0000 | [diff] [blame] | 737 | 	bool irq_rx_adaptive; | 
 | 738 | 	unsigned int irq_rx_moderation; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 739 |  | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 740 | 	enum nic_state state; | 
 | 741 | 	enum reset_type reset_pending; | 
 | 742 |  | 
| Ben Hutchings | 60ac106 | 2008-09-01 12:44:59 +0100 | [diff] [blame] | 743 | 	struct efx_tx_queue tx_queue[EFX_TX_QUEUE_COUNT]; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 744 | 	struct efx_rx_queue rx_queue[EFX_MAX_RX_QUEUES]; | 
 | 745 | 	struct efx_channel channel[EFX_MAX_CHANNELS]; | 
 | 746 |  | 
| Ben Hutchings | 0484e0d | 2009-10-23 08:32:04 +0000 | [diff] [blame] | 747 | 	unsigned next_buffer_table; | 
| Ben Hutchings | 8831da7 | 2008-09-01 12:47:48 +0100 | [diff] [blame] | 748 | 	int n_rx_queues; | 
| Neil Turton | 28b581a | 2008-12-12 21:41:06 -0800 | [diff] [blame] | 749 | 	int n_channels; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 750 | 	unsigned int rx_buffer_len; | 
 | 751 | 	unsigned int rx_buffer_order; | 
 | 752 |  | 
| Ben Hutchings | 0484e0d | 2009-10-23 08:32:04 +0000 | [diff] [blame] | 753 | 	unsigned int_error_count; | 
 | 754 | 	unsigned long int_error_expire; | 
 | 755 |  | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 756 | 	struct efx_buffer irq_status; | 
 | 757 | 	volatile signed int last_irq_cpu; | 
| Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 758 | 	unsigned long irq_zero_count; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 759 |  | 
| Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 760 | 	struct efx_spi_device *spi_flash; | 
 | 761 | 	struct efx_spi_device *spi_eeprom; | 
| Ben Hutchings | f415072 | 2008-11-04 20:34:28 +0000 | [diff] [blame] | 762 | 	struct mutex spi_lock; | 
| Ben Hutchings | 7688483 | 2009-11-29 15:10:44 +0000 | [diff] [blame] | 763 | #ifdef CONFIG_SFC_MTD | 
 | 764 | 	struct list_head mtd_list; | 
 | 765 | #endif | 
| Ben Hutchings | 4a5b504 | 2008-09-01 12:47:16 +0100 | [diff] [blame] | 766 |  | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 767 | 	unsigned n_rx_nodesc_drop_cnt; | 
 | 768 |  | 
| Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 769 | 	void *nic_data; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 770 |  | 
 | 771 | 	struct mutex mac_lock; | 
| Ben Hutchings | 766ca0f | 2008-12-12 21:59:24 -0800 | [diff] [blame] | 772 | 	struct work_struct mac_work; | 
| Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 773 | 	bool port_enabled; | 
| Ben Hutchings | 8c8661e | 2008-09-01 12:49:02 +0100 | [diff] [blame] | 774 | 	bool port_inhibited; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 775 |  | 
| Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 776 | 	bool port_initialized; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 777 | 	struct net_device *net_dev; | 
| Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 778 | 	bool rx_checksum_enabled; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 779 |  | 
 | 780 | 	atomic_t netif_stop_count; | 
 | 781 | 	spinlock_t netif_stop_lock; | 
 | 782 |  | 
 | 783 | 	struct efx_mac_stats mac_stats; | 
 | 784 | 	struct efx_buffer stats_buffer; | 
 | 785 | 	spinlock_t stats_lock; | 
 | 786 |  | 
| Ben Hutchings | 177dfcd | 2008-12-12 21:50:08 -0800 | [diff] [blame] | 787 | 	struct efx_mac_operations *mac_op; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 788 | 	unsigned char mac_address[ETH_ALEN]; | 
 | 789 |  | 
| Ben Hutchings | c1c4f45 | 2009-11-29 15:08:55 +0000 | [diff] [blame] | 790 | 	unsigned int phy_type; | 
| Steve Hodgson | ab86746 | 2009-11-28 05:34:44 +0000 | [diff] [blame] | 791 | 	struct mutex mdio_lock; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 792 | 	struct efx_phy_operations *phy_op; | 
 | 793 | 	void *phy_data; | 
| Ben Hutchings | 68e7f45 | 2009-04-29 08:05:08 +0000 | [diff] [blame] | 794 | 	struct mdio_if_info mdio; | 
| Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 795 | 	unsigned int mdio_bus; | 
| Ben Hutchings | f8b87c1 | 2008-09-01 12:48:17 +0100 | [diff] [blame] | 796 | 	enum efx_phy_mode phy_mode; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 797 |  | 
| Ben Hutchings | 9007b9f | 2009-11-25 16:12:01 +0000 | [diff] [blame] | 798 | 	bool xmac_poll_required; | 
| Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 799 | 	u32 link_advertising; | 
| Ben Hutchings | eb50c0d | 2009-11-23 16:06:30 +0000 | [diff] [blame] | 800 | 	struct efx_link_state link_state; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 801 | 	unsigned int n_link_state_changes; | 
 | 802 |  | 
| Ben Hutchings | dc8cfa5 | 2008-09-01 12:46:50 +0100 | [diff] [blame] | 803 | 	bool promiscuous; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 804 | 	union efx_multicast_hash multicast_hash; | 
| Ben Hutchings | 04cc8ca | 2008-12-12 21:50:46 -0800 | [diff] [blame] | 805 | 	enum efx_fc_type wanted_fc; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 806 |  | 
 | 807 | 	atomic_t rx_reset; | 
| Ben Hutchings | 3273c2e | 2008-05-07 13:36:19 +0100 | [diff] [blame] | 808 | 	enum efx_loopback_mode loopback_mode; | 
| Ben Hutchings | e58f69f | 2009-11-29 15:08:41 +0000 | [diff] [blame] | 809 | 	u64 loopback_modes; | 
| Ben Hutchings | 3273c2e | 2008-05-07 13:36:19 +0100 | [diff] [blame] | 810 |  | 
 | 811 | 	void *loopback_selftest; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 812 | }; | 
 | 813 |  | 
| Ben Hutchings | 5566861 | 2008-05-16 21:16:10 +0100 | [diff] [blame] | 814 | static inline int efx_dev_registered(struct efx_nic *efx) | 
 | 815 | { | 
 | 816 | 	return efx->net_dev->reg_state == NETREG_REGISTERED; | 
 | 817 | } | 
 | 818 |  | 
 | 819 | /* Net device name, for inclusion in log messages if it has been registered. | 
 | 820 |  * Use efx->name not efx->net_dev->name so that races with (un)registration | 
 | 821 |  * are harmless. | 
 | 822 |  */ | 
 | 823 | static inline const char *efx_dev_name(struct efx_nic *efx) | 
 | 824 | { | 
 | 825 | 	return efx_dev_registered(efx) ? efx->name : ""; | 
 | 826 | } | 
 | 827 |  | 
| Ben Hutchings | 8880f4e | 2009-11-29 15:15:41 +0000 | [diff] [blame] | 828 | static inline unsigned int efx_port_num(struct efx_nic *efx) | 
 | 829 | { | 
 | 830 | 	return PCI_FUNC(efx->pci_dev->devfn); | 
 | 831 | } | 
 | 832 |  | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 833 | /** | 
 | 834 |  * struct efx_nic_type - Efx device type definition | 
| Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 835 |  * @probe: Probe the controller | 
 | 836 |  * @remove: Free resources allocated by probe() | 
 | 837 |  * @init: Initialise the controller | 
 | 838 |  * @fini: Shut down the controller | 
 | 839 |  * @monitor: Periodic function for polling link state and hardware monitor | 
 | 840 |  * @reset: Reset the controller hardware and possibly the PHY.  This will | 
 | 841 |  *	be called while the controller is uninitialised. | 
 | 842 |  * @probe_port: Probe the MAC and PHY | 
 | 843 |  * @remove_port: Free resources allocated by probe_port() | 
 | 844 |  * @prepare_flush: Prepare the hardware for flushing the DMA queues | 
 | 845 |  * @update_stats: Update statistics not provided by event handling | 
 | 846 |  * @start_stats: Start the regular fetching of statistics | 
 | 847 |  * @stop_stats: Stop the regular fetching of statistics | 
| Ben Hutchings | 06629f0 | 2009-11-29 03:43:43 +0000 | [diff] [blame] | 848 |  * @set_id_led: Set state of identifying LED or revert to automatic function | 
| Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 849 |  * @push_irq_moderation: Apply interrupt moderation value | 
 | 850 |  * @push_multicast_hash: Apply multicast hash table | 
| Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 851 |  * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY | 
| Ben Hutchings | 89c758f | 2009-11-29 03:43:07 +0000 | [diff] [blame] | 852 |  * @get_wol: Get WoL configuration from driver state | 
 | 853 |  * @set_wol: Push WoL configuration to the NIC | 
 | 854 |  * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume) | 
| Ben Hutchings | 9bfc4bb | 2009-11-29 03:43:23 +0000 | [diff] [blame] | 855 |  * @test_registers: Test read/write functionality of control registers | 
| Ben Hutchings | 0aa3fba | 2009-11-29 03:43:33 +0000 | [diff] [blame] | 856 |  * @test_nvram: Test validity of NVRAM contents | 
| Steve Hodgson | b895d73 | 2009-11-28 05:35:00 +0000 | [diff] [blame] | 857 |  * @default_mac_ops: efx_mac_operations to set at startup | 
| Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 858 |  * @revision: Hardware architecture revision | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 859 |  * @mem_map_size: Memory BAR mapped size | 
 | 860 |  * @txd_ptr_tbl_base: TX descriptor ring base address | 
 | 861 |  * @rxd_ptr_tbl_base: RX descriptor ring base address | 
 | 862 |  * @buf_tbl_base: Buffer table base address | 
 | 863 |  * @evq_ptr_tbl_base: Event queue pointer table base address | 
 | 864 |  * @evq_rptr_tbl_base: Event queue read-pointer table base address | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 865 |  * @max_dma_mask: Maximum possible DMA mask | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 866 |  * @rx_buffer_padding: Padding added to each RX buffer | 
 | 867 |  * @max_interrupt_mode: Highest capability interrupt mode supported | 
 | 868 |  *	from &enum efx_init_mode. | 
 | 869 |  * @phys_addr_channels: Number of channels with physically addressed | 
 | 870 |  *	descriptors | 
| Ben Hutchings | 0228f5cdb0 | 2009-11-28 05:36:12 +0000 | [diff] [blame] | 871 |  * @tx_dc_base: Base address in SRAM of TX queue descriptor caches | 
 | 872 |  * @rx_dc_base: Base address in SRAM of RX queue descriptor caches | 
| Ben Hutchings | c383b53 | 2009-11-29 15:11:02 +0000 | [diff] [blame] | 873 |  * @offload_features: net_device feature flags for protocol offload | 
 | 874 |  *	features implemented in hardware | 
| Ben Hutchings | eb9f674 | 2009-11-29 03:43:15 +0000 | [diff] [blame] | 875 |  * @reset_world_flags: Flags for additional components covered by | 
 | 876 |  *	reset method RESET_TYPE_WORLD | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 877 |  */ | 
 | 878 | struct efx_nic_type { | 
| Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 879 | 	int (*probe)(struct efx_nic *efx); | 
 | 880 | 	void (*remove)(struct efx_nic *efx); | 
 | 881 | 	int (*init)(struct efx_nic *efx); | 
 | 882 | 	void (*fini)(struct efx_nic *efx); | 
 | 883 | 	void (*monitor)(struct efx_nic *efx); | 
 | 884 | 	int (*reset)(struct efx_nic *efx, enum reset_type method); | 
 | 885 | 	int (*probe_port)(struct efx_nic *efx); | 
 | 886 | 	void (*remove_port)(struct efx_nic *efx); | 
 | 887 | 	void (*prepare_flush)(struct efx_nic *efx); | 
 | 888 | 	void (*update_stats)(struct efx_nic *efx); | 
 | 889 | 	void (*start_stats)(struct efx_nic *efx); | 
 | 890 | 	void (*stop_stats)(struct efx_nic *efx); | 
| Ben Hutchings | 06629f0 | 2009-11-29 03:43:43 +0000 | [diff] [blame] | 891 | 	void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode); | 
| Ben Hutchings | ef2b90e | 2009-11-29 03:42:31 +0000 | [diff] [blame] | 892 | 	void (*push_irq_moderation)(struct efx_channel *channel); | 
 | 893 | 	void (*push_multicast_hash)(struct efx_nic *efx); | 
| Ben Hutchings | d3245b2 | 2009-11-29 03:42:41 +0000 | [diff] [blame] | 894 | 	int (*reconfigure_port)(struct efx_nic *efx); | 
| Ben Hutchings | 89c758f | 2009-11-29 03:43:07 +0000 | [diff] [blame] | 895 | 	void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol); | 
 | 896 | 	int (*set_wol)(struct efx_nic *efx, u32 type); | 
 | 897 | 	void (*resume_wol)(struct efx_nic *efx); | 
| Ben Hutchings | 9bfc4bb | 2009-11-29 03:43:23 +0000 | [diff] [blame] | 898 | 	int (*test_registers)(struct efx_nic *efx); | 
| Ben Hutchings | 0aa3fba | 2009-11-29 03:43:33 +0000 | [diff] [blame] | 899 | 	int (*test_nvram)(struct efx_nic *efx); | 
| Steve Hodgson | b895d73 | 2009-11-28 05:35:00 +0000 | [diff] [blame] | 900 | 	struct efx_mac_operations *default_mac_ops; | 
 | 901 |  | 
| Ben Hutchings | daeda63 | 2009-11-28 05:36:04 +0000 | [diff] [blame] | 902 | 	int revision; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 903 | 	unsigned int mem_map_size; | 
 | 904 | 	unsigned int txd_ptr_tbl_base; | 
 | 905 | 	unsigned int rxd_ptr_tbl_base; | 
 | 906 | 	unsigned int buf_tbl_base; | 
 | 907 | 	unsigned int evq_ptr_tbl_base; | 
 | 908 | 	unsigned int evq_rptr_tbl_base; | 
| Ben Hutchings | 9bbd7d9 | 2008-05-16 21:18:48 +0100 | [diff] [blame] | 909 | 	u64 max_dma_mask; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 910 | 	unsigned int rx_buffer_padding; | 
 | 911 | 	unsigned int max_interrupt_mode; | 
 | 912 | 	unsigned int phys_addr_channels; | 
| Ben Hutchings | 0228f5cdb0 | 2009-11-28 05:36:12 +0000 | [diff] [blame] | 913 | 	unsigned int tx_dc_base; | 
 | 914 | 	unsigned int rx_dc_base; | 
| Ben Hutchings | c383b53 | 2009-11-29 15:11:02 +0000 | [diff] [blame] | 915 | 	unsigned long offload_features; | 
| Ben Hutchings | eb9f674 | 2009-11-29 03:43:15 +0000 | [diff] [blame] | 916 | 	u32 reset_world_flags; | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 917 | }; | 
 | 918 |  | 
 | 919 | /************************************************************************** | 
 | 920 |  * | 
 | 921 |  * Prototypes and inline functions | 
 | 922 |  * | 
 | 923 |  *************************************************************************/ | 
 | 924 |  | 
 | 925 | /* Iterate over all used channels */ | 
 | 926 | #define efx_for_each_channel(_channel, _efx)				\ | 
 | 927 | 	for (_channel = &_efx->channel[0];				\ | 
 | 928 | 	     _channel < &_efx->channel[EFX_MAX_CHANNELS];		\ | 
 | 929 | 	     _channel++)						\ | 
 | 930 | 		if (!_channel->used_flags)				\ | 
 | 931 | 			continue;					\ | 
 | 932 | 		else | 
 | 933 |  | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 934 | /* Iterate over all used TX queues */ | 
 | 935 | #define efx_for_each_tx_queue(_tx_queue, _efx)				\ | 
 | 936 | 	for (_tx_queue = &_efx->tx_queue[0];				\ | 
| Ben Hutchings | 60ac106 | 2008-09-01 12:44:59 +0100 | [diff] [blame] | 937 | 	     _tx_queue < &_efx->tx_queue[EFX_TX_QUEUE_COUNT];		\ | 
 | 938 | 	     _tx_queue++) | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 939 |  | 
 | 940 | /* Iterate over all TX queues belonging to a channel */ | 
 | 941 | #define efx_for_each_channel_tx_queue(_tx_queue, _channel)		\ | 
 | 942 | 	for (_tx_queue = &_channel->efx->tx_queue[0];			\ | 
| Ben Hutchings | 60ac106 | 2008-09-01 12:44:59 +0100 | [diff] [blame] | 943 | 	     _tx_queue < &_channel->efx->tx_queue[EFX_TX_QUEUE_COUNT];	\ | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 944 | 	     _tx_queue++)						\ | 
| Ben Hutchings | 60ac106 | 2008-09-01 12:44:59 +0100 | [diff] [blame] | 945 | 		if (_tx_queue->channel != _channel)			\ | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 946 | 			continue;					\ | 
 | 947 | 		else | 
 | 948 |  | 
 | 949 | /* Iterate over all used RX queues */ | 
 | 950 | #define efx_for_each_rx_queue(_rx_queue, _efx)				\ | 
 | 951 | 	for (_rx_queue = &_efx->rx_queue[0];				\ | 
| Ben Hutchings | 8831da7 | 2008-09-01 12:47:48 +0100 | [diff] [blame] | 952 | 	     _rx_queue < &_efx->rx_queue[_efx->n_rx_queues];		\ | 
 | 953 | 	     _rx_queue++) | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 954 |  | 
 | 955 | /* Iterate over all RX queues belonging to a channel */ | 
 | 956 | #define efx_for_each_channel_rx_queue(_rx_queue, _channel)		\ | 
| Ben Hutchings | a258902 | 2008-09-01 12:47:57 +0100 | [diff] [blame] | 957 | 	for (_rx_queue = &_channel->efx->rx_queue[_channel->channel];	\ | 
 | 958 | 	     _rx_queue;							\ | 
 | 959 | 	     _rx_queue = NULL)						\ | 
| Ben Hutchings | 8831da7 | 2008-09-01 12:47:48 +0100 | [diff] [blame] | 960 | 		if (_rx_queue->channel != _channel)			\ | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 961 | 			continue;					\ | 
 | 962 | 		else | 
 | 963 |  | 
 | 964 | /* Returns a pointer to the specified receive buffer in the RX | 
 | 965 |  * descriptor queue. | 
 | 966 |  */ | 
 | 967 | static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue, | 
 | 968 | 						  unsigned int index) | 
 | 969 | { | 
 | 970 | 	return (&rx_queue->buffer[index]); | 
 | 971 | } | 
 | 972 |  | 
 | 973 | /* Set bit in a little-endian bitfield */ | 
| Ben Hutchings | 18c2fc0 | 2008-09-01 12:43:39 +0100 | [diff] [blame] | 974 | static inline void set_bit_le(unsigned nr, unsigned char *addr) | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 975 | { | 
 | 976 | 	addr[nr / 8] |= (1 << (nr % 8)); | 
 | 977 | } | 
 | 978 |  | 
 | 979 | /* Clear bit in a little-endian bitfield */ | 
| Ben Hutchings | 18c2fc0 | 2008-09-01 12:43:39 +0100 | [diff] [blame] | 980 | static inline void clear_bit_le(unsigned nr, unsigned char *addr) | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 981 | { | 
 | 982 | 	addr[nr / 8] &= ~(1 << (nr % 8)); | 
 | 983 | } | 
 | 984 |  | 
 | 985 |  | 
 | 986 | /** | 
 | 987 |  * EFX_MAX_FRAME_LEN - calculate maximum frame length | 
 | 988 |  * | 
 | 989 |  * This calculates the maximum frame length that will be used for a | 
 | 990 |  * given MTU.  The frame length will be equal to the MTU plus a | 
 | 991 |  * constant amount of header space and padding.  This is the quantity | 
 | 992 |  * that the net driver will program into the MAC as the maximum frame | 
 | 993 |  * length. | 
 | 994 |  * | 
| Ben Hutchings | 754c653 | 2010-02-03 09:31:57 +0000 | [diff] [blame] | 995 |  * The 10G MAC requires 8-byte alignment on the frame | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 996 |  * length, so we round up to the nearest 8. | 
| Ben Hutchings | cc11763 | 2009-08-26 08:17:59 +0000 | [diff] [blame] | 997 |  * | 
 | 998 |  * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an | 
 | 999 |  * XGMII cycle).  If the frame length reaches the maximum value in the | 
 | 1000 |  * same cycle, the XMAC can miss the IPG altogether.  We work around | 
 | 1001 |  * this by adding a further 16 bytes. | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1002 |  */ | 
 | 1003 | #define EFX_MAX_FRAME_LEN(mtu) \ | 
| Ben Hutchings | cc11763 | 2009-08-26 08:17:59 +0000 | [diff] [blame] | 1004 | 	((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16) | 
| Ben Hutchings | 8ceee66 | 2008-04-27 12:55:59 +0100 | [diff] [blame] | 1005 |  | 
 | 1006 |  | 
 | 1007 | #endif /* EFX_NET_DRIVER_H */ |