blob: 45d8a5d5bccdfc15c68850629adcbd2c8dccbbb4 [file] [log] [blame]
Linus Walleije8689e62010-09-28 15:57:37 +02001/*
2 * Copyright (c) 2006 ARM Ltd.
3 * Copyright (c) 2010 ST-Ericsson SA
4 *
5 * Author: Peter Pearse <peter.pearse@arm.com>
6 * Author: Linus Walleij <linus.walleij@stericsson.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the Free
10 * Software Foundation; either version 2 of the License, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc., 59
20 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
21 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000022 * The full GNU General Public License is in this distribution in the file
23 * called COPYING.
Linus Walleije8689e62010-09-28 15:57:37 +020024 *
25 * Documentation: ARM DDI 0196G == PL080
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000026 * Documentation: ARM DDI 0218E == PL081
Linus Walleije8689e62010-09-28 15:57:37 +020027 *
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000028 * PL080 & PL081 both have 16 sets of DMA signals that can be routed to any
29 * channel.
Linus Walleije8689e62010-09-28 15:57:37 +020030 *
31 * The PL080 has 8 channels available for simultaneous use, and the PL081
32 * has only two channels. So on these DMA controllers the number of channels
33 * and the number of incoming DMA signals are two totally different things.
34 * It is usually not possible to theoretically handle all physical signals,
35 * so a multiplexing scheme with possible denial of use is necessary.
36 *
37 * The PL080 has a dual bus master, PL081 has a single master.
38 *
39 * Memory to peripheral transfer may be visualized as
40 * Get data from memory to DMAC
41 * Until no data left
42 * On burst request from peripheral
43 * Destination burst from DMAC to peripheral
44 * Clear burst request
45 * Raise terminal count interrupt
46 *
47 * For peripherals with a FIFO:
48 * Source burst size == half the depth of the peripheral FIFO
49 * Destination burst size == the depth of the peripheral FIFO
50 *
51 * (Bursts are irrelevant for mem to mem transfers - there are no burst
52 * signals, the DMA controller will simply facilitate its AHB master.)
53 *
54 * ASSUMES default (little) endianness for DMA transfers
55 *
Russell King - ARM Linux9dc2c202011-01-03 22:33:06 +000056 * The PL08x has two flow control settings:
57 * - DMAC flow control: the transfer size defines the number of transfers
58 * which occur for the current LLI entry, and the DMAC raises TC at the
59 * end of every LLI entry. Observed behaviour shows the DMAC listening
60 * to both the BREQ and SREQ signals (contrary to documented),
61 * transferring data if either is active. The LBREQ and LSREQ signals
62 * are ignored.
63 *
64 * - Peripheral flow control: the transfer size is ignored (and should be
65 * zero). The data is transferred from the current LLI entry, until
66 * after the final transfer signalled by LBREQ or LSREQ. The DMAC
67 * will then move to the next LLI entry.
68 *
69 * Only the former works sanely with scatter lists, so we only implement
70 * the DMAC flow control method. However, peripherals which use the LBREQ
71 * and LSREQ signals (eg, MMCI) are unable to use this mode, which through
72 * these hardware restrictions prevents them from using scatter DMA.
Linus Walleije8689e62010-09-28 15:57:37 +020073 *
74 * Global TODO:
75 * - Break out common code from arch/arm/mach-s3c64xx and share
76 */
Russell King - ARM Linux730404a2011-01-03 22:34:07 +000077#include <linux/amba/bus.h>
Linus Walleije8689e62010-09-28 15:57:37 +020078#include <linux/amba/pl08x.h>
79#include <linux/debugfs.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053080#include <linux/delay.h>
81#include <linux/device.h>
82#include <linux/dmaengine.h>
83#include <linux/dmapool.h>
84#include <linux/init.h>
85#include <linux/interrupt.h>
86#include <linux/module.h>
Viresh Kumarb7b60182011-08-05 15:32:33 +053087#include <linux/pm_runtime.h>
Linus Walleije8689e62010-09-28 15:57:37 +020088#include <linux/seq_file.h>
Viresh Kumar0c38d702011-08-05 15:32:28 +053089#include <linux/slab.h>
Linus Walleije8689e62010-09-28 15:57:37 +020090#include <asm/hardware/pl080.h>
Linus Walleije8689e62010-09-28 15:57:37 +020091
92#define DRIVER_NAME "pl08xdmac"
93
94/**
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000095 * struct vendor_data - vendor-specific config parameters for PL08x derivatives
Linus Walleije8689e62010-09-28 15:57:37 +020096 * @channels: the number of channels available in this variant
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +000097 * @dualmaster: whether this version supports dual AHB masters or not.
Linus Walleije8689e62010-09-28 15:57:37 +020098 */
99struct vendor_data {
Linus Walleije8689e62010-09-28 15:57:37 +0200100 u8 channels;
101 bool dualmaster;
102};
103
104/*
105 * PL08X private data structures
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000106 * An LLI struct - see PL08x TRM. Note that next uses bit[0] as a bus bit,
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000107 * start & end do not - their bus bit info is in cctl. Also note that these
108 * are fixed 32-bit quantities.
Linus Walleije8689e62010-09-28 15:57:37 +0200109 */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000110struct pl08x_lli {
Russell King - ARM Linuxe25761d2011-01-03 22:37:52 +0000111 u32 src;
112 u32 dst;
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000113 u32 lli;
Linus Walleije8689e62010-09-28 15:57:37 +0200114 u32 cctl;
115};
116
117/**
118 * struct pl08x_driver_data - the local state holder for the PL08x
119 * @slave: slave engine for this instance
120 * @memcpy: memcpy engine for this instance
121 * @base: virtual memory base (remapped) for the PL08x
122 * @adev: the corresponding AMBA (PrimeCell) bus entry
123 * @vd: vendor data for this PL08x variant
124 * @pd: platform data passed in from the platform/machine
125 * @phy_chans: array of data for the physical channels
126 * @pool: a pool for the LLI descriptors
127 * @pool_ctr: counter of LLIs in the pool
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530128 * @lli_buses: bitmask to or in to LLI pointer selecting AHB port for LLI
129 * fetches
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000130 * @mem_buses: set to indicate memory transfers on AHB2.
Linus Walleije8689e62010-09-28 15:57:37 +0200131 * @lock: a spinlock for this struct
132 */
133struct pl08x_driver_data {
134 struct dma_device slave;
135 struct dma_device memcpy;
136 void __iomem *base;
137 struct amba_device *adev;
Russell King - ARM Linuxf96ca9e2011-01-03 22:35:08 +0000138 const struct vendor_data *vd;
Linus Walleije8689e62010-09-28 15:57:37 +0200139 struct pl08x_platform_data *pd;
140 struct pl08x_phy_chan *phy_chans;
141 struct dma_pool *pool;
142 int pool_ctr;
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000143 u8 lli_buses;
144 u8 mem_buses;
Linus Walleije8689e62010-09-28 15:57:37 +0200145 spinlock_t lock;
146};
147
148/*
149 * PL08X specific defines
150 */
151
Linus Walleije8689e62010-09-28 15:57:37 +0200152/* Size (bytes) of each LLI buffer allocated for one transfer */
153# define PL08X_LLI_TSFR_SIZE 0x2000
154
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000155/* Maximum times we call dma_pool_alloc on this pool without freeing */
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000156#define MAX_NUM_TSFR_LLIS (PL08X_LLI_TSFR_SIZE/sizeof(struct pl08x_lli))
Linus Walleije8689e62010-09-28 15:57:37 +0200157#define PL08X_ALIGN 8
158
159static inline struct pl08x_dma_chan *to_pl08x_chan(struct dma_chan *chan)
160{
161 return container_of(chan, struct pl08x_dma_chan, chan);
162}
163
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000164static inline struct pl08x_txd *to_pl08x_txd(struct dma_async_tx_descriptor *tx)
165{
166 return container_of(tx, struct pl08x_txd, tx);
167}
168
Linus Walleije8689e62010-09-28 15:57:37 +0200169/*
170 * Physical channel handling
171 */
172
173/* Whether a certain channel is busy or not */
174static int pl08x_phy_channel_busy(struct pl08x_phy_chan *ch)
175{
176 unsigned int val;
177
178 val = readl(ch->base + PL080_CH_CONFIG);
179 return val & PL080_CONFIG_ACTIVE;
180}
181
182/*
183 * Set the initial DMA register values i.e. those for the first LLI
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000184 * The next LLI pointer and the configuration interrupt bit have
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000185 * been set when the LLIs were constructed. Poke them into the hardware
186 * and start the transfer.
Linus Walleije8689e62010-09-28 15:57:37 +0200187 */
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000188static void pl08x_start_txd(struct pl08x_dma_chan *plchan,
189 struct pl08x_txd *txd)
Linus Walleije8689e62010-09-28 15:57:37 +0200190{
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000191 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +0200192 struct pl08x_phy_chan *phychan = plchan->phychan;
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000193 struct pl08x_lli *lli = &txd->llis_va[0];
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000194 u32 val;
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000195
196 plchan->at = txd;
Linus Walleije8689e62010-09-28 15:57:37 +0200197
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000198 /* Wait for channel inactive */
199 while (pl08x_phy_channel_busy(phychan))
Russell King - ARM Linux19386b322011-01-03 22:36:29 +0000200 cpu_relax();
Linus Walleije8689e62010-09-28 15:57:37 +0200201
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000202 dev_vdbg(&pl08x->adev->dev,
203 "WRITE channel %d: csrc=0x%08x, cdst=0x%08x, "
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000204 "clli=0x%08x, cctl=0x%08x, ccfg=0x%08x\n",
205 phychan->id, lli->src, lli->dst, lli->lli, lli->cctl,
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000206 txd->ccfg);
Linus Walleije8689e62010-09-28 15:57:37 +0200207
Russell King - ARM Linux19524d72011-01-03 22:39:13 +0000208 writel(lli->src, phychan->base + PL080_CH_SRC_ADDR);
209 writel(lli->dst, phychan->base + PL080_CH_DST_ADDR);
210 writel(lli->lli, phychan->base + PL080_CH_LLI);
211 writel(lli->cctl, phychan->base + PL080_CH_CONTROL);
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000212 writel(txd->ccfg, phychan->base + PL080_CH_CONFIG);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +0000213
214 /* Enable the DMA channel */
215 /* Do not access config register until channel shows as disabled */
216 while (readl(pl08x->base + PL080_EN_CHAN) & (1 << phychan->id))
217 cpu_relax();
218
219 /* Do not access config register until channel shows as inactive */
220 val = readl(phychan->base + PL080_CH_CONFIG);
221 while ((val & PL080_CONFIG_ACTIVE) || (val & PL080_CONFIG_ENABLE))
222 val = readl(phychan->base + PL080_CH_CONFIG);
223
224 writel(val | PL080_CONFIG_ENABLE, phychan->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200225}
226
227/*
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000228 * Pause the channel by setting the HALT bit.
Linus Walleije8689e62010-09-28 15:57:37 +0200229 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000230 * For M->P transfers, pause the DMAC first and then stop the peripheral -
231 * the FIFO can only drain if the peripheral is still requesting data.
232 * (note: this can still timeout if the DMAC FIFO never drains of data.)
Linus Walleije8689e62010-09-28 15:57:37 +0200233 *
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000234 * For P->M transfers, disable the peripheral first to stop it filling
235 * the DMAC FIFO, and then pause the DMAC.
Linus Walleije8689e62010-09-28 15:57:37 +0200236 */
237static void pl08x_pause_phy_chan(struct pl08x_phy_chan *ch)
238{
239 u32 val;
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000240 int timeout;
Linus Walleije8689e62010-09-28 15:57:37 +0200241
242 /* Set the HALT bit and wait for the FIFO to drain */
243 val = readl(ch->base + PL080_CH_CONFIG);
244 val |= PL080_CONFIG_HALT;
245 writel(val, ch->base + PL080_CH_CONFIG);
246
247 /* Wait for channel inactive */
Russell King - ARM Linux81796612011-01-27 12:37:44 +0000248 for (timeout = 1000; timeout; timeout--) {
249 if (!pl08x_phy_channel_busy(ch))
250 break;
251 udelay(1);
252 }
253 if (pl08x_phy_channel_busy(ch))
254 pr_err("pl08x: channel%u timeout waiting for pause\n", ch->id);
Linus Walleije8689e62010-09-28 15:57:37 +0200255}
256
257static void pl08x_resume_phy_chan(struct pl08x_phy_chan *ch)
258{
259 u32 val;
260
261 /* Clear the HALT bit */
262 val = readl(ch->base + PL080_CH_CONFIG);
263 val &= ~PL080_CONFIG_HALT;
264 writel(val, ch->base + PL080_CH_CONFIG);
265}
266
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000267/*
268 * pl08x_terminate_phy_chan() stops the channel, clears the FIFO and
269 * clears any pending interrupt status. This should not be used for
270 * an on-going transfer, but as a method of shutting down a channel
271 * (eg, when it's no longer used) or terminating a transfer.
272 */
273static void pl08x_terminate_phy_chan(struct pl08x_driver_data *pl08x,
274 struct pl08x_phy_chan *ch)
Linus Walleije8689e62010-09-28 15:57:37 +0200275{
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000276 u32 val = readl(ch->base + PL080_CH_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +0200277
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000278 val &= ~(PL080_CONFIG_ENABLE | PL080_CONFIG_ERR_IRQ_MASK |
279 PL080_CONFIG_TC_IRQ_MASK);
Linus Walleije8689e62010-09-28 15:57:37 +0200280
Linus Walleije8689e62010-09-28 15:57:37 +0200281 writel(val, ch->base + PL080_CH_CONFIG);
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000282
283 writel(1 << ch->id, pl08x->base + PL080_ERR_CLEAR);
284 writel(1 << ch->id, pl08x->base + PL080_TC_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +0200285}
286
287static inline u32 get_bytes_in_cctl(u32 cctl)
288{
289 /* The source width defines the number of bytes */
290 u32 bytes = cctl & PL080_CONTROL_TRANSFER_SIZE_MASK;
291
292 switch (cctl >> PL080_CONTROL_SWIDTH_SHIFT) {
293 case PL080_WIDTH_8BIT:
294 break;
295 case PL080_WIDTH_16BIT:
296 bytes *= 2;
297 break;
298 case PL080_WIDTH_32BIT:
299 bytes *= 4;
300 break;
301 }
302 return bytes;
303}
304
305/* The channel should be paused when calling this */
306static u32 pl08x_getbytes_chan(struct pl08x_dma_chan *plchan)
307{
308 struct pl08x_phy_chan *ch;
Linus Walleije8689e62010-09-28 15:57:37 +0200309 struct pl08x_txd *txd;
310 unsigned long flags;
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000311 size_t bytes = 0;
Linus Walleije8689e62010-09-28 15:57:37 +0200312
313 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200314 ch = plchan->phychan;
315 txd = plchan->at;
316
317 /*
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000318 * Follow the LLIs to get the number of remaining
319 * bytes in the currently active transaction.
Linus Walleije8689e62010-09-28 15:57:37 +0200320 */
321 if (ch && txd) {
Russell King - ARM Linux4c0df6a2011-01-03 22:36:50 +0000322 u32 clli = readl(ch->base + PL080_CH_LLI) & ~PL080_LLI_LM_AHB2;
Linus Walleije8689e62010-09-28 15:57:37 +0200323
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000324 /* First get the remaining bytes in the active transfer */
Linus Walleije8689e62010-09-28 15:57:37 +0200325 bytes = get_bytes_in_cctl(readl(ch->base + PL080_CH_CONTROL));
326
327 if (clli) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000328 struct pl08x_lli *llis_va = txd->llis_va;
329 dma_addr_t llis_bus = txd->llis_bus;
330 int index;
Linus Walleije8689e62010-09-28 15:57:37 +0200331
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000332 BUG_ON(clli < llis_bus || clli >= llis_bus +
333 sizeof(struct pl08x_lli) * MAX_NUM_TSFR_LLIS);
Linus Walleije8689e62010-09-28 15:57:37 +0200334
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000335 /*
336 * Locate the next LLI - as this is an array,
337 * it's simple maths to find.
338 */
339 index = (clli - llis_bus) / sizeof(struct pl08x_lli);
340
341 for (; index < MAX_NUM_TSFR_LLIS; index++) {
342 bytes += get_bytes_in_cctl(llis_va[index].cctl);
343
Linus Walleije8689e62010-09-28 15:57:37 +0200344 /*
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000345 * A LLI pointer of 0 terminates the LLI list
Linus Walleije8689e62010-09-28 15:57:37 +0200346 */
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000347 if (!llis_va[index].lli)
348 break;
Linus Walleije8689e62010-09-28 15:57:37 +0200349 }
350 }
351 }
352
353 /* Sum up all queued transactions */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000354 if (!list_empty(&plchan->pend_list)) {
Russell King - ARM Linuxdb9f1362011-01-03 22:38:32 +0000355 struct pl08x_txd *txdi;
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000356 list_for_each_entry(txdi, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200357 bytes += txdi->len;
358 }
Linus Walleije8689e62010-09-28 15:57:37 +0200359 }
360
361 spin_unlock_irqrestore(&plchan->lock, flags);
362
363 return bytes;
364}
365
366/*
367 * Allocate a physical channel for a virtual channel
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000368 *
369 * Try to locate a physical channel to be used for this transfer. If all
370 * are taken return NULL and the requester will have to cope by using
371 * some fallback PIO mode or retrying later.
Linus Walleije8689e62010-09-28 15:57:37 +0200372 */
373static struct pl08x_phy_chan *
374pl08x_get_phy_channel(struct pl08x_driver_data *pl08x,
375 struct pl08x_dma_chan *virt_chan)
376{
377 struct pl08x_phy_chan *ch = NULL;
378 unsigned long flags;
379 int i;
380
Linus Walleije8689e62010-09-28 15:57:37 +0200381 for (i = 0; i < pl08x->vd->channels; i++) {
382 ch = &pl08x->phy_chans[i];
383
384 spin_lock_irqsave(&ch->lock, flags);
385
386 if (!ch->serving) {
387 ch->serving = virt_chan;
388 ch->signal = -1;
389 spin_unlock_irqrestore(&ch->lock, flags);
390 break;
391 }
392
393 spin_unlock_irqrestore(&ch->lock, flags);
394 }
395
396 if (i == pl08x->vd->channels) {
397 /* No physical channel available, cope with it */
398 return NULL;
399 }
400
Viresh Kumarb7b60182011-08-05 15:32:33 +0530401 pm_runtime_get_sync(&pl08x->adev->dev);
Linus Walleije8689e62010-09-28 15:57:37 +0200402 return ch;
403}
404
405static inline void pl08x_put_phy_channel(struct pl08x_driver_data *pl08x,
406 struct pl08x_phy_chan *ch)
407{
408 unsigned long flags;
409
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000410 spin_lock_irqsave(&ch->lock, flags);
411
Linus Walleije8689e62010-09-28 15:57:37 +0200412 /* Stop the channel and clear its interrupts */
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +0000413 pl08x_terminate_phy_chan(pl08x, ch);
Linus Walleije8689e62010-09-28 15:57:37 +0200414
Viresh Kumarb7b60182011-08-05 15:32:33 +0530415 pm_runtime_put(&pl08x->adev->dev);
416
Linus Walleije8689e62010-09-28 15:57:37 +0200417 /* Mark it as free */
Linus Walleije8689e62010-09-28 15:57:37 +0200418 ch->serving = NULL;
419 spin_unlock_irqrestore(&ch->lock, flags);
420}
421
422/*
423 * LLI handling
424 */
425
426static inline unsigned int pl08x_get_bytes_for_cctl(unsigned int coded)
427{
428 switch (coded) {
429 case PL080_WIDTH_8BIT:
430 return 1;
431 case PL080_WIDTH_16BIT:
432 return 2;
433 case PL080_WIDTH_32BIT:
434 return 4;
435 default:
436 break;
437 }
438 BUG();
439 return 0;
440}
441
442static inline u32 pl08x_cctl_bits(u32 cctl, u8 srcwidth, u8 dstwidth,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000443 size_t tsize)
Linus Walleije8689e62010-09-28 15:57:37 +0200444{
445 u32 retbits = cctl;
446
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +0000447 /* Remove all src, dst and transfer size bits */
Linus Walleije8689e62010-09-28 15:57:37 +0200448 retbits &= ~PL080_CONTROL_DWIDTH_MASK;
449 retbits &= ~PL080_CONTROL_SWIDTH_MASK;
450 retbits &= ~PL080_CONTROL_TRANSFER_SIZE_MASK;
451
452 /* Then set the bits according to the parameters */
453 switch (srcwidth) {
454 case 1:
455 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_SWIDTH_SHIFT;
456 break;
457 case 2:
458 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_SWIDTH_SHIFT;
459 break;
460 case 4:
461 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_SWIDTH_SHIFT;
462 break;
463 default:
464 BUG();
465 break;
466 }
467
468 switch (dstwidth) {
469 case 1:
470 retbits |= PL080_WIDTH_8BIT << PL080_CONTROL_DWIDTH_SHIFT;
471 break;
472 case 2:
473 retbits |= PL080_WIDTH_16BIT << PL080_CONTROL_DWIDTH_SHIFT;
474 break;
475 case 4:
476 retbits |= PL080_WIDTH_32BIT << PL080_CONTROL_DWIDTH_SHIFT;
477 break;
478 default:
479 BUG();
480 break;
481 }
482
483 retbits |= tsize << PL080_CONTROL_TRANSFER_SIZE_SHIFT;
484 return retbits;
485}
486
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000487struct pl08x_lli_build_data {
488 struct pl08x_txd *txd;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000489 struct pl08x_bus_data srcbus;
490 struct pl08x_bus_data dstbus;
491 size_t remainder;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100492 u32 lli_bus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000493};
494
Linus Walleije8689e62010-09-28 15:57:37 +0200495/*
Viresh Kumar0532e6f2011-08-05 15:32:31 +0530496 * Autoselect a master bus to use for the transfer. Slave will be the chosen as
497 * victim in case src & dest are not similarly aligned. i.e. If after aligning
498 * masters address with width requirements of transfer (by sending few byte by
499 * byte data), slave is still not aligned, then its width will be reduced to
500 * BYTE.
501 * - prefers the destination bus if both available
502 * - if fixed address on one bus the other will be chosen
Linus Walleije8689e62010-09-28 15:57:37 +0200503 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000504static void pl08x_choose_master_bus(struct pl08x_lli_build_data *bd,
505 struct pl08x_bus_data **mbus, struct pl08x_bus_data **sbus, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200506{
507 if (!(cctl & PL080_CONTROL_DST_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000508 *mbus = &bd->srcbus;
509 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200510 } else if (!(cctl & PL080_CONTROL_SRC_INCR)) {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000511 *mbus = &bd->dstbus;
512 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200513 } else {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000514 if (bd->dstbus.buswidth == 4) {
515 *mbus = &bd->dstbus;
516 *sbus = &bd->srcbus;
517 } else if (bd->srcbus.buswidth == 4) {
518 *mbus = &bd->srcbus;
519 *sbus = &bd->dstbus;
520 } else if (bd->dstbus.buswidth == 2) {
521 *mbus = &bd->dstbus;
522 *sbus = &bd->srcbus;
523 } else if (bd->srcbus.buswidth == 2) {
524 *mbus = &bd->srcbus;
525 *sbus = &bd->dstbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200526 } else {
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000527 /* bd->srcbus.buswidth == 1 */
528 *mbus = &bd->dstbus;
529 *sbus = &bd->srcbus;
Linus Walleije8689e62010-09-28 15:57:37 +0200530 }
531 }
532}
533
534/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000535 * Fills in one LLI for a certain transfer descriptor and advance the counter
Linus Walleije8689e62010-09-28 15:57:37 +0200536 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000537static void pl08x_fill_lli_for_desc(struct pl08x_lli_build_data *bd,
538 int num_llis, int len, u32 cctl)
Linus Walleije8689e62010-09-28 15:57:37 +0200539{
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000540 struct pl08x_lli *llis_va = bd->txd->llis_va;
541 dma_addr_t llis_bus = bd->txd->llis_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200542
543 BUG_ON(num_llis >= MAX_NUM_TSFR_LLIS);
544
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +0000545 llis_va[num_llis].cctl = cctl;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000546 llis_va[num_llis].src = bd->srcbus.addr;
547 llis_va[num_llis].dst = bd->dstbus.addr;
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530548 llis_va[num_llis].lli = llis_bus + (num_llis + 1) *
549 sizeof(struct pl08x_lli);
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100550 llis_va[num_llis].lli |= bd->lli_bus;
Linus Walleije8689e62010-09-28 15:57:37 +0200551
552 if (cctl & PL080_CONTROL_SRC_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000553 bd->srcbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200554 if (cctl & PL080_CONTROL_DST_INCR)
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000555 bd->dstbus.addr += len;
Linus Walleije8689e62010-09-28 15:57:37 +0200556
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000557 BUG_ON(bd->remainder < len);
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000558
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000559 bd->remainder -= len;
Linus Walleije8689e62010-09-28 15:57:37 +0200560}
561
Viresh Kumar03af5002011-08-05 15:32:39 +0530562static inline void prep_byte_width_lli(struct pl08x_lli_build_data *bd,
563 u32 *cctl, u32 len, int num_llis, size_t *total_bytes)
564{
565 *cctl = pl08x_cctl_bits(*cctl, 1, 1, len);
566 pl08x_fill_lli_for_desc(bd, num_llis, len, *cctl);
567 (*total_bytes) += len;
568}
569
Linus Walleije8689e62010-09-28 15:57:37 +0200570/*
Linus Walleije8689e62010-09-28 15:57:37 +0200571 * This fills in the table of LLIs for the transfer descriptor
572 * Note that we assume we never have to change the burst sizes
573 * Return 0 for error
574 */
575static int pl08x_fill_llis_for_desc(struct pl08x_driver_data *pl08x,
576 struct pl08x_txd *txd)
577{
Linus Walleije8689e62010-09-28 15:57:37 +0200578 struct pl08x_bus_data *mbus, *sbus;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000579 struct pl08x_lli_build_data bd;
Linus Walleije8689e62010-09-28 15:57:37 +0200580 int num_llis = 0;
Viresh Kumar03af5002011-08-05 15:32:39 +0530581 u32 cctl, early_bytes = 0;
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530582 size_t max_bytes_per_lli, total_bytes = 0;
Russell King - ARM Linux7cb72ad2011-01-03 22:35:28 +0000583 struct pl08x_lli *llis_va;
Linus Walleije8689e62010-09-28 15:57:37 +0200584
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530585 txd->llis_va = dma_pool_alloc(pl08x->pool, GFP_NOWAIT, &txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200586 if (!txd->llis_va) {
587 dev_err(&pl08x->adev->dev, "%s no memory for llis\n", __func__);
588 return 0;
589 }
590
591 pl08x->pool_ctr++;
592
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +0000593 /* Get the default CCTL */
594 cctl = txd->cctl;
Linus Walleije8689e62010-09-28 15:57:37 +0200595
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000596 bd.txd = txd;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +0000597 bd.srcbus.addr = txd->src_addr;
598 bd.dstbus.addr = txd->dst_addr;
Russell King - ARM Linux25c94f72011-07-21 17:11:46 +0100599 bd.lli_bus = (pl08x->lli_buses & PL08X_AHB2) ? PL080_LLI_LM_AHB2 : 0;
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000600
Linus Walleije8689e62010-09-28 15:57:37 +0200601 /* Find maximum width of the source bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000602 bd.srcbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200603 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_SWIDTH_MASK) >>
604 PL080_CONTROL_SWIDTH_SHIFT);
605
606 /* Find maximum width of the destination bus */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000607 bd.dstbus.maxwidth =
Linus Walleije8689e62010-09-28 15:57:37 +0200608 pl08x_get_bytes_for_cctl((cctl & PL080_CONTROL_DWIDTH_MASK) >>
609 PL080_CONTROL_DWIDTH_SHIFT);
610
611 /* Set up the bus widths to the maximum */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000612 bd.srcbus.buswidth = bd.srcbus.maxwidth;
613 bd.dstbus.buswidth = bd.dstbus.maxwidth;
Linus Walleije8689e62010-09-28 15:57:37 +0200614
Linus Walleije8689e62010-09-28 15:57:37 +0200615 /* We need to count this down to zero */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000616 bd.remainder = txd->len;
Linus Walleije8689e62010-09-28 15:57:37 +0200617
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000618 pl08x_choose_master_bus(&bd, &mbus, &sbus, cctl);
Linus Walleije8689e62010-09-28 15:57:37 +0200619
Viresh Kumarfa6a9402011-08-05 15:32:38 +0530620 dev_vdbg(&pl08x->adev->dev, "src=0x%08x%s/%u dst=0x%08x%s/%u len=%zu\n",
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100621 bd.srcbus.addr, cctl & PL080_CONTROL_SRC_INCR ? "+" : "",
622 bd.srcbus.buswidth,
623 bd.dstbus.addr, cctl & PL080_CONTROL_DST_INCR ? "+" : "",
624 bd.dstbus.buswidth,
Viresh Kumarfa6a9402011-08-05 15:32:38 +0530625 bd.remainder);
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100626 dev_vdbg(&pl08x->adev->dev, "mbus=%s sbus=%s\n",
627 mbus == &bd.srcbus ? "src" : "dst",
628 sbus == &bd.srcbus ? "src" : "dst");
629
Viresh Kumar03af5002011-08-05 15:32:39 +0530630 /*
631 * Send byte by byte for following cases
632 * - Less than a bus width available
633 * - until master bus is aligned
634 */
635 if (bd.remainder < mbus->buswidth)
636 early_bytes = bd.remainder;
637 else if ((mbus->addr) % (mbus->buswidth)) {
638 early_bytes = mbus->buswidth - (mbus->addr) % (mbus->buswidth);
639 if ((bd.remainder - early_bytes) < mbus->buswidth)
640 early_bytes = bd.remainder;
641 }
Linus Walleije8689e62010-09-28 15:57:37 +0200642
Viresh Kumar03af5002011-08-05 15:32:39 +0530643 if (early_bytes) {
644 dev_vdbg(&pl08x->adev->dev, "%s byte width LLIs "
645 "(remain 0x%08x)\n", __func__, bd.remainder);
646 prep_byte_width_lli(&bd, &cctl, early_bytes, num_llis++,
647 &total_bytes);
648 }
649
650 if (bd.remainder) {
Linus Walleije8689e62010-09-28 15:57:37 +0200651 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000652 * Master now aligned
Linus Walleije8689e62010-09-28 15:57:37 +0200653 * - if slave is not then we must set its width down
654 */
655 if (sbus->addr % sbus->buswidth) {
656 dev_dbg(&pl08x->adev->dev,
657 "%s set down bus width to one byte\n",
658 __func__);
659
660 sbus->buswidth = 1;
661 }
662
Viresh Kumarfa6a9402011-08-05 15:32:38 +0530663 /* Bytes transferred = tsize * src width, not MIN(buswidths) */
664 max_bytes_per_lli = bd.srcbus.buswidth *
665 PL080_CONTROL_TRANSFER_SIZE_MASK;
666
Linus Walleije8689e62010-09-28 15:57:37 +0200667 /*
668 * Make largest possible LLIs until less than one bus
669 * width left
670 */
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000671 while (bd.remainder > (mbus->buswidth - 1)) {
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530672 size_t lli_len, tsize;
Linus Walleije8689e62010-09-28 15:57:37 +0200673
674 /*
675 * If enough left try to send max possible,
676 * otherwise try to send the remainder
677 */
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530678 lli_len = min(bd.remainder, max_bytes_per_lli);
Linus Walleije8689e62010-09-28 15:57:37 +0200679 /*
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530680 * Check against minimum bus alignment: Calculate actual
681 * transfer size in relation to bus width and get a
682 * maximum remainder of the smallest bus width - 1
Linus Walleije8689e62010-09-28 15:57:37 +0200683 */
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530684 tsize = lli_len / min(mbus->buswidth, sbus->buswidth);
685 lli_len = tsize * min(mbus->buswidth, sbus->buswidth);
Linus Walleije8689e62010-09-28 15:57:37 +0200686
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530687 dev_vdbg(&pl08x->adev->dev,
688 "%s fill lli with single lli chunk of "
689 "size 0x%08zx (remainder 0x%08zx)\n",
690 __func__, lli_len, bd.remainder);
Linus Walleije8689e62010-09-28 15:57:37 +0200691
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530692 cctl = pl08x_cctl_bits(cctl, bd.srcbus.buswidth,
693 bd.dstbus.buswidth, tsize);
694 pl08x_fill_lli_for_desc(&bd, num_llis++, lli_len, cctl);
695 total_bytes += lli_len;
Linus Walleije8689e62010-09-28 15:57:37 +0200696 }
697
698 /*
699 * Send any odd bytes
700 */
Viresh Kumar03af5002011-08-05 15:32:39 +0530701 if (bd.remainder) {
Linus Walleije8689e62010-09-28 15:57:37 +0200702 dev_vdbg(&pl08x->adev->dev,
Viresh Kumar03af5002011-08-05 15:32:39 +0530703 "%s align with boundary, send odd bytes (remain %zu)\n",
Russell King - ARM Linux542361f2011-01-03 22:43:15 +0000704 __func__, bd.remainder);
Viresh Kumar03af5002011-08-05 15:32:39 +0530705 prep_byte_width_lli(&bd, &cctl, bd.remainder,
706 num_llis++, &total_bytes);
Linus Walleije8689e62010-09-28 15:57:37 +0200707 }
708 }
Viresh Kumar16a2e7d2011-08-05 15:32:37 +0530709
Linus Walleije8689e62010-09-28 15:57:37 +0200710 if (total_bytes != txd->len) {
711 dev_err(&pl08x->adev->dev,
Russell King - ARM Linuxcace6582011-01-03 22:37:31 +0000712 "%s size of encoded lli:s don't match total txd, transferred 0x%08zx from size 0x%08zx\n",
Linus Walleije8689e62010-09-28 15:57:37 +0200713 __func__, total_bytes, txd->len);
714 return 0;
715 }
716
717 if (num_llis >= MAX_NUM_TSFR_LLIS) {
718 dev_err(&pl08x->adev->dev,
719 "%s need to increase MAX_NUM_TSFR_LLIS from 0x%08x\n",
720 __func__, (u32) MAX_NUM_TSFR_LLIS);
721 return 0;
722 }
Linus Walleije8689e62010-09-28 15:57:37 +0200723
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000724 llis_va = txd->llis_va;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000725 /* The final LLI terminates the LLI. */
Russell King - ARM Linuxbfddfb42011-01-03 22:38:12 +0000726 llis_va[num_llis - 1].lli = 0;
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000727 /* The final LLI element shall also fire an interrupt. */
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +0000728 llis_va[num_llis - 1].cctl |= PL080_CONTROL_TC_IRQ_EN;
Linus Walleije8689e62010-09-28 15:57:37 +0200729
Linus Walleije8689e62010-09-28 15:57:37 +0200730#ifdef VERBOSE_DEBUG
731 {
732 int i;
733
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100734 dev_vdbg(&pl08x->adev->dev,
735 "%-3s %-9s %-10s %-10s %-10s %s\n",
736 "lli", "", "csrc", "cdst", "clli", "cctl");
Linus Walleije8689e62010-09-28 15:57:37 +0200737 for (i = 0; i < num_llis; i++) {
738 dev_vdbg(&pl08x->adev->dev,
Russell King - ARM Linuxfc74eb72011-07-21 17:12:06 +0100739 "%3d @%p: 0x%08x 0x%08x 0x%08x 0x%08x\n",
740 i, &llis_va[i], llis_va[i].src,
741 llis_va[i].dst, llis_va[i].lli, llis_va[i].cctl
Linus Walleije8689e62010-09-28 15:57:37 +0200742 );
743 }
744 }
745#endif
746
747 return num_llis;
748}
749
750/* You should call this with the struct pl08x lock held */
751static void pl08x_free_txd(struct pl08x_driver_data *pl08x,
752 struct pl08x_txd *txd)
753{
Linus Walleije8689e62010-09-28 15:57:37 +0200754 /* Free the LLI */
Russell King - ARM Linux56b61882011-01-03 22:37:10 +0000755 dma_pool_free(pl08x->pool, txd->llis_va, txd->llis_bus);
Linus Walleije8689e62010-09-28 15:57:37 +0200756
757 pl08x->pool_ctr--;
758
759 kfree(txd);
760}
761
762static void pl08x_free_txd_list(struct pl08x_driver_data *pl08x,
763 struct pl08x_dma_chan *plchan)
764{
765 struct pl08x_txd *txdi = NULL;
766 struct pl08x_txd *next;
767
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000768 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +0200769 list_for_each_entry_safe(txdi,
Russell King - ARM Linux15c17232011-01-03 22:44:36 +0000770 next, &plchan->pend_list, node) {
Linus Walleije8689e62010-09-28 15:57:37 +0200771 list_del(&txdi->node);
772 pl08x_free_txd(pl08x, txdi);
773 }
Linus Walleije8689e62010-09-28 15:57:37 +0200774 }
775}
776
777/*
778 * The DMA ENGINE API
779 */
780static int pl08x_alloc_chan_resources(struct dma_chan *chan)
781{
782 return 0;
783}
784
785static void pl08x_free_chan_resources(struct dma_chan *chan)
786{
787}
788
789/*
790 * This should be called with the channel plchan->lock held
791 */
792static int prep_phy_channel(struct pl08x_dma_chan *plchan,
793 struct pl08x_txd *txd)
794{
795 struct pl08x_driver_data *pl08x = plchan->host;
796 struct pl08x_phy_chan *ch;
797 int ret;
798
799 /* Check if we already have a channel */
800 if (plchan->phychan)
801 return 0;
802
803 ch = pl08x_get_phy_channel(pl08x, plchan);
804 if (!ch) {
805 /* No physical channel available, cope with it */
806 dev_dbg(&pl08x->adev->dev, "no physical channel available for xfer on %s\n", plchan->name);
807 return -EBUSY;
808 }
809
810 /*
811 * OK we have a physical channel: for memcpy() this is all we
812 * need, but for slaves the physical signals may be muxed!
813 * Can the platform allow us to use this channel?
814 */
Viresh Kumar16ca8102011-08-05 15:32:35 +0530815 if (plchan->slave && pl08x->pd->get_signal) {
Linus Walleije8689e62010-09-28 15:57:37 +0200816 ret = pl08x->pd->get_signal(plchan);
817 if (ret < 0) {
818 dev_dbg(&pl08x->adev->dev,
819 "unable to use physical channel %d for transfer on %s due to platform restrictions\n",
820 ch->id, plchan->name);
821 /* Release physical channel & return */
822 pl08x_put_phy_channel(pl08x, ch);
823 return -EBUSY;
824 }
825 ch->signal = ret;
Russell King - ARM Linux09b3c322011-01-03 22:39:53 +0000826
827 /* Assign the flow control signal to this channel */
828 if (txd->direction == DMA_TO_DEVICE)
829 txd->ccfg |= ch->signal << PL080_CONFIG_DST_SEL_SHIFT;
830 else if (txd->direction == DMA_FROM_DEVICE)
831 txd->ccfg |= ch->signal << PL080_CONFIG_SRC_SEL_SHIFT;
Linus Walleije8689e62010-09-28 15:57:37 +0200832 }
833
834 dev_dbg(&pl08x->adev->dev, "allocated physical channel %d and signal %d for xfer on %s\n",
835 ch->id,
836 ch->signal,
837 plchan->name);
838
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +0000839 plchan->phychan_hold++;
Linus Walleije8689e62010-09-28 15:57:37 +0200840 plchan->phychan = ch;
841
842 return 0;
843}
844
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +0000845static void release_phy_channel(struct pl08x_dma_chan *plchan)
846{
847 struct pl08x_driver_data *pl08x = plchan->host;
848
849 if ((plchan->phychan->signal >= 0) && pl08x->pd->put_signal) {
850 pl08x->pd->put_signal(plchan);
851 plchan->phychan->signal = -1;
852 }
853 pl08x_put_phy_channel(pl08x, plchan->phychan);
854 plchan->phychan = NULL;
855}
856
Linus Walleije8689e62010-09-28 15:57:37 +0200857static dma_cookie_t pl08x_tx_submit(struct dma_async_tx_descriptor *tx)
858{
859 struct pl08x_dma_chan *plchan = to_pl08x_chan(tx->chan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000860 struct pl08x_txd *txd = to_pl08x_txd(tx);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000861 unsigned long flags;
862
863 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200864
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +0000865 plchan->chan.cookie += 1;
866 if (plchan->chan.cookie < 0)
867 plchan->chan.cookie = 1;
868 tx->cookie = plchan->chan.cookie;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000869
870 /* Put this onto the pending list */
871 list_add_tail(&txd->node, &plchan->pend_list);
872
873 /*
874 * If there was no physical channel available for this memcpy,
875 * stack the request up and indicate that the channel is waiting
876 * for a free physical channel.
877 */
878 if (!plchan->slave && !plchan->phychan) {
879 /* Do this memcpy whenever there is a channel ready */
880 plchan->state = PL08X_CHAN_WAITING;
881 plchan->waiting = txd;
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +0000882 } else {
883 plchan->phychan_hold--;
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +0000884 }
885
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +0000886 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +0200887
888 return tx->cookie;
889}
890
891static struct dma_async_tx_descriptor *pl08x_prep_dma_interrupt(
892 struct dma_chan *chan, unsigned long flags)
893{
894 struct dma_async_tx_descriptor *retval = NULL;
895
896 return retval;
897}
898
899/*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +0000900 * Code accessing dma_async_is_complete() in a tight loop may give problems.
901 * If slaves are relying on interrupts to signal completion this function
902 * must not be called with interrupts disabled.
Linus Walleije8689e62010-09-28 15:57:37 +0200903 */
Viresh Kumar3e27ee82011-08-05 15:32:27 +0530904static enum dma_status pl08x_dma_tx_status(struct dma_chan *chan,
905 dma_cookie_t cookie, struct dma_tx_state *txstate)
Linus Walleije8689e62010-09-28 15:57:37 +0200906{
907 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
908 dma_cookie_t last_used;
909 dma_cookie_t last_complete;
910 enum dma_status ret;
911 u32 bytesleft = 0;
912
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +0000913 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +0200914 last_complete = plchan->lc;
915
916 ret = dma_async_is_complete(cookie, last_complete, last_used);
917 if (ret == DMA_SUCCESS) {
918 dma_set_tx_state(txstate, last_complete, last_used, 0);
919 return ret;
920 }
921
922 /*
Linus Walleije8689e62010-09-28 15:57:37 +0200923 * This cookie not complete yet
924 */
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +0000925 last_used = plchan->chan.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +0200926 last_complete = plchan->lc;
927
928 /* Get number of bytes left in the active transactions and queue */
929 bytesleft = pl08x_getbytes_chan(plchan);
930
931 dma_set_tx_state(txstate, last_complete, last_used,
932 bytesleft);
933
934 if (plchan->state == PL08X_CHAN_PAUSED)
935 return DMA_PAUSED;
936
937 /* Whether waiting or running, we're in progress */
938 return DMA_IN_PROGRESS;
939}
940
941/* PrimeCell DMA extension */
942struct burst_table {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100943 u32 burstwords;
Linus Walleije8689e62010-09-28 15:57:37 +0200944 u32 reg;
945};
946
947static const struct burst_table burst_sizes[] = {
948 {
949 .burstwords = 256,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100950 .reg = PL080_BSIZE_256,
Linus Walleije8689e62010-09-28 15:57:37 +0200951 },
952 {
953 .burstwords = 128,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100954 .reg = PL080_BSIZE_128,
Linus Walleije8689e62010-09-28 15:57:37 +0200955 },
956 {
957 .burstwords = 64,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100958 .reg = PL080_BSIZE_64,
Linus Walleije8689e62010-09-28 15:57:37 +0200959 },
960 {
961 .burstwords = 32,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100962 .reg = PL080_BSIZE_32,
Linus Walleije8689e62010-09-28 15:57:37 +0200963 },
964 {
965 .burstwords = 16,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100966 .reg = PL080_BSIZE_16,
Linus Walleije8689e62010-09-28 15:57:37 +0200967 },
968 {
969 .burstwords = 8,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100970 .reg = PL080_BSIZE_8,
Linus Walleije8689e62010-09-28 15:57:37 +0200971 },
972 {
973 .burstwords = 4,
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100974 .reg = PL080_BSIZE_4,
Linus Walleije8689e62010-09-28 15:57:37 +0200975 },
976 {
Russell King - ARM Linux760596c62011-07-21 17:14:08 +0100977 .burstwords = 0,
978 .reg = PL080_BSIZE_1,
Linus Walleije8689e62010-09-28 15:57:37 +0200979 },
980};
981
Russell King - ARM Linux121c8472011-07-21 17:13:48 +0100982/*
983 * Given the source and destination available bus masks, select which
984 * will be routed to each port. We try to have source and destination
985 * on separate ports, but always respect the allowable settings.
986 */
987static u32 pl08x_select_bus(u8 src, u8 dst)
988{
989 u32 cctl = 0;
990
991 if (!(dst & PL08X_AHB1) || ((dst & PL08X_AHB2) && (src & PL08X_AHB1)))
992 cctl |= PL080_CONTROL_DST_AHB2;
993 if (!(src & PL08X_AHB1) || ((src & PL08X_AHB2) && !(dst & PL08X_AHB2)))
994 cctl |= PL080_CONTROL_SRC_AHB2;
995
996 return cctl;
997}
998
Russell King - ARM Linuxf14c4262011-07-21 17:12:47 +0100999static u32 pl08x_cctl(u32 cctl)
1000{
1001 cctl &= ~(PL080_CONTROL_SRC_AHB2 | PL080_CONTROL_DST_AHB2 |
1002 PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR |
1003 PL080_CONTROL_PROT_MASK);
1004
1005 /* Access the cell in privileged mode, non-bufferable, non-cacheable */
1006 return cctl | PL080_CONTROL_PROT_SYS;
1007}
1008
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001009static u32 pl08x_width(enum dma_slave_buswidth width)
1010{
1011 switch (width) {
1012 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1013 return PL080_WIDTH_8BIT;
1014 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1015 return PL080_WIDTH_16BIT;
1016 case DMA_SLAVE_BUSWIDTH_4_BYTES:
1017 return PL080_WIDTH_32BIT;
Vinod Koulf32807f2011-07-25 19:22:01 +05301018 default:
1019 return ~0;
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001020 }
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001021}
1022
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001023static u32 pl08x_burst(u32 maxburst)
1024{
1025 int i;
1026
1027 for (i = 0; i < ARRAY_SIZE(burst_sizes); i++)
1028 if (burst_sizes[i].burstwords <= maxburst)
1029 break;
1030
1031 return burst_sizes[i].reg;
1032}
1033
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001034static int dma_set_runtime_config(struct dma_chan *chan,
1035 struct dma_slave_config *config)
Linus Walleije8689e62010-09-28 15:57:37 +02001036{
1037 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1038 struct pl08x_driver_data *pl08x = plchan->host;
Linus Walleije8689e62010-09-28 15:57:37 +02001039 enum dma_slave_buswidth addr_width;
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001040 u32 width, burst, maxburst;
Linus Walleije8689e62010-09-28 15:57:37 +02001041 u32 cctl = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001042
Russell King - ARM Linuxb7f75862011-01-03 22:46:17 +00001043 if (!plchan->slave)
1044 return -EINVAL;
1045
Linus Walleije8689e62010-09-28 15:57:37 +02001046 /* Transfer direction */
1047 plchan->runtime_direction = config->direction;
1048 if (config->direction == DMA_TO_DEVICE) {
Linus Walleije8689e62010-09-28 15:57:37 +02001049 addr_width = config->dst_addr_width;
1050 maxburst = config->dst_maxburst;
1051 } else if (config->direction == DMA_FROM_DEVICE) {
Linus Walleije8689e62010-09-28 15:57:37 +02001052 addr_width = config->src_addr_width;
1053 maxburst = config->src_maxburst;
1054 } else {
1055 dev_err(&pl08x->adev->dev,
1056 "bad runtime_config: alien transfer direction\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001057 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001058 }
1059
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001060 width = pl08x_width(addr_width);
1061 if (width == ~0) {
Linus Walleije8689e62010-09-28 15:57:37 +02001062 dev_err(&pl08x->adev->dev,
1063 "bad runtime_config: alien address width\n");
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001064 return -EINVAL;
Linus Walleije8689e62010-09-28 15:57:37 +02001065 }
1066
Russell King - ARM Linuxaa88cda2011-07-21 17:13:28 +01001067 cctl |= width << PL080_CONTROL_SWIDTH_SHIFT;
1068 cctl |= width << PL080_CONTROL_DWIDTH_SHIFT;
1069
Linus Walleije8689e62010-09-28 15:57:37 +02001070 /*
Russell King - ARM Linux4440aac2011-01-03 22:30:44 +00001071 * If this channel will only request single transfers, set this
1072 * down to ONE element. Also select one element if no maxburst
1073 * is specified.
Linus Walleije8689e62010-09-28 15:57:37 +02001074 */
Russell King - ARM Linux760596c62011-07-21 17:14:08 +01001075 if (plchan->cd->single)
1076 maxburst = 1;
1077
1078 burst = pl08x_burst(maxburst);
1079 cctl |= burst << PL080_CONTROL_SB_SIZE_SHIFT;
1080 cctl |= burst << PL080_CONTROL_DB_SIZE_SHIFT;
Linus Walleije8689e62010-09-28 15:57:37 +02001081
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001082 if (plchan->runtime_direction == DMA_FROM_DEVICE) {
1083 plchan->src_addr = config->src_addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001084 plchan->src_cctl = pl08x_cctl(cctl) | PL080_CONTROL_DST_INCR |
1085 pl08x_select_bus(plchan->cd->periph_buses,
1086 pl08x->mem_buses);
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001087 } else {
1088 plchan->dst_addr = config->dst_addr;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001089 plchan->dst_cctl = pl08x_cctl(cctl) | PL080_CONTROL_SRC_INCR |
1090 pl08x_select_bus(pl08x->mem_buses,
1091 plchan->cd->periph_buses);
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001092 }
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001093
Linus Walleije8689e62010-09-28 15:57:37 +02001094 dev_dbg(&pl08x->adev->dev,
1095 "configured channel %s (%s) for %s, data width %d, "
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001096 "maxburst %d words, LE, CCTL=0x%08x\n",
Linus Walleije8689e62010-09-28 15:57:37 +02001097 dma_chan_name(chan), plchan->name,
1098 (config->direction == DMA_FROM_DEVICE) ? "RX" : "TX",
1099 addr_width,
1100 maxburst,
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001101 cctl);
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001102
1103 return 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001104}
1105
1106/*
1107 * Slave transactions callback to the slave device to allow
1108 * synchronization of slave DMA signals with the DMAC enable
1109 */
1110static void pl08x_issue_pending(struct dma_chan *chan)
1111{
1112 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001113 unsigned long flags;
1114
1115 spin_lock_irqsave(&plchan->lock, flags);
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001116 /* Something is already active, or we're waiting for a channel... */
1117 if (plchan->at || plchan->state == PL08X_CHAN_WAITING) {
1118 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001119 return;
Russell King - ARM Linux9c0bb432011-01-03 22:32:05 +00001120 }
Linus Walleije8689e62010-09-28 15:57:37 +02001121
1122 /* Take the first element in the queue and execute it */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001123 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001124 struct pl08x_txd *next;
1125
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001126 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001127 struct pl08x_txd,
1128 node);
1129 list_del(&next->node);
Linus Walleije8689e62010-09-28 15:57:37 +02001130 plchan->state = PL08X_CHAN_RUNNING;
1131
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001132 pl08x_start_txd(plchan, next);
Linus Walleije8689e62010-09-28 15:57:37 +02001133 }
1134
1135 spin_unlock_irqrestore(&plchan->lock, flags);
1136}
1137
1138static int pl08x_prep_channel_resources(struct pl08x_dma_chan *plchan,
1139 struct pl08x_txd *txd)
1140{
Linus Walleije8689e62010-09-28 15:57:37 +02001141 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001142 unsigned long flags;
1143 int num_llis, ret;
Linus Walleije8689e62010-09-28 15:57:37 +02001144
1145 num_llis = pl08x_fill_llis_for_desc(pl08x, txd);
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001146 if (!num_llis) {
1147 kfree(txd);
Linus Walleije8689e62010-09-28 15:57:37 +02001148 return -EINVAL;
Russell King - ARM Linuxdafa7312011-01-03 22:31:45 +00001149 }
Linus Walleije8689e62010-09-28 15:57:37 +02001150
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001151 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001152
Linus Walleije8689e62010-09-28 15:57:37 +02001153 /*
1154 * See if we already have a physical channel allocated,
1155 * else this is the time to try to get one.
1156 */
1157 ret = prep_phy_channel(plchan, txd);
1158 if (ret) {
1159 /*
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001160 * No physical channel was available.
1161 *
1162 * memcpy transfers can be sorted out at submission time.
1163 *
1164 * Slave transfers may have been denied due to platform
1165 * channel muxing restrictions. Since there is no guarantee
1166 * that this will ever be resolved, and the signal must be
1167 * acquired AFTER acquiring the physical channel, we will let
1168 * them be NACK:ed with -EBUSY here. The drivers can retry
1169 * the prep() call if they are eager on doing this using DMA.
Linus Walleije8689e62010-09-28 15:57:37 +02001170 */
1171 if (plchan->slave) {
1172 pl08x_free_txd_list(pl08x, plchan);
Russell King - ARM Linux501e67e2011-01-03 22:44:57 +00001173 pl08x_free_txd(pl08x, txd);
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001174 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001175 return -EBUSY;
1176 }
Linus Walleije8689e62010-09-28 15:57:37 +02001177 } else
1178 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001179 * Else we're all set, paused and ready to roll, status
1180 * will switch to PL08X_CHAN_RUNNING when we call
1181 * issue_pending(). If there is something running on the
1182 * channel already we don't change its state.
Linus Walleije8689e62010-09-28 15:57:37 +02001183 */
1184 if (plchan->state == PL08X_CHAN_IDLE)
1185 plchan->state = PL08X_CHAN_PAUSED;
1186
Russell King - ARM Linuxc370e592011-01-03 22:45:37 +00001187 spin_unlock_irqrestore(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001188
1189 return 0;
1190}
1191
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001192static struct pl08x_txd *pl08x_get_txd(struct pl08x_dma_chan *plchan,
1193 unsigned long flags)
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001194{
Viresh Kumarb201c112011-08-05 15:32:29 +05301195 struct pl08x_txd *txd = kzalloc(sizeof(*txd), GFP_NOWAIT);
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001196
1197 if (txd) {
1198 dma_async_tx_descriptor_init(&txd->tx, &plchan->chan);
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001199 txd->tx.flags = flags;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001200 txd->tx.tx_submit = pl08x_tx_submit;
1201 INIT_LIST_HEAD(&txd->node);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001202
1203 /* Always enable error and terminal interrupts */
1204 txd->ccfg = PL080_CONFIG_ERR_IRQ_MASK |
1205 PL080_CONFIG_TC_IRQ_MASK;
Russell King - ARM Linuxac3cd202011-01-03 22:35:49 +00001206 }
1207 return txd;
1208}
1209
Linus Walleije8689e62010-09-28 15:57:37 +02001210/*
1211 * Initialize a descriptor to be used by memcpy submit
1212 */
1213static struct dma_async_tx_descriptor *pl08x_prep_dma_memcpy(
1214 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1215 size_t len, unsigned long flags)
1216{
1217 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1218 struct pl08x_driver_data *pl08x = plchan->host;
1219 struct pl08x_txd *txd;
1220 int ret;
1221
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001222 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001223 if (!txd) {
1224 dev_err(&pl08x->adev->dev,
1225 "%s no memory for descriptor\n", __func__);
1226 return NULL;
1227 }
1228
Linus Walleije8689e62010-09-28 15:57:37 +02001229 txd->direction = DMA_NONE;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001230 txd->src_addr = src;
1231 txd->dst_addr = dest;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001232 txd->len = len;
Linus Walleije8689e62010-09-28 15:57:37 +02001233
1234 /* Set platform data for m2m */
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001235 txd->ccfg |= PL080_FLOW_MEM2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001236 txd->cctl = pl08x->pd->memcpy_channel.cctl &
1237 ~(PL080_CONTROL_DST_AHB2 | PL080_CONTROL_SRC_AHB2);
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001238
Linus Walleije8689e62010-09-28 15:57:37 +02001239 /* Both to be incremented or the code will break */
Russell King - ARM Linux70b5ed62011-01-03 22:40:13 +00001240 txd->cctl |= PL080_CONTROL_SRC_INCR | PL080_CONTROL_DST_INCR;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001241
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001242 if (pl08x->vd->dualmaster)
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001243 txd->cctl |= pl08x_select_bus(pl08x->mem_buses,
1244 pl08x->mem_buses);
Linus Walleije8689e62010-09-28 15:57:37 +02001245
Linus Walleije8689e62010-09-28 15:57:37 +02001246 ret = pl08x_prep_channel_resources(plchan, txd);
1247 if (ret)
1248 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001249
1250 return &txd->tx;
1251}
1252
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001253static struct dma_async_tx_descriptor *pl08x_prep_slave_sg(
Linus Walleije8689e62010-09-28 15:57:37 +02001254 struct dma_chan *chan, struct scatterlist *sgl,
1255 unsigned int sg_len, enum dma_data_direction direction,
1256 unsigned long flags)
1257{
1258 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1259 struct pl08x_driver_data *pl08x = plchan->host;
1260 struct pl08x_txd *txd;
1261 int ret;
1262
1263 /*
1264 * Current implementation ASSUMES only one sg
1265 */
1266 if (sg_len != 1) {
1267 dev_err(&pl08x->adev->dev, "%s prepared too long sglist\n",
1268 __func__);
1269 BUG();
1270 }
1271
1272 dev_dbg(&pl08x->adev->dev, "%s prepare transaction of %d bytes from %s\n",
1273 __func__, sgl->length, plchan->name);
1274
Russell King - ARM Linuxc0428792011-01-03 22:43:56 +00001275 txd = pl08x_get_txd(plchan, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001276 if (!txd) {
1277 dev_err(&pl08x->adev->dev, "%s no txd\n", __func__);
1278 return NULL;
1279 }
1280
Linus Walleije8689e62010-09-28 15:57:37 +02001281 if (direction != plchan->runtime_direction)
1282 dev_err(&pl08x->adev->dev, "%s DMA setup does not match "
1283 "the direction configured for the PrimeCell\n",
1284 __func__);
1285
1286 /*
1287 * Set up addresses, the PrimeCell configured address
1288 * will take precedence since this may configure the
1289 * channel target address dynamically at runtime.
1290 */
1291 txd->direction = direction;
Russell King - ARM Linuxc7da9a52011-01-03 22:40:53 +00001292 txd->len = sgl->length;
1293
Linus Walleije8689e62010-09-28 15:57:37 +02001294 if (direction == DMA_TO_DEVICE) {
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001295 txd->ccfg |= PL080_FLOW_MEM2PER << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001296 txd->cctl = plchan->dst_cctl;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001297 txd->src_addr = sgl->dma_address;
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001298 txd->dst_addr = plchan->dst_addr;
Linus Walleije8689e62010-09-28 15:57:37 +02001299 } else if (direction == DMA_FROM_DEVICE) {
Russell King - ARM Linux4983a042011-01-03 22:39:33 +00001300 txd->ccfg |= PL080_FLOW_PER2MEM << PL080_CONFIG_FLOW_CONTROL_SHIFT;
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001301 txd->cctl = plchan->src_cctl;
Russell King - ARM Linuxb207b4d2011-07-21 17:12:27 +01001302 txd->src_addr = plchan->src_addr;
Russell King - ARM Linuxd7244e92011-01-03 22:43:35 +00001303 txd->dst_addr = sgl->dma_address;
Linus Walleije8689e62010-09-28 15:57:37 +02001304 } else {
1305 dev_err(&pl08x->adev->dev,
1306 "%s direction unsupported\n", __func__);
1307 return NULL;
1308 }
Linus Walleije8689e62010-09-28 15:57:37 +02001309
1310 ret = pl08x_prep_channel_resources(plchan, txd);
1311 if (ret)
1312 return NULL;
Linus Walleije8689e62010-09-28 15:57:37 +02001313
1314 return &txd->tx;
1315}
1316
1317static int pl08x_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1318 unsigned long arg)
1319{
1320 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1321 struct pl08x_driver_data *pl08x = plchan->host;
1322 unsigned long flags;
1323 int ret = 0;
1324
1325 /* Controls applicable to inactive channels */
1326 if (cmd == DMA_SLAVE_CONFIG) {
Russell King - ARM Linuxf0fd9442011-01-03 22:45:57 +00001327 return dma_set_runtime_config(chan,
1328 (struct dma_slave_config *)arg);
Linus Walleije8689e62010-09-28 15:57:37 +02001329 }
1330
1331 /*
1332 * Anything succeeds on channels with no physical allocation and
1333 * no queued transfers.
1334 */
1335 spin_lock_irqsave(&plchan->lock, flags);
1336 if (!plchan->phychan && !plchan->at) {
1337 spin_unlock_irqrestore(&plchan->lock, flags);
1338 return 0;
1339 }
1340
1341 switch (cmd) {
1342 case DMA_TERMINATE_ALL:
1343 plchan->state = PL08X_CHAN_IDLE;
1344
1345 if (plchan->phychan) {
Russell King - ARM Linuxfb526212011-01-27 12:32:53 +00001346 pl08x_terminate_phy_chan(pl08x, plchan->phychan);
Linus Walleije8689e62010-09-28 15:57:37 +02001347
1348 /*
1349 * Mark physical channel as free and free any slave
1350 * signal
1351 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001352 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001353 }
Linus Walleije8689e62010-09-28 15:57:37 +02001354 /* Dequeue jobs and free LLIs */
1355 if (plchan->at) {
1356 pl08x_free_txd(pl08x, plchan->at);
1357 plchan->at = NULL;
1358 }
1359 /* Dequeue jobs not yet fired as well */
1360 pl08x_free_txd_list(pl08x, plchan);
1361 break;
1362 case DMA_PAUSE:
1363 pl08x_pause_phy_chan(plchan->phychan);
1364 plchan->state = PL08X_CHAN_PAUSED;
1365 break;
1366 case DMA_RESUME:
1367 pl08x_resume_phy_chan(plchan->phychan);
1368 plchan->state = PL08X_CHAN_RUNNING;
1369 break;
1370 default:
1371 /* Unknown command */
1372 ret = -ENXIO;
1373 break;
1374 }
1375
1376 spin_unlock_irqrestore(&plchan->lock, flags);
1377
1378 return ret;
1379}
1380
1381bool pl08x_filter_id(struct dma_chan *chan, void *chan_id)
1382{
1383 struct pl08x_dma_chan *plchan = to_pl08x_chan(chan);
1384 char *name = chan_id;
1385
1386 /* Check that the channel is not taken! */
1387 if (!strcmp(plchan->name, name))
1388 return true;
1389
1390 return false;
1391}
1392
1393/*
1394 * Just check that the device is there and active
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001395 * TODO: turn this bit on/off depending on the number of physical channels
1396 * actually used, if it is zero... well shut it off. That will save some
1397 * power. Cut the clock at the same time.
Linus Walleije8689e62010-09-28 15:57:37 +02001398 */
1399static void pl08x_ensure_on(struct pl08x_driver_data *pl08x)
1400{
Viresh Kumar48a59ef2011-08-05 15:32:34 +05301401 writel(PL080_CONFIG_ENABLE, pl08x->base + PL080_CONFIG);
Linus Walleije8689e62010-09-28 15:57:37 +02001402}
1403
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001404static void pl08x_unmap_buffers(struct pl08x_txd *txd)
1405{
1406 struct device *dev = txd->tx.chan->device->dev;
1407
1408 if (!(txd->tx.flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
1409 if (txd->tx.flags & DMA_COMPL_SRC_UNMAP_SINGLE)
1410 dma_unmap_single(dev, txd->src_addr, txd->len,
1411 DMA_TO_DEVICE);
1412 else
1413 dma_unmap_page(dev, txd->src_addr, txd->len,
1414 DMA_TO_DEVICE);
1415 }
1416 if (!(txd->tx.flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
1417 if (txd->tx.flags & DMA_COMPL_DEST_UNMAP_SINGLE)
1418 dma_unmap_single(dev, txd->dst_addr, txd->len,
1419 DMA_FROM_DEVICE);
1420 else
1421 dma_unmap_page(dev, txd->dst_addr, txd->len,
1422 DMA_FROM_DEVICE);
1423 }
1424}
1425
Linus Walleije8689e62010-09-28 15:57:37 +02001426static void pl08x_tasklet(unsigned long data)
1427{
1428 struct pl08x_dma_chan *plchan = (struct pl08x_dma_chan *) data;
Linus Walleije8689e62010-09-28 15:57:37 +02001429 struct pl08x_driver_data *pl08x = plchan->host;
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001430 struct pl08x_txd *txd;
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001431 unsigned long flags;
Linus Walleije8689e62010-09-28 15:57:37 +02001432
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001433 spin_lock_irqsave(&plchan->lock, flags);
Linus Walleije8689e62010-09-28 15:57:37 +02001434
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001435 txd = plchan->at;
1436 plchan->at = NULL;
1437
1438 if (txd) {
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001439 /* Update last completed */
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001440 plchan->lc = txd->tx.cookie;
Linus Walleije8689e62010-09-28 15:57:37 +02001441 }
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001442
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001443 /* If a new descriptor is queued, set it up plchan->at is NULL here */
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001444 if (!list_empty(&plchan->pend_list)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001445 struct pl08x_txd *next;
1446
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001447 next = list_first_entry(&plchan->pend_list,
Linus Walleije8689e62010-09-28 15:57:37 +02001448 struct pl08x_txd,
1449 node);
1450 list_del(&next->node);
Russell King - ARM Linuxc885bee2011-01-03 22:38:52 +00001451
1452 pl08x_start_txd(plchan, next);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001453 } else if (plchan->phychan_hold) {
1454 /*
1455 * This channel is still in use - we have a new txd being
1456 * prepared and will soon be queued. Don't give up the
1457 * physical channel.
1458 */
Linus Walleije8689e62010-09-28 15:57:37 +02001459 } else {
1460 struct pl08x_dma_chan *waiting = NULL;
1461
1462 /*
1463 * No more jobs, so free up the physical channel
1464 * Free any allocated signal on slave transfers too
1465 */
Russell King - ARM Linux8c8cc2b2011-01-03 22:36:09 +00001466 release_phy_channel(plchan);
Linus Walleije8689e62010-09-28 15:57:37 +02001467 plchan->state = PL08X_CHAN_IDLE;
1468
1469 /*
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001470 * And NOW before anyone else can grab that free:d up
1471 * physical channel, see if there is some memcpy pending
1472 * that seriously needs to start because of being stacked
1473 * up while we were choking the physical channels with data.
Linus Walleije8689e62010-09-28 15:57:37 +02001474 */
1475 list_for_each_entry(waiting, &pl08x->memcpy.channels,
1476 chan.device_node) {
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301477 if (waiting->state == PL08X_CHAN_WAITING &&
1478 waiting->waiting != NULL) {
Linus Walleije8689e62010-09-28 15:57:37 +02001479 int ret;
1480
1481 /* This should REALLY not fail now */
1482 ret = prep_phy_channel(waiting,
1483 waiting->waiting);
1484 BUG_ON(ret);
Russell King - ARM Linux8087aac2011-01-03 22:45:17 +00001485 waiting->phychan_hold--;
Linus Walleije8689e62010-09-28 15:57:37 +02001486 waiting->state = PL08X_CHAN_RUNNING;
1487 waiting->waiting = NULL;
1488 pl08x_issue_pending(&waiting->chan);
1489 break;
1490 }
1491 }
1492 }
1493
Russell King - ARM Linuxbf072af2011-01-03 22:31:24 +00001494 spin_unlock_irqrestore(&plchan->lock, flags);
Russell King - ARM Linux858c21c2011-01-03 22:41:34 +00001495
Russell King - ARM Linux3d992e12011-01-03 22:44:16 +00001496 if (txd) {
1497 dma_async_tx_callback callback = txd->tx.callback;
1498 void *callback_param = txd->tx.callback_param;
1499
1500 /* Don't try to unmap buffers on slave channels */
1501 if (!plchan->slave)
1502 pl08x_unmap_buffers(txd);
1503
1504 /* Free the descriptor */
1505 spin_lock_irqsave(&plchan->lock, flags);
1506 pl08x_free_txd(pl08x, txd);
1507 spin_unlock_irqrestore(&plchan->lock, flags);
1508
1509 /* Callback to signal completion */
1510 if (callback)
1511 callback(callback_param);
1512 }
Linus Walleije8689e62010-09-28 15:57:37 +02001513}
1514
1515static irqreturn_t pl08x_irq(int irq, void *dev)
1516{
1517 struct pl08x_driver_data *pl08x = dev;
Viresh Kumar28da2832011-08-05 15:32:36 +05301518 u32 mask = 0, err, tc, i;
Linus Walleije8689e62010-09-28 15:57:37 +02001519
Viresh Kumar28da2832011-08-05 15:32:36 +05301520 /* check & clear - ERR & TC interrupts */
1521 err = readl(pl08x->base + PL080_ERR_STATUS);
1522 if (err) {
1523 dev_err(&pl08x->adev->dev, "%s error interrupt, register value 0x%08x\n",
1524 __func__, err);
1525 writel(err, pl08x->base + PL080_ERR_CLEAR);
Linus Walleije8689e62010-09-28 15:57:37 +02001526 }
Viresh Kumar28da2832011-08-05 15:32:36 +05301527 tc = readl(pl08x->base + PL080_INT_STATUS);
1528 if (tc)
1529 writel(tc, pl08x->base + PL080_TC_CLEAR);
1530
1531 if (!err && !tc)
1532 return IRQ_NONE;
1533
Linus Walleije8689e62010-09-28 15:57:37 +02001534 for (i = 0; i < pl08x->vd->channels; i++) {
Viresh Kumar28da2832011-08-05 15:32:36 +05301535 if (((1 << i) & err) || ((1 << i) & tc)) {
Linus Walleije8689e62010-09-28 15:57:37 +02001536 /* Locate physical channel */
1537 struct pl08x_phy_chan *phychan = &pl08x->phy_chans[i];
1538 struct pl08x_dma_chan *plchan = phychan->serving;
1539
Viresh Kumar28da2832011-08-05 15:32:36 +05301540 if (!plchan) {
1541 dev_err(&pl08x->adev->dev,
1542 "%s Error TC interrupt on unused channel: 0x%08x\n",
1543 __func__, i);
1544 continue;
1545 }
1546
Linus Walleije8689e62010-09-28 15:57:37 +02001547 /* Schedule tasklet on this channel */
1548 tasklet_schedule(&plchan->tasklet);
Linus Walleije8689e62010-09-28 15:57:37 +02001549 mask |= (1 << i);
1550 }
1551 }
Linus Walleije8689e62010-09-28 15:57:37 +02001552
1553 return mask ? IRQ_HANDLED : IRQ_NONE;
1554}
1555
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001556static void pl08x_dma_slave_init(struct pl08x_dma_chan *chan)
1557{
1558 u32 cctl = pl08x_cctl(chan->cd->cctl);
1559
1560 chan->slave = true;
1561 chan->name = chan->cd->bus_id;
1562 chan->src_addr = chan->cd->addr;
1563 chan->dst_addr = chan->cd->addr;
1564 chan->src_cctl = cctl | PL080_CONTROL_DST_INCR |
1565 pl08x_select_bus(chan->cd->periph_buses, chan->host->mem_buses);
1566 chan->dst_cctl = cctl | PL080_CONTROL_SRC_INCR |
1567 pl08x_select_bus(chan->host->mem_buses, chan->cd->periph_buses);
1568}
1569
Linus Walleije8689e62010-09-28 15:57:37 +02001570/*
1571 * Initialise the DMAC memcpy/slave channels.
1572 * Make a local wrapper to hold required data
1573 */
1574static int pl08x_dma_init_virtual_channels(struct pl08x_driver_data *pl08x,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301575 struct dma_device *dmadev, unsigned int channels, bool slave)
Linus Walleije8689e62010-09-28 15:57:37 +02001576{
1577 struct pl08x_dma_chan *chan;
1578 int i;
1579
1580 INIT_LIST_HEAD(&dmadev->channels);
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001581
Linus Walleije8689e62010-09-28 15:57:37 +02001582 /*
1583 * Register as many many memcpy as we have physical channels,
1584 * we won't always be able to use all but the code will have
1585 * to cope with that situation.
1586 */
1587 for (i = 0; i < channels; i++) {
Viresh Kumarb201c112011-08-05 15:32:29 +05301588 chan = kzalloc(sizeof(*chan), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001589 if (!chan) {
1590 dev_err(&pl08x->adev->dev,
1591 "%s no memory for channel\n", __func__);
1592 return -ENOMEM;
1593 }
1594
1595 chan->host = pl08x;
1596 chan->state = PL08X_CHAN_IDLE;
1597
1598 if (slave) {
Linus Walleije8689e62010-09-28 15:57:37 +02001599 chan->cd = &pl08x->pd->slave_channels[i];
Russell King - ARM Linux121c8472011-07-21 17:13:48 +01001600 pl08x_dma_slave_init(chan);
Linus Walleije8689e62010-09-28 15:57:37 +02001601 } else {
1602 chan->cd = &pl08x->pd->memcpy_channel;
1603 chan->name = kasprintf(GFP_KERNEL, "memcpy%d", i);
1604 if (!chan->name) {
1605 kfree(chan);
1606 return -ENOMEM;
1607 }
1608 }
Russell King - ARM Linuxb58b6b52011-01-03 22:34:48 +00001609 if (chan->cd->circular_buffer) {
1610 dev_err(&pl08x->adev->dev,
1611 "channel %s: circular buffers not supported\n",
1612 chan->name);
1613 kfree(chan);
1614 continue;
1615 }
Viresh Kumar175a5e62011-08-05 15:32:32 +05301616 dev_dbg(&pl08x->adev->dev,
Linus Walleije8689e62010-09-28 15:57:37 +02001617 "initialize virtual channel \"%s\"\n",
1618 chan->name);
1619
1620 chan->chan.device = dmadev;
Russell King - ARM Linux91aa5fa2011-01-03 22:31:04 +00001621 chan->chan.cookie = 0;
1622 chan->lc = 0;
Linus Walleije8689e62010-09-28 15:57:37 +02001623
1624 spin_lock_init(&chan->lock);
Russell King - ARM Linux15c17232011-01-03 22:44:36 +00001625 INIT_LIST_HEAD(&chan->pend_list);
Linus Walleije8689e62010-09-28 15:57:37 +02001626 tasklet_init(&chan->tasklet, pl08x_tasklet,
1627 (unsigned long) chan);
1628
1629 list_add_tail(&chan->chan.device_node, &dmadev->channels);
1630 }
1631 dev_info(&pl08x->adev->dev, "initialized %d virtual %s channels\n",
1632 i, slave ? "slave" : "memcpy");
1633 return i;
1634}
1635
1636static void pl08x_free_virtual_channels(struct dma_device *dmadev)
1637{
1638 struct pl08x_dma_chan *chan = NULL;
1639 struct pl08x_dma_chan *next;
1640
1641 list_for_each_entry_safe(chan,
1642 next, &dmadev->channels, chan.device_node) {
1643 list_del(&chan->chan.device_node);
1644 kfree(chan);
1645 }
1646}
1647
1648#ifdef CONFIG_DEBUG_FS
1649static const char *pl08x_state_str(enum pl08x_dma_chan_state state)
1650{
1651 switch (state) {
1652 case PL08X_CHAN_IDLE:
1653 return "idle";
1654 case PL08X_CHAN_RUNNING:
1655 return "running";
1656 case PL08X_CHAN_PAUSED:
1657 return "paused";
1658 case PL08X_CHAN_WAITING:
1659 return "waiting";
1660 default:
1661 break;
1662 }
1663 return "UNKNOWN STATE";
1664}
1665
1666static int pl08x_debugfs_show(struct seq_file *s, void *data)
1667{
1668 struct pl08x_driver_data *pl08x = s->private;
1669 struct pl08x_dma_chan *chan;
1670 struct pl08x_phy_chan *ch;
1671 unsigned long flags;
1672 int i;
1673
1674 seq_printf(s, "PL08x physical channels:\n");
1675 seq_printf(s, "CHANNEL:\tUSER:\n");
1676 seq_printf(s, "--------\t-----\n");
1677 for (i = 0; i < pl08x->vd->channels; i++) {
1678 struct pl08x_dma_chan *virt_chan;
1679
1680 ch = &pl08x->phy_chans[i];
1681
1682 spin_lock_irqsave(&ch->lock, flags);
1683 virt_chan = ch->serving;
1684
1685 seq_printf(s, "%d\t\t%s\n",
1686 ch->id, virt_chan ? virt_chan->name : "(none)");
1687
1688 spin_unlock_irqrestore(&ch->lock, flags);
1689 }
1690
1691 seq_printf(s, "\nPL08x virtual memcpy channels:\n");
1692 seq_printf(s, "CHANNEL:\tSTATE:\n");
1693 seq_printf(s, "--------\t------\n");
1694 list_for_each_entry(chan, &pl08x->memcpy.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001695 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001696 pl08x_state_str(chan->state));
1697 }
1698
1699 seq_printf(s, "\nPL08x virtual slave channels:\n");
1700 seq_printf(s, "CHANNEL:\tSTATE:\n");
1701 seq_printf(s, "--------\t------\n");
1702 list_for_each_entry(chan, &pl08x->slave.channels, chan.device_node) {
Russell King - ARM Linux3e2a0372011-01-03 22:32:46 +00001703 seq_printf(s, "%s\t\t%s\n", chan->name,
Linus Walleije8689e62010-09-28 15:57:37 +02001704 pl08x_state_str(chan->state));
1705 }
1706
1707 return 0;
1708}
1709
1710static int pl08x_debugfs_open(struct inode *inode, struct file *file)
1711{
1712 return single_open(file, pl08x_debugfs_show, inode->i_private);
1713}
1714
1715static const struct file_operations pl08x_debugfs_operations = {
1716 .open = pl08x_debugfs_open,
1717 .read = seq_read,
1718 .llseek = seq_lseek,
1719 .release = single_release,
1720};
1721
1722static void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1723{
1724 /* Expose a simple debugfs interface to view all clocks */
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301725 (void) debugfs_create_file(dev_name(&pl08x->adev->dev),
1726 S_IFREG | S_IRUGO, NULL, pl08x,
1727 &pl08x_debugfs_operations);
Linus Walleije8689e62010-09-28 15:57:37 +02001728}
1729
1730#else
1731static inline void init_pl08x_debugfs(struct pl08x_driver_data *pl08x)
1732{
1733}
1734#endif
1735
Russell Kingaa25afa2011-02-19 15:55:00 +00001736static int pl08x_probe(struct amba_device *adev, const struct amba_id *id)
Linus Walleije8689e62010-09-28 15:57:37 +02001737{
1738 struct pl08x_driver_data *pl08x;
Russell King - ARM Linuxf96ca9e2011-01-03 22:35:08 +00001739 const struct vendor_data *vd = id->data;
Linus Walleije8689e62010-09-28 15:57:37 +02001740 int ret = 0;
1741 int i;
1742
1743 ret = amba_request_regions(adev, NULL);
1744 if (ret)
1745 return ret;
1746
1747 /* Create the driver state holder */
Viresh Kumarb201c112011-08-05 15:32:29 +05301748 pl08x = kzalloc(sizeof(*pl08x), GFP_KERNEL);
Linus Walleije8689e62010-09-28 15:57:37 +02001749 if (!pl08x) {
1750 ret = -ENOMEM;
1751 goto out_no_pl08x;
1752 }
1753
Viresh Kumarb7b60182011-08-05 15:32:33 +05301754 pm_runtime_set_active(&adev->dev);
1755 pm_runtime_enable(&adev->dev);
1756
Linus Walleije8689e62010-09-28 15:57:37 +02001757 /* Initialize memcpy engine */
1758 dma_cap_set(DMA_MEMCPY, pl08x->memcpy.cap_mask);
1759 pl08x->memcpy.dev = &adev->dev;
1760 pl08x->memcpy.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1761 pl08x->memcpy.device_free_chan_resources = pl08x_free_chan_resources;
1762 pl08x->memcpy.device_prep_dma_memcpy = pl08x_prep_dma_memcpy;
1763 pl08x->memcpy.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1764 pl08x->memcpy.device_tx_status = pl08x_dma_tx_status;
1765 pl08x->memcpy.device_issue_pending = pl08x_issue_pending;
1766 pl08x->memcpy.device_control = pl08x_control;
1767
1768 /* Initialize slave engine */
1769 dma_cap_set(DMA_SLAVE, pl08x->slave.cap_mask);
1770 pl08x->slave.dev = &adev->dev;
1771 pl08x->slave.device_alloc_chan_resources = pl08x_alloc_chan_resources;
1772 pl08x->slave.device_free_chan_resources = pl08x_free_chan_resources;
1773 pl08x->slave.device_prep_dma_interrupt = pl08x_prep_dma_interrupt;
1774 pl08x->slave.device_tx_status = pl08x_dma_tx_status;
1775 pl08x->slave.device_issue_pending = pl08x_issue_pending;
1776 pl08x->slave.device_prep_slave_sg = pl08x_prep_slave_sg;
1777 pl08x->slave.device_control = pl08x_control;
1778
1779 /* Get the platform data */
1780 pl08x->pd = dev_get_platdata(&adev->dev);
1781 if (!pl08x->pd) {
1782 dev_err(&adev->dev, "no platform data supplied\n");
1783 goto out_no_platdata;
1784 }
1785
1786 /* Assign useful pointers to the driver state */
1787 pl08x->adev = adev;
1788 pl08x->vd = vd;
1789
Russell King - ARM Linux30749cb2011-01-03 22:41:13 +00001790 /* By default, AHB1 only. If dualmaster, from platform */
1791 pl08x->lli_buses = PL08X_AHB1;
1792 pl08x->mem_buses = PL08X_AHB1;
1793 if (pl08x->vd->dualmaster) {
1794 pl08x->lli_buses = pl08x->pd->lli_buses;
1795 pl08x->mem_buses = pl08x->pd->mem_buses;
1796 }
1797
Linus Walleije8689e62010-09-28 15:57:37 +02001798 /* A DMA memory pool for LLIs, align on 1-byte boundary */
1799 pl08x->pool = dma_pool_create(DRIVER_NAME, &pl08x->adev->dev,
1800 PL08X_LLI_TSFR_SIZE, PL08X_ALIGN, 0);
1801 if (!pl08x->pool) {
1802 ret = -ENOMEM;
1803 goto out_no_lli_pool;
1804 }
1805
1806 spin_lock_init(&pl08x->lock);
1807
1808 pl08x->base = ioremap(adev->res.start, resource_size(&adev->res));
1809 if (!pl08x->base) {
1810 ret = -ENOMEM;
1811 goto out_no_ioremap;
1812 }
1813
1814 /* Turn on the PL08x */
1815 pl08x_ensure_on(pl08x);
1816
Russell King - ARM Linux94ae8522011-01-16 20:18:05 +00001817 /* Attach the interrupt handler */
Linus Walleije8689e62010-09-28 15:57:37 +02001818 writel(0x000000FF, pl08x->base + PL080_ERR_CLEAR);
1819 writel(0x000000FF, pl08x->base + PL080_TC_CLEAR);
1820
1821 ret = request_irq(adev->irq[0], pl08x_irq, IRQF_DISABLED,
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001822 DRIVER_NAME, pl08x);
Linus Walleije8689e62010-09-28 15:57:37 +02001823 if (ret) {
1824 dev_err(&adev->dev, "%s failed to request interrupt %d\n",
1825 __func__, adev->irq[0]);
1826 goto out_no_irq;
1827 }
1828
1829 /* Initialize physical channels */
Viresh Kumarb201c112011-08-05 15:32:29 +05301830 pl08x->phy_chans = kmalloc((vd->channels * sizeof(*pl08x->phy_chans)),
Linus Walleije8689e62010-09-28 15:57:37 +02001831 GFP_KERNEL);
1832 if (!pl08x->phy_chans) {
1833 dev_err(&adev->dev, "%s failed to allocate "
1834 "physical channel holders\n",
1835 __func__);
1836 goto out_no_phychans;
1837 }
1838
1839 for (i = 0; i < vd->channels; i++) {
1840 struct pl08x_phy_chan *ch = &pl08x->phy_chans[i];
1841
1842 ch->id = i;
1843 ch->base = pl08x->base + PL080_Cx_BASE(i);
1844 spin_lock_init(&ch->lock);
1845 ch->serving = NULL;
1846 ch->signal = -1;
Viresh Kumar175a5e62011-08-05 15:32:32 +05301847 dev_dbg(&adev->dev, "physical channel %d is %s\n",
1848 i, pl08x_phy_channel_busy(ch) ? "BUSY" : "FREE");
Linus Walleije8689e62010-09-28 15:57:37 +02001849 }
1850
1851 /* Register as many memcpy channels as there are physical channels */
1852 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->memcpy,
1853 pl08x->vd->channels, false);
1854 if (ret <= 0) {
1855 dev_warn(&pl08x->adev->dev,
1856 "%s failed to enumerate memcpy channels - %d\n",
1857 __func__, ret);
1858 goto out_no_memcpy;
1859 }
1860 pl08x->memcpy.chancnt = ret;
1861
1862 /* Register slave channels */
1863 ret = pl08x_dma_init_virtual_channels(pl08x, &pl08x->slave,
Viresh Kumar3e27ee82011-08-05 15:32:27 +05301864 pl08x->pd->num_slave_channels, true);
Linus Walleije8689e62010-09-28 15:57:37 +02001865 if (ret <= 0) {
1866 dev_warn(&pl08x->adev->dev,
1867 "%s failed to enumerate slave channels - %d\n",
1868 __func__, ret);
1869 goto out_no_slave;
1870 }
1871 pl08x->slave.chancnt = ret;
1872
1873 ret = dma_async_device_register(&pl08x->memcpy);
1874 if (ret) {
1875 dev_warn(&pl08x->adev->dev,
1876 "%s failed to register memcpy as an async device - %d\n",
1877 __func__, ret);
1878 goto out_no_memcpy_reg;
1879 }
1880
1881 ret = dma_async_device_register(&pl08x->slave);
1882 if (ret) {
1883 dev_warn(&pl08x->adev->dev,
1884 "%s failed to register slave as an async device - %d\n",
1885 __func__, ret);
1886 goto out_no_slave_reg;
1887 }
1888
1889 amba_set_drvdata(adev, pl08x);
1890 init_pl08x_debugfs(pl08x);
Russell King - ARM Linuxb05cd8f2011-01-03 22:33:26 +00001891 dev_info(&pl08x->adev->dev, "DMA: PL%03x rev%u at 0x%08llx irq %d\n",
1892 amba_part(adev), amba_rev(adev),
1893 (unsigned long long)adev->res.start, adev->irq[0]);
Viresh Kumarb7b60182011-08-05 15:32:33 +05301894
1895 pm_runtime_put(&adev->dev);
Linus Walleije8689e62010-09-28 15:57:37 +02001896 return 0;
1897
1898out_no_slave_reg:
1899 dma_async_device_unregister(&pl08x->memcpy);
1900out_no_memcpy_reg:
1901 pl08x_free_virtual_channels(&pl08x->slave);
1902out_no_slave:
1903 pl08x_free_virtual_channels(&pl08x->memcpy);
1904out_no_memcpy:
1905 kfree(pl08x->phy_chans);
1906out_no_phychans:
1907 free_irq(adev->irq[0], pl08x);
1908out_no_irq:
1909 iounmap(pl08x->base);
1910out_no_ioremap:
1911 dma_pool_destroy(pl08x->pool);
1912out_no_lli_pool:
1913out_no_platdata:
Viresh Kumarb7b60182011-08-05 15:32:33 +05301914 pm_runtime_put(&adev->dev);
1915 pm_runtime_disable(&adev->dev);
1916
Linus Walleije8689e62010-09-28 15:57:37 +02001917 kfree(pl08x);
1918out_no_pl08x:
1919 amba_release_regions(adev);
1920 return ret;
1921}
1922
1923/* PL080 has 8 channels and the PL080 have just 2 */
1924static struct vendor_data vendor_pl080 = {
Linus Walleije8689e62010-09-28 15:57:37 +02001925 .channels = 8,
1926 .dualmaster = true,
1927};
1928
1929static struct vendor_data vendor_pl081 = {
Linus Walleije8689e62010-09-28 15:57:37 +02001930 .channels = 2,
1931 .dualmaster = false,
1932};
1933
1934static struct amba_id pl08x_ids[] = {
1935 /* PL080 */
1936 {
1937 .id = 0x00041080,
1938 .mask = 0x000fffff,
1939 .data = &vendor_pl080,
1940 },
1941 /* PL081 */
1942 {
1943 .id = 0x00041081,
1944 .mask = 0x000fffff,
1945 .data = &vendor_pl081,
1946 },
1947 /* Nomadik 8815 PL080 variant */
1948 {
1949 .id = 0x00280880,
1950 .mask = 0x00ffffff,
1951 .data = &vendor_pl080,
1952 },
1953 { 0, 0 },
1954};
1955
1956static struct amba_driver pl08x_amba_driver = {
1957 .drv.name = DRIVER_NAME,
1958 .id_table = pl08x_ids,
1959 .probe = pl08x_probe,
1960};
1961
1962static int __init pl08x_init(void)
1963{
1964 int retval;
1965 retval = amba_driver_register(&pl08x_amba_driver);
1966 if (retval)
1967 printk(KERN_WARNING DRIVER_NAME
Russell King - ARM Linuxe8b5e112011-01-03 22:30:24 +00001968 "failed to register as an AMBA device (%d)\n",
Linus Walleije8689e62010-09-28 15:57:37 +02001969 retval);
1970 return retval;
1971}
1972subsys_initcall(pl08x_init);