blob: 7c29914bdcc614c68ca5055ee23d291f352e4ffd [file] [log] [blame]
Jamie Iles1b8873a2010-02-02 20:25:44 +01001#undef DEBUG
2
3/*
4 * ARM performance counter support.
5 *
6 * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
Will Deacon43eab872010-11-13 19:04:32 +00007 * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
Jean PIHET796d1292010-01-26 18:51:05 +01008 *
Jamie Iles1b8873a2010-02-02 20:25:44 +01009 * This code is based on the sparc64 perf event code, which is in turn based
10 * on the x86 code. Callchain code is based on the ARM OProfile backtrace
11 * code.
12 */
13#define pr_fmt(fmt) "hw perfevents: " fmt
14
Mark Rutland7325eae2011-08-23 11:59:49 +010015#include <linux/bitmap.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010016#include <linux/interrupt.h>
17#include <linux/kernel.h>
Paul Gortmakerecea4ab2011-07-22 10:58:34 -040018#include <linux/export.h>
Will Deacon04236f92012-07-28 17:42:22 +010019#include <linux/of.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010020#include <linux/perf_event.h>
Will Deacon49c006b2010-04-29 17:13:24 +010021#include <linux/platform_device.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010022#include <linux/spinlock.h>
23#include <linux/uaccess.h>
Jon Hunter7be29582012-05-31 13:05:20 -050024#include <linux/pm_runtime.h>
Jamie Iles1b8873a2010-02-02 20:25:44 +010025
26#include <asm/cputype.h>
27#include <asm/irq.h>
28#include <asm/irq_regs.h>
29#include <asm/pmu.h>
30#include <asm/stacktrace.h>
31
Jamie Iles1b8873a2010-02-02 20:25:44 +010032/*
Will Deaconecf5a892011-07-19 22:43:28 +010033 * ARMv6 supports a maximum of 3 events, starting from index 0. If we add
Jamie Iles1b8873a2010-02-02 20:25:44 +010034 * another platform that supports more, we need to increase this to be the
35 * largest of all platforms.
Jean PIHET796d1292010-01-26 18:51:05 +010036 *
37 * ARMv7 supports up to 32 events:
38 * cycle counter CCNT + 31 events counters CNT0..30.
39 * Cortex-A8 has 1+4 counters, Cortex-A9 has 1+6 counters.
Jamie Iles1b8873a2010-02-02 20:25:44 +010040 */
Will Deaconecf5a892011-07-19 22:43:28 +010041#define ARMPMU_MAX_HWEVENTS 32
Jamie Iles1b8873a2010-02-02 20:25:44 +010042
Mark Rutland3fc2c832011-06-24 11:30:59 +010043static DEFINE_PER_CPU(struct perf_event * [ARMPMU_MAX_HWEVENTS], hw_events);
44static DEFINE_PER_CPU(unsigned long [BITS_TO_LONGS(ARMPMU_MAX_HWEVENTS)], used_mask);
Mark Rutland8be3f9a2011-05-17 11:20:11 +010045static DEFINE_PER_CPU(struct pmu_hw_events, cpu_hw_events);
Will Deacon181193f2010-04-30 11:32:44 +010046
Mark Rutland8a16b342011-04-28 16:27:54 +010047#define to_arm_pmu(p) (container_of(p, struct arm_pmu, pmu))
48
Jamie Iles1b8873a2010-02-02 20:25:44 +010049/* Set at runtime when we know what CPU type we are. */
Mark Rutland8be3f9a2011-05-17 11:20:11 +010050static struct arm_pmu *cpu_pmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +010051
Will Deacon4295b892012-07-06 15:45:00 +010052const char *perf_pmu_name(void)
Will Deacon181193f2010-04-30 11:32:44 +010053{
Will Deacon4295b892012-07-06 15:45:00 +010054 if (!cpu_pmu)
55 return NULL;
Will Deacon181193f2010-04-30 11:32:44 +010056
Will Deacon4295b892012-07-06 15:45:00 +010057 return cpu_pmu->pmu.name;
Will Deacon181193f2010-04-30 11:32:44 +010058}
Will Deacon4295b892012-07-06 15:45:00 +010059EXPORT_SYMBOL_GPL(perf_pmu_name);
Will Deacon181193f2010-04-30 11:32:44 +010060
Will Deaconfeb45d02011-11-14 10:33:05 +000061int perf_num_counters(void)
Will Deacon929f5192010-04-30 11:34:26 +010062{
63 int max_events = 0;
64
Mark Rutland8be3f9a2011-05-17 11:20:11 +010065 if (cpu_pmu != NULL)
66 max_events = cpu_pmu->num_events;
Will Deacon929f5192010-04-30 11:34:26 +010067
68 return max_events;
69}
Matt Fleming3bf101b2010-09-27 20:22:24 +010070EXPORT_SYMBOL_GPL(perf_num_counters);
71
Jamie Iles1b8873a2010-02-02 20:25:44 +010072#define HW_OP_UNSUPPORTED 0xFFFF
73
74#define C(_x) \
75 PERF_COUNT_HW_CACHE_##_x
76
77#define CACHE_OP_UNSUPPORTED 0xFFFF
78
Jamie Iles1b8873a2010-02-02 20:25:44 +010079static int
Mark Rutlande1f431b2011-04-28 15:47:10 +010080armpmu_map_cache_event(const unsigned (*cache_map)
81 [PERF_COUNT_HW_CACHE_MAX]
82 [PERF_COUNT_HW_CACHE_OP_MAX]
83 [PERF_COUNT_HW_CACHE_RESULT_MAX],
84 u64 config)
Jamie Iles1b8873a2010-02-02 20:25:44 +010085{
86 unsigned int cache_type, cache_op, cache_result, ret;
87
88 cache_type = (config >> 0) & 0xff;
89 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
90 return -EINVAL;
91
92 cache_op = (config >> 8) & 0xff;
93 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
94 return -EINVAL;
95
96 cache_result = (config >> 16) & 0xff;
97 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
98 return -EINVAL;
99
Mark Rutlande1f431b2011-04-28 15:47:10 +0100100 ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
Jamie Iles1b8873a2010-02-02 20:25:44 +0100101
102 if (ret == CACHE_OP_UNSUPPORTED)
103 return -ENOENT;
104
105 return ret;
106}
107
108static int
Mark Rutlande1f431b2011-04-28 15:47:10 +0100109armpmu_map_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
Will Deacon84fee972010-11-13 17:13:56 +0000110{
Mark Rutlande1f431b2011-04-28 15:47:10 +0100111 int mapping = (*event_map)[config];
112 return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
Will Deacon84fee972010-11-13 17:13:56 +0000113}
114
115static int
Mark Rutlande1f431b2011-04-28 15:47:10 +0100116armpmu_map_raw_event(u32 raw_event_mask, u64 config)
Will Deacon84fee972010-11-13 17:13:56 +0000117{
Mark Rutlande1f431b2011-04-28 15:47:10 +0100118 return (int)(config & raw_event_mask);
119}
120
121static int map_cpu_event(struct perf_event *event,
122 const unsigned (*event_map)[PERF_COUNT_HW_MAX],
123 const unsigned (*cache_map)
124 [PERF_COUNT_HW_CACHE_MAX]
125 [PERF_COUNT_HW_CACHE_OP_MAX]
126 [PERF_COUNT_HW_CACHE_RESULT_MAX],
127 u32 raw_event_mask)
128{
129 u64 config = event->attr.config;
130
131 switch (event->attr.type) {
132 case PERF_TYPE_HARDWARE:
133 return armpmu_map_event(event_map, config);
134 case PERF_TYPE_HW_CACHE:
135 return armpmu_map_cache_event(cache_map, config);
136 case PERF_TYPE_RAW:
137 return armpmu_map_raw_event(raw_event_mask, config);
138 }
139
140 return -ENOENT;
Will Deacon84fee972010-11-13 17:13:56 +0000141}
142
Mark Rutland0ce47082011-05-19 10:07:57 +0100143int
Jamie Iles1b8873a2010-02-02 20:25:44 +0100144armpmu_event_set_period(struct perf_event *event,
145 struct hw_perf_event *hwc,
146 int idx)
147{
Mark Rutland8a16b342011-04-28 16:27:54 +0100148 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Peter Zijlstrae7850592010-05-21 14:43:08 +0200149 s64 left = local64_read(&hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100150 s64 period = hwc->sample_period;
151 int ret = 0;
152
153 if (unlikely(left <= -period)) {
154 left = period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200155 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100156 hwc->last_period = period;
157 ret = 1;
158 }
159
160 if (unlikely(left <= 0)) {
161 left += period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200162 local64_set(&hwc->period_left, left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100163 hwc->last_period = period;
164 ret = 1;
165 }
166
167 if (left > (s64)armpmu->max_period)
168 left = armpmu->max_period;
169
Peter Zijlstrae7850592010-05-21 14:43:08 +0200170 local64_set(&hwc->prev_count, (u64)-left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100171
172 armpmu->write_counter(idx, (u64)(-left) & 0xffffffff);
173
174 perf_event_update_userpage(event);
175
176 return ret;
177}
178
Mark Rutland0ce47082011-05-19 10:07:57 +0100179u64
Jamie Iles1b8873a2010-02-02 20:25:44 +0100180armpmu_event_update(struct perf_event *event,
181 struct hw_perf_event *hwc,
Will Deacon57273472012-03-06 17:33:17 +0100182 int idx)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100183{
Mark Rutland8a16b342011-04-28 16:27:54 +0100184 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Will Deacona7378232011-03-25 17:12:37 +0100185 u64 delta, prev_raw_count, new_raw_count;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100186
187again:
Peter Zijlstrae7850592010-05-21 14:43:08 +0200188 prev_raw_count = local64_read(&hwc->prev_count);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100189 new_raw_count = armpmu->read_counter(idx);
190
Peter Zijlstrae7850592010-05-21 14:43:08 +0200191 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100192 new_raw_count) != prev_raw_count)
193 goto again;
194
Will Deacon57273472012-03-06 17:33:17 +0100195 delta = (new_raw_count - prev_raw_count) & armpmu->max_period;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100196
Peter Zijlstrae7850592010-05-21 14:43:08 +0200197 local64_add(delta, &event->count);
198 local64_sub(delta, &hwc->period_left);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100199
200 return new_raw_count;
201}
202
203static void
Jamie Iles1b8873a2010-02-02 20:25:44 +0100204armpmu_read(struct perf_event *event)
205{
206 struct hw_perf_event *hwc = &event->hw;
207
208 /* Don't read disabled counters! */
209 if (hwc->idx < 0)
210 return;
211
Will Deacon57273472012-03-06 17:33:17 +0100212 armpmu_event_update(event, hwc, hwc->idx);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100213}
214
215static void
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200216armpmu_stop(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100217{
Mark Rutland8a16b342011-04-28 16:27:54 +0100218 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100219 struct hw_perf_event *hwc = &event->hw;
220
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200221 /*
222 * ARM pmu always has to update the counter, so ignore
223 * PERF_EF_UPDATE, see comments in armpmu_start().
224 */
225 if (!(hwc->state & PERF_HES_STOPPED)) {
226 armpmu->disable(hwc, hwc->idx);
Will Deacon57273472012-03-06 17:33:17 +0100227 armpmu_event_update(event, hwc, hwc->idx);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200228 hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
229 }
230}
231
232static void
233armpmu_start(struct perf_event *event, int flags)
234{
Mark Rutland8a16b342011-04-28 16:27:54 +0100235 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200236 struct hw_perf_event *hwc = &event->hw;
237
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200238 /*
239 * ARM pmu always has to reprogram the period, so ignore
240 * PERF_EF_RELOAD, see the comment below.
241 */
242 if (flags & PERF_EF_RELOAD)
243 WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
244
245 hwc->state = 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100246 /*
247 * Set the period again. Some counters can't be stopped, so when we
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200248 * were stopped we simply disabled the IRQ source and the counter
Jamie Iles1b8873a2010-02-02 20:25:44 +0100249 * may have been left counting. If we don't do this step then we may
250 * get an interrupt too soon or *way* too late if the overflow has
251 * happened since disabling.
252 */
253 armpmu_event_set_period(event, hwc, hwc->idx);
254 armpmu->enable(hwc, hwc->idx);
255}
256
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200257static void
258armpmu_del(struct perf_event *event, int flags)
259{
Mark Rutland8a16b342011-04-28 16:27:54 +0100260 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100261 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200262 struct hw_perf_event *hwc = &event->hw;
263 int idx = hwc->idx;
264
265 WARN_ON(idx < 0);
266
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200267 armpmu_stop(event, PERF_EF_UPDATE);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100268 hw_events->events[idx] = NULL;
269 clear_bit(idx, hw_events->used_mask);
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200270
271 perf_event_update_userpage(event);
272}
273
Jamie Iles1b8873a2010-02-02 20:25:44 +0100274static int
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200275armpmu_add(struct perf_event *event, int flags)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100276{
Mark Rutland8a16b342011-04-28 16:27:54 +0100277 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100278 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100279 struct hw_perf_event *hwc = &event->hw;
280 int idx;
281 int err = 0;
282
Peter Zijlstra33696fc2010-06-14 08:49:00 +0200283 perf_pmu_disable(event->pmu);
Peter Zijlstra24cd7f52010-06-11 17:32:03 +0200284
Jamie Iles1b8873a2010-02-02 20:25:44 +0100285 /* If we don't have a space for the counter then finish early. */
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100286 idx = armpmu->get_event_idx(hw_events, hwc);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100287 if (idx < 0) {
288 err = idx;
289 goto out;
290 }
291
292 /*
293 * If there is an event in the counter we are going to use then make
294 * sure it is disabled.
295 */
296 event->hw.idx = idx;
297 armpmu->disable(hwc, idx);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100298 hw_events->events[idx] = event;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100299
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200300 hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
301 if (flags & PERF_EF_START)
302 armpmu_start(event, PERF_EF_RELOAD);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100303
304 /* Propagate our changes to the userspace mapping. */
305 perf_event_update_userpage(event);
306
307out:
Peter Zijlstra33696fc2010-06-14 08:49:00 +0200308 perf_pmu_enable(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100309 return err;
310}
311
Jamie Iles1b8873a2010-02-02 20:25:44 +0100312static int
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100313validate_event(struct pmu_hw_events *hw_events,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100314 struct perf_event *event)
315{
Mark Rutland8a16b342011-04-28 16:27:54 +0100316 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100317 struct hw_perf_event fake_event = event->hw;
Mark Rutland7b9f72c2011-04-27 16:22:21 +0100318 struct pmu *leader_pmu = event->group_leader->pmu;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100319
Mark Rutland7b9f72c2011-04-27 16:22:21 +0100320 if (event->pmu != leader_pmu || event->state <= PERF_EVENT_STATE_OFF)
Will Deacon65b47112010-09-02 09:32:08 +0100321 return 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100322
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100323 return armpmu->get_event_idx(hw_events, &fake_event) >= 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100324}
325
326static int
327validate_group(struct perf_event *event)
328{
329 struct perf_event *sibling, *leader = event->group_leader;
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100330 struct pmu_hw_events fake_pmu;
Will Deaconbce34d12011-11-17 15:05:14 +0000331 DECLARE_BITMAP(fake_used_mask, ARMPMU_MAX_HWEVENTS);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100332
Will Deaconbce34d12011-11-17 15:05:14 +0000333 /*
334 * Initialise the fake PMU. We only need to populate the
335 * used_mask for the purposes of validation.
336 */
337 memset(fake_used_mask, 0, sizeof(fake_used_mask));
338 fake_pmu.used_mask = fake_used_mask;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100339
340 if (!validate_event(&fake_pmu, leader))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100341 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100342
343 list_for_each_entry(sibling, &leader->sibling_list, group_entry) {
344 if (!validate_event(&fake_pmu, sibling))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100345 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100346 }
347
348 if (!validate_event(&fake_pmu, event))
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100349 return -EINVAL;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100350
351 return 0;
352}
353
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530354static irqreturn_t armpmu_platform_irq(int irq, void *dev)
355{
Mark Rutland8a16b342011-04-28 16:27:54 +0100356 struct arm_pmu *armpmu = (struct arm_pmu *) dev;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100357 struct platform_device *plat_device = armpmu->plat_device;
358 struct arm_pmu_platdata *plat = dev_get_platdata(&plat_device->dev);
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530359
360 return plat->handle_irq(irq, dev, armpmu->handle_irq);
361}
362
Will Deacon0b390e22011-07-27 15:18:59 +0100363static void
Mark Rutland8a16b342011-04-28 16:27:54 +0100364armpmu_release_hardware(struct arm_pmu *armpmu)
Will Deacon0b390e22011-07-27 15:18:59 +0100365{
366 int i, irq, irqs;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100367 struct platform_device *pmu_device = armpmu->plat_device;
Will Deacon0b390e22011-07-27 15:18:59 +0100368
369 irqs = min(pmu_device->num_resources, num_possible_cpus());
370
371 for (i = 0; i < irqs; ++i) {
372 if (!cpumask_test_and_clear_cpu(i, &armpmu->active_irqs))
373 continue;
374 irq = platform_get_irq(pmu_device, i);
Jon Hunter7be29582012-05-31 13:05:20 -0500375 if (irq >= 0)
Mark Rutland8a16b342011-04-28 16:27:54 +0100376 free_irq(irq, armpmu);
Will Deacon0b390e22011-07-27 15:18:59 +0100377 }
378
Jon Hunter7be29582012-05-31 13:05:20 -0500379 pm_runtime_put_sync(&pmu_device->dev);
Will Deacon0b390e22011-07-27 15:18:59 +0100380}
381
Jamie Iles1b8873a2010-02-02 20:25:44 +0100382static int
Mark Rutland8a16b342011-04-28 16:27:54 +0100383armpmu_reserve_hardware(struct arm_pmu *armpmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100384{
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530385 struct arm_pmu_platdata *plat;
386 irq_handler_t handle_irq;
Will Deaconb0e89592011-07-26 22:10:28 +0100387 int i, err, irq, irqs;
Mark Rutlanda9356a02011-05-04 09:23:15 +0100388 struct platform_device *pmu_device = armpmu->plat_device;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100389
Will Deacone5a21322011-11-22 18:01:46 +0000390 if (!pmu_device)
391 return -ENODEV;
392
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530393 plat = dev_get_platdata(&pmu_device->dev);
394 if (plat && plat->handle_irq)
395 handle_irq = armpmu_platform_irq;
396 else
397 handle_irq = armpmu->handle_irq;
398
Will Deacon0b390e22011-07-27 15:18:59 +0100399 irqs = min(pmu_device->num_resources, num_possible_cpus());
Will Deaconb0e89592011-07-26 22:10:28 +0100400 if (irqs < 1) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100401 pr_err("no irqs for PMUs defined\n");
402 return -ENODEV;
403 }
404
Jon Hunter7be29582012-05-31 13:05:20 -0500405 pm_runtime_get_sync(&pmu_device->dev);
406
Will Deaconb0e89592011-07-26 22:10:28 +0100407 for (i = 0; i < irqs; ++i) {
Will Deacon0b390e22011-07-27 15:18:59 +0100408 err = 0;
Will Deacon49c006b2010-04-29 17:13:24 +0100409 irq = platform_get_irq(pmu_device, i);
410 if (irq < 0)
411 continue;
412
Will Deaconb0e89592011-07-26 22:10:28 +0100413 /*
414 * If we have a single PMU interrupt that we can't shift,
415 * assume that we're running on a uniprocessor machine and
Will Deacon0b390e22011-07-27 15:18:59 +0100416 * continue. Otherwise, continue without this interrupt.
Will Deaconb0e89592011-07-26 22:10:28 +0100417 */
Will Deacon0b390e22011-07-27 15:18:59 +0100418 if (irq_set_affinity(irq, cpumask_of(i)) && irqs > 1) {
419 pr_warning("unable to set irq affinity (irq=%d, cpu=%u)\n",
420 irq, i);
421 continue;
Will Deaconb0e89592011-07-26 22:10:28 +0100422 }
423
Rabin Vincent0e25a5c2011-02-08 09:24:36 +0530424 err = request_irq(irq, handle_irq,
Will Deaconddee87f2010-02-25 15:04:14 +0100425 IRQF_DISABLED | IRQF_NOBALANCING,
Mark Rutland8a16b342011-04-28 16:27:54 +0100426 "arm-pmu", armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100427 if (err) {
Will Deaconb0e89592011-07-26 22:10:28 +0100428 pr_err("unable to request IRQ%d for ARM PMU counters\n",
429 irq);
Mark Rutland8a16b342011-04-28 16:27:54 +0100430 armpmu_release_hardware(armpmu);
Will Deacon0b390e22011-07-27 15:18:59 +0100431 return err;
Jon Hunter7be29582012-05-31 13:05:20 -0500432 }
Will Deacon0b390e22011-07-27 15:18:59 +0100433
434 cpumask_set_cpu(i, &armpmu->active_irqs);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100435 }
436
Will Deacon0b390e22011-07-27 15:18:59 +0100437 return 0;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100438}
439
Jamie Iles1b8873a2010-02-02 20:25:44 +0100440static void
441hw_perf_event_destroy(struct perf_event *event)
442{
Mark Rutland8a16b342011-04-28 16:27:54 +0100443 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Mark Rutland03b78982011-04-27 11:20:11 +0100444 atomic_t *active_events = &armpmu->active_events;
445 struct mutex *pmu_reserve_mutex = &armpmu->reserve_mutex;
446
447 if (atomic_dec_and_mutex_lock(active_events, pmu_reserve_mutex)) {
Mark Rutland8a16b342011-04-28 16:27:54 +0100448 armpmu_release_hardware(armpmu);
Mark Rutland03b78982011-04-27 11:20:11 +0100449 mutex_unlock(pmu_reserve_mutex);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100450 }
451}
452
453static int
Will Deacon05d22fd2011-07-19 11:57:30 +0100454event_requires_mode_exclusion(struct perf_event_attr *attr)
455{
456 return attr->exclude_idle || attr->exclude_user ||
457 attr->exclude_kernel || attr->exclude_hv;
458}
459
460static int
Jamie Iles1b8873a2010-02-02 20:25:44 +0100461__hw_perf_event_init(struct perf_event *event)
462{
Mark Rutland8a16b342011-04-28 16:27:54 +0100463 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100464 struct hw_perf_event *hwc = &event->hw;
465 int mapping, err;
466
Mark Rutlande1f431b2011-04-28 15:47:10 +0100467 mapping = armpmu->map_event(event);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100468
469 if (mapping < 0) {
470 pr_debug("event %x:%llx not supported\n", event->attr.type,
471 event->attr.config);
472 return mapping;
473 }
474
475 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100476 * We don't assign an index until we actually place the event onto
477 * hardware. Use -1 to signify that we haven't decided where to put it
478 * yet. For SMP systems, each core has it's own PMU so we can't do any
479 * clever allocation or constraints checking at this point.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100480 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100481 hwc->idx = -1;
482 hwc->config_base = 0;
483 hwc->config = 0;
484 hwc->event_base = 0;
485
486 /*
487 * Check whether we need to exclude the counter from certain modes.
488 */
489 if ((!armpmu->set_event_filter ||
490 armpmu->set_event_filter(hwc, &event->attr)) &&
491 event_requires_mode_exclusion(&event->attr)) {
Jamie Iles1b8873a2010-02-02 20:25:44 +0100492 pr_debug("ARM performance counters do not support "
493 "mode exclusion\n");
Will Deaconfdeb8e32012-07-04 18:15:42 +0100494 return -EOPNOTSUPP;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100495 }
496
497 /*
Will Deacon05d22fd2011-07-19 11:57:30 +0100498 * Store the event encoding into the config_base field.
Jamie Iles1b8873a2010-02-02 20:25:44 +0100499 */
Will Deacon05d22fd2011-07-19 11:57:30 +0100500 hwc->config_base |= (unsigned long)mapping;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100501
502 if (!hwc->sample_period) {
Will Deacon57273472012-03-06 17:33:17 +0100503 /*
504 * For non-sampling runs, limit the sample_period to half
505 * of the counter width. That way, the new counter value
506 * is far less likely to overtake the previous one unless
507 * you have some serious IRQ latency issues.
508 */
509 hwc->sample_period = armpmu->max_period >> 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100510 hwc->last_period = hwc->sample_period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200511 local64_set(&hwc->period_left, hwc->sample_period);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100512 }
513
514 err = 0;
515 if (event->group_leader != event) {
516 err = validate_group(event);
517 if (err)
518 return -EINVAL;
519 }
520
521 return err;
522}
523
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200524static int armpmu_event_init(struct perf_event *event)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100525{
Mark Rutland8a16b342011-04-28 16:27:54 +0100526 struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100527 int err = 0;
Mark Rutland03b78982011-04-27 11:20:11 +0100528 atomic_t *active_events = &armpmu->active_events;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100529
Stephane Eranian2481c5f2012-02-09 23:20:59 +0100530 /* does not support taken branch sampling */
531 if (has_branch_stack(event))
532 return -EOPNOTSUPP;
533
Mark Rutlande1f431b2011-04-28 15:47:10 +0100534 if (armpmu->map_event(event) == -ENOENT)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200535 return -ENOENT;
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200536
Jamie Iles1b8873a2010-02-02 20:25:44 +0100537 event->destroy = hw_perf_event_destroy;
538
Mark Rutland03b78982011-04-27 11:20:11 +0100539 if (!atomic_inc_not_zero(active_events)) {
540 mutex_lock(&armpmu->reserve_mutex);
541 if (atomic_read(active_events) == 0)
Mark Rutland8a16b342011-04-28 16:27:54 +0100542 err = armpmu_reserve_hardware(armpmu);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100543
544 if (!err)
Mark Rutland03b78982011-04-27 11:20:11 +0100545 atomic_inc(active_events);
546 mutex_unlock(&armpmu->reserve_mutex);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100547 }
548
549 if (err)
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200550 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100551
552 err = __hw_perf_event_init(event);
553 if (err)
554 hw_perf_event_destroy(event);
555
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200556 return err;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100557}
558
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200559static void armpmu_enable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100560{
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100561 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100562 struct pmu_hw_events *hw_events = armpmu->get_hw_events();
Mark Rutland7325eae2011-08-23 11:59:49 +0100563 int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100564
Will Deaconf4f38432011-07-01 14:38:12 +0100565 if (enabled)
566 armpmu->start();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100567}
568
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200569static void armpmu_disable(struct pmu *pmu)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100570{
Mark Rutland8a16b342011-04-28 16:27:54 +0100571 struct arm_pmu *armpmu = to_arm_pmu(pmu);
Mark Rutland48957152011-04-27 10:31:51 +0100572 armpmu->stop();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100573}
574
Jon Hunter7be29582012-05-31 13:05:20 -0500575#ifdef CONFIG_PM_RUNTIME
576static int armpmu_runtime_resume(struct device *dev)
577{
578 struct arm_pmu_platdata *plat = dev_get_platdata(dev);
579
580 if (plat && plat->runtime_resume)
581 return plat->runtime_resume(dev);
582
583 return 0;
584}
585
586static int armpmu_runtime_suspend(struct device *dev)
587{
588 struct arm_pmu_platdata *plat = dev_get_platdata(dev);
589
590 if (plat && plat->runtime_suspend)
591 return plat->runtime_suspend(dev);
592
593 return 0;
594}
595#endif
596
Mark Rutland03b78982011-04-27 11:20:11 +0100597static void __init armpmu_init(struct arm_pmu *armpmu)
598{
599 atomic_set(&armpmu->active_events, 0);
600 mutex_init(&armpmu->reserve_mutex);
Mark Rutland8a16b342011-04-28 16:27:54 +0100601
602 armpmu->pmu = (struct pmu) {
603 .pmu_enable = armpmu_enable,
604 .pmu_disable = armpmu_disable,
605 .event_init = armpmu_event_init,
606 .add = armpmu_add,
607 .del = armpmu_del,
608 .start = armpmu_start,
609 .stop = armpmu_stop,
610 .read = armpmu_read,
611 };
612}
613
Will Deacon04236f92012-07-28 17:42:22 +0100614int armpmu_register(struct arm_pmu *armpmu, char *name, int type)
Mark Rutland8a16b342011-04-28 16:27:54 +0100615{
616 armpmu_init(armpmu);
Will Deacon04236f92012-07-28 17:42:22 +0100617 pr_info("enabled with %s PMU driver, %d counters available\n",
618 armpmu->name, armpmu->num_events);
Mark Rutland8a16b342011-04-28 16:27:54 +0100619 return perf_pmu_register(&armpmu->pmu, name, type);
Mark Rutland03b78982011-04-27 11:20:11 +0100620}
621
Will Deacon43eab872010-11-13 19:04:32 +0000622/* Include the PMU-specific implementations. */
623#include "perf_event_xscale.c"
624#include "perf_event_v6.c"
625#include "perf_event_v7.c"
Will Deacon49e6a322010-04-30 11:33:33 +0100626
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100627static struct pmu_hw_events *armpmu_get_cpu_events(void)
Mark Rutland92f701e2011-05-04 09:23:51 +0100628{
629 return &__get_cpu_var(cpu_hw_events);
630}
631
Will Deacon04236f92012-07-28 17:42:22 +0100632static void __devinit cpu_pmu_init(struct arm_pmu *cpu_pmu)
Mark Rutland92f701e2011-05-04 09:23:51 +0100633{
Mark Rutland0f78d2d2011-04-28 10:17:04 +0100634 int cpu;
635 for_each_possible_cpu(cpu) {
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100636 struct pmu_hw_events *events = &per_cpu(cpu_hw_events, cpu);
Mark Rutland3fc2c832011-06-24 11:30:59 +0100637 events->events = per_cpu(hw_events, cpu);
638 events->used_mask = per_cpu(used_mask, cpu);
Mark Rutland0f78d2d2011-04-28 10:17:04 +0100639 raw_spin_lock_init(&events->pmu_lock);
640 }
Will Deacon04236f92012-07-28 17:42:22 +0100641 cpu_pmu->get_hw_events = armpmu_get_cpu_events;
642
643 /* Ensure the PMU has sane values out of reset. */
644 if (cpu_pmu && cpu_pmu->reset)
645 on_each_cpu(cpu_pmu->reset, NULL, 1);
Mark Rutland92f701e2011-05-04 09:23:51 +0100646}
647
Will Deaconb0e89592011-07-26 22:10:28 +0100648/*
Lorenzo Pieralisia0feb6d2012-03-06 17:37:45 +0100649 * PMU hardware loses all context when a CPU goes offline.
650 * When a CPU is hotplugged back in, since some hardware registers are
651 * UNKNOWN at reset, the PMU must be explicitly reset to avoid reading
652 * junk values out of them.
653 */
654static int __cpuinit pmu_cpu_notify(struct notifier_block *b,
655 unsigned long action, void *hcpu)
656{
657 if ((action & ~CPU_TASKS_FROZEN) != CPU_STARTING)
658 return NOTIFY_DONE;
659
660 if (cpu_pmu && cpu_pmu->reset)
661 cpu_pmu->reset(NULL);
662
663 return NOTIFY_OK;
664}
665
666static struct notifier_block __cpuinitdata pmu_cpu_notifier = {
667 .notifier_call = pmu_cpu_notify,
668};
669
Will Deacon04236f92012-07-28 17:42:22 +0100670static const struct dev_pm_ops armpmu_dev_pm_ops = {
671 SET_RUNTIME_PM_OPS(armpmu_runtime_suspend, armpmu_runtime_resume, NULL)
672};
673
Lorenzo Pieralisia0feb6d2012-03-06 17:37:45 +0100674/*
Will Deacon04236f92012-07-28 17:42:22 +0100675 * PMU platform driver and devicetree bindings.
Will Deaconb0e89592011-07-26 22:10:28 +0100676 */
Will Deacon04236f92012-07-28 17:42:22 +0100677static struct of_device_id __devinitdata cpu_pmu_of_device_ids[] = {
678 {.compatible = "arm,cortex-a15-pmu", .data = armv7_a15_pmu_init},
679 {.compatible = "arm,cortex-a9-pmu", .data = armv7_a9_pmu_init},
680 {.compatible = "arm,cortex-a8-pmu", .data = armv7_a8_pmu_init},
681 {.compatible = "arm,cortex-a7-pmu", .data = armv7_a7_pmu_init},
682 {.compatible = "arm,cortex-a5-pmu", .data = armv7_a5_pmu_init},
683 {.compatible = "arm,arm11mpcore-pmu", .data = armv6mpcore_pmu_init},
684 {.compatible = "arm,arm1176-pmu", .data = armv6pmu_init},
685 {.compatible = "arm,arm1136-pmu", .data = armv6pmu_init},
686 {},
687};
688
689static struct platform_device_id __devinitdata cpu_pmu_plat_device_ids[] = {
690 {.name = "arm-pmu"},
691 {},
692};
693
694/*
695 * CPU PMU identification and probing.
696 */
697static struct arm_pmu *__devinit probe_current_pmu(void)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100698{
Will Deacon04236f92012-07-28 17:42:22 +0100699 struct arm_pmu *pmu = NULL;
700 int cpu = get_cpu();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100701 unsigned long cpuid = read_cpuid_id();
702 unsigned long implementor = (cpuid & 0xFF000000) >> 24;
703 unsigned long part_number = (cpuid & 0xFFF0);
704
Will Deacon04236f92012-07-28 17:42:22 +0100705 pr_info("probing PMU on CPU %d\n", cpu);
706
Will Deacon49e6a322010-04-30 11:33:33 +0100707 /* ARM Ltd CPUs. */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100708 if (0x41 == implementor) {
709 switch (part_number) {
710 case 0xB360: /* ARM1136 */
711 case 0xB560: /* ARM1156 */
712 case 0xB760: /* ARM1176 */
Will Deacon04236f92012-07-28 17:42:22 +0100713 pmu = armv6pmu_init();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100714 break;
715 case 0xB020: /* ARM11mpcore */
Will Deacon04236f92012-07-28 17:42:22 +0100716 pmu = armv6mpcore_pmu_init();
Jamie Iles1b8873a2010-02-02 20:25:44 +0100717 break;
Jean PIHET796d1292010-01-26 18:51:05 +0100718 case 0xC080: /* Cortex-A8 */
Will Deacon04236f92012-07-28 17:42:22 +0100719 pmu = armv7_a8_pmu_init();
Jean PIHET796d1292010-01-26 18:51:05 +0100720 break;
721 case 0xC090: /* Cortex-A9 */
Will Deacon04236f92012-07-28 17:42:22 +0100722 pmu = armv7_a9_pmu_init();
Jean PIHET796d1292010-01-26 18:51:05 +0100723 break;
Will Deacon0c205cb2011-06-03 17:40:15 +0100724 case 0xC050: /* Cortex-A5 */
Will Deacon04236f92012-07-28 17:42:22 +0100725 pmu = armv7_a5_pmu_init();
Will Deacon0c205cb2011-06-03 17:40:15 +0100726 break;
Will Deacon14abd032011-01-19 14:24:38 +0000727 case 0xC0F0: /* Cortex-A15 */
Will Deacon04236f92012-07-28 17:42:22 +0100728 pmu = armv7_a15_pmu_init();
Will Deacon14abd032011-01-19 14:24:38 +0000729 break;
Will Deacond33c88c2012-02-03 14:46:01 +0100730 case 0xC070: /* Cortex-A7 */
Will Deacon04236f92012-07-28 17:42:22 +0100731 pmu = armv7_a7_pmu_init();
Will Deacond33c88c2012-02-03 14:46:01 +0100732 break;
Will Deacon49e6a322010-04-30 11:33:33 +0100733 }
734 /* Intel CPUs [xscale]. */
735 } else if (0x69 == implementor) {
736 part_number = (cpuid >> 13) & 0x7;
737 switch (part_number) {
738 case 1:
Will Deacon04236f92012-07-28 17:42:22 +0100739 pmu = xscale1pmu_init();
Will Deacon49e6a322010-04-30 11:33:33 +0100740 break;
741 case 2:
Will Deacon04236f92012-07-28 17:42:22 +0100742 pmu = xscale2pmu_init();
Will Deacon49e6a322010-04-30 11:33:33 +0100743 break;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100744 }
745 }
746
Will Deacon04236f92012-07-28 17:42:22 +0100747 put_cpu();
748 return pmu;
749}
750
751static int __devinit cpu_pmu_device_probe(struct platform_device *pdev)
752{
753 const struct of_device_id *of_id;
754 struct arm_pmu *(*init_fn)(void);
755 struct device_node *node = pdev->dev.of_node;
756
Mark Rutland8be3f9a2011-05-17 11:20:11 +0100757 if (cpu_pmu) {
Will Deacon04236f92012-07-28 17:42:22 +0100758 pr_info("attempt to register multiple PMU devices!");
759 return -ENOSPC;
Will Deacon49e6a322010-04-30 11:33:33 +0100760 }
Jamie Iles1b8873a2010-02-02 20:25:44 +0100761
Will Deacon04236f92012-07-28 17:42:22 +0100762 if (node && (of_id = of_match_node(cpu_pmu_of_device_ids, pdev->dev.of_node))) {
763 init_fn = of_id->data;
764 cpu_pmu = init_fn();
765 } else {
766 cpu_pmu = probe_current_pmu();
767 }
768
769 if (!cpu_pmu)
770 return -ENODEV;
771
772 cpu_pmu->plat_device = pdev;
773 cpu_pmu_init(cpu_pmu);
774 register_cpu_notifier(&pmu_cpu_notifier);
775 armpmu_register(cpu_pmu, cpu_pmu->name, PERF_TYPE_RAW);
776
Jamie Iles1b8873a2010-02-02 20:25:44 +0100777 return 0;
778}
Will Deacon04236f92012-07-28 17:42:22 +0100779
780static struct platform_driver cpu_pmu_driver = {
781 .driver = {
782 .name = "arm-pmu",
783 .pm = &armpmu_dev_pm_ops,
784 .of_match_table = cpu_pmu_of_device_ids,
785 },
786 .probe = cpu_pmu_device_probe,
787 .id_table = cpu_pmu_plat_device_ids,
788};
789
790static int __init register_pmu_driver(void)
791{
792 return platform_driver_register(&cpu_pmu_driver);
793}
794device_initcall(register_pmu_driver);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100795
796/*
797 * Callchain handling code.
798 */
Jamie Iles1b8873a2010-02-02 20:25:44 +0100799
800/*
801 * The registers we're interested in are at the end of the variable
802 * length saved register structure. The fp points at the end of this
803 * structure so the address of this struct is:
804 * (struct frame_tail *)(xxx->fp)-1
805 *
806 * This code has been adapted from the ARM OProfile support.
807 */
808struct frame_tail {
Will Deacon4d6b7a72010-11-30 18:15:53 +0100809 struct frame_tail __user *fp;
810 unsigned long sp;
811 unsigned long lr;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100812} __attribute__((packed));
813
814/*
815 * Get the return address for a single stackframe and return a pointer to the
816 * next frame tail.
817 */
Will Deacon4d6b7a72010-11-30 18:15:53 +0100818static struct frame_tail __user *
819user_backtrace(struct frame_tail __user *tail,
Jamie Iles1b8873a2010-02-02 20:25:44 +0100820 struct perf_callchain_entry *entry)
821{
822 struct frame_tail buftail;
823
824 /* Also check accessibility of one struct frame_tail beyond */
825 if (!access_ok(VERIFY_READ, tail, sizeof(buftail)))
826 return NULL;
827 if (__copy_from_user_inatomic(&buftail, tail, sizeof(buftail)))
828 return NULL;
829
Frederic Weisbecker70791ce2010-06-29 19:34:05 +0200830 perf_callchain_store(entry, buftail.lr);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100831
832 /*
833 * Frame pointers should strictly progress back up the stack
834 * (towards higher addresses).
835 */
Rabin Vincentcb061992011-02-09 11:35:12 +0100836 if (tail + 1 >= buftail.fp)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100837 return NULL;
838
839 return buftail.fp - 1;
840}
841
Frederic Weisbecker56962b42010-06-30 23:03:51 +0200842void
843perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100844{
Will Deacon4d6b7a72010-11-30 18:15:53 +0100845 struct frame_tail __user *tail;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100846
Jamie Iles1b8873a2010-02-02 20:25:44 +0100847
Will Deacon4d6b7a72010-11-30 18:15:53 +0100848 tail = (struct frame_tail __user *)regs->ARM_fp - 1;
Jamie Iles1b8873a2010-02-02 20:25:44 +0100849
Sonny Rao860ad782011-04-18 22:12:59 +0100850 while ((entry->nr < PERF_MAX_STACK_DEPTH) &&
851 tail && !((unsigned long)tail & 0x3))
Jamie Iles1b8873a2010-02-02 20:25:44 +0100852 tail = user_backtrace(tail, entry);
853}
854
855/*
856 * Gets called by walk_stackframe() for every stackframe. This will be called
857 * whist unwinding the stackframe and is like a subroutine return so we use
858 * the PC.
859 */
860static int
861callchain_trace(struct stackframe *fr,
862 void *data)
863{
864 struct perf_callchain_entry *entry = data;
Frederic Weisbecker70791ce2010-06-29 19:34:05 +0200865 perf_callchain_store(entry, fr->pc);
Jamie Iles1b8873a2010-02-02 20:25:44 +0100866 return 0;
867}
868
Frederic Weisbecker56962b42010-06-30 23:03:51 +0200869void
870perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
Jamie Iles1b8873a2010-02-02 20:25:44 +0100871{
872 struct stackframe fr;
873
Jamie Iles1b8873a2010-02-02 20:25:44 +0100874 fr.fp = regs->ARM_fp;
875 fr.sp = regs->ARM_sp;
876 fr.lr = regs->ARM_lr;
877 fr.pc = regs->ARM_pc;
878 walk_stackframe(&fr, callchain_trace, entry);
879}