blob: d188100f8f4511c83cc276abb83a759ef7bb122a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/include/asm-arm/arch-omap/dma.h
3 *
4 * Copyright (C) 2003 Nokia Corporation
John Anthony Kazos Jr121e70b2007-05-09 08:30:57 +02005 * Author: Juha Yrjölä <juha.yrjola@nokia.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
21#ifndef __ASM_ARCH_DMA_H
22#define __ASM_ARCH_DMA_H
23
Tony Lindgren9ad58972005-11-10 14:26:53 +000024/* Hardware registers for omap1 */
Tony Lindgren0499bde2008-07-03 12:24:36 +030025#define OMAP1_DMA_BASE (0xfffed800)
Tony Lindgren9ad58972005-11-10 14:26:53 +000026
Tony Lindgren0499bde2008-07-03 12:24:36 +030027#define OMAP1_DMA_GCR 0x400
28#define OMAP1_DMA_GSCR 0x404
29#define OMAP1_DMA_GRST 0x408
30#define OMAP1_DMA_HW_ID 0x442
31#define OMAP1_DMA_PCH2_ID 0x444
32#define OMAP1_DMA_PCH0_ID 0x446
33#define OMAP1_DMA_PCH1_ID 0x448
34#define OMAP1_DMA_PCHG_ID 0x44a
35#define OMAP1_DMA_PCHD_ID 0x44c
36#define OMAP1_DMA_CAPS_0_U 0x44e
37#define OMAP1_DMA_CAPS_0_L 0x450
38#define OMAP1_DMA_CAPS_1_U 0x452
39#define OMAP1_DMA_CAPS_1_L 0x454
40#define OMAP1_DMA_CAPS_2 0x456
41#define OMAP1_DMA_CAPS_3 0x458
42#define OMAP1_DMA_CAPS_4 0x45a
43#define OMAP1_DMA_PCH2_SR 0x460
44#define OMAP1_DMA_PCH0_SR 0x480
45#define OMAP1_DMA_PCH1_SR 0x482
46#define OMAP1_DMA_PCHD_SR 0x4c0
Anand Gadiyarf8151e52007-12-01 12:14:11 -080047
Tony Lindgren0499bde2008-07-03 12:24:36 +030048/* Hardware registers for omap2 and omap3 */
49#define OMAP24XX_DMA4_BASE (L4_24XX_BASE + 0x56000)
50#define OMAP34XX_DMA4_BASE (L4_34XX_BASE + 0x56000)
51
52#define OMAP_DMA4_REVISION 0x00
53#define OMAP_DMA4_GCR 0x78
54#define OMAP_DMA4_IRQSTATUS_L0 0x08
55#define OMAP_DMA4_IRQSTATUS_L1 0x0c
56#define OMAP_DMA4_IRQSTATUS_L2 0x10
57#define OMAP_DMA4_IRQSTATUS_L3 0x14
58#define OMAP_DMA4_IRQENABLE_L0 0x18
59#define OMAP_DMA4_IRQENABLE_L1 0x1c
60#define OMAP_DMA4_IRQENABLE_L2 0x20
61#define OMAP_DMA4_IRQENABLE_L3 0x24
62#define OMAP_DMA4_SYSSTATUS 0x28
63#define OMAP_DMA4_OCP_SYSCONFIG 0x2c
64#define OMAP_DMA4_CAPS_0 0x64
65#define OMAP_DMA4_CAPS_2 0x6c
66#define OMAP_DMA4_CAPS_3 0x70
67#define OMAP_DMA4_CAPS_4 0x74
Tony Lindgren9ad58972005-11-10 14:26:53 +000068
Tony Lindgren4d963722008-07-03 12:24:31 +030069#define OMAP1_LOGICAL_DMA_CH_COUNT 17
70#define OMAP_DMA4_LOGICAL_DMA_CH_COUNT 32 /* REVISIT: Is this 32 + 2? */
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Tony Lindgren9ad58972005-11-10 14:26:53 +000072/* Common channel specific registers for omap1 */
Tony Lindgren0499bde2008-07-03 12:24:36 +030073#define OMAP1_DMA_CH_BASE(n) (0x40 * (n) + 0x00)
74#define OMAP1_DMA_CSDP(n) (0x40 * (n) + 0x00)
75#define OMAP1_DMA_CCR(n) (0x40 * (n) + 0x02)
76#define OMAP1_DMA_CICR(n) (0x40 * (n) + 0x04)
77#define OMAP1_DMA_CSR(n) (0x40 * (n) + 0x06)
78#define OMAP1_DMA_CEN(n) (0x40 * (n) + 0x10)
79#define OMAP1_DMA_CFN(n) (0x40 * (n) + 0x12)
80#define OMAP1_DMA_CSFI(n) (0x40 * (n) + 0x14)
81#define OMAP1_DMA_CSEI(n) (0x40 * (n) + 0x16)
82#define OMAP1_DMA_CPC(n) (0x40 * (n) + 0x18) /* 15xx only */
83#define OMAP1_DMA_CSAC(n) (0x40 * (n) + 0x18)
84#define OMAP1_DMA_CDAC(n) (0x40 * (n) + 0x1a)
85#define OMAP1_DMA_CDEI(n) (0x40 * (n) + 0x1c)
86#define OMAP1_DMA_CDFI(n) (0x40 * (n) + 0x1e)
87#define OMAP1_DMA_CLNK_CTRL(n) (0x40 * (n) + 0x28)
Tony Lindgren9ad58972005-11-10 14:26:53 +000088
Tony Lindgren9ad58972005-11-10 14:26:53 +000089/* Common channel specific registers for omap2 */
Tony Lindgren0499bde2008-07-03 12:24:36 +030090#define OMAP_DMA4_CH_BASE(n) (0x60 * (n) + 0x80)
91#define OMAP_DMA4_CCR(n) (0x60 * (n) + 0x80)
92#define OMAP_DMA4_CLNK_CTRL(n) (0x60 * (n) + 0x84)
93#define OMAP_DMA4_CICR(n) (0x60 * (n) + 0x88)
94#define OMAP_DMA4_CSR(n) (0x60 * (n) + 0x8c)
95#define OMAP_DMA4_CSDP(n) (0x60 * (n) + 0x90)
96#define OMAP_DMA4_CEN(n) (0x60 * (n) + 0x94)
97#define OMAP_DMA4_CFN(n) (0x60 * (n) + 0x98)
98#define OMAP_DMA4_CSEI(n) (0x60 * (n) + 0xa4)
99#define OMAP_DMA4_CSFI(n) (0x60 * (n) + 0xa8)
100#define OMAP_DMA4_CDEI(n) (0x60 * (n) + 0xac)
101#define OMAP_DMA4_CDFI(n) (0x60 * (n) + 0xb0)
102#define OMAP_DMA4_CSAC(n) (0x60 * (n) + 0xb4)
103#define OMAP_DMA4_CDAC(n) (0x60 * (n) + 0xb8)
Tony Lindgren9ad58972005-11-10 14:26:53 +0000104
105/* Channel specific registers only on omap1 */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300106#define OMAP1_DMA_CSSA_L(n) (0x40 * (n) + 0x08)
107#define OMAP1_DMA_CSSA_U(n) (0x40 * (n) + 0x0a)
108#define OMAP1_DMA_CDSA_L(n) (0x40 * (n) + 0x0c)
109#define OMAP1_DMA_CDSA_U(n) (0x40 * (n) + 0x0e)
110#define OMAP1_DMA_COLOR_L(n) (0x40 * (n) + 0x20)
111#define OMAP1_DMA_COLOR_U(n) (0x40 * (n) + 0x22)
112#define OMAP1_DMA_CCR2(n) (0x40 * (n) + 0x24)
113#define OMAP1_DMA_LCH_CTRL(n) (0x40 * (n) + 0x2a) /* not on 15xx */
114#define OMAP1_DMA_CCEN(n) 0
115#define OMAP1_DMA_CCFN(n) 0
Tony Lindgren9ad58972005-11-10 14:26:53 +0000116
117/* Channel specific registers only on omap2 */
Tony Lindgren0499bde2008-07-03 12:24:36 +0300118#define OMAP_DMA4_CSSA(n) (0x60 * (n) + 0x9c)
119#define OMAP_DMA4_CDSA(n) (0x60 * (n) + 0xa0)
120#define OMAP_DMA4_CCEN(n) (0x60 * (n) + 0xbc)
121#define OMAP_DMA4_CCFN(n) (0x60 * (n) + 0xc0)
122#define OMAP_DMA4_COLOR(n) (0x60 * (n) + 0xc4)
123
124/* Dummy defines to keep multi-omap compiles happy */
125#define OMAP1_DMA_REVISION 0
126#define OMAP1_DMA_IRQSTATUS_L0 0
127#define OMAP1_DMA_IRQENABLE_L0 0
128#define OMAP1_DMA_OCP_SYSCONFIG 0
129#define OMAP_DMA4_HW_ID 0
130#define OMAP_DMA4_CAPS_0_L 0
131#define OMAP_DMA4_CAPS_0_U 0
132#define OMAP_DMA4_CAPS_1_L 0
133#define OMAP_DMA4_CAPS_1_U 0
134#define OMAP_DMA4_GSCR 0
135#define OMAP_DMA4_CPC(n) 0
136
137#define OMAP_DMA4_LCH_CTRL(n) 0
138#define OMAP_DMA4_COLOR_L(n) 0
139#define OMAP_DMA4_COLOR_U(n) 0
140#define OMAP_DMA4_CCR2(n) 0
141#define OMAP1_DMA_CSSA(n) 0
142#define OMAP1_DMA_CDSA(n) 0
143#define OMAP_DMA4_CSSA_L(n) 0
144#define OMAP_DMA4_CSSA_U(n) 0
145#define OMAP_DMA4_CDSA_L(n) 0
146#define OMAP_DMA4_CDSA_U(n) 0
Tony Lindgren9ad58972005-11-10 14:26:53 +0000147
148/*----------------------------------------------------------------------------*/
149
150/* DMA channels for omap1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151#define OMAP_DMA_NO_DEVICE 0
152#define OMAP_DMA_MCSI1_TX 1
153#define OMAP_DMA_MCSI1_RX 2
154#define OMAP_DMA_I2C_RX 3
155#define OMAP_DMA_I2C_TX 4
156#define OMAP_DMA_EXT_NDMA_REQ 5
157#define OMAP_DMA_EXT_NDMA_REQ2 6
158#define OMAP_DMA_UWIRE_TX 7
159#define OMAP_DMA_MCBSP1_TX 8
160#define OMAP_DMA_MCBSP1_RX 9
161#define OMAP_DMA_MCBSP3_TX 10
162#define OMAP_DMA_MCBSP3_RX 11
163#define OMAP_DMA_UART1_TX 12
164#define OMAP_DMA_UART1_RX 13
165#define OMAP_DMA_UART2_TX 14
166#define OMAP_DMA_UART2_RX 15
167#define OMAP_DMA_MCBSP2_TX 16
168#define OMAP_DMA_MCBSP2_RX 17
169#define OMAP_DMA_UART3_TX 18
170#define OMAP_DMA_UART3_RX 19
171#define OMAP_DMA_CAMERA_IF_RX 20
172#define OMAP_DMA_MMC_TX 21
173#define OMAP_DMA_MMC_RX 22
174#define OMAP_DMA_NAND 23
175#define OMAP_DMA_IRQ_LCD_LINE 24
176#define OMAP_DMA_MEMORY_STICK 25
177#define OMAP_DMA_USB_W2FC_RX0 26
178#define OMAP_DMA_USB_W2FC_RX1 27
179#define OMAP_DMA_USB_W2FC_RX2 28
180#define OMAP_DMA_USB_W2FC_TX0 29
181#define OMAP_DMA_USB_W2FC_TX1 30
182#define OMAP_DMA_USB_W2FC_TX2 31
183
184/* These are only for 1610 */
185#define OMAP_DMA_CRYPTO_DES_IN 32
186#define OMAP_DMA_SPI_TX 33
187#define OMAP_DMA_SPI_RX 34
188#define OMAP_DMA_CRYPTO_HASH 35
189#define OMAP_DMA_CCP_ATTN 36
190#define OMAP_DMA_CCP_FIFO_NOT_EMPTY 37
191#define OMAP_DMA_CMT_APE_TX_CHAN_0 38
192#define OMAP_DMA_CMT_APE_RV_CHAN_0 39
193#define OMAP_DMA_CMT_APE_TX_CHAN_1 40
194#define OMAP_DMA_CMT_APE_RV_CHAN_1 41
195#define OMAP_DMA_CMT_APE_TX_CHAN_2 42
196#define OMAP_DMA_CMT_APE_RV_CHAN_2 43
197#define OMAP_DMA_CMT_APE_TX_CHAN_3 44
198#define OMAP_DMA_CMT_APE_RV_CHAN_3 45
199#define OMAP_DMA_CMT_APE_TX_CHAN_4 46
200#define OMAP_DMA_CMT_APE_RV_CHAN_4 47
201#define OMAP_DMA_CMT_APE_TX_CHAN_5 48
202#define OMAP_DMA_CMT_APE_RV_CHAN_5 49
203#define OMAP_DMA_CMT_APE_TX_CHAN_6 50
204#define OMAP_DMA_CMT_APE_RV_CHAN_6 51
205#define OMAP_DMA_CMT_APE_TX_CHAN_7 52
206#define OMAP_DMA_CMT_APE_RV_CHAN_7 53
207#define OMAP_DMA_MMC2_TX 54
208#define OMAP_DMA_MMC2_RX 55
209#define OMAP_DMA_CRYPTO_DES_OUT 56
210
Tony Lindgren9ad58972005-11-10 14:26:53 +0000211/* DMA channels for 24xx */
212#define OMAP24XX_DMA_NO_DEVICE 0
213#define OMAP24XX_DMA_XTI_DMA 1 /* S_DMA_0 */
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700214#define OMAP24XX_DMA_EXT_DMAREQ0 2 /* S_DMA_1 */
215#define OMAP24XX_DMA_EXT_DMAREQ1 3 /* S_DMA_2 */
Tony Lindgren9ad58972005-11-10 14:26:53 +0000216#define OMAP24XX_DMA_GPMC 4 /* S_DMA_3 */
217#define OMAP24XX_DMA_GFX 5 /* S_DMA_4 */
218#define OMAP24XX_DMA_DSS 6 /* S_DMA_5 */
219#define OMAP24XX_DMA_VLYNQ_TX 7 /* S_DMA_6 */
220#define OMAP24XX_DMA_CWT 8 /* S_DMA_7 */
221#define OMAP24XX_DMA_AES_TX 9 /* S_DMA_8 */
222#define OMAP24XX_DMA_AES_RX 10 /* S_DMA_9 */
223#define OMAP24XX_DMA_DES_TX 11 /* S_DMA_10 */
224#define OMAP24XX_DMA_DES_RX 12 /* S_DMA_11 */
225#define OMAP24XX_DMA_SHA1MD5_RX 13 /* S_DMA_12 */
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700226#define OMAP24XX_DMA_EXT_DMAREQ2 14 /* S_DMA_13 */
227#define OMAP24XX_DMA_EXT_DMAREQ3 15 /* S_DMA_14 */
228#define OMAP24XX_DMA_EXT_DMAREQ4 16 /* S_DMA_15 */
Tony Lindgren9ad58972005-11-10 14:26:53 +0000229#define OMAP24XX_DMA_EAC_AC_RD 17 /* S_DMA_16 */
230#define OMAP24XX_DMA_EAC_AC_WR 18 /* S_DMA_17 */
231#define OMAP24XX_DMA_EAC_MD_UL_RD 19 /* S_DMA_18 */
232#define OMAP24XX_DMA_EAC_MD_UL_WR 20 /* S_DMA_19 */
233#define OMAP24XX_DMA_EAC_MD_DL_RD 21 /* S_DMA_20 */
234#define OMAP24XX_DMA_EAC_MD_DL_WR 22 /* S_DMA_21 */
235#define OMAP24XX_DMA_EAC_BT_UL_RD 23 /* S_DMA_22 */
236#define OMAP24XX_DMA_EAC_BT_UL_WR 24 /* S_DMA_23 */
237#define OMAP24XX_DMA_EAC_BT_DL_RD 25 /* S_DMA_24 */
238#define OMAP24XX_DMA_EAC_BT_DL_WR 26 /* S_DMA_25 */
239#define OMAP24XX_DMA_I2C1_TX 27 /* S_DMA_26 */
240#define OMAP24XX_DMA_I2C1_RX 28 /* S_DMA_27 */
241#define OMAP24XX_DMA_I2C2_TX 29 /* S_DMA_28 */
242#define OMAP24XX_DMA_I2C2_RX 30 /* S_DMA_29 */
243#define OMAP24XX_DMA_MCBSP1_TX 31 /* SDMA_30 */
244#define OMAP24XX_DMA_MCBSP1_RX 32 /* SDMA_31 */
245#define OMAP24XX_DMA_MCBSP2_TX 33 /* SDMA_32 */
246#define OMAP24XX_DMA_MCBSP2_RX 34 /* SDMA_33 */
247#define OMAP24XX_DMA_SPI1_TX0 35 /* SDMA_34 */
248#define OMAP24XX_DMA_SPI1_RX0 36 /* SDMA_35 */
249#define OMAP24XX_DMA_SPI1_TX1 37 /* SDMA_36 */
250#define OMAP24XX_DMA_SPI1_RX1 38 /* SDMA_37 */
251#define OMAP24XX_DMA_SPI1_TX2 39 /* SDMA_38 */
252#define OMAP24XX_DMA_SPI1_RX2 40 /* SDMA_39 */
253#define OMAP24XX_DMA_SPI1_TX3 41 /* SDMA_40 */
254#define OMAP24XX_DMA_SPI1_RX3 42 /* SDMA_41 */
255#define OMAP24XX_DMA_SPI2_TX0 43 /* SDMA_42 */
256#define OMAP24XX_DMA_SPI2_RX0 44 /* SDMA_43 */
257#define OMAP24XX_DMA_SPI2_TX1 45 /* SDMA_44 */
258#define OMAP24XX_DMA_SPI2_RX1 46 /* SDMA_45 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
Tony Lindgren9ad58972005-11-10 14:26:53 +0000260#define OMAP24XX_DMA_UART1_TX 49 /* SDMA_48 */
261#define OMAP24XX_DMA_UART1_RX 50 /* SDMA_49 */
262#define OMAP24XX_DMA_UART2_TX 51 /* SDMA_50 */
263#define OMAP24XX_DMA_UART2_RX 52 /* SDMA_51 */
264#define OMAP24XX_DMA_UART3_TX 53 /* SDMA_52 */
265#define OMAP24XX_DMA_UART3_RX 54 /* SDMA_53 */
266#define OMAP24XX_DMA_USB_W2FC_TX0 55 /* SDMA_54 */
267#define OMAP24XX_DMA_USB_W2FC_RX0 56 /* SDMA_55 */
268#define OMAP24XX_DMA_USB_W2FC_TX1 57 /* SDMA_56 */
269#define OMAP24XX_DMA_USB_W2FC_RX1 58 /* SDMA_57 */
270#define OMAP24XX_DMA_USB_W2FC_TX2 59 /* SDMA_58 */
271#define OMAP24XX_DMA_USB_W2FC_RX2 60 /* SDMA_59 */
272#define OMAP24XX_DMA_MMC1_TX 61 /* SDMA_60 */
273#define OMAP24XX_DMA_MMC1_RX 62 /* SDMA_61 */
274#define OMAP24XX_DMA_MS 63 /* SDMA_62 */
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700275#define OMAP24XX_DMA_EXT_DMAREQ5 64 /* S_DMA_63 */
Tony Lindgren9ad58972005-11-10 14:26:53 +0000276
277/*----------------------------------------------------------------------------*/
278
279/* Hardware registers for LCD DMA */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280#define OMAP1510_DMA_LCD_BASE (0xfffedb00)
281#define OMAP1510_DMA_LCD_CTRL (OMAP1510_DMA_LCD_BASE + 0x00)
282#define OMAP1510_DMA_LCD_TOP_F1_L (OMAP1510_DMA_LCD_BASE + 0x02)
283#define OMAP1510_DMA_LCD_TOP_F1_U (OMAP1510_DMA_LCD_BASE + 0x04)
284#define OMAP1510_DMA_LCD_BOT_F1_L (OMAP1510_DMA_LCD_BASE + 0x06)
285#define OMAP1510_DMA_LCD_BOT_F1_U (OMAP1510_DMA_LCD_BASE + 0x08)
286
287#define OMAP1610_DMA_LCD_BASE (0xfffee300)
Tony Lindgren9ad58972005-11-10 14:26:53 +0000288#define OMAP1610_DMA_LCD_CSDP (OMAP1610_DMA_LCD_BASE + 0xc0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289#define OMAP1610_DMA_LCD_CCR (OMAP1610_DMA_LCD_BASE + 0xc2)
290#define OMAP1610_DMA_LCD_CTRL (OMAP1610_DMA_LCD_BASE + 0xc4)
291#define OMAP1610_DMA_LCD_TOP_B1_L (OMAP1610_DMA_LCD_BASE + 0xc8)
292#define OMAP1610_DMA_LCD_TOP_B1_U (OMAP1610_DMA_LCD_BASE + 0xca)
293#define OMAP1610_DMA_LCD_BOT_B1_L (OMAP1610_DMA_LCD_BASE + 0xcc)
294#define OMAP1610_DMA_LCD_BOT_B1_U (OMAP1610_DMA_LCD_BASE + 0xce)
295#define OMAP1610_DMA_LCD_TOP_B2_L (OMAP1610_DMA_LCD_BASE + 0xd0)
296#define OMAP1610_DMA_LCD_TOP_B2_U (OMAP1610_DMA_LCD_BASE + 0xd2)
297#define OMAP1610_DMA_LCD_BOT_B2_L (OMAP1610_DMA_LCD_BASE + 0xd4)
298#define OMAP1610_DMA_LCD_BOT_B2_U (OMAP1610_DMA_LCD_BASE + 0xd6)
299#define OMAP1610_DMA_LCD_SRC_EI_B1 (OMAP1610_DMA_LCD_BASE + 0xd8)
300#define OMAP1610_DMA_LCD_SRC_FI_B1_L (OMAP1610_DMA_LCD_BASE + 0xda)
301#define OMAP1610_DMA_LCD_SRC_EN_B1 (OMAP1610_DMA_LCD_BASE + 0xe0)
302#define OMAP1610_DMA_LCD_SRC_FN_B1 (OMAP1610_DMA_LCD_BASE + 0xe4)
303#define OMAP1610_DMA_LCD_LCH_CTRL (OMAP1610_DMA_LCD_BASE + 0xea)
304#define OMAP1610_DMA_LCD_SRC_FI_B1_U (OMAP1610_DMA_LCD_BASE + 0xf4)
305
Tony Lindgren7ff879d2006-06-26 16:16:15 -0700306#define OMAP1_DMA_TOUT_IRQ (1 << 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307#define OMAP_DMA_DROP_IRQ (1 << 1)
308#define OMAP_DMA_HALF_IRQ (1 << 2)
309#define OMAP_DMA_FRAME_IRQ (1 << 3)
310#define OMAP_DMA_LAST_IRQ (1 << 4)
311#define OMAP_DMA_BLOCK_IRQ (1 << 5)
Tony Lindgren9ad58972005-11-10 14:26:53 +0000312#define OMAP1_DMA_SYNC_IRQ (1 << 6)
313#define OMAP2_DMA_PKT_IRQ (1 << 7)
314#define OMAP2_DMA_TRANS_ERR_IRQ (1 << 8)
315#define OMAP2_DMA_SECURE_ERR_IRQ (1 << 9)
316#define OMAP2_DMA_SUPERVISOR_ERR_IRQ (1 << 10)
317#define OMAP2_DMA_MISALIGNED_ERR_IRQ (1 << 11)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
319#define OMAP_DMA_DATA_TYPE_S8 0x00
320#define OMAP_DMA_DATA_TYPE_S16 0x01
321#define OMAP_DMA_DATA_TYPE_S32 0x02
322
323#define OMAP_DMA_SYNC_ELEMENT 0x00
324#define OMAP_DMA_SYNC_FRAME 0x01
325#define OMAP_DMA_SYNC_BLOCK 0x02
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800326#define OMAP_DMA_SYNC_PACKET 0x03
327
328#define OMAP_DMA_SRC_SYNC 0x01
329#define OMAP_DMA_DST_SYNC 0x00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
331#define OMAP_DMA_PORT_EMIFF 0x00
332#define OMAP_DMA_PORT_EMIFS 0x01
333#define OMAP_DMA_PORT_OCP_T1 0x02
334#define OMAP_DMA_PORT_TIPB 0x03
335#define OMAP_DMA_PORT_OCP_T2 0x04
336#define OMAP_DMA_PORT_MPUI 0x05
337
338#define OMAP_DMA_AMODE_CONSTANT 0x00
339#define OMAP_DMA_AMODE_POST_INC 0x01
340#define OMAP_DMA_AMODE_SINGLE_IDX 0x02
341#define OMAP_DMA_AMODE_DOUBLE_IDX 0x03
342
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800343#define DMA_DEFAULT_FIFO_DEPTH 0x10
344#define DMA_DEFAULT_ARB_RATE 0x01
345/* Pass THREAD_RESERVE ORed with THREAD_FIFO for tparams */
346#define DMA_THREAD_RESERVE_NORM (0x00 << 12) /* Def */
347#define DMA_THREAD_RESERVE_ONET (0x01 << 12)
348#define DMA_THREAD_RESERVE_TWOT (0x02 << 12)
349#define DMA_THREAD_RESERVE_THREET (0x03 << 12)
350#define DMA_THREAD_FIFO_NONE (0x00 << 14) /* Def */
351#define DMA_THREAD_FIFO_75 (0x01 << 14)
352#define DMA_THREAD_FIFO_25 (0x02 << 14)
353#define DMA_THREAD_FIFO_50 (0x03 << 14)
354
355/* Chaining modes*/
356#ifndef CONFIG_ARCH_OMAP1
357#define OMAP_DMA_STATIC_CHAIN 0x1
358#define OMAP_DMA_DYNAMIC_CHAIN 0x2
359#define OMAP_DMA_CHAIN_ACTIVE 0x1
360#define OMAP_DMA_CHAIN_INACTIVE 0x0
361#endif
362
363#define DMA_CH_PRIO_HIGH 0x1
364#define DMA_CH_PRIO_LOW 0x0 /* Def */
365
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366/* LCD DMA block numbers */
367enum {
368 OMAP_LCD_DMA_B1_TOP,
369 OMAP_LCD_DMA_B1_BOTTOM,
370 OMAP_LCD_DMA_B2_TOP,
371 OMAP_LCD_DMA_B2_BOTTOM
372};
373
374enum omap_dma_burst_mode {
375 OMAP_DMA_DATA_BURST_DIS = 0,
376 OMAP_DMA_DATA_BURST_4,
Kyungmin Park6dc3c8f2006-06-26 16:16:14 -0700377 OMAP_DMA_DATA_BURST_8,
378 OMAP_DMA_DATA_BURST_16,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379};
380
381enum omap_dma_color_mode {
382 OMAP_DMA_COLOR_DIS = 0,
383 OMAP_DMA_CONSTANT_FILL,
384 OMAP_DMA_TRANSPARENT_COPY
385};
386
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300387enum omap_dma_write_mode {
388 OMAP_DMA_WRITE_NON_POSTED = 0,
389 OMAP_DMA_WRITE_POSTED,
390 OMAP_DMA_WRITE_LAST_NON_POSTED
391};
392
Tony Lindgren0499bde2008-07-03 12:24:36 +0300393enum omap_dma_channel_mode {
394 OMAP_DMA_LCH_2D = 0,
395 OMAP_DMA_LCH_G,
396 OMAP_DMA_LCH_P,
397 OMAP_DMA_LCH_PD
398};
399
Tony Lindgren9ad58972005-11-10 14:26:53 +0000400struct omap_dma_channel_params {
401 int data_type; /* data type 8,16,32 */
402 int elem_count; /* number of elements in a frame */
403 int frame_count; /* number of frames in a element */
404
405 int src_port; /* Only on OMAP1 REVISIT: Is this needed? */
406 int src_amode; /* constant , post increment, indexed , double indexed */
Tony Lindgren123e9a52006-09-25 12:41:34 +0300407 unsigned long src_start; /* source address : physical */
Tony Lindgren9ad58972005-11-10 14:26:53 +0000408 int src_ei; /* source element index */
409 int src_fi; /* source frame index */
410
411 int dst_port; /* Only on OMAP1 REVISIT: Is this needed? */
412 int dst_amode; /* constant , post increment, indexed , double indexed */
Tony Lindgren123e9a52006-09-25 12:41:34 +0300413 unsigned long dst_start; /* source address : physical */
Tony Lindgren9ad58972005-11-10 14:26:53 +0000414 int dst_ei; /* source element index */
415 int dst_fi; /* source frame index */
416
417 int trigger; /* trigger attached if the channel is synchronized */
418 int sync_mode; /* sycn on element, frame , block or packet */
419 int src_or_dst_synch; /* source synch(1) or destination synch(0) */
420
421 int ie; /* interrupt enabled */
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800422
423 unsigned char read_prio;/* read priority */
424 unsigned char write_prio;/* write priority */
425
426#ifndef CONFIG_ARCH_OMAP1
427 enum omap_dma_burst_mode burst_mode; /* Burst mode 4/8/16 words */
428#endif
Tony Lindgren9ad58972005-11-10 14:26:53 +0000429};
430
431
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300432extern void omap_set_dma_priority(int lch, int dst_port, int priority);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433extern int omap_request_dma(int dev_id, const char *dev_name,
434 void (* callback)(int lch, u16 ch_status, void *data),
435 void *data, int *dma_ch);
436extern void omap_enable_dma_irq(int ch, u16 irq_bits);
437extern void omap_disable_dma_irq(int ch, u16 irq_bits);
438extern void omap_free_dma(int ch);
439extern void omap_start_dma(int lch);
440extern void omap_stop_dma(int lch);
441extern void omap_set_dma_transfer_params(int lch, int data_type,
442 int elem_count, int frame_count,
Tony Lindgren9ad58972005-11-10 14:26:53 +0000443 int sync_mode,
444 int dma_trigger, int src_or_dst_synch);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445extern void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode,
446 u32 color);
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300447extern void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300448extern void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450extern void omap_set_dma_src_params(int lch, int src_port, int src_amode,
Tony Lindgren9ad58972005-11-10 14:26:53 +0000451 unsigned long src_start,
452 int src_ei, int src_fi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453extern void omap_set_dma_src_index(int lch, int eidx, int fidx);
454extern void omap_set_dma_src_data_pack(int lch, int enable);
455extern void omap_set_dma_src_burst_mode(int lch,
456 enum omap_dma_burst_mode burst_mode);
457
458extern void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
Tony Lindgren9ad58972005-11-10 14:26:53 +0000459 unsigned long dest_start,
460 int dst_ei, int dst_fi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461extern void omap_set_dma_dest_index(int lch, int eidx, int fidx);
462extern void omap_set_dma_dest_data_pack(int lch, int enable);
463extern void omap_set_dma_dest_burst_mode(int lch,
464 enum omap_dma_burst_mode burst_mode);
465
Tony Lindgren9ad58972005-11-10 14:26:53 +0000466extern void omap_set_dma_params(int lch,
467 struct omap_dma_channel_params * params);
468
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469extern void omap_dma_link_lch (int lch_head, int lch_queue);
470extern void omap_dma_unlink_lch (int lch_head, int lch_queue);
471
Tony Lindgren709eb3e52006-09-25 12:45:45 +0300472extern int omap_set_dma_callback(int lch,
473 void (* callback)(int lch, u16 ch_status, void *data),
474 void *data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475extern dma_addr_t omap_get_dma_src_pos(int lch);
476extern dma_addr_t omap_get_dma_dst_pos(int lch);
Tony Lindgren9839c6b2005-09-07 17:20:27 +0100477extern int omap_get_dma_src_addr_counter(int lch);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478extern void omap_clear_dma(int lch);
Tony Lindgren0499bde2008-07-03 12:24:36 +0300479extern int omap_get_dma_active_status(int lch);
Tony Lindgrenbb13b5f2005-07-10 19:58:18 +0100480extern int omap_dma_running(void);
Anand Gadiyarf8151e52007-12-01 12:14:11 -0800481extern void omap_dma_set_global_params(int arb_rate, int max_fifo_depth,
482 int tparams);
483extern int omap_dma_set_prio_lch(int lch, unsigned char read_prio,
484 unsigned char write_prio);
485
486/* Chaining APIs */
487#ifndef CONFIG_ARCH_OMAP1
488extern int omap_request_dma_chain(int dev_id, const char *dev_name,
489 void (*callback) (int chain_id, u16 ch_status,
490 void *data),
491 int *chain_id, int no_of_chans,
492 int chain_mode,
493 struct omap_dma_channel_params params);
494extern int omap_free_dma_chain(int chain_id);
495extern int omap_dma_chain_a_transfer(int chain_id, int src_start,
496 int dest_start, int elem_count,
497 int frame_count, void *callbk_data);
498extern int omap_start_dma_chain_transfers(int chain_id);
499extern int omap_stop_dma_chain_transfers(int chain_id);
500extern int omap_get_dma_chain_index(int chain_id, int *ei, int *fi);
501extern int omap_get_dma_chain_dst_pos(int chain_id);
502extern int omap_get_dma_chain_src_pos(int chain_id);
503
504extern int omap_modify_dma_chain_params(int chain_id,
505 struct omap_dma_channel_params params);
506extern int omap_dma_chain_status(int chain_id);
507#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509/* LCD DMA functions */
510extern int omap_request_lcd_dma(void (* callback)(u16 status, void *data),
511 void *data);
512extern void omap_free_lcd_dma(void);
513extern void omap_setup_lcd_dma(void);
514extern void omap_enable_lcd_dma(void);
515extern void omap_stop_lcd_dma(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516extern void omap_set_lcd_dma_ext_controller(int external);
517extern void omap_set_lcd_dma_single_transfer(int single);
518extern void omap_set_lcd_dma_b1(unsigned long addr, u16 fb_xres, u16 fb_yres,
519 int data_type);
520extern void omap_set_lcd_dma_b1_rotation(int rotate);
521extern void omap_set_lcd_dma_b1_vxres(unsigned long vxres);
522extern void omap_set_lcd_dma_b1_mirror(int mirror);
523extern void omap_set_lcd_dma_b1_scale(unsigned int xscale, unsigned int yscale);
524
525#endif /* __ASM_ARCH_DMA_H */