blob: 14af6ef4959c3de6d0446a6257359cae7cf402d5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Yinghai Lu67cdc822012-05-17 18:51:12 -070019struct resource busn_resource = {
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Yinghai Lub9d320f2011-05-12 17:11:39 -070099 .dev_attrs = pcibus_dev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600147 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600153 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 break;
155 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600156 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400157}
158
Yu Zhao0b400c72008-11-22 02:40:40 +0800159/**
160 * pci_read_base - read a PCI BAR
161 * @dev: the PCI device
162 * @type: type of the BAR
163 * @res: resource buffer to be filled in
164 * @pos: BAR position in the config space
165 *
166 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400167 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800168int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 struct resource *res, unsigned int pos)
170{
171 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700172 u16 orig_cmd;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700173 struct pci_bus_region region;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600174 bool bar_too_big = false, bar_disabled = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400175
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200176 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600178 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700179 if (!dev->mmio_always_on) {
180 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
181 pci_write_config_word(dev, PCI_COMMAND,
182 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
183 }
184
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400185 res->name = pci_name(dev);
186
187 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200188 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189 pci_read_config_dword(dev, pos, &sz);
190 pci_write_config_dword(dev, pos, l);
191
192 /*
193 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600194 * If the BAR isn't implemented, all bits must be 0. If it's a
195 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
196 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400197 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600198 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400199 goto fail;
200
201 /*
202 * I don't know how l can have all bits set. Copied from old code.
203 * Maybe it fixes a bug on some ancient platform.
204 */
205 if (l == 0xffffffff)
206 l = 0;
207
208 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600209 res->flags = decode_bar(dev, l);
210 res->flags |= IORESOURCE_SIZEALIGN;
211 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400212 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700213 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400214 } else {
215 l &= PCI_BASE_ADDRESS_MEM_MASK;
216 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
217 }
218 } else {
219 res->flags |= (l & IORESOURCE_ROM_ENABLE);
220 l &= PCI_ROM_ADDRESS_MASK;
221 mask = (u32)PCI_ROM_ADDRESS_MASK;
222 }
223
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600224 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400225 u64 l64 = l;
226 u64 sz64 = sz;
227 u64 mask64 = mask | (u64)~0 << 32;
228
229 pci_read_config_dword(dev, pos + 4, &l);
230 pci_write_config_dword(dev, pos + 4, ~0);
231 pci_read_config_dword(dev, pos + 4, &sz);
232 pci_write_config_dword(dev, pos + 4, l);
233
234 l64 |= ((u64)l << 32);
235 sz64 |= ((u64)sz << 32);
236
237 sz64 = pci_size(l64, sz64, mask64);
238
239 if (!sz64)
240 goto fail;
241
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400242 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600243 bar_too_big = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400244 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600245 }
246
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600247 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248 /* Address above 32-bit boundary; disable the BAR */
249 pci_write_config_dword(dev, pos, 0);
250 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700251 region.start = 0;
252 region.end = sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700253 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600254 bar_disabled = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400255 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700256 region.start = l64;
257 region.end = l64 + sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700258 pcibios_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400259 }
260 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600261 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400262
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600263 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400264 goto fail;
265
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700266 region.start = l;
267 region.end = l + sz;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700268 pcibios_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400269 }
270
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600271 goto out;
272
273
274fail:
275 res->flags = 0;
276out:
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600277 if (!dev->mmio_always_on)
278 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
279
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600280 if (bar_too_big)
281 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n", pos);
282 if (res->flags && !bar_disabled)
283 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
284
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600285 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800286}
287
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
289{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400290 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400292 for (pos = 0; pos < howmany; pos++) {
293 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400295 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400297
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400299 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400301 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
302 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
303 IORESOURCE_SIZEALIGN;
304 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 }
306}
307
Bill Pemberton15856ad2012-11-21 15:35:00 -0500308static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309{
310 struct pci_dev *dev = child->self;
311 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600312 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700313 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600314 struct resource *res;
315
316 io_mask = PCI_IO_RANGE_MASK;
317 io_granularity = 0x1000;
318 if (dev->io_window_1k) {
319 /* Support 1K I/O space granularity */
320 io_mask = PCI_IO_1K_RANGE_MASK;
321 io_granularity = 0x400;
322 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 res = child->resource[0];
325 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
326 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600327 base = (io_base_lo & io_mask) << 8;
328 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
330 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
331 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
334 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600335 base |= ((unsigned long) io_base_hi << 16);
336 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 }
338
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600339 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700341 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600342 region.end = limit + io_granularity - 1;
343 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600344 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700346}
347
Bill Pemberton15856ad2012-11-21 15:35:00 -0500348static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700349{
350 struct pci_dev *dev = child->self;
351 u16 mem_base_lo, mem_limit_lo;
352 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700353 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700354 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
356 res = child->resource[1];
357 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
358 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600359 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
360 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600361 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700363 region.start = base;
364 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700365 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600366 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700368}
369
Bill Pemberton15856ad2012-11-21 15:35:00 -0500370static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700371{
372 struct pci_dev *dev = child->self;
373 u16 mem_base_lo, mem_limit_lo;
374 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700375 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700376 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
378 res = child->resource[2];
379 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
380 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600381 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
382 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
384 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
385 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
388 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
389
390 /*
391 * Some bridges set the base > limit by default, and some
392 * (broken) BIOSes do not initialize them. If we find
393 * this, just assume they are not being used.
394 */
395 if (mem_base_hi <= mem_limit_hi) {
396#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600397 base |= ((unsigned long) mem_base_hi) << 32;
398 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399#else
400 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600401 dev_err(&dev->dev, "can't handle 64-bit "
402 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 return;
404 }
405#endif
406 }
407 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600408 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700409 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
410 IORESOURCE_MEM | IORESOURCE_PREFETCH;
411 if (res->flags & PCI_PREF_RANGE_TYPE_64)
412 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700413 region.start = base;
414 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700415 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600416 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 }
418}
419
Bill Pemberton15856ad2012-11-21 15:35:00 -0500420void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700421{
422 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700423 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700424 int i;
425
426 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
427 return;
428
Yinghai Lub918c622012-05-17 18:51:11 -0700429 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
430 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700431 dev->transparent ? " (subtractive decode)" : "");
432
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700433 pci_bus_remove_resources(child);
434 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
435 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
436
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700437 pci_read_bridge_io(child);
438 pci_read_bridge_mmio(child);
439 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700440
441 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700442 pci_bus_for_each_resource(child->parent, res, i) {
443 if (res) {
444 pci_bus_add_resource(child, res,
445 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700446 dev_printk(KERN_DEBUG, &dev->dev,
447 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700448 res);
449 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700450 }
451 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700452}
453
Bjorn Helgaas05013482013-06-05 14:22:11 -0600454static struct pci_bus *pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455{
456 struct pci_bus *b;
457
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100458 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600459 if (!b)
460 return NULL;
461
462 INIT_LIST_HEAD(&b->node);
463 INIT_LIST_HEAD(&b->children);
464 INIT_LIST_HEAD(&b->devices);
465 INIT_LIST_HEAD(&b->slots);
466 INIT_LIST_HEAD(&b->resources);
467 b->max_bus_speed = PCI_SPEED_UNKNOWN;
468 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 return b;
470}
471
Jiang Liu70efde22013-06-07 16:16:51 -0600472static void pci_release_host_bridge_dev(struct device *dev)
473{
474 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
475
476 if (bridge->release_fn)
477 bridge->release_fn(bridge);
478
479 pci_free_resource_list(&bridge->windows);
480
481 kfree(bridge);
482}
483
Yinghai Lu7b543662012-04-02 18:31:53 -0700484static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
485{
486 struct pci_host_bridge *bridge;
487
488 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600489 if (!bridge)
490 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700491
Bjorn Helgaas05013482013-06-05 14:22:11 -0600492 INIT_LIST_HEAD(&bridge->windows);
493 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700494 return bridge;
495}
496
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500497static unsigned char pcix_bus_speed[] = {
498 PCI_SPEED_UNKNOWN, /* 0 */
499 PCI_SPEED_66MHz_PCIX, /* 1 */
500 PCI_SPEED_100MHz_PCIX, /* 2 */
501 PCI_SPEED_133MHz_PCIX, /* 3 */
502 PCI_SPEED_UNKNOWN, /* 4 */
503 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
504 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
505 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
506 PCI_SPEED_UNKNOWN, /* 8 */
507 PCI_SPEED_66MHz_PCIX_266, /* 9 */
508 PCI_SPEED_100MHz_PCIX_266, /* A */
509 PCI_SPEED_133MHz_PCIX_266, /* B */
510 PCI_SPEED_UNKNOWN, /* C */
511 PCI_SPEED_66MHz_PCIX_533, /* D */
512 PCI_SPEED_100MHz_PCIX_533, /* E */
513 PCI_SPEED_133MHz_PCIX_533 /* F */
514};
515
Matthew Wilcox3749c512009-12-13 08:11:32 -0500516static unsigned char pcie_link_speed[] = {
517 PCI_SPEED_UNKNOWN, /* 0 */
518 PCIE_SPEED_2_5GT, /* 1 */
519 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500520 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500521 PCI_SPEED_UNKNOWN, /* 4 */
522 PCI_SPEED_UNKNOWN, /* 5 */
523 PCI_SPEED_UNKNOWN, /* 6 */
524 PCI_SPEED_UNKNOWN, /* 7 */
525 PCI_SPEED_UNKNOWN, /* 8 */
526 PCI_SPEED_UNKNOWN, /* 9 */
527 PCI_SPEED_UNKNOWN, /* A */
528 PCI_SPEED_UNKNOWN, /* B */
529 PCI_SPEED_UNKNOWN, /* C */
530 PCI_SPEED_UNKNOWN, /* D */
531 PCI_SPEED_UNKNOWN, /* E */
532 PCI_SPEED_UNKNOWN /* F */
533};
534
535void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
536{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700537 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500538}
539EXPORT_SYMBOL_GPL(pcie_update_link_speed);
540
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500541static unsigned char agp_speeds[] = {
542 AGP_UNKNOWN,
543 AGP_1X,
544 AGP_2X,
545 AGP_4X,
546 AGP_8X
547};
548
549static enum pci_bus_speed agp_speed(int agp3, int agpstat)
550{
551 int index = 0;
552
553 if (agpstat & 4)
554 index = 3;
555 else if (agpstat & 2)
556 index = 2;
557 else if (agpstat & 1)
558 index = 1;
559 else
560 goto out;
561
562 if (agp3) {
563 index += 2;
564 if (index == 5)
565 index = 0;
566 }
567
568 out:
569 return agp_speeds[index];
570}
571
572
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500573static void pci_set_bus_speed(struct pci_bus *bus)
574{
575 struct pci_dev *bridge = bus->self;
576 int pos;
577
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500578 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
579 if (!pos)
580 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
581 if (pos) {
582 u32 agpstat, agpcmd;
583
584 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
585 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
586
587 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
588 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
589 }
590
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500591 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
592 if (pos) {
593 u16 status;
594 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500595
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700596 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
597 &status);
598
599 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500600 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700601 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500602 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700603 } else if (status & PCI_X_SSTATUS_133MHZ) {
604 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500605 max = PCI_SPEED_133MHz_PCIX_ECC;
606 } else {
607 max = PCI_SPEED_133MHz_PCIX;
608 }
609 } else {
610 max = PCI_SPEED_66MHz_PCIX;
611 }
612
613 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700614 bus->cur_bus_speed = pcix_bus_speed[
615 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500616
617 return;
618 }
619
620 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
621 if (pos) {
622 u32 linkcap;
623 u16 linksta;
624
Jiang Liu59875ae2012-07-24 17:20:06 +0800625 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700626 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500627
Jiang Liu59875ae2012-07-24 17:20:06 +0800628 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500629 pcie_update_link_speed(bus, linksta);
630 }
631}
632
633
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700634static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
635 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636{
637 struct pci_bus *child;
638 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800639 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640
641 /*
642 * Allocate a new bus, and inherit stuff from the parent..
643 */
644 child = pci_alloc_bus();
645 if (!child)
646 return NULL;
647
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 child->parent = parent;
649 child->ops = parent->ops;
650 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200651 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400653 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800654 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400655 */
656 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100657 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
659 /*
660 * Set up the primary, secondary and subordinate
661 * bus numbers.
662 */
Yinghai Lub918c622012-05-17 18:51:11 -0700663 child->number = child->busn_res.start = busnr;
664 child->primary = parent->busn_res.start;
665 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666
Yinghai Lu4f535092013-01-21 13:20:52 -0800667 if (!bridge) {
668 child->dev.parent = parent->bridge;
669 goto add_dev;
670 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800671
672 child->self = bridge;
673 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800674 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +1000675 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500676 pci_set_bus_speed(child);
677
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800679 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
681 child->resource[i]->name = child->name;
682 }
683 bridge->subordinate = child;
684
Yinghai Lu4f535092013-01-21 13:20:52 -0800685add_dev:
686 ret = device_register(&child->dev);
687 WARN_ON(ret < 0);
688
Jiang Liu10a95742013-04-12 05:44:20 +0000689 pcibios_add_bus(child);
690
Yinghai Lu4f535092013-01-21 13:20:52 -0800691 /* Create legacy_io and legacy_mem files for this bus */
692 pci_create_legacy_files(child);
693
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 return child;
695}
696
Sam Ravnborg451124a2008-02-02 22:33:43 +0100697struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698{
699 struct pci_bus *child;
700
701 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700702 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800703 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800705 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700706 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 return child;
708}
709
Sam Ravnborg96bde062007-03-26 21:53:30 -0800710static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700711{
712 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700713
714 /* Attempts to fix that up are really dangerous unless
715 we're going to re-assign all bus numbers. */
716 if (!pcibios_assign_all_busses())
717 return;
718
Yinghai Lub918c622012-05-17 18:51:11 -0700719 while (parent->parent && parent->busn_res.end < max) {
720 parent->busn_res.end = max;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700721 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
722 parent = parent->parent;
723 }
724}
725
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726/*
727 * If it's a bridge, configure it and scan the bus behind it.
728 * For CardBus bridges, we don't scan behind as the devices will
729 * be handled by the bridge driver itself.
730 *
731 * We need to process bridges in two passes -- first we scan those
732 * already configured by the BIOS and after we are done with all of
733 * them, we proceed to assigning numbers to the remaining buses in
734 * order to avoid overlaps between old and new bus numbers.
735 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500736int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737{
738 struct pci_bus *child;
739 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100740 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600742 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100743 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744
745 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600746 primary = buses & 0xFF;
747 secondary = (buses >> 8) & 0xFF;
748 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600750 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
751 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100753 if (!primary && (primary != bus->number) && secondary && subordinate) {
754 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
755 primary = bus->number;
756 }
757
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100758 /* Check if setup is sensible at all */
759 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700760 (primary != bus->number || secondary <= bus->number ||
761 secondary > subordinate)) {
762 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
763 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100764 broken = 1;
765 }
766
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 /* Disable MasterAbortMode during probing to avoid reporting
768 of bus errors (in some architectures) */
769 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
770 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
771 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
772
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600773 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
774 !is_cardbus && !broken) {
775 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776 /*
777 * Bus already configured by firmware, process it in the first
778 * pass and just note the configuration.
779 */
780 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000781 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782
783 /*
784 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600785 * don't re-add it. This can happen with the i450NX chipset.
786 *
787 * However, we continue to descend down the hierarchy and
788 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600790 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600791 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600792 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600793 if (!child)
794 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600795 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700796 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600797 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 }
799
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 cmax = pci_scan_child_bus(child);
801 if (cmax > max)
802 max = cmax;
Yinghai Lub918c622012-05-17 18:51:11 -0700803 if (child->busn_res.end > max)
804 max = child->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 } else {
806 /*
807 * We need to assign a number to this bus which we always
808 * do in the second pass.
809 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700810 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100811 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700812 /* Temporarily disable forwarding of the
813 configuration cycles on all bridges in
814 this bus segment to avoid possible
815 conflicts in the second pass between two
816 bridges programmed with overlapping
817 bus ranges. */
818 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
819 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000820 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700821 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822
823 /* Clear errors */
824 pci_write_config_word(dev, PCI_STATUS, 0xffff);
825
Rajesh Shahcc574502005-04-28 00:25:47 -0700826 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800827 * This can happen when a bridge is hot-plugged, so in
828 * this case we only re-scan this bus. */
829 child = pci_find_bus(pci_domain_nr(bus), max+1);
830 if (!child) {
831 child = pci_add_new_bus(bus, dev, ++max);
832 if (!child)
833 goto out;
Yinghai Lubc76b732012-05-17 18:51:13 -0700834 pci_bus_insert_busn_res(child, max, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800835 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 buses = (buses & 0xff000000)
837 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700838 | ((unsigned int)(child->busn_res.start) << 8)
839 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
841 /*
842 * yenta.c forces a secondary latency timer of 176.
843 * Copy that behaviour here.
844 */
845 if (is_cardbus) {
846 buses &= ~0xff000000;
847 buses |= CARDBUS_LATENCY_TIMER << 24;
848 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100849
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 /*
851 * We need to blast all three values with a single write.
852 */
853 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
854
855 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700856 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700857 /*
858 * Adjust subordinate busnr in parent buses.
859 * We do this before scanning for children because
860 * some devices may not be detected if the bios
861 * was lazy.
862 */
863 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 /* Now we can scan all subordinate buses... */
865 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800866 /*
867 * now fix it up again since we have found
868 * the real value of max.
869 */
870 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 } else {
872 /*
873 * For CardBus bridges, we leave 4 bus numbers
874 * as cards with a PCI-to-PCI bridge can be
875 * inserted later.
876 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100877 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
878 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700879 if (pci_find_bus(pci_domain_nr(bus),
880 max+i+1))
881 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100882 while (parent->parent) {
883 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700884 (parent->busn_res.end > max) &&
885 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100886 j = 1;
887 }
888 parent = parent->parent;
889 }
890 if (j) {
891 /*
892 * Often, there are two cardbus bridges
893 * -- try to leave one valid bus number
894 * for each one.
895 */
896 i /= 2;
897 break;
898 }
899 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700900 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700901 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 }
903 /*
904 * Set the subordinate bus number to its real value.
905 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700906 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
908 }
909
Gary Hadecb3576f2008-02-08 14:00:52 -0800910 sprintf(child->name,
911 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
912 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200914 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100915 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700916 if ((child->busn_res.end > bus->busn_res.end) ||
917 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100918 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700919 (child->busn_res.end < bus->number)) {
920 dev_info(&child->dev, "%pR %s "
921 "hidden behind%s bridge %s %pR\n",
922 &child->busn_res,
923 (bus->number > child->busn_res.end &&
924 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800925 "wholly" : "partially",
926 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700927 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700928 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100929 }
930 bus = bus->parent;
931 }
932
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000933out:
934 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
935
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 return max;
937}
938
939/*
940 * Read interrupt line and base address registers.
941 * The architecture-dependent code can tweak these, of course.
942 */
943static void pci_read_irq(struct pci_dev *dev)
944{
945 unsigned char irq;
946
947 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800948 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 if (irq)
950 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
951 dev->irq = irq;
952}
953
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000954void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800955{
956 int pos;
957 u16 reg16;
958
959 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
960 if (!pos)
961 return;
962 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900963 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800964 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800965 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500966 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
967 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800968}
969
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000970void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700971{
Eric W. Biederman28760482009-09-09 14:09:24 -0700972 u32 reg32;
973
Jiang Liu59875ae2012-07-24 17:20:06 +0800974 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -0700975 if (reg32 & PCI_EXP_SLTCAP_HPC)
976 pdev->is_hotplug_bridge = 1;
977}
978
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200979#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800980
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981/**
982 * pci_setup_device - fill in class and map information of a device
983 * @dev: the device structure to fill
984 *
985 * Initialize the device structure with information about the device's
986 * vendor,class,memory and IO-space addresses,IRQ lines etc.
987 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800988 * Returns 0 on success and negative if unknown type of device (not normal,
989 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800991int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992{
993 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800994 u8 hdr_type;
995 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500996 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700997 struct pci_bus_region region;
998 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +0800999
1000 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1001 return -EIO;
1002
1003 dev->sysdata = dev->bus->sysdata;
1004 dev->dev.parent = dev->bus->bridge;
1005 dev->dev.bus = &pci_bus_type;
1006 dev->hdr_type = hdr_type & 0x7f;
1007 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001008 dev->error_state = pci_channel_io_normal;
1009 set_pcie_port_type(dev);
1010
1011 list_for_each_entry(slot, &dev->bus->slots, list)
1012 if (PCI_SLOT(dev->devfn) == slot->number)
1013 dev->slot = slot;
1014
1015 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1016 set this higher, assuming the system even supports it. */
1017 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001019 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1020 dev->bus->number, PCI_SLOT(dev->devfn),
1021 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022
1023 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001024 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001025 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001027 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1028 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029
Yu Zhao853346e2009-03-21 22:05:11 +08001030 /* need to have dev->class ready */
1031 dev->cfg_size = pci_cfg_space_size(dev);
1032
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001034 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
1036 /* Early fixups, before probing the BARs */
1037 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001038 /* device class may be changed after fixup */
1039 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040
1041 switch (dev->hdr_type) { /* header type */
1042 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1043 if (class == PCI_CLASS_BRIDGE_PCI)
1044 goto bad;
1045 pci_read_irq(dev);
1046 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1047 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1048 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001049
1050 /*
1051 * Do the ugly legacy mode stuff here rather than broken chip
1052 * quirk code. Legacy mode ATA controllers have fixed
1053 * addresses. These are not always echoed in BAR0-3, and
1054 * BAR0-3 in a few cases contain junk!
1055 */
1056 if (class == PCI_CLASS_STORAGE_IDE) {
1057 u8 progif;
1058 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1059 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001060 region.start = 0x1F0;
1061 region.end = 0x1F7;
1062 res = &dev->resource[0];
1063 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001064 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001065 region.start = 0x3F6;
1066 region.end = 0x3F6;
1067 res = &dev->resource[1];
1068 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001069 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001070 }
1071 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001072 region.start = 0x170;
1073 region.end = 0x177;
1074 res = &dev->resource[2];
1075 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001076 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001077 region.start = 0x376;
1078 region.end = 0x376;
1079 res = &dev->resource[3];
1080 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001081 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001082 }
1083 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 break;
1085
1086 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1087 if (class != PCI_CLASS_BRIDGE_PCI)
1088 goto bad;
1089 /* The PCI-to-PCI bridge spec requires that subtractive
1090 decoding (i.e. transparent) bridge must have programming
1091 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001092 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 dev->transparent = ((dev->class & 0xff) == 1);
1094 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001095 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001096 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1097 if (pos) {
1098 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1099 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1100 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 break;
1102
1103 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1104 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1105 goto bad;
1106 pci_read_irq(dev);
1107 pci_read_bases(dev, 1, 0);
1108 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1109 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1110 break;
1111
1112 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001113 dev_err(&dev->dev, "unknown header type %02x, "
1114 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001115 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116
1117 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001118 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1119 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 dev->class = PCI_CLASS_NOT_DEFINED;
1121 }
1122
1123 /* We found a fine healthy device, go go go... */
1124 return 0;
1125}
1126
Zhao, Yu201de562008-10-13 19:49:55 +08001127static void pci_release_capabilities(struct pci_dev *dev)
1128{
1129 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001130 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001131 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001132}
1133
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134/**
1135 * pci_release_dev - free a pci device structure when all users of it are finished.
1136 * @dev: device that's been disconnected
1137 *
1138 * Will be called only by the device core when all users of this pci device are
1139 * done.
1140 */
1141static void pci_release_dev(struct device *dev)
1142{
1143 struct pci_dev *pci_dev;
1144
1145 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001146 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +10001147 pci_release_of_node(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001148 pci_bus_put(pci_dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 kfree(pci_dev);
1150}
1151
1152/**
1153 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001154 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 *
1156 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1157 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1158 * access it. Maybe we don't have a way to generate extended config space
1159 * accesses, or the device is behind a reverse Express bridge. So we try
1160 * reading the dword at 0x100 which must either be 0 or a valid extended
1161 * capability header.
1162 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001163int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001166 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167
Zhao, Yu557848c2008-10-13 19:18:07 +08001168 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 goto fail;
1170 if (status == 0xffffffff)
1171 goto fail;
1172
1173 return PCI_CFG_SPACE_EXP_SIZE;
1174
1175 fail:
1176 return PCI_CFG_SPACE_SIZE;
1177}
1178
Yinghai Lu57741a72008-02-15 01:32:50 -08001179int pci_cfg_space_size(struct pci_dev *dev)
1180{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001181 int pos;
1182 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001183 u16 class;
1184
1185 class = dev->class >> 8;
1186 if (class == PCI_CLASS_BRIDGE_HOST)
1187 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001188
Jiang Liu59875ae2012-07-24 17:20:06 +08001189 if (!pci_is_pcie(dev)) {
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001190 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1191 if (!pos)
1192 goto fail;
1193
1194 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1195 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1196 goto fail;
1197 }
1198
1199 return pci_cfg_space_size_ext(dev);
1200
1201 fail:
1202 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001203}
1204
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001205struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001206{
1207 struct pci_dev *dev;
1208
1209 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1210 if (!dev)
1211 return NULL;
1212
Michael Ellerman65891212007-04-05 17:19:08 +10001213 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001214 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001215 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001216
1217 return dev;
1218}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001219EXPORT_SYMBOL(pci_alloc_dev);
1220
1221struct pci_dev *alloc_pci_dev(void)
1222{
1223 return pci_alloc_dev(NULL);
1224}
Michael Ellerman65891212007-04-05 17:19:08 +10001225EXPORT_SYMBOL(alloc_pci_dev);
1226
Yinghai Luefdc87d2012-01-27 10:55:10 -08001227bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1228 int crs_timeout)
1229{
1230 int delay = 1;
1231
1232 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1233 return false;
1234
1235 /* some broken boards return 0 or ~0 if a slot is empty: */
1236 if (*l == 0xffffffff || *l == 0x00000000 ||
1237 *l == 0x0000ffff || *l == 0xffff0000)
1238 return false;
1239
1240 /* Configuration request Retry Status */
1241 while (*l == 0xffff0001) {
1242 if (!crs_timeout)
1243 return false;
1244
1245 msleep(delay);
1246 delay *= 2;
1247 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1248 return false;
1249 /* Card hasn't responded in 60 seconds? Must be stuck. */
1250 if (delay > crs_timeout) {
1251 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1252 "responding\n", pci_domain_nr(bus),
1253 bus->number, PCI_SLOT(devfn),
1254 PCI_FUNC(devfn));
1255 return false;
1256 }
1257 }
1258
1259 return true;
1260}
1261EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1262
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263/*
1264 * Read the config data for a PCI device, sanity-check it
1265 * and fill in the dev structure...
1266 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001267static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268{
1269 struct pci_dev *dev;
1270 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271
Yinghai Luefdc87d2012-01-27 10:55:10 -08001272 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 return NULL;
1274
Gu Zheng8b1fce02013-05-25 21:48:31 +08001275 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 if (!dev)
1277 return NULL;
1278
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280 dev->vendor = l & 0xffff;
1281 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +10001283 pci_set_of_node(dev);
1284
Yu Zhao480b93b2009-03-20 11:25:14 +08001285 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001286 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287 kfree(dev);
1288 return NULL;
1289 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001290
1291 return dev;
1292}
1293
Zhao, Yu201de562008-10-13 19:49:55 +08001294static void pci_init_capabilities(struct pci_dev *dev)
1295{
1296 /* MSI/MSI-X list */
1297 pci_msi_init_pci_dev(dev);
1298
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001299 /* Buffers for saving PCIe and PCI-X capabilities */
1300 pci_allocate_cap_save_buffers(dev);
1301
Zhao, Yu201de562008-10-13 19:49:55 +08001302 /* Power Management */
1303 pci_pm_init(dev);
1304
1305 /* Vital Product Data */
1306 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001307
1308 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001309 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001310
1311 /* Single Root I/O Virtualization */
1312 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001313
1314 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001315 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001316}
1317
Sam Ravnborg96bde062007-03-26 21:53:30 -08001318void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001319{
Yinghai Lu4f535092013-01-21 13:20:52 -08001320 int ret;
1321
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 device_initialize(&dev->dev);
1323 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324
Yinghai Lu7629d192013-01-21 13:20:44 -08001325 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001327 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 dev->dev.coherent_dma_mask = 0xffffffffull;
1329
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001330 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001331 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001332
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333 /* Fix up broken headers */
1334 pci_fixup_device(pci_fixup_header, dev);
1335
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001336 /* moved out from quirk header fixup code */
1337 pci_reassigndev_resource_alignment(dev);
1338
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001339 /* Clear the state_saved flag. */
1340 dev->state_saved = false;
1341
Zhao, Yu201de562008-10-13 19:49:55 +08001342 /* Initialize various capabilities */
1343 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001344
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345 /*
1346 * Add the device to our list of discovered devices
1347 * and the bus list for fixup functions, etc.
1348 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001349 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001351 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001352
Yinghai Lu4f535092013-01-21 13:20:52 -08001353 ret = pcibios_add_device(dev);
1354 WARN_ON(ret < 0);
1355
1356 /* Notifier could use PCI capabilities */
1357 dev->match_driver = false;
1358 ret = device_add(&dev->dev);
1359 WARN_ON(ret < 0);
1360
1361 pci_proc_attach_device(dev);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001362}
1363
Sam Ravnborg451124a2008-02-02 22:33:43 +01001364struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001365{
1366 struct pci_dev *dev;
1367
Trent Piepho90bdb312009-03-20 14:56:00 -06001368 dev = pci_get_slot(bus, devfn);
1369 if (dev) {
1370 pci_dev_put(dev);
1371 return dev;
1372 }
1373
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001374 dev = pci_scan_device(bus, devfn);
1375 if (!dev)
1376 return NULL;
1377
1378 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379
1380 return dev;
1381}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001382EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001384static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001385{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001386 int pos;
1387 u16 cap = 0;
1388 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001389
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001390 if (pci_ari_enabled(bus)) {
1391 if (!dev)
1392 return 0;
1393 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1394 if (!pos)
1395 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001396
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001397 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1398 next_fn = PCI_ARI_CAP_NFN(cap);
1399 if (next_fn <= fn)
1400 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001401
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001402 return next_fn;
1403 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001404
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001405 /* dev may be NULL for non-contiguous multifunction devices */
1406 if (!dev || dev->multifunction)
1407 return (fn + 1) % 8;
1408
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001409 return 0;
1410}
1411
1412static int only_one_child(struct pci_bus *bus)
1413{
1414 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001415
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001416 if (!parent || !pci_is_pcie(parent))
1417 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001418 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001419 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001420 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001421 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001422 return 1;
1423 return 0;
1424}
1425
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426/**
1427 * pci_scan_slot - scan a PCI slot on a bus for devices.
1428 * @bus: PCI bus to scan
1429 * @devfn: slot number to scan (must have zero function.)
1430 *
1431 * Scan a PCI slot on the specified PCI bus for devices, adding
1432 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001433 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001434 *
1435 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001437int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001439 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001440 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001441
1442 if (only_one_child(bus) && (devfn > 0))
1443 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001445 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001446 if (!dev)
1447 return 0;
1448 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001449 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001451 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001452 dev = pci_scan_single_device(bus, devfn + fn);
1453 if (dev) {
1454 if (!dev->is_added)
1455 nr++;
1456 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 }
1458 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001459
Shaohua Li149e1632008-07-23 10:32:31 +08001460 /* only one slot has pcie device */
1461 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001462 pcie_aspm_init_link_state(bus->self);
1463
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464 return nr;
1465}
1466
Jon Masonb03e7492011-07-20 15:20:54 -05001467static int pcie_find_smpss(struct pci_dev *dev, void *data)
1468{
1469 u8 *smpss = data;
1470
1471 if (!pci_is_pcie(dev))
1472 return 0;
1473
1474 /* For PCIE hotplug enabled slots not connected directly to a
1475 * PCI-E root port, there can be problems when hotplugging
1476 * devices. This is due to the possibility of hotplugging a
1477 * device into the fabric with a smaller MPS that the devices
1478 * currently running have configured. Modifying the MPS on the
1479 * running devices could cause a fatal bus error due to an
1480 * incoming frame being larger than the newly configured MPS.
1481 * To work around this, the MPS for the entire fabric must be
1482 * set to the minimum size. Any devices hotplugged into this
1483 * fabric will have the minimum MPS set. If the PCI hotplug
1484 * slot is directly connected to the root port and there are not
1485 * other devices on the fabric (which seems to be the most
1486 * common case), then this is not an issue and MPS discovery
1487 * will occur as normal.
1488 */
1489 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
Benjamin Herrenschmidt1a4b1a42011-09-13 15:16:33 -03001490 (dev->bus->self &&
Yijing Wang62f87c02012-07-24 17:20:03 +08001491 pci_pcie_type(dev->bus->self) != PCI_EXP_TYPE_ROOT_PORT)))
Jon Masonb03e7492011-07-20 15:20:54 -05001492 *smpss = 0;
1493
1494 if (*smpss > dev->pcie_mpss)
1495 *smpss = dev->pcie_mpss;
1496
1497 return 0;
1498}
1499
1500static void pcie_write_mps(struct pci_dev *dev, int mps)
1501{
Jon Mason62f392e2011-10-14 14:56:14 -05001502 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001503
1504 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001505 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001506
Yijing Wang62f87c02012-07-24 17:20:03 +08001507 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1508 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001509 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001510 * downstream communication will never be larger than
1511 * the MRRS. So, the MPS only needs to be configured
1512 * for the upstream communication. This being the case,
1513 * walk from the top down and set the MPS of the child
1514 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001515 *
1516 * Configure the device MPS with the smaller of the
1517 * device MPSS or the bridge MPS (which is assumed to be
1518 * properly configured at this point to the largest
1519 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001520 */
Jon Mason62f392e2011-10-14 14:56:14 -05001521 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001522 }
1523
1524 rc = pcie_set_mps(dev, mps);
1525 if (rc)
1526 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1527}
1528
Jon Mason62f392e2011-10-14 14:56:14 -05001529static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001530{
Jon Mason62f392e2011-10-14 14:56:14 -05001531 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001532
Jon Masoned2888e2011-09-08 16:41:18 -05001533 /* In the "safe" case, do not configure the MRRS. There appear to be
1534 * issues with setting MRRS to 0 on a number of devices.
1535 */
Jon Masoned2888e2011-09-08 16:41:18 -05001536 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1537 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001538
Jon Masoned2888e2011-09-08 16:41:18 -05001539 /* For Max performance, the MRRS must be set to the largest supported
1540 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001541 * device or the bus can support. This should already be properly
1542 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001543 */
Jon Mason62f392e2011-10-14 14:56:14 -05001544 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001545
1546 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001547 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001548 * If the MRRS value provided is not acceptable (e.g., too large),
1549 * shrink the value until it is acceptable to the HW.
1550 */
1551 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1552 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001553 if (!rc)
1554 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001555
Jon Mason62f392e2011-10-14 14:56:14 -05001556 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001557 mrrs /= 2;
1558 }
Jon Mason62f392e2011-10-14 14:56:14 -05001559
1560 if (mrrs < 128)
1561 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1562 "safe value. If problems are experienced, try running "
1563 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001564}
1565
1566static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1567{
Jon Masona513a992011-10-14 14:56:16 -05001568 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001569
1570 if (!pci_is_pcie(dev))
1571 return 0;
1572
Jon Masona513a992011-10-14 14:56:16 -05001573 mps = 128 << *(u8 *)data;
1574 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001575
1576 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001577 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001578
Jon Masona513a992011-10-14 14:56:16 -05001579 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1580 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1581 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001582
1583 return 0;
1584}
1585
Jon Masona513a992011-10-14 14:56:16 -05001586/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001587 * parents then children fashion. If this changes, then this code will not
1588 * work as designed.
1589 */
1590void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1591{
Jon Mason5f39e672011-10-03 09:50:20 -05001592 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001593
Jon Masonb03e7492011-07-20 15:20:54 -05001594 if (!pci_is_pcie(bus->self))
1595 return;
1596
Jon Mason5f39e672011-10-03 09:50:20 -05001597 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1598 return;
1599
1600 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1601 * to be aware to the MPS of the destination. To work around this,
1602 * simply force the MPS of the entire system to the smallest possible.
1603 */
1604 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1605 smpss = 0;
1606
Jon Masonb03e7492011-07-20 15:20:54 -05001607 if (pcie_bus_config == PCIE_BUS_SAFE) {
Jon Mason5f39e672011-10-03 09:50:20 -05001608 smpss = mpss;
1609
Jon Masonb03e7492011-07-20 15:20:54 -05001610 pcie_find_smpss(bus->self, &smpss);
1611 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1612 }
1613
1614 pcie_bus_configure_set(bus->self, &smpss);
1615 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1616}
Jon Masondebc3b72011-08-02 00:01:18 -05001617EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001618
Bill Pemberton15856ad2012-11-21 15:35:00 -05001619unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620{
Yinghai Lub918c622012-05-17 18:51:11 -07001621 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622 struct pci_dev *dev;
1623
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001624 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625
1626 /* Go find them, Rover! */
1627 for (devfn = 0; devfn < 0x100; devfn += 8)
1628 pci_scan_slot(bus, devfn);
1629
Yu Zhaoa28724b2009-03-20 11:25:13 +08001630 /* Reserve buses for SR-IOV capability. */
1631 max += pci_iov_bus_range(bus);
1632
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 /*
1634 * After performing arch-dependent fixup of the bus, look behind
1635 * all PCI-to-PCI bridges on this bus.
1636 */
Alex Chiang74710de2009-03-20 14:56:10 -06001637 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001638 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001639 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001640 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001641 }
1642
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643 for (pass=0; pass < 2; pass++)
1644 list_for_each_entry(dev, &bus->devices, bus_list) {
1645 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1646 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1647 max = pci_scan_bridge(bus, dev, max, pass);
1648 }
1649
1650 /*
1651 * We've scanned the bus and so we know all about what's on
1652 * the other side of any bridges that may be on this bus plus
1653 * any devices.
1654 *
1655 * Return how far we've got finding sub-buses.
1656 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001657 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658 return max;
1659}
1660
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001661/**
1662 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1663 * @bridge: Host bridge to set up.
1664 *
1665 * Default empty implementation. Replace with an architecture-specific setup
1666 * routine, if necessary.
1667 */
1668int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1669{
1670 return 0;
1671}
1672
Jiang Liu10a95742013-04-12 05:44:20 +00001673void __weak pcibios_add_bus(struct pci_bus *bus)
1674{
1675}
1676
1677void __weak pcibios_remove_bus(struct pci_bus *bus)
1678{
1679}
1680
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001681struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1682 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001684 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001685 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001686 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001687 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001688 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001689 resource_size_t offset;
1690 char bus_addr[64];
1691 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001693 b = pci_alloc_bus();
1694 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001695 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696
1697 b->sysdata = sysdata;
1698 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001699 b->number = b->busn_res.start = bus;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001700 b2 = pci_find_bus(pci_domain_nr(b), bus);
1701 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001703 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704 goto err_out;
1705 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001706
Yinghai Lu7b543662012-04-02 18:31:53 -07001707 bridge = pci_alloc_host_bridge(b);
1708 if (!bridge)
1709 goto err_out;
1710
1711 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06001712 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07001713 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001714 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08001715 if (error) {
1716 kfree(bridge);
1717 goto err_out;
1718 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001719
Yinghai Lu7b543662012-04-02 18:31:53 -07001720 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08001721 if (error) {
1722 put_device(&bridge->dev);
1723 goto err_out;
1724 }
Yinghai Lu7b543662012-04-02 18:31:53 -07001725 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001726 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +10001727 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728
Yinghai Lu0d358f22008-02-19 03:20:41 -08001729 if (!parent)
1730 set_dev_node(b->bridge, pcibus_to_node(b));
1731
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001732 b->dev.class = &pcibus_class;
1733 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001734 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001735 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001736 if (error)
1737 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001738
Jiang Liu10a95742013-04-12 05:44:20 +00001739 pcibios_add_bus(b);
1740
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741 /* Create legacy_io and legacy_mem files for this bus */
1742 pci_create_legacy_files(b);
1743
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001744 if (parent)
1745 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1746 else
1747 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1748
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001749 /* Add initial resources to the bus */
1750 list_for_each_entry_safe(window, n, resources, list) {
1751 list_move_tail(&window->list, &bridge->windows);
1752 res = window->res;
1753 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001754 if (res->flags & IORESOURCE_BUS)
1755 pci_bus_insert_busn_res(b, bus, res->end);
1756 else
1757 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001758 if (offset) {
1759 if (resource_type(res) == IORESOURCE_IO)
1760 fmt = " (bus address [%#06llx-%#06llx])";
1761 else
1762 fmt = " (bus address [%#010llx-%#010llx])";
1763 snprintf(bus_addr, sizeof(bus_addr), fmt,
1764 (unsigned long long) (res->start - offset),
1765 (unsigned long long) (res->end - offset));
1766 } else
1767 bus_addr[0] = '\0';
1768 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001769 }
1770
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001771 down_write(&pci_bus_sem);
1772 list_add_tail(&b->node, &pci_root_buses);
1773 up_write(&pci_bus_sem);
1774
Linus Torvalds1da177e2005-04-16 15:20:36 -07001775 return b;
1776
Linus Torvalds1da177e2005-04-16 15:20:36 -07001777class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001778 put_device(&bridge->dev);
1779 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07001780err_out:
1781 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 return NULL;
1783}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001784
Yinghai Lu98a35832012-05-18 11:35:50 -06001785int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1786{
1787 struct resource *res = &b->busn_res;
1788 struct resource *parent_res, *conflict;
1789
1790 res->start = bus;
1791 res->end = bus_max;
1792 res->flags = IORESOURCE_BUS;
1793
1794 if (!pci_is_root_bus(b))
1795 parent_res = &b->parent->busn_res;
1796 else {
1797 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1798 res->flags |= IORESOURCE_PCI_FIXED;
1799 }
1800
1801 conflict = insert_resource_conflict(parent_res, res);
1802
1803 if (conflict)
1804 dev_printk(KERN_DEBUG, &b->dev,
1805 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1806 res, pci_is_root_bus(b) ? "domain " : "",
1807 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06001808
1809 return conflict == NULL;
1810}
1811
1812int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1813{
1814 struct resource *res = &b->busn_res;
1815 struct resource old_res = *res;
1816 resource_size_t size;
1817 int ret;
1818
1819 if (res->start > bus_max)
1820 return -EINVAL;
1821
1822 size = bus_max - res->start + 1;
1823 ret = adjust_resource(res, res->start, size);
1824 dev_printk(KERN_DEBUG, &b->dev,
1825 "busn_res: %pR end %s updated to %02x\n",
1826 &old_res, ret ? "can not be" : "is", bus_max);
1827
1828 if (!ret && !res->parent)
1829 pci_bus_insert_busn_res(b, res->start, res->end);
1830
1831 return ret;
1832}
1833
1834void pci_bus_release_busn_res(struct pci_bus *b)
1835{
1836 struct resource *res = &b->busn_res;
1837 int ret;
1838
1839 if (!res->flags || !res->parent)
1840 return;
1841
1842 ret = release_resource(res);
1843 dev_printk(KERN_DEBUG, &b->dev,
1844 "busn_res: %pR %s released\n",
1845 res, ret ? "can not be" : "is");
1846}
1847
Bill Pemberton15856ad2012-11-21 15:35:00 -05001848struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001849 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1850{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001851 struct pci_host_bridge_window *window;
1852 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001853 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001854 int max;
1855
1856 list_for_each_entry(window, resources, list)
1857 if (window->res->flags & IORESOURCE_BUS) {
1858 found = true;
1859 break;
1860 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001861
1862 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1863 if (!b)
1864 return NULL;
1865
Yinghai Lu4d99f522012-05-17 18:51:12 -07001866 if (!found) {
1867 dev_info(&b->dev,
1868 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1869 bus);
1870 pci_bus_insert_busn_res(b, bus, 255);
1871 }
1872
1873 max = pci_scan_child_bus(b);
1874
1875 if (!found)
1876 pci_bus_update_busn_res_end(b, max);
1877
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001878 pci_bus_add_devices(b);
1879 return b;
1880}
1881EXPORT_SYMBOL(pci_scan_root_bus);
1882
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001883/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001884struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001885 int bus, struct pci_ops *ops, void *sysdata)
1886{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001887 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001888 struct pci_bus *b;
1889
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001890 pci_add_resource(&resources, &ioport_resource);
1891 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001892 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001893 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001894 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07001895 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001896 else
1897 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001898 return b;
1899}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900EXPORT_SYMBOL(pci_scan_bus_parented);
1901
Bill Pemberton15856ad2012-11-21 15:35:00 -05001902struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001903 void *sysdata)
1904{
1905 LIST_HEAD(resources);
1906 struct pci_bus *b;
1907
1908 pci_add_resource(&resources, &ioport_resource);
1909 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001910 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001911 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1912 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07001913 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001914 pci_bus_add_devices(b);
1915 } else {
1916 pci_free_resource_list(&resources);
1917 }
1918 return b;
1919}
1920EXPORT_SYMBOL(pci_scan_bus);
1921
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001922/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001923 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1924 * @bridge: PCI bridge for the bus to scan
1925 *
1926 * Scan a PCI bus and child buses for new devices, add them,
1927 * and enable them, resizing bridge mmio/io resource if necessary
1928 * and possible. The caller must ensure the child devices are already
1929 * removed for resizing to occur.
1930 *
1931 * Returns the max number of subordinate bus discovered.
1932 */
1933unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1934{
1935 unsigned int max;
1936 struct pci_bus *bus = bridge->subordinate;
1937
1938 max = pci_scan_child_bus(bus);
1939
1940 pci_assign_unassigned_bridge_resources(bridge);
1941
1942 pci_bus_add_devices(bus);
1943
1944 return max;
1945}
1946
Yinghai Lua5213a32012-10-30 14:31:21 -06001947/**
1948 * pci_rescan_bus - scan a PCI bus for devices.
1949 * @bus: PCI bus to scan
1950 *
1951 * Scan a PCI bus and child buses for new devices, adds them,
1952 * and enables them.
1953 *
1954 * Returns the max number of subordinate bus discovered.
1955 */
1956unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
1957{
1958 unsigned int max;
1959
1960 max = pci_scan_child_bus(bus);
1961 pci_assign_unassigned_bus_resources(bus);
Yinghai Lue164f652012-10-30 14:31:26 -06001962 pci_enable_bridges(bus);
Yinghai Lua5213a32012-10-30 14:31:21 -06001963 pci_bus_add_devices(bus);
1964
1965 return max;
1966}
1967EXPORT_SYMBOL_GPL(pci_rescan_bus);
1968
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970EXPORT_SYMBOL(pci_scan_slot);
1971EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001973
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001974static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001975{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001976 const struct pci_dev *a = to_pci_dev(d_a);
1977 const struct pci_dev *b = to_pci_dev(d_b);
1978
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001979 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1980 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1981
1982 if (a->bus->number < b->bus->number) return -1;
1983 else if (a->bus->number > b->bus->number) return 1;
1984
1985 if (a->devfn < b->devfn) return -1;
1986 else if (a->devfn > b->devfn) return 1;
1987
1988 return 0;
1989}
1990
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001991void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001992{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001993 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001994}