| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 1 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 |  * Firmware replacement code. | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 3 |  * | 
| Pavel Machek | 8caac56 | 2008-11-26 17:15:27 +0100 | [diff] [blame] | 4 |  * Work around broken BIOSes that don't set an aperture, only set the | 
 | 5 |  * aperture in the AGP bridge, or set too small aperture. | 
 | 6 |  * | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 7 |  * If all fails map the aperture over some low memory.  This is cheaper than | 
 | 8 |  * doing bounce buffering. The memory is lost. This is done at early boot | 
 | 9 |  * because only the bootmem allocator can allocate 32+MB. | 
 | 10 |  * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 |  * Copyright 2002 Andi Kleen, SuSE Labs. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 |  */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | #include <linux/kernel.h> | 
 | 14 | #include <linux/types.h> | 
 | 15 | #include <linux/init.h> | 
| Yinghai Lu | 32e3f2b | 2010-12-17 16:58:40 -0800 | [diff] [blame] | 16 | #include <linux/memblock.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | #include <linux/mmzone.h> | 
 | 18 | #include <linux/pci_ids.h> | 
 | 19 | #include <linux/pci.h> | 
 | 20 | #include <linux/bitops.h> | 
| Aaron Durbin | 56dd669 | 2006-09-26 10:52:40 +0200 | [diff] [blame] | 21 | #include <linux/ioport.h> | 
| Pavel Machek | 2050d45 | 2008-03-13 23:05:41 +0100 | [diff] [blame] | 22 | #include <linux/suspend.h> | 
| Catalin Marinas | acde31d | 2009-08-27 14:29:20 +0100 | [diff] [blame] | 23 | #include <linux/kmemleak.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | #include <asm/e820.h> | 
 | 25 | #include <asm/io.h> | 
| FUJITA Tomonori | 46a7fa2 | 2008-07-11 10:23:42 +0900 | [diff] [blame] | 26 | #include <asm/iommu.h> | 
| Joerg Roedel | 395624f | 2007-10-24 12:49:47 +0200 | [diff] [blame] | 27 | #include <asm/gart.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | #include <asm/pci-direct.h> | 
| Andi Kleen | ca8642f | 2006-01-11 22:44:27 +0100 | [diff] [blame] | 29 | #include <asm/dma.h> | 
| Andreas Herrmann | 23ac4ae | 2010-09-17 18:03:43 +0200 | [diff] [blame] | 30 | #include <asm/amd_nb.h> | 
| FUJITA Tomonori | de95762 | 2009-11-10 19:46:14 +0900 | [diff] [blame] | 31 | #include <asm/x86_init.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 |  | 
| Joerg Roedel | c387aa3 | 2011-04-18 15:45:43 +0200 | [diff] [blame] | 33 | /* | 
 | 34 |  * Using 512M as goal, in case kexec will load kernel_big | 
 | 35 |  * that will do the on-position decompress, and could overlap with | 
 | 36 |  * with the gart aperture that is used. | 
 | 37 |  * Sequence: | 
 | 38 |  * kernel_small | 
 | 39 |  * ==> kexec (with kdump trigger path or gart still enabled) | 
 | 40 |  * ==> kernel_small (gart area become e820_reserved) | 
 | 41 |  * ==> kexec (with kdump trigger path or gart still enabled) | 
 | 42 |  * ==> kerne_big (uncompressed size will be big than 64M or 128M) | 
 | 43 |  * So don't use 512M below as gart iommu, leave the space for kernel | 
 | 44 |  * code for safe. | 
 | 45 |  */ | 
 | 46 | #define GART_MIN_ADDR	(512ULL << 20) | 
 | 47 | #define GART_MAX_ADDR	(1ULL   << 32) | 
 | 48 |  | 
| Joerg Roedel | 0440d4c | 2007-10-24 12:49:50 +0200 | [diff] [blame] | 49 | int gart_iommu_aperture; | 
| Pavel Machek | 7de6a4c | 2008-03-13 11:03:58 +0100 | [diff] [blame] | 50 | int gart_iommu_aperture_disabled __initdata; | 
 | 51 | int gart_iommu_aperture_allowed __initdata; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 52 |  | 
 | 53 | int fallback_aper_order __initdata = 1; /* 64MB */ | 
| Pavel Machek | 7de6a4c | 2008-03-13 11:03:58 +0100 | [diff] [blame] | 54 | int fallback_aper_force __initdata; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 55 |  | 
 | 56 | int fix_aperture __initdata = 1; | 
 | 57 |  | 
| Aaron Durbin | 56dd669 | 2006-09-26 10:52:40 +0200 | [diff] [blame] | 58 | static struct resource gart_resource = { | 
 | 59 | 	.name	= "GART", | 
 | 60 | 	.flags	= IORESOURCE_MEM, | 
 | 61 | }; | 
 | 62 |  | 
 | 63 | static void __init insert_aperture_resource(u32 aper_base, u32 aper_size) | 
 | 64 | { | 
 | 65 | 	gart_resource.start = aper_base; | 
 | 66 | 	gart_resource.end = aper_base + aper_size - 1; | 
 | 67 | 	insert_resource(&iomem_resource, &gart_resource); | 
 | 68 | } | 
 | 69 |  | 
| Andrew Morton | 42442ed | 2005-06-08 15:49:25 -0700 | [diff] [blame] | 70 | /* This code runs before the PCI subsystem is initialized, so just | 
 | 71 |    access the northbridge directly. */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 72 |  | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 73 | static u32 __init allocate_aperture(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 75 | 	u32 aper_size; | 
| Yinghai Lu | 32e3f2b | 2010-12-17 16:58:40 -0800 | [diff] [blame] | 76 | 	unsigned long addr; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 |  | 
| Yinghai Lu | 7677b2e | 2008-04-14 20:40:37 -0700 | [diff] [blame] | 78 | 	/* aper_size should <= 1G */ | 
 | 79 | 	if (fallback_aper_order > 5) | 
 | 80 | 		fallback_aper_order = 5; | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 81 | 	aper_size = (32 * 1024 * 1024) << fallback_aper_order; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 |  | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 83 | 	/* | 
 | 84 | 	 * Aperture has to be naturally aligned. This means a 2GB aperture | 
 | 85 | 	 * won't have much chance of finding a place in the lower 4GB of | 
 | 86 | 	 * memory. Unfortunately we cannot move it up because that would | 
 | 87 | 	 * make the IOMMU useless. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 | 	 */ | 
| Joerg Roedel | c387aa3 | 2011-04-18 15:45:43 +0200 | [diff] [blame] | 89 | 	addr = memblock_find_in_range(GART_MIN_ADDR, GART_MAX_ADDR, | 
 | 90 | 				      aper_size, aper_size); | 
| Tejun Heo | 1f5026a | 2011-07-12 09:58:09 +0200 | [diff] [blame] | 91 | 	if (!addr || addr + aper_size > GART_MAX_ADDR) { | 
| Yinghai Lu | 32e3f2b | 2010-12-17 16:58:40 -0800 | [diff] [blame] | 92 | 		printk(KERN_ERR | 
 | 93 | 			"Cannot allocate aperture memory hole (%lx,%uK)\n", | 
 | 94 | 				addr, aper_size>>10); | 
 | 95 | 		return 0; | 
 | 96 | 	} | 
| Tejun Heo | 24aa078 | 2011-07-12 11:16:06 +0200 | [diff] [blame] | 97 | 	memblock_reserve(addr, aper_size); | 
| Catalin Marinas | acde31d | 2009-08-27 14:29:20 +0100 | [diff] [blame] | 98 | 	/* | 
 | 99 | 	 * Kmemleak should not scan this block as it may not be mapped via the | 
 | 100 | 	 * kernel direct mapping. | 
 | 101 | 	 */ | 
| Yinghai Lu | 32e3f2b | 2010-12-17 16:58:40 -0800 | [diff] [blame] | 102 | 	kmemleak_ignore(phys_to_virt(addr)); | 
| Ingo Molnar | 31183ba | 2008-01-30 13:30:10 +0100 | [diff] [blame] | 103 | 	printk(KERN_INFO "Mapping aperture over %d KB of RAM @ %lx\n", | 
| Yinghai Lu | 32e3f2b | 2010-12-17 16:58:40 -0800 | [diff] [blame] | 104 | 			aper_size >> 10, addr); | 
 | 105 | 	insert_aperture_resource((u32)addr, aper_size); | 
 | 106 | 	register_nosave_region(addr >> PAGE_SHIFT, | 
 | 107 | 			       (addr+aper_size) >> PAGE_SHIFT); | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 108 |  | 
| Yinghai Lu | 32e3f2b | 2010-12-17 16:58:40 -0800 | [diff] [blame] | 109 | 	return (u32)addr; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 110 | } | 
 | 111 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 112 |  | 
| Andrew Morton | 42442ed | 2005-06-08 15:49:25 -0700 | [diff] [blame] | 113 | /* Find a PCI capability */ | 
| Pavel Machek | dd564d0 | 2008-05-27 18:03:56 +0200 | [diff] [blame] | 114 | static u32 __init find_cap(int bus, int slot, int func, int cap) | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 115 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | 	int bytes; | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 117 | 	u8 pos; | 
 | 118 |  | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 119 | 	if (!(read_pci_config_16(bus, slot, func, PCI_STATUS) & | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 120 | 						PCI_STATUS_CAP_LIST)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 121 | 		return 0; | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 122 |  | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 123 | 	pos = read_pci_config_byte(bus, slot, func, PCI_CAPABILITY_LIST); | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 124 | 	for (bytes = 0; bytes < 48 && pos >= 0x40; bytes++) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 125 | 		u8 id; | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 126 |  | 
 | 127 | 		pos &= ~3; | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 128 | 		id = read_pci_config_byte(bus, slot, func, pos+PCI_CAP_LIST_ID); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 129 | 		if (id == 0xff) | 
 | 130 | 			break; | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 131 | 		if (id == cap) | 
 | 132 | 			return pos; | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 133 | 		pos = read_pci_config_byte(bus, slot, func, | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 134 | 						pos+PCI_CAP_LIST_NEXT); | 
 | 135 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 136 | 	return 0; | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 137 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 |  | 
 | 139 | /* Read a standard AGPv3 bridge header */ | 
| Pavel Machek | dd564d0 | 2008-05-27 18:03:56 +0200 | [diff] [blame] | 140 | static u32 __init read_agp(int bus, int slot, int func, int cap, u32 *order) | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 141 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 142 | 	u32 apsize; | 
 | 143 | 	u32 apsizereg; | 
 | 144 | 	int nbits; | 
 | 145 | 	u32 aper_low, aper_hi; | 
 | 146 | 	u64 aper; | 
| Yinghai Lu | 1edc1ab | 2008-04-13 01:11:41 -0700 | [diff] [blame] | 147 | 	u32 old_order; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 148 |  | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 149 | 	printk(KERN_INFO "AGP bridge at %02x:%02x:%02x\n", bus, slot, func); | 
 | 150 | 	apsizereg = read_pci_config_16(bus, slot, func, cap + 0x14); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 151 | 	if (apsizereg == 0xffffffff) { | 
| Ingo Molnar | 31183ba | 2008-01-30 13:30:10 +0100 | [diff] [blame] | 152 | 		printk(KERN_ERR "APSIZE in AGP bridge unreadable\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 153 | 		return 0; | 
 | 154 | 	} | 
 | 155 |  | 
| Yinghai Lu | 1edc1ab | 2008-04-13 01:11:41 -0700 | [diff] [blame] | 156 | 	/* old_order could be the value from NB gart setting */ | 
 | 157 | 	old_order = *order; | 
 | 158 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 159 | 	apsize = apsizereg & 0xfff; | 
 | 160 | 	/* Some BIOS use weird encodings not in the AGPv3 table. */ | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 161 | 	if (apsize & 0xff) | 
 | 162 | 		apsize |= 0xf00; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 163 | 	nbits = hweight16(apsize); | 
 | 164 | 	*order = 7 - nbits; | 
 | 165 | 	if ((int)*order < 0) /* < 32MB */ | 
 | 166 | 		*order = 0; | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 167 |  | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 168 | 	aper_low = read_pci_config(bus, slot, func, 0x10); | 
 | 169 | 	aper_hi = read_pci_config(bus, slot, func, 0x14); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 | 	aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32); | 
 | 171 |  | 
| Yinghai Lu | 1edc1ab | 2008-04-13 01:11:41 -0700 | [diff] [blame] | 172 | 	/* | 
 | 173 | 	 * On some sick chips, APSIZE is 0. It means it wants 4G | 
 | 174 | 	 * so let double check that order, and lets trust AMD NB settings: | 
 | 175 | 	 */ | 
| Yinghai Lu | 8c9fd91a | 2008-04-13 18:42:31 -0700 | [diff] [blame] | 176 | 	printk(KERN_INFO "Aperture from AGP @ %Lx old size %u MB\n", | 
 | 177 | 			aper, 32 << old_order); | 
 | 178 | 	if (aper + (32ULL<<(20 + *order)) > 0x100000000ULL) { | 
| Yinghai Lu | 1edc1ab | 2008-04-13 01:11:41 -0700 | [diff] [blame] | 179 | 		printk(KERN_INFO "Aperture size %u MB (APSIZE %x) is not right, using settings from NB\n", | 
 | 180 | 				32 << *order, apsizereg); | 
 | 181 | 		*order = old_order; | 
 | 182 | 	} | 
 | 183 |  | 
| Ingo Molnar | 31183ba | 2008-01-30 13:30:10 +0100 | [diff] [blame] | 184 | 	printk(KERN_INFO "Aperture from AGP @ %Lx size %u MB (APSIZE %x)\n", | 
 | 185 | 			aper, 32 << *order, apsizereg); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 186 |  | 
| Yinghai Lu | 8c9fd91a | 2008-04-13 18:42:31 -0700 | [diff] [blame] | 187 | 	if (!aperture_valid(aper, (32*1024*1024) << *order, 32<<20)) | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 188 | 		return 0; | 
 | 189 | 	return (u32)aper; | 
 | 190 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 191 |  | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 192 | /* | 
 | 193 |  * Look for an AGP bridge. Windows only expects the aperture in the | 
 | 194 |  * AGP bridge and some BIOS forget to initialize the Northbridge too. | 
 | 195 |  * Work around this here. | 
 | 196 |  * | 
 | 197 |  * Do an PCI bus scan by hand because we're running before the PCI | 
 | 198 |  * subsystem. | 
 | 199 |  * | 
| Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 200 |  * All AMD AGP bridges are AGPv3 compliant, so we can do this scan | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 201 |  * generically. It's probably overkill to always scan all slots because | 
 | 202 |  * the AGP bridges should be always an own bus on the HT hierarchy, | 
 | 203 |  * but do it here for future safety. | 
 | 204 |  */ | 
| Pavel Machek | dd564d0 | 2008-05-27 18:03:56 +0200 | [diff] [blame] | 205 | static u32 __init search_agp_bridge(u32 *order, int *valid_agp) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 206 | { | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 207 | 	int bus, slot, func; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 208 |  | 
 | 209 | 	/* Poor man's PCI discovery */ | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 210 | 	for (bus = 0; bus < 256; bus++) { | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 211 | 		for (slot = 0; slot < 32; slot++) { | 
 | 212 | 			for (func = 0; func < 8; func++) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 213 | 				u32 class, cap; | 
 | 214 | 				u8 type; | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 215 | 				class = read_pci_config(bus, slot, func, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 216 | 							PCI_CLASS_REVISION); | 
 | 217 | 				if (class == 0xffffffff) | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 218 | 					break; | 
 | 219 |  | 
 | 220 | 				switch (class >> 16) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 221 | 				case PCI_CLASS_BRIDGE_HOST: | 
 | 222 | 				case PCI_CLASS_BRIDGE_OTHER: /* needed? */ | 
 | 223 | 					/* AGP bridge? */ | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 224 | 					cap = find_cap(bus, slot, func, | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 225 | 							PCI_CAP_ID_AGP); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 226 | 					if (!cap) | 
 | 227 | 						break; | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 228 | 					*valid_agp = 1; | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 229 | 					return read_agp(bus, slot, func, cap, | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 230 | 							order); | 
 | 231 | 				} | 
 | 232 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | 				/* No multi-function device? */ | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 234 | 				type = read_pci_config_byte(bus, slot, func, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 | 							       PCI_HEADER_TYPE); | 
 | 236 | 				if (!(type & 0x80)) | 
 | 237 | 					break; | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 238 | 			} | 
 | 239 | 		} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 240 | 	} | 
| Ingo Molnar | 31183ba | 2008-01-30 13:30:10 +0100 | [diff] [blame] | 241 | 	printk(KERN_INFO "No AGP bridge found\n"); | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 242 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | 	return 0; | 
 | 244 | } | 
 | 245 |  | 
| Yinghai Lu | aaf2304 | 2008-01-30 13:33:09 +0100 | [diff] [blame] | 246 | static int gart_fix_e820 __initdata = 1; | 
 | 247 |  | 
 | 248 | static int __init parse_gart_mem(char *p) | 
 | 249 | { | 
 | 250 | 	if (!p) | 
 | 251 | 		return -EINVAL; | 
 | 252 |  | 
 | 253 | 	if (!strncmp(p, "off", 3)) | 
 | 254 | 		gart_fix_e820 = 0; | 
 | 255 | 	else if (!strncmp(p, "on", 2)) | 
 | 256 | 		gart_fix_e820 = 1; | 
 | 257 |  | 
 | 258 | 	return 0; | 
 | 259 | } | 
 | 260 | early_param("gart_fix_e820", parse_gart_mem); | 
 | 261 |  | 
 | 262 | void __init early_gart_iommu_check(void) | 
 | 263 | { | 
 | 264 | 	/* | 
 | 265 | 	 * in case it is enabled before, esp for kexec/kdump, | 
 | 266 | 	 * previous kernel already enable that. memset called | 
 | 267 | 	 * by allocate_aperture/__alloc_bootmem_nopanic cause restart. | 
 | 268 | 	 * or second kernel have different position for GART hole. and new | 
 | 269 | 	 * kernel could use hole as RAM that is still used by GART set by | 
 | 270 | 	 * first kernel | 
 | 271 | 	 * or BIOS forget to put that in reserved. | 
 | 272 | 	 * try to update e820 to make that region as reserved. | 
 | 273 | 	 */ | 
| Andi Kleen | fa10ba6 | 2010-07-20 15:19:49 -0700 | [diff] [blame] | 274 | 	u32 agp_aper_order = 0; | 
| Yinghai Lu | f3eee54 | 2009-12-14 11:52:15 +0900 | [diff] [blame] | 275 | 	int i, fix, slot, valid_agp = 0; | 
| Yinghai Lu | aaf2304 | 2008-01-30 13:33:09 +0100 | [diff] [blame] | 276 | 	u32 ctl; | 
 | 277 | 	u32 aper_size = 0, aper_order = 0, last_aper_order = 0; | 
 | 278 | 	u64 aper_base = 0, last_aper_base = 0; | 
| Pavel Machek | fa5b8a3 | 2008-05-26 20:40:47 +0200 | [diff] [blame] | 279 | 	int aper_enabled = 0, last_aper_enabled = 0, last_valid = 0; | 
| Yinghai Lu | aaf2304 | 2008-01-30 13:33:09 +0100 | [diff] [blame] | 280 |  | 
 | 281 | 	if (!early_pci_allowed()) | 
 | 282 | 		return; | 
 | 283 |  | 
| Pavel Machek | fa5b8a3 | 2008-05-26 20:40:47 +0200 | [diff] [blame] | 284 | 	/* This is mostly duplicate of iommu_hole_init */ | 
| Andi Kleen | fa10ba6 | 2010-07-20 15:19:49 -0700 | [diff] [blame] | 285 | 	search_agp_bridge(&agp_aper_order, &valid_agp); | 
| Yinghai Lu | f3eee54 | 2009-12-14 11:52:15 +0900 | [diff] [blame] | 286 |  | 
| Yinghai Lu | aaf2304 | 2008-01-30 13:33:09 +0100 | [diff] [blame] | 287 | 	fix = 0; | 
| Jan Beulich | 24d9b70 | 2011-01-10 16:20:23 +0000 | [diff] [blame] | 288 | 	for (i = 0; amd_nb_bus_dev_ranges[i].dev_limit; i++) { | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 289 | 		int bus; | 
 | 290 | 		int dev_base, dev_limit; | 
| Yinghai Lu | aaf2304 | 2008-01-30 13:33:09 +0100 | [diff] [blame] | 291 |  | 
| Jan Beulich | 24d9b70 | 2011-01-10 16:20:23 +0000 | [diff] [blame] | 292 | 		bus = amd_nb_bus_dev_ranges[i].bus; | 
 | 293 | 		dev_base = amd_nb_bus_dev_ranges[i].dev_base; | 
 | 294 | 		dev_limit = amd_nb_bus_dev_ranges[i].dev_limit; | 
| Yinghai Lu | aaf2304 | 2008-01-30 13:33:09 +0100 | [diff] [blame] | 295 |  | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 296 | 		for (slot = dev_base; slot < dev_limit; slot++) { | 
| Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 297 | 			if (!early_is_amd_nb(read_pci_config(bus, slot, 3, 0x00))) | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 298 | 				continue; | 
 | 299 |  | 
 | 300 | 			ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL); | 
| Borislav Petkov | 57ab43e | 2010-09-03 18:39:39 +0200 | [diff] [blame] | 301 | 			aper_enabled = ctl & GARTEN; | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 302 | 			aper_order = (ctl >> 1) & 7; | 
 | 303 | 			aper_size = (32 * 1024 * 1024) << aper_order; | 
 | 304 | 			aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff; | 
 | 305 | 			aper_base <<= 25; | 
 | 306 |  | 
| Pavel Machek | fa5b8a3 | 2008-05-26 20:40:47 +0200 | [diff] [blame] | 307 | 			if (last_valid) { | 
 | 308 | 				if ((aper_order != last_aper_order) || | 
 | 309 | 				    (aper_base != last_aper_base) || | 
 | 310 | 				    (aper_enabled != last_aper_enabled)) { | 
 | 311 | 					fix = 1; | 
 | 312 | 					break; | 
 | 313 | 				} | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 314 | 			} | 
| Pavel Machek | fa5b8a3 | 2008-05-26 20:40:47 +0200 | [diff] [blame] | 315 |  | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 316 | 			last_aper_order = aper_order; | 
 | 317 | 			last_aper_base = aper_base; | 
 | 318 | 			last_aper_enabled = aper_enabled; | 
| Pavel Machek | fa5b8a3 | 2008-05-26 20:40:47 +0200 | [diff] [blame] | 319 | 			last_valid = 1; | 
| Yinghai Lu | aaf2304 | 2008-01-30 13:33:09 +0100 | [diff] [blame] | 320 | 		} | 
| Yinghai Lu | aaf2304 | 2008-01-30 13:33:09 +0100 | [diff] [blame] | 321 | 	} | 
 | 322 |  | 
 | 323 | 	if (!fix && !aper_enabled) | 
 | 324 | 		return; | 
 | 325 |  | 
 | 326 | 	if (!aper_base || !aper_size || aper_base + aper_size > 0x100000000UL) | 
 | 327 | 		fix = 1; | 
 | 328 |  | 
 | 329 | 	if (gart_fix_e820 && !fix && aper_enabled) { | 
| Yinghai Lu | 0754557 | 2008-06-21 03:50:47 -0700 | [diff] [blame] | 330 | 		if (e820_any_mapped(aper_base, aper_base + aper_size, | 
 | 331 | 				    E820_RAM)) { | 
| Pavel Machek | 0abbc78 | 2008-05-20 16:27:17 +0200 | [diff] [blame] | 332 | 			/* reserve it, so we can reuse it in second kernel */ | 
| Yinghai Lu | aaf2304 | 2008-01-30 13:33:09 +0100 | [diff] [blame] | 333 | 			printk(KERN_INFO "update e820 for GART\n"); | 
| Yinghai Lu | d0be6bd | 2008-06-15 18:58:51 -0700 | [diff] [blame] | 334 | 			e820_add_region(aper_base, aper_size, E820_RESERVED); | 
| Yinghai Lu | aaf2304 | 2008-01-30 13:33:09 +0100 | [diff] [blame] | 335 | 			update_e820(); | 
 | 336 | 		} | 
| Yinghai Lu | aaf2304 | 2008-01-30 13:33:09 +0100 | [diff] [blame] | 337 | 	} | 
 | 338 |  | 
| Yinghai Lu | f3eee54 | 2009-12-14 11:52:15 +0900 | [diff] [blame] | 339 | 	if (valid_agp) | 
| Pavel Machek | 4f384f8 | 2008-05-26 21:17:30 +0200 | [diff] [blame] | 340 | 		return; | 
 | 341 |  | 
| Yinghai Lu | f3eee54 | 2009-12-14 11:52:15 +0900 | [diff] [blame] | 342 | 	/* disable them all at first */ | 
| Jan Beulich | 24d9b70 | 2011-01-10 16:20:23 +0000 | [diff] [blame] | 343 | 	for (i = 0; i < amd_nb_bus_dev_ranges[i].dev_limit; i++) { | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 344 | 		int bus; | 
 | 345 | 		int dev_base, dev_limit; | 
| Yinghai Lu | aaf2304 | 2008-01-30 13:33:09 +0100 | [diff] [blame] | 346 |  | 
| Jan Beulich | 24d9b70 | 2011-01-10 16:20:23 +0000 | [diff] [blame] | 347 | 		bus = amd_nb_bus_dev_ranges[i].bus; | 
 | 348 | 		dev_base = amd_nb_bus_dev_ranges[i].dev_base; | 
 | 349 | 		dev_limit = amd_nb_bus_dev_ranges[i].dev_limit; | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 350 |  | 
 | 351 | 		for (slot = dev_base; slot < dev_limit; slot++) { | 
| Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 352 | 			if (!early_is_amd_nb(read_pci_config(bus, slot, 3, 0x00))) | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 353 | 				continue; | 
 | 354 |  | 
 | 355 | 			ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL); | 
| Borislav Petkov | 57ab43e | 2010-09-03 18:39:39 +0200 | [diff] [blame] | 356 | 			ctl &= ~GARTEN; | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 357 | 			write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl); | 
 | 358 | 		} | 
| Yinghai Lu | aaf2304 | 2008-01-30 13:33:09 +0100 | [diff] [blame] | 359 | 	} | 
 | 360 |  | 
 | 361 | } | 
 | 362 |  | 
| Yinghai Lu | 8c9fd91a | 2008-04-13 18:42:31 -0700 | [diff] [blame] | 363 | static int __initdata printed_gart_size_msg; | 
 | 364 |  | 
| Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 365 | int __init gart_iommu_hole_init(void) | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 366 | { | 
| Yinghai Lu | 8c9fd91a | 2008-04-13 18:42:31 -0700 | [diff] [blame] | 367 | 	u32 agp_aper_base = 0, agp_aper_order = 0; | 
| Andi Kleen | 50895c5 | 2005-11-05 17:25:53 +0100 | [diff] [blame] | 368 | 	u32 aper_size, aper_alloc = 0, aper_order = 0, last_aper_order = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 369 | 	u64 aper_base, last_aper_base = 0; | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 370 | 	int fix, slot, valid_agp = 0; | 
 | 371 | 	int i, node; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 372 |  | 
| Joerg Roedel | 0440d4c | 2007-10-24 12:49:50 +0200 | [diff] [blame] | 373 | 	if (gart_iommu_aperture_disabled || !fix_aperture || | 
 | 374 | 	    !early_pci_allowed()) | 
| Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 375 | 		return -ENODEV; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 376 |  | 
| Dan Aloni | 753811d | 2007-07-21 17:11:36 +0200 | [diff] [blame] | 377 | 	printk(KERN_INFO  "Checking aperture...\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 378 |  | 
| Yinghai Lu | 8c9fd91a | 2008-04-13 18:42:31 -0700 | [diff] [blame] | 379 | 	if (!fallback_aper_force) | 
 | 380 | 		agp_aper_base = search_agp_bridge(&agp_aper_order, &valid_agp); | 
 | 381 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 382 | 	fix = 0; | 
| Yinghai Lu | 47db4c3 | 2008-01-30 13:33:18 +0100 | [diff] [blame] | 383 | 	node = 0; | 
| Jan Beulich | 24d9b70 | 2011-01-10 16:20:23 +0000 | [diff] [blame] | 384 | 	for (i = 0; i < amd_nb_bus_dev_ranges[i].dev_limit; i++) { | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 385 | 		int bus; | 
 | 386 | 		int dev_base, dev_limit; | 
| Joerg Roedel | 4b83873 | 2010-04-07 12:57:35 +0200 | [diff] [blame] | 387 | 		u32 ctl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 |  | 
| Jan Beulich | 24d9b70 | 2011-01-10 16:20:23 +0000 | [diff] [blame] | 389 | 		bus = amd_nb_bus_dev_ranges[i].bus; | 
 | 390 | 		dev_base = amd_nb_bus_dev_ranges[i].dev_base; | 
 | 391 | 		dev_limit = amd_nb_bus_dev_ranges[i].dev_limit; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 392 |  | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 393 | 		for (slot = dev_base; slot < dev_limit; slot++) { | 
| Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 394 | 			if (!early_is_amd_nb(read_pci_config(bus, slot, 3, 0x00))) | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 395 | 				continue; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 396 |  | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 397 | 			iommu_detected = 1; | 
 | 398 | 			gart_iommu_aperture = 1; | 
| FUJITA Tomonori | de95762 | 2009-11-10 19:46:14 +0900 | [diff] [blame] | 399 | 			x86_init.iommu.iommu_init = gart_iommu_init; | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 400 |  | 
| Joerg Roedel | 4b83873 | 2010-04-07 12:57:35 +0200 | [diff] [blame] | 401 | 			ctl = read_pci_config(bus, slot, 3, | 
 | 402 | 					      AMD64_GARTAPERTURECTL); | 
 | 403 |  | 
 | 404 | 			/* | 
 | 405 | 			 * Before we do anything else disable the GART. It may | 
 | 406 | 			 * still be enabled if we boot into a crash-kernel here. | 
 | 407 | 			 * Reconfiguring the GART while it is enabled could have | 
 | 408 | 			 * unknown side-effects. | 
 | 409 | 			 */ | 
 | 410 | 			ctl &= ~GARTEN; | 
 | 411 | 			write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl); | 
 | 412 |  | 
 | 413 | 			aper_order = (ctl >> 1) & 7; | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 414 | 			aper_size = (32 * 1024 * 1024) << aper_order; | 
 | 415 | 			aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff; | 
 | 416 | 			aper_base <<= 25; | 
 | 417 |  | 
 | 418 | 			printk(KERN_INFO "Node %d: aperture @ %Lx size %u MB\n", | 
 | 419 | 					node, aper_base, aper_size >> 20); | 
 | 420 | 			node++; | 
 | 421 |  | 
 | 422 | 			if (!aperture_valid(aper_base, aper_size, 64<<20)) { | 
 | 423 | 				if (valid_agp && agp_aper_base && | 
 | 424 | 				    agp_aper_base == aper_base && | 
 | 425 | 				    agp_aper_order == aper_order) { | 
 | 426 | 					/* the same between two setting from NB and agp */ | 
| Yinghai Lu | c987d12 | 2008-06-24 22:14:09 -0700 | [diff] [blame] | 427 | 					if (!no_iommu && | 
 | 428 | 					    max_pfn > MAX_DMA32_PFN && | 
 | 429 | 					    !printed_gart_size_msg) { | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 430 | 						printk(KERN_ERR "you are using iommu with agp, but GART size is less than 64M\n"); | 
 | 431 | 						printk(KERN_ERR "please increase GART size in your BIOS setup\n"); | 
 | 432 | 						printk(KERN_ERR "if BIOS doesn't have that option, contact your HW vendor!\n"); | 
 | 433 | 						printed_gart_size_msg = 1; | 
 | 434 | 					} | 
 | 435 | 				} else { | 
 | 436 | 					fix = 1; | 
 | 437 | 					goto out; | 
| Yinghai Lu | 8c9fd91a | 2008-04-13 18:42:31 -0700 | [diff] [blame] | 438 | 				} | 
| Yinghai Lu | 8c9fd91a | 2008-04-13 18:42:31 -0700 | [diff] [blame] | 439 | 			} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 440 |  | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 441 | 			if ((last_aper_order && aper_order != last_aper_order) || | 
 | 442 | 			    (last_aper_base && aper_base != last_aper_base)) { | 
 | 443 | 				fix = 1; | 
 | 444 | 				goto out; | 
 | 445 | 			} | 
 | 446 | 			last_aper_order = aper_order; | 
 | 447 | 			last_aper_base = aper_base; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 448 | 		} | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 449 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 450 |  | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 451 | out: | 
| Aaron Durbin | 56dd669 | 2006-09-26 10:52:40 +0200 | [diff] [blame] | 452 | 	if (!fix && !fallback_aper_force) { | 
 | 453 | 		if (last_aper_base) { | 
 | 454 | 			unsigned long n = (32 * 1024 * 1024) << last_aper_order; | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 455 |  | 
| Aaron Durbin | 56dd669 | 2006-09-26 10:52:40 +0200 | [diff] [blame] | 456 | 			insert_aperture_resource((u32)last_aper_base, n); | 
| Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 457 | 			return 1; | 
| Aaron Durbin | 56dd669 | 2006-09-26 10:52:40 +0200 | [diff] [blame] | 458 | 		} | 
| Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 459 | 		return 0; | 
| Aaron Durbin | 56dd669 | 2006-09-26 10:52:40 +0200 | [diff] [blame] | 460 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 461 |  | 
| Yinghai Lu | 8c9fd91a | 2008-04-13 18:42:31 -0700 | [diff] [blame] | 462 | 	if (!fallback_aper_force) { | 
 | 463 | 		aper_alloc = agp_aper_base; | 
 | 464 | 		aper_order = agp_aper_order; | 
 | 465 | 	} | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 466 |  | 
 | 467 | 	if (aper_alloc) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 468 | 		/* Got the aperture from the AGP bridge */ | 
| Yinghai Lu | c987d12 | 2008-06-24 22:14:09 -0700 | [diff] [blame] | 469 | 	} else if ((!no_iommu && max_pfn > MAX_DMA32_PFN) || | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 470 | 		   force_iommu || | 
 | 471 | 		   valid_agp || | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 472 | 		   fallback_aper_force) { | 
| Adam Jackson | 9b15684 | 2008-09-29 14:52:03 -0400 | [diff] [blame] | 473 | 		printk(KERN_INFO | 
| Ingo Molnar | 31183ba | 2008-01-30 13:30:10 +0100 | [diff] [blame] | 474 | 			"Your BIOS doesn't leave a aperture memory hole\n"); | 
| Adam Jackson | 9b15684 | 2008-09-29 14:52:03 -0400 | [diff] [blame] | 475 | 		printk(KERN_INFO | 
| Ingo Molnar | 31183ba | 2008-01-30 13:30:10 +0100 | [diff] [blame] | 476 | 			"Please enable the IOMMU option in the BIOS setup\n"); | 
| Adam Jackson | 9b15684 | 2008-09-29 14:52:03 -0400 | [diff] [blame] | 477 | 		printk(KERN_INFO | 
| Ingo Molnar | 31183ba | 2008-01-30 13:30:10 +0100 | [diff] [blame] | 478 | 			"This costs you %d MB of RAM\n", | 
 | 479 | 				32 << fallback_aper_order); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 480 |  | 
 | 481 | 		aper_order = fallback_aper_order; | 
 | 482 | 		aper_alloc = allocate_aperture(); | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 483 | 		if (!aper_alloc) { | 
 | 484 | 			/* | 
 | 485 | 			 * Could disable AGP and IOMMU here, but it's | 
 | 486 | 			 * probably not worth it. But the later users | 
 | 487 | 			 * cannot deal with bad apertures and turning | 
 | 488 | 			 * on the aperture over memory causes very | 
 | 489 | 			 * strange problems, so it's better to panic | 
 | 490 | 			 * early. | 
 | 491 | 			 */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 492 | 			panic("Not enough memory for aperture"); | 
 | 493 | 		} | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 494 | 	} else { | 
| Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 495 | 		return 0; | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 496 | 	} | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 497 |  | 
 | 498 | 	/* Fix up the north bridges */ | 
| Jan Beulich | 24d9b70 | 2011-01-10 16:20:23 +0000 | [diff] [blame] | 499 | 	for (i = 0; i < amd_nb_bus_dev_ranges[i].dev_limit; i++) { | 
| Borislav Petkov | 260133a | 2010-09-03 18:39:40 +0200 | [diff] [blame] | 500 | 		int bus, dev_base, dev_limit; | 
 | 501 |  | 
 | 502 | 		/* | 
 | 503 | 		 * Don't enable translation yet but enable GART IO and CPU | 
 | 504 | 		 * accesses and set DISTLBWALKPRB since GART table memory is UC. | 
 | 505 | 		 */ | 
| Joerg Roedel | c34151a | 2011-04-18 15:45:45 +0200 | [diff] [blame] | 506 | 		u32 ctl = aper_order << 1; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 507 |  | 
| Jan Beulich | 24d9b70 | 2011-01-10 16:20:23 +0000 | [diff] [blame] | 508 | 		bus = amd_nb_bus_dev_ranges[i].bus; | 
 | 509 | 		dev_base = amd_nb_bus_dev_ranges[i].dev_base; | 
 | 510 | 		dev_limit = amd_nb_bus_dev_ranges[i].dev_limit; | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 511 | 		for (slot = dev_base; slot < dev_limit; slot++) { | 
| Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 512 | 			if (!early_is_amd_nb(read_pci_config(bus, slot, 3, 0x00))) | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 513 | 				continue; | 
 | 514 |  | 
| Borislav Petkov | 260133a | 2010-09-03 18:39:40 +0200 | [diff] [blame] | 515 | 			write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl); | 
| Yinghai Lu | 55c0d72 | 2008-04-19 01:31:11 -0700 | [diff] [blame] | 516 | 			write_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE, aper_alloc >> 25); | 
 | 517 | 		} | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 518 | 	} | 
| Rafael J. Wysocki | 6703f6d | 2008-06-10 00:10:48 +0200 | [diff] [blame] | 519 |  | 
 | 520 | 	set_up_gart_resume(aper_order, aper_alloc); | 
| Konrad Rzeszutek Wilk | 480125b | 2010-08-26 13:57:57 -0400 | [diff] [blame] | 521 |  | 
 | 522 | 	return 1; | 
| Ingo Molnar | c140df9 | 2008-01-30 13:30:09 +0100 | [diff] [blame] | 523 | } |