blob: 4c5ff22d101ac631ce8ccdfb72415aa932eb4626 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Nicolas Kaiser9611c182010-10-06 14:23:22 +020012 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030024#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030026#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027
Avi Kivity3eeb3282010-01-21 15:31:48 +020028#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020029#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020030
Avi Kivity6aa8b732006-12-10 02:21:36 -080031/*
32 * Opcode effective-address decode tables.
33 * Note that we only emulate instructions that have at least one memory
34 * operand (excluding implicit stack references). We assume that stack
35 * references and instruction fetches will never occur in special memory
36 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
37 * not be handled.
38 */
39
40/* Operand sizes: 8-bit operands or specified/overridden size. */
Avi Kivityab85b12b2010-07-29 15:11:49 +030041#define ByteOp (1<<0) /* 8-bit operands. */
Avi Kivity6aa8b732006-12-10 02:21:36 -080042/* Destination operand type. */
Avi Kivityab85b12b2010-07-29 15:11:49 +030043#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
44#define DstReg (2<<1) /* Register operand. */
45#define DstMem (3<<1) /* Memory operand. */
46#define DstAcc (4<<1) /* Destination Accumulator */
47#define DstDI (5<<1) /* Destination is in ES:(E)DI */
48#define DstMem64 (6<<1) /* 64bit memory operand */
Wei Yongjun943858e2010-08-06 11:36:51 +080049#define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
Avi Kivityab85b12b2010-07-29 15:11:49 +030050#define DstMask (7<<1)
Avi Kivity6aa8b732006-12-10 02:21:36 -080051/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020052#define SrcNone (0<<4) /* No source operand. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020053#define SrcReg (1<<4) /* Register operand. */
54#define SrcMem (2<<4) /* Memory operand. */
55#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
56#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
57#define SrcImm (5<<4) /* Immediate operand. */
58#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010059#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030060#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf20f2009-05-18 16:13:45 +030061#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020062#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030063#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
64#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Wei Yongjun5d55f292010-07-07 17:43:35 +080065#define SrcAcc (0xd<<4) /* Source Accumulator */
Avi Kivityb250e602010-08-18 15:11:24 +030066#define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
Gleb Natapov341de7e2009-04-12 13:36:41 +030067#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080068/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030069#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080070/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030071#define Mov (1<<9)
72#define BitOp (1<<10)
73#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020074#define String (1<<12) /* String instruction (rep capable) */
75#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020076#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
77#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
Avi Kivity0d7cdee2011-03-29 11:34:38 +020078#define Prefix (1<<16) /* Instruction varies with 66/f2/f3 prefix */
Avi Kivity12537912011-03-29 11:41:27 +020079#define Sse (1<<17) /* SSE Vector instruction */
Joerg Roedel01de8b02011-04-04 12:39:31 +020080#define RMExt (1<<18) /* Opcode extension in ModRM r/m if mod == 3 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030081/* Misc flags */
Joerg Roedel8ea7d6a2011-04-04 12:39:26 +020082#define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
Avi Kivityd8671622011-02-01 16:32:03 +020083#define VendorSpecific (1<<22) /* Vendor specific instruction */
Avi Kivity5a506b12010-08-01 15:10:29 +030084#define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
Avi Kivity7f9b4b72010-08-01 14:46:54 +030085#define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
Avi Kivity047a4812010-07-26 14:37:47 +030086#define Undefined (1<<25) /* No Such Instruction */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020087#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020088#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030089#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010090/* Source 2 operand type */
91#define Src2None (0<<29)
92#define Src2CL (1<<29)
93#define Src2ImmByte (2<<29)
94#define Src2One (3<<29)
Avi Kivity7db41eb2010-08-18 19:25:28 +030095#define Src2Imm (4<<29)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010096#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080097
Avi Kivityd0e53322010-07-29 15:11:54 +030098#define X2(x...) x, x
99#define X3(x...) X2(x), x
100#define X4(x...) X2(x), X2(x)
101#define X5(x...) X4(x), x
102#define X6(x...) X4(x), X2(x)
103#define X7(x...) X4(x), X3(x)
104#define X8(x...) X4(x), X4(x)
105#define X16(x...) X8(x), X8(x)
Avi Kivity83babbc2010-07-26 14:37:39 +0300106
Avi Kivityd65b1de2010-07-29 15:11:35 +0300107struct opcode {
108 u32 flags;
Avi Kivityc4f035c2011-04-04 12:39:22 +0200109 u8 intercept;
Avi Kivity120df892010-07-29 15:11:39 +0300110 union {
Avi Kivityef65c882010-07-29 15:11:51 +0300111 int (*execute)(struct x86_emulate_ctxt *ctxt);
Avi Kivity120df892010-07-29 15:11:39 +0300112 struct opcode *group;
113 struct group_dual *gdual;
Avi Kivity0d7cdee2011-03-29 11:34:38 +0200114 struct gprefix *gprefix;
Avi Kivity120df892010-07-29 15:11:39 +0300115 } u;
Joerg Roedeld09beab2011-04-04 12:39:25 +0200116 int (*check_perm)(struct x86_emulate_ctxt *ctxt);
Avi Kivity120df892010-07-29 15:11:39 +0300117};
118
119struct group_dual {
120 struct opcode mod012[8];
121 struct opcode mod3[8];
Avi Kivityd65b1de2010-07-29 15:11:35 +0300122};
123
Avi Kivity0d7cdee2011-03-29 11:34:38 +0200124struct gprefix {
125 struct opcode pfx_no;
126 struct opcode pfx_66;
127 struct opcode pfx_f2;
128 struct opcode pfx_f3;
129};
130
Avi Kivity6aa8b732006-12-10 02:21:36 -0800131/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200132#define EFLG_ID (1<<21)
133#define EFLG_VIP (1<<20)
134#define EFLG_VIF (1<<19)
135#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200136#define EFLG_VM (1<<17)
137#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200138#define EFLG_IOPL (3<<12)
139#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800140#define EFLG_OF (1<<11)
141#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200142#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200143#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800144#define EFLG_SF (1<<7)
145#define EFLG_ZF (1<<6)
146#define EFLG_AF (1<<4)
147#define EFLG_PF (1<<2)
148#define EFLG_CF (1<<0)
149
Mohammed Gamal62bd4302010-07-28 12:38:40 +0300150#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
151#define EFLG_RESERVED_ONE_MASK 2
152
Avi Kivity6aa8b732006-12-10 02:21:36 -0800153/*
154 * Instruction emulation:
155 * Most instructions are emulated directly via a fragment of inline assembly
156 * code. This allows us to save/restore EFLAGS and thus very easily pick up
157 * any modified flags.
158 */
159
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800160#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800161#define _LO32 "k" /* force 32-bit operand */
162#define _STK "%%rsp" /* stack pointer */
163#elif defined(__i386__)
164#define _LO32 "" /* force 32-bit operand */
165#define _STK "%%esp" /* stack pointer */
166#endif
167
168/*
169 * These EFLAGS bits are restored from saved value during emulation, and
170 * any changes are written back to the saved value after emulation.
171 */
172#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
173
174/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200175#define _PRE_EFLAGS(_sav, _msk, _tmp) \
176 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
177 "movl %"_sav",%"_LO32 _tmp"; " \
178 "push %"_tmp"; " \
179 "push %"_tmp"; " \
180 "movl %"_msk",%"_LO32 _tmp"; " \
181 "andl %"_LO32 _tmp",("_STK"); " \
182 "pushf; " \
183 "notl %"_LO32 _tmp"; " \
184 "andl %"_LO32 _tmp",("_STK"); " \
185 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
186 "pop %"_tmp"; " \
187 "orl %"_LO32 _tmp",("_STK"); " \
188 "popf; " \
189 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800190
191/* After executing instruction: write-back necessary bits in EFLAGS. */
192#define _POST_EFLAGS(_sav, _msk, _tmp) \
193 /* _sav |= EFLAGS & _msk; */ \
194 "pushf; " \
195 "pop %"_tmp"; " \
196 "andl %"_msk",%"_LO32 _tmp"; " \
197 "orl %"_LO32 _tmp",%"_sav"; "
198
Avi Kivitydda96d82008-11-26 15:14:10 +0200199#ifdef CONFIG_X86_64
200#define ON64(x) x
201#else
202#define ON64(x)
203#endif
204
Avi Kivityb3b3d252010-08-16 17:49:52 +0300205#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200206 do { \
207 __asm__ __volatile__ ( \
208 _PRE_EFLAGS("0", "4", "2") \
209 _op _suffix " %"_x"3,%1; " \
210 _POST_EFLAGS("0", "4", "2") \
Avi Kivityfb2c2642010-08-16 17:50:56 +0300211 : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
Avi Kivity6b7ad612008-11-26 15:30:45 +0200212 "=&r" (_tmp) \
213 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200214 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200215
216
Avi Kivity6aa8b732006-12-10 02:21:36 -0800217/* Raw emulation: instruction has two explicit operands. */
218#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200219 do { \
220 unsigned long _tmp; \
221 \
222 switch ((_dst).bytes) { \
223 case 2: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300224 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
Avi Kivity6b7ad612008-11-26 15:30:45 +0200225 break; \
226 case 4: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300227 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
Avi Kivity6b7ad612008-11-26 15:30:45 +0200228 break; \
229 case 8: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300230 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200231 break; \
232 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800233 } while (0)
234
235#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
236 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200237 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400238 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800239 case 1: \
Avi Kivityb3b3d252010-08-16 17:49:52 +0300240 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800241 break; \
242 default: \
243 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
244 _wx, _wy, _lx, _ly, _qx, _qy); \
245 break; \
246 } \
247 } while (0)
248
249/* Source operand is byte-sized and may be restricted to just %cl. */
250#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
251 __emulate_2op(_op, _src, _dst, _eflags, \
252 "b", "c", "b", "c", "b", "c", "b", "c")
253
254/* Source operand is byte, word, long or quad sized. */
255#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
256 __emulate_2op(_op, _src, _dst, _eflags, \
257 "b", "q", "w", "r", _LO32, "r", "", "r")
258
259/* Source operand is word, long or quad sized. */
260#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
261 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
262 "w", "r", _LO32, "r", "", "r")
263
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100264/* Instruction has three operands and one operand is stored in ECX register */
265#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
266 do { \
267 unsigned long _tmp; \
268 _type _clv = (_cl).val; \
269 _type _srcv = (_src).val; \
270 _type _dstv = (_dst).val; \
271 \
272 __asm__ __volatile__ ( \
273 _PRE_EFLAGS("0", "5", "2") \
274 _op _suffix " %4,%1 \n" \
275 _POST_EFLAGS("0", "5", "2") \
276 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
277 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
278 ); \
279 \
280 (_cl).val = (unsigned long) _clv; \
281 (_src).val = (unsigned long) _srcv; \
282 (_dst).val = (unsigned long) _dstv; \
283 } while (0)
284
285#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
286 do { \
287 switch ((_dst).bytes) { \
288 case 2: \
289 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
290 "w", unsigned short); \
291 break; \
292 case 4: \
293 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
294 "l", unsigned int); \
295 break; \
296 case 8: \
297 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
298 "q", unsigned long)); \
299 break; \
300 } \
301 } while (0)
302
Avi Kivitydda96d82008-11-26 15:14:10 +0200303#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800304 do { \
305 unsigned long _tmp; \
306 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200307 __asm__ __volatile__ ( \
308 _PRE_EFLAGS("0", "3", "2") \
309 _op _suffix " %1; " \
310 _POST_EFLAGS("0", "3", "2") \
311 : "=m" (_eflags), "+m" ((_dst).val), \
312 "=&r" (_tmp) \
313 : "i" (EFLAGS_MASK)); \
314 } while (0)
315
316/* Instruction has only one explicit operand (no source operand). */
317#define emulate_1op(_op, _dst, _eflags) \
318 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400319 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200320 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
321 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
322 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
323 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800324 } \
325 } while (0)
326
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +0300327#define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
328 do { \
329 unsigned long _tmp; \
330 \
331 __asm__ __volatile__ ( \
332 _PRE_EFLAGS("0", "4", "1") \
333 _op _suffix " %5; " \
334 _POST_EFLAGS("0", "4", "1") \
335 : "=m" (_eflags), "=&r" (_tmp), \
336 "+a" (_rax), "+d" (_rdx) \
337 : "i" (EFLAGS_MASK), "m" ((_src).val), \
338 "a" (_rax), "d" (_rdx)); \
339 } while (0)
340
Avi Kivityf6b35972010-08-26 11:59:00 +0300341#define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
342 do { \
343 unsigned long _tmp; \
344 \
345 __asm__ __volatile__ ( \
346 _PRE_EFLAGS("0", "5", "1") \
347 "1: \n\t" \
348 _op _suffix " %6; " \
349 "2: \n\t" \
350 _POST_EFLAGS("0", "5", "1") \
351 ".pushsection .fixup,\"ax\" \n\t" \
352 "3: movb $1, %4 \n\t" \
353 "jmp 2b \n\t" \
354 ".popsection \n\t" \
355 _ASM_EXTABLE(1b, 3b) \
356 : "=m" (_eflags), "=&r" (_tmp), \
357 "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
358 : "i" (EFLAGS_MASK), "m" ((_src).val), \
359 "a" (_rax), "d" (_rdx)); \
360 } while (0)
361
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +0300362/* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
363#define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
364 do { \
365 switch((_src).bytes) { \
366 case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
367 case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
368 case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
369 case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
370 } \
371 } while (0)
372
Avi Kivityf6b35972010-08-26 11:59:00 +0300373#define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
374 do { \
375 switch((_src).bytes) { \
376 case 1: \
377 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
378 _eflags, "b", _ex); \
379 break; \
380 case 2: \
381 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
382 _eflags, "w", _ex); \
383 break; \
384 case 4: \
385 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
386 _eflags, "l", _ex); \
387 break; \
388 case 8: ON64( \
389 __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
390 _eflags, "q", _ex)); \
391 break; \
392 } \
393 } while (0)
394
Avi Kivity6aa8b732006-12-10 02:21:36 -0800395/* Fetch next part of the instruction being emulated. */
396#define insn_fetch(_type, _size, _eip) \
397({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200398 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200399 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800400 goto done; \
401 (_eip) += (_size); \
402 (_type)_x; \
403})
404
Gleb Natapov414e6272010-04-28 19:15:26 +0300405#define insn_fetch_arr(_arr, _size, _eip) \
406({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
407 if (rc != X86EMUL_CONTINUE) \
408 goto done; \
409 (_eip) += (_size); \
410})
411
Joerg Roedel8a76d7f2011-04-04 12:39:27 +0200412static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
413 enum x86_intercept intercept,
414 enum x86_intercept_stage stage)
415{
416 struct x86_instruction_info info = {
417 .intercept = intercept,
418 .rep_prefix = ctxt->decode.rep_prefix,
419 .modrm_mod = ctxt->decode.modrm_mod,
420 .modrm_reg = ctxt->decode.modrm_reg,
421 .modrm_rm = ctxt->decode.modrm_rm,
422 .src_val = ctxt->decode.src.val64,
423 .src_bytes = ctxt->decode.src.bytes,
424 .dst_bytes = ctxt->decode.dst.bytes,
425 .ad_bytes = ctxt->decode.ad_bytes,
426 .next_rip = ctxt->eip,
427 };
428
429 return ctxt->ops->intercept(ctxt->vcpu, &info, stage);
430}
431
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800432static inline unsigned long ad_mask(struct decode_cache *c)
433{
434 return (1UL << (c->ad_bytes << 3)) - 1;
435}
436
Avi Kivity6aa8b732006-12-10 02:21:36 -0800437/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800438static inline unsigned long
439address_mask(struct decode_cache *c, unsigned long reg)
440{
441 if (c->ad_bytes == sizeof(unsigned long))
442 return reg;
443 else
444 return reg & ad_mask(c);
445}
446
447static inline unsigned long
Avi Kivity90de84f2010-11-17 15:28:21 +0200448register_address(struct decode_cache *c, unsigned long reg)
Harvey Harrisone4706772008-02-19 07:40:38 -0800449{
Avi Kivity90de84f2010-11-17 15:28:21 +0200450 return address_mask(c, reg);
Harvey Harrisone4706772008-02-19 07:40:38 -0800451}
452
Harvey Harrison7a9572752008-02-19 07:40:41 -0800453static inline void
454register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
455{
456 if (c->ad_bytes == sizeof(unsigned long))
457 *reg += inc;
458 else
459 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
460}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800461
Harvey Harrison7a9572752008-02-19 07:40:41 -0800462static inline void jmp_rel(struct decode_cache *c, int rel)
463{
464 register_address_increment(c, &c->eip, rel);
465}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300466
Avi Kivity56697682011-04-03 14:08:51 +0300467static u32 desc_limit_scaled(struct desc_struct *desc)
468{
469 u32 limit = get_desc_limit(desc);
470
471 return desc->g ? (limit << 12) | 0xfff : limit;
472}
473
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300474static void set_seg_override(struct decode_cache *c, int seg)
475{
476 c->has_seg_override = true;
477 c->seg_override = seg;
478}
479
Gleb Natapov79168fd2010-04-28 19:15:30 +0300480static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
481 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300482{
483 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
484 return 0;
485
Gleb Natapov79168fd2010-04-28 19:15:30 +0300486 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300487}
488
Avi Kivity90de84f2010-11-17 15:28:21 +0200489static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
490 struct x86_emulate_ops *ops,
491 struct decode_cache *c)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300492{
493 if (!c->has_seg_override)
494 return 0;
495
Avi Kivity90de84f2010-11-17 15:28:21 +0200496 return c->seg_override;
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300497}
498
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200499static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
500 u32 error, bool valid)
Gleb Natapov54b84862010-04-28 19:15:44 +0300501{
Avi Kivityda9cb572010-11-22 17:53:21 +0200502 ctxt->exception.vector = vec;
503 ctxt->exception.error_code = error;
504 ctxt->exception.error_code_valid = valid;
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200505 return X86EMUL_PROPAGATE_FAULT;
Gleb Natapov54b84862010-04-28 19:15:44 +0300506}
507
Joerg Roedel3b88e412011-04-04 12:39:29 +0200508static int emulate_db(struct x86_emulate_ctxt *ctxt)
509{
510 return emulate_exception(ctxt, DB_VECTOR, 0, false);
511}
512
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200513static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
Gleb Natapov54b84862010-04-28 19:15:44 +0300514{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200515 return emulate_exception(ctxt, GP_VECTOR, err, true);
Gleb Natapov54b84862010-04-28 19:15:44 +0300516}
517
Avi Kivity618ff152011-04-03 12:32:09 +0300518static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
519{
520 return emulate_exception(ctxt, SS_VECTOR, err, true);
521}
522
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200523static int emulate_ud(struct x86_emulate_ctxt *ctxt)
Gleb Natapov54b84862010-04-28 19:15:44 +0300524{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200525 return emulate_exception(ctxt, UD_VECTOR, 0, false);
Gleb Natapov54b84862010-04-28 19:15:44 +0300526}
527
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200528static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
Gleb Natapov54b84862010-04-28 19:15:44 +0300529{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200530 return emulate_exception(ctxt, TS_VECTOR, err, true);
Gleb Natapov54b84862010-04-28 19:15:44 +0300531}
532
Avi Kivity34d1f492010-08-26 11:59:01 +0300533static int emulate_de(struct x86_emulate_ctxt *ctxt)
534{
Avi Kivity35d3d4a2010-11-22 17:53:25 +0200535 return emulate_exception(ctxt, DE_VECTOR, 0, false);
Avi Kivity34d1f492010-08-26 11:59:01 +0300536}
537
Avi Kivity12537912011-03-29 11:41:27 +0200538static int emulate_nm(struct x86_emulate_ctxt *ctxt)
539{
540 return emulate_exception(ctxt, NM_VECTOR, 0, false);
541}
542
Avi Kivity52fd8b42011-04-03 12:33:12 +0300543static int linearize(struct x86_emulate_ctxt *ctxt,
544 struct segmented_address addr,
545 unsigned size, bool write,
546 ulong *linear)
547{
548 struct decode_cache *c = &ctxt->decode;
Avi Kivity618ff152011-04-03 12:32:09 +0300549 struct desc_struct desc;
550 bool usable;
Avi Kivity52fd8b42011-04-03 12:33:12 +0300551 ulong la;
Avi Kivity618ff152011-04-03 12:32:09 +0300552 u32 lim;
553 unsigned cpl, rpl;
Avi Kivity52fd8b42011-04-03 12:33:12 +0300554
555 la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
Avi Kivity618ff152011-04-03 12:32:09 +0300556 switch (ctxt->mode) {
557 case X86EMUL_MODE_REAL:
558 break;
559 case X86EMUL_MODE_PROT64:
560 if (((signed long)la << 16) >> 16 != la)
561 return emulate_gp(ctxt, 0);
562 break;
563 default:
564 usable = ctxt->ops->get_cached_descriptor(&desc, NULL, addr.seg,
565 ctxt->vcpu);
566 if (!usable)
567 goto bad;
568 /* code segment or read-only data segment */
569 if (((desc.type & 8) || !(desc.type & 2)) && write)
570 goto bad;
571 /* unreadable code segment */
572 if ((desc.type & 8) && !(desc.type & 2))
573 goto bad;
574 lim = desc_limit_scaled(&desc);
575 if ((desc.type & 8) || !(desc.type & 4)) {
576 /* expand-up segment */
577 if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
578 goto bad;
579 } else {
580 /* exapand-down segment */
581 if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
582 goto bad;
583 lim = desc.d ? 0xffffffff : 0xffff;
584 if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
585 goto bad;
586 }
587 cpl = ctxt->ops->cpl(ctxt->vcpu);
588 rpl = ctxt->ops->get_segment_selector(addr.seg, ctxt->vcpu) & 3;
589 cpl = max(cpl, rpl);
590 if (!(desc.type & 8)) {
591 /* data segment */
592 if (cpl > desc.dpl)
593 goto bad;
594 } else if ((desc.type & 8) && !(desc.type & 4)) {
595 /* nonconforming code segment */
596 if (cpl != desc.dpl)
597 goto bad;
598 } else if ((desc.type & 8) && (desc.type & 4)) {
599 /* conforming code segment */
600 if (cpl < desc.dpl)
601 goto bad;
602 }
603 break;
604 }
Avi Kivity52fd8b42011-04-03 12:33:12 +0300605 if (c->ad_bytes != 8)
606 la &= (u32)-1;
607 *linear = la;
608 return X86EMUL_CONTINUE;
Avi Kivity618ff152011-04-03 12:32:09 +0300609bad:
610 if (addr.seg == VCPU_SREG_SS)
611 return emulate_ss(ctxt, addr.seg);
612 else
613 return emulate_gp(ctxt, addr.seg);
Avi Kivity52fd8b42011-04-03 12:33:12 +0300614}
615
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200616static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
617 struct segmented_address addr,
618 void *data,
619 unsigned size)
620{
Avi Kivity9fa088f2011-03-31 18:54:30 +0200621 int rc;
622 ulong linear;
623
Avi Kivity83b87952011-04-03 11:31:19 +0300624 rc = linearize(ctxt, addr, size, false, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +0200625 if (rc != X86EMUL_CONTINUE)
626 return rc;
627 return ctxt->ops->read_std(linear, data, size, ctxt->vcpu,
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200628 &ctxt->exception);
629}
630
Avi Kivity62266862007-11-20 13:15:52 +0200631static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
632 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300633 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200634{
635 struct fetch_cache *fc = &ctxt->decode.fetch;
636 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300637 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200638
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300639 if (eip == fc->end) {
Nelson Elhage0521e4c2011-04-13 11:44:13 -0400640 unsigned long linear = eip + ctxt->cs_base;
641 if (ctxt->mode != X86EMUL_MODE_PROT64)
642 linear &= (u32)-1;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300643 cur_size = fc->end - fc->start;
644 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
Nelson Elhage0521e4c2011-04-13 11:44:13 -0400645 rc = ops->fetch(linear, fc->data + cur_size,
Avi Kivitybcc55cb2010-11-22 17:53:22 +0200646 size, ctxt->vcpu, &ctxt->exception);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900647 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200648 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300649 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200650 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300651 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900652 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200653}
654
655static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
656 struct x86_emulate_ops *ops,
657 unsigned long eip, void *dest, unsigned size)
658{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900659 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200660
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200661 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200662 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200663 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200664 while (size--) {
665 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900666 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200667 return rc;
668 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900669 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200670}
671
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000672/*
673 * Given the 'reg' portion of a ModRM byte, and a register block, return a
674 * pointer into the block that addresses the relevant register.
675 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
676 */
677static void *decode_register(u8 modrm_reg, unsigned long *regs,
678 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800679{
680 void *p;
681
682 p = &regs[modrm_reg];
683 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
684 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
685 return p;
686}
687
688static int read_descriptor(struct x86_emulate_ctxt *ctxt,
689 struct x86_emulate_ops *ops,
Avi Kivity90de84f2010-11-17 15:28:21 +0200690 struct segmented_address addr,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800691 u16 *size, unsigned long *address, int op_bytes)
692{
693 int rc;
694
695 if (op_bytes == 2)
696 op_bytes = 3;
697 *address = 0;
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200698 rc = segmented_read_std(ctxt, addr, size, 2);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900699 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800700 return rc;
Avi Kivity30b31ab2010-11-17 15:28:22 +0200701 addr.ea += 2;
Avi Kivity3ca3ac42011-03-31 16:52:26 +0200702 rc = segmented_read_std(ctxt, addr, address, op_bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800703 return rc;
704}
705
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300706static int test_cc(unsigned int condition, unsigned int flags)
707{
708 int rc = 0;
709
710 switch ((condition & 15) >> 1) {
711 case 0: /* o */
712 rc |= (flags & EFLG_OF);
713 break;
714 case 1: /* b/c/nae */
715 rc |= (flags & EFLG_CF);
716 break;
717 case 2: /* z/e */
718 rc |= (flags & EFLG_ZF);
719 break;
720 case 3: /* be/na */
721 rc |= (flags & (EFLG_CF|EFLG_ZF));
722 break;
723 case 4: /* s */
724 rc |= (flags & EFLG_SF);
725 break;
726 case 5: /* p/pe */
727 rc |= (flags & EFLG_PF);
728 break;
729 case 7: /* le/ng */
730 rc |= (flags & EFLG_ZF);
731 /* fall through */
732 case 6: /* l/nge */
733 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
734 break;
735 }
736
737 /* Odd condition identifiers (lsb == 1) have inverted sense. */
738 return (!!rc ^ (condition & 1));
739}
740
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300741static void fetch_register_operand(struct operand *op)
742{
743 switch (op->bytes) {
744 case 1:
745 op->val = *(u8 *)op->addr.reg;
746 break;
747 case 2:
748 op->val = *(u16 *)op->addr.reg;
749 break;
750 case 4:
751 op->val = *(u32 *)op->addr.reg;
752 break;
753 case 8:
754 op->val = *(u64 *)op->addr.reg;
755 break;
756 }
757}
758
Avi Kivity12537912011-03-29 11:41:27 +0200759static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
760{
761 ctxt->ops->get_fpu(ctxt);
762 switch (reg) {
763 case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
764 case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
765 case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
766 case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
767 case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
768 case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
769 case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
770 case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
771#ifdef CONFIG_X86_64
772 case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
773 case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
774 case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
775 case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
776 case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
777 case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
778 case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
779 case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
780#endif
781 default: BUG();
782 }
783 ctxt->ops->put_fpu(ctxt);
784}
785
786static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
787 int reg)
788{
789 ctxt->ops->get_fpu(ctxt);
790 switch (reg) {
791 case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
792 case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
793 case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
794 case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
795 case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
796 case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
797 case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
798 case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
799#ifdef CONFIG_X86_64
800 case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
801 case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
802 case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
803 case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
804 case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
805 case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
806 case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
807 case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
808#endif
809 default: BUG();
810 }
811 ctxt->ops->put_fpu(ctxt);
812}
813
814static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
815 struct operand *op,
Avi Kivity3c118e22007-10-31 10:27:04 +0200816 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200817 int inhibit_bytereg)
818{
Avi Kivity33615aa2007-10-31 11:15:56 +0200819 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200820 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200821
822 if (!(c->d & ModRM))
823 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity12537912011-03-29 11:41:27 +0200824
825 if (c->d & Sse) {
826 op->type = OP_XMM;
827 op->bytes = 16;
828 op->addr.xmm = reg;
829 read_sse_reg(ctxt, &op->vec_val, reg);
830 return;
831 }
832
Avi Kivity3c118e22007-10-31 10:27:04 +0200833 op->type = OP_REG;
834 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300835 op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200836 op->bytes = 1;
837 } else {
Avi Kivity1a6440aef2010-08-01 12:35:10 +0300838 op->addr.reg = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200839 op->bytes = c->op_bytes;
Avi Kivity3c118e22007-10-31 10:27:04 +0200840 }
Avi Kivity91ff3cb2010-08-01 12:53:09 +0300841 fetch_register_operand(op);
Avi Kivity3c118e22007-10-31 10:27:04 +0200842 op->orig_val = op->val;
843}
844
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200845static int decode_modrm(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300846 struct x86_emulate_ops *ops,
847 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200848{
849 struct decode_cache *c = &ctxt->decode;
850 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700851 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900852 int rc = X86EMUL_CONTINUE;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300853 ulong modrm_ea = 0;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200854
855 if (c->rex_prefix) {
856 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
857 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
858 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
859 }
860
861 c->modrm = insn_fetch(u8, 1, c->eip);
862 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
863 c->modrm_reg |= (c->modrm & 0x38) >> 3;
864 c->modrm_rm |= (c->modrm & 0x07);
Avi Kivity09ee57c2010-08-01 12:07:29 +0300865 c->modrm_seg = VCPU_SREG_DS;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200866
867 if (c->modrm_mod == 3) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300868 op->type = OP_REG;
869 op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
870 op->addr.reg = decode_register(c->modrm_rm,
Avi Kivity107d6d22008-05-05 14:58:26 +0300871 c->regs, c->d & ByteOp);
Avi Kivity12537912011-03-29 11:41:27 +0200872 if (c->d & Sse) {
873 op->type = OP_XMM;
874 op->bytes = 16;
875 op->addr.xmm = c->modrm_rm;
876 read_sse_reg(ctxt, &op->vec_val, c->modrm_rm);
877 return rc;
878 }
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300879 fetch_register_operand(op);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200880 return rc;
881 }
882
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300883 op->type = OP_MEM;
884
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200885 if (c->ad_bytes == 2) {
886 unsigned bx = c->regs[VCPU_REGS_RBX];
887 unsigned bp = c->regs[VCPU_REGS_RBP];
888 unsigned si = c->regs[VCPU_REGS_RSI];
889 unsigned di = c->regs[VCPU_REGS_RDI];
890
891 /* 16-bit ModR/M decode. */
892 switch (c->modrm_mod) {
893 case 0:
894 if (c->modrm_rm == 6)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300895 modrm_ea += insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200896 break;
897 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300898 modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200899 break;
900 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300901 modrm_ea += insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200902 break;
903 }
904 switch (c->modrm_rm) {
905 case 0:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300906 modrm_ea += bx + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200907 break;
908 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300909 modrm_ea += bx + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200910 break;
911 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300912 modrm_ea += bp + si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200913 break;
914 case 3:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300915 modrm_ea += bp + di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200916 break;
917 case 4:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300918 modrm_ea += si;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200919 break;
920 case 5:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300921 modrm_ea += di;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200922 break;
923 case 6:
924 if (c->modrm_mod != 0)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300925 modrm_ea += bp;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200926 break;
927 case 7:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300928 modrm_ea += bx;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200929 break;
930 }
931 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
932 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity09ee57c2010-08-01 12:07:29 +0300933 c->modrm_seg = VCPU_SREG_SS;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300934 modrm_ea = (u16)modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200935 } else {
936 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700937 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200938 sib = insn_fetch(u8, 1, c->eip);
939 index_reg |= (sib >> 3) & 7;
940 base_reg |= sib & 7;
941 scale = sib >> 6;
942
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700943 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300944 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700945 else
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300946 modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700947 if (index_reg != 4)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300948 modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700949 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
950 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700951 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700952 } else
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300953 modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200954 switch (c->modrm_mod) {
955 case 0:
956 if (c->modrm_rm == 5)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300957 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200958 break;
959 case 1:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300960 modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200961 break;
962 case 2:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300963 modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200964 break;
965 }
966 }
Avi Kivity90de84f2010-11-17 15:28:21 +0200967 op->addr.mem.ea = modrm_ea;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200968done:
969 return rc;
970}
971
972static int decode_abs(struct x86_emulate_ctxt *ctxt,
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300973 struct x86_emulate_ops *ops,
974 struct operand *op)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200975{
976 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900977 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200978
Avi Kivity2dbd0dd2010-08-01 15:40:19 +0300979 op->type = OP_MEM;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200980 switch (c->ad_bytes) {
981 case 2:
Avi Kivity90de84f2010-11-17 15:28:21 +0200982 op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200983 break;
984 case 4:
Avi Kivity90de84f2010-11-17 15:28:21 +0200985 op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200986 break;
987 case 8:
Avi Kivity90de84f2010-11-17 15:28:21 +0200988 op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200989 break;
990 }
991done:
992 return rc;
993}
994
Wei Yongjun35c843c2010-08-09 11:34:56 +0800995static void fetch_bit_operand(struct decode_cache *c)
996{
Sheng Yang7129eec2010-09-28 16:33:32 +0800997 long sv = 0, mask;
Wei Yongjun35c843c2010-08-09 11:34:56 +0800998
Wei Yongjun3885f182010-08-09 11:37:37 +0800999 if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
Wei Yongjun35c843c2010-08-09 11:34:56 +08001000 mask = ~(c->dst.bytes * 8 - 1);
1001
1002 if (c->src.bytes == 2)
1003 sv = (s16)c->src.val & (s16)mask;
1004 else if (c->src.bytes == 4)
1005 sv = (s32)c->src.val & (s32)mask;
1006
Avi Kivity90de84f2010-11-17 15:28:21 +02001007 c->dst.addr.mem.ea += (sv >> 3);
Wei Yongjun35c843c2010-08-09 11:34:56 +08001008 }
Wei Yongjunba7ff2b2010-08-09 11:39:14 +08001009
1010 /* only subword offset */
1011 c->src.val &= (c->dst.bytes << 3) - 1;
Wei Yongjun35c843c2010-08-09 11:34:56 +08001012}
1013
Gleb Natapov9de41572010-04-28 19:15:22 +03001014static int read_emulated(struct x86_emulate_ctxt *ctxt,
1015 struct x86_emulate_ops *ops,
1016 unsigned long addr, void *dest, unsigned size)
1017{
1018 int rc;
1019 struct read_cache *mc = &ctxt->decode.mem_read;
1020
1021 while (size) {
1022 int n = min(size, 8u);
1023 size -= n;
1024 if (mc->pos < mc->end)
1025 goto read_cached;
1026
Avi Kivitybcc55cb2010-11-22 17:53:22 +02001027 rc = ops->read_emulated(addr, mc->data + mc->end, n,
1028 &ctxt->exception, ctxt->vcpu);
Gleb Natapov9de41572010-04-28 19:15:22 +03001029 if (rc != X86EMUL_CONTINUE)
1030 return rc;
1031 mc->end += n;
1032
1033 read_cached:
1034 memcpy(dest, mc->data + mc->pos, n);
1035 mc->pos += n;
1036 dest += n;
1037 addr += n;
1038 }
1039 return X86EMUL_CONTINUE;
1040}
1041
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001042static int segmented_read(struct x86_emulate_ctxt *ctxt,
1043 struct segmented_address addr,
1044 void *data,
1045 unsigned size)
1046{
Avi Kivity9fa088f2011-03-31 18:54:30 +02001047 int rc;
1048 ulong linear;
1049
Avi Kivity83b87952011-04-03 11:31:19 +03001050 rc = linearize(ctxt, addr, size, false, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02001051 if (rc != X86EMUL_CONTINUE)
1052 return rc;
1053 return read_emulated(ctxt, ctxt->ops, linear, data, size);
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001054}
1055
1056static int segmented_write(struct x86_emulate_ctxt *ctxt,
1057 struct segmented_address addr,
1058 const void *data,
1059 unsigned size)
1060{
Avi Kivity9fa088f2011-03-31 18:54:30 +02001061 int rc;
1062 ulong linear;
1063
Avi Kivity83b87952011-04-03 11:31:19 +03001064 rc = linearize(ctxt, addr, size, true, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02001065 if (rc != X86EMUL_CONTINUE)
1066 return rc;
1067 return ctxt->ops->write_emulated(linear, data, size,
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001068 &ctxt->exception, ctxt->vcpu);
1069}
1070
1071static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
1072 struct segmented_address addr,
1073 const void *orig_data, const void *data,
1074 unsigned size)
1075{
Avi Kivity9fa088f2011-03-31 18:54:30 +02001076 int rc;
1077 ulong linear;
1078
Avi Kivity83b87952011-04-03 11:31:19 +03001079 rc = linearize(ctxt, addr, size, true, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02001080 if (rc != X86EMUL_CONTINUE)
1081 return rc;
1082 return ctxt->ops->cmpxchg_emulated(linear, orig_data, data,
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001083 size, &ctxt->exception, ctxt->vcpu);
1084}
1085
Gleb Natapov7b262e92010-03-18 15:20:27 +02001086static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1087 struct x86_emulate_ops *ops,
1088 unsigned int size, unsigned short port,
1089 void *dest)
1090{
1091 struct read_cache *rc = &ctxt->decode.io_read;
1092
1093 if (rc->pos == rc->end) { /* refill pio read ahead */
1094 struct decode_cache *c = &ctxt->decode;
1095 unsigned int in_page, n;
1096 unsigned int count = c->rep_prefix ?
1097 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
1098 in_page = (ctxt->eflags & EFLG_DF) ?
1099 offset_in_page(c->regs[VCPU_REGS_RDI]) :
1100 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
1101 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1102 count);
1103 if (n == 0)
1104 n = 1;
1105 rc->pos = rc->end = 0;
1106 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
1107 return 0;
1108 rc->end = n * size;
1109 }
1110
1111 memcpy(dest, rc->data + rc->pos, size);
1112 rc->pos += size;
1113 return 1;
1114}
1115
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001116static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1117 struct x86_emulate_ops *ops,
1118 u16 selector, struct desc_ptr *dt)
1119{
1120 if (selector & 1 << 2) {
1121 struct desc_struct desc;
1122 memset (dt, 0, sizeof *dt);
Gleb Natapov5601d052011-03-07 14:55:06 +02001123 if (!ops->get_cached_descriptor(&desc, NULL, VCPU_SREG_LDTR,
1124 ctxt->vcpu))
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001125 return;
1126
1127 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1128 dt->address = get_desc_base(&desc);
1129 } else
1130 ops->get_gdt(dt, ctxt->vcpu);
1131}
1132
1133/* allowed just for 8 bytes segments */
1134static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1135 struct x86_emulate_ops *ops,
1136 u16 selector, struct desc_struct *desc)
1137{
1138 struct desc_ptr dt;
1139 u16 index = selector >> 3;
1140 int ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001141 ulong addr;
1142
1143 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1144
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001145 if (dt.size < index * 8 + 7)
1146 return emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001147 addr = dt.address + index * 8;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02001148 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,
1149 &ctxt->exception);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001150
1151 return ret;
1152}
1153
1154/* allowed just for 8 bytes segments */
1155static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1156 struct x86_emulate_ops *ops,
1157 u16 selector, struct desc_struct *desc)
1158{
1159 struct desc_ptr dt;
1160 u16 index = selector >> 3;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001161 ulong addr;
1162 int ret;
1163
1164 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1165
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001166 if (dt.size < index * 8 + 7)
1167 return emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001168
1169 addr = dt.address + index * 8;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02001170 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu,
1171 &ctxt->exception);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001172
1173 return ret;
1174}
1175
Gleb Natapov5601d052011-03-07 14:55:06 +02001176/* Does not support long mode */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001177static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1178 struct x86_emulate_ops *ops,
1179 u16 selector, int seg)
1180{
1181 struct desc_struct seg_desc;
1182 u8 dpl, rpl, cpl;
1183 unsigned err_vec = GP_VECTOR;
1184 u32 err_code = 0;
1185 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1186 int ret;
1187
1188 memset(&seg_desc, 0, sizeof seg_desc);
1189
1190 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1191 || ctxt->mode == X86EMUL_MODE_REAL) {
1192 /* set real mode segment descriptor */
1193 set_desc_base(&seg_desc, selector << 4);
1194 set_desc_limit(&seg_desc, 0xffff);
1195 seg_desc.type = 3;
1196 seg_desc.p = 1;
1197 seg_desc.s = 1;
1198 goto load;
1199 }
1200
1201 /* NULL selector is not valid for TR, CS and SS */
1202 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1203 && null_selector)
1204 goto exception;
1205
1206 /* TR should be in GDT only */
1207 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1208 goto exception;
1209
1210 if (null_selector) /* for NULL selector skip all following checks */
1211 goto load;
1212
1213 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
1214 if (ret != X86EMUL_CONTINUE)
1215 return ret;
1216
1217 err_code = selector & 0xfffc;
1218 err_vec = GP_VECTOR;
1219
1220 /* can't load system descriptor into segment selecor */
1221 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1222 goto exception;
1223
1224 if (!seg_desc.p) {
1225 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1226 goto exception;
1227 }
1228
1229 rpl = selector & 3;
1230 dpl = seg_desc.dpl;
1231 cpl = ops->cpl(ctxt->vcpu);
1232
1233 switch (seg) {
1234 case VCPU_SREG_SS:
1235 /*
1236 * segment is not a writable data segment or segment
1237 * selector's RPL != CPL or segment selector's RPL != CPL
1238 */
1239 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1240 goto exception;
1241 break;
1242 case VCPU_SREG_CS:
1243 if (!(seg_desc.type & 8))
1244 goto exception;
1245
1246 if (seg_desc.type & 4) {
1247 /* conforming */
1248 if (dpl > cpl)
1249 goto exception;
1250 } else {
1251 /* nonconforming */
1252 if (rpl > cpl || dpl != cpl)
1253 goto exception;
1254 }
1255 /* CS(RPL) <- CPL */
1256 selector = (selector & 0xfffc) | cpl;
1257 break;
1258 case VCPU_SREG_TR:
1259 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1260 goto exception;
1261 break;
1262 case VCPU_SREG_LDTR:
1263 if (seg_desc.s || seg_desc.type != 2)
1264 goto exception;
1265 break;
1266 default: /* DS, ES, FS, or GS */
1267 /*
1268 * segment is not a data or readable code segment or
1269 * ((segment is a data or nonconforming code segment)
1270 * and (both RPL and CPL > DPL))
1271 */
1272 if ((seg_desc.type & 0xa) == 0x8 ||
1273 (((seg_desc.type & 0xc) != 0xc) &&
1274 (rpl > dpl && cpl > dpl)))
1275 goto exception;
1276 break;
1277 }
1278
1279 if (seg_desc.s) {
1280 /* mark segment as accessed */
1281 seg_desc.type |= 1;
1282 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
1283 if (ret != X86EMUL_CONTINUE)
1284 return ret;
1285 }
1286load:
1287 ops->set_segment_selector(selector, seg, ctxt->vcpu);
Gleb Natapov5601d052011-03-07 14:55:06 +02001288 ops->set_cached_descriptor(&seg_desc, 0, seg, ctxt->vcpu);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001289 return X86EMUL_CONTINUE;
1290exception:
Gleb Natapov54b84862010-04-28 19:15:44 +03001291 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001292 return X86EMUL_PROPAGATE_FAULT;
1293}
1294
Wei Yongjun31be40b2010-08-17 09:17:30 +08001295static void write_register_operand(struct operand *op)
1296{
1297 /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
1298 switch (op->bytes) {
1299 case 1:
1300 *(u8 *)op->addr.reg = (u8)op->val;
1301 break;
1302 case 2:
1303 *(u16 *)op->addr.reg = (u16)op->val;
1304 break;
1305 case 4:
1306 *op->addr.reg = (u32)op->val;
1307 break; /* 64b: zero-extend */
1308 case 8:
1309 *op->addr.reg = op->val;
1310 break;
1311 }
1312}
1313
Wei Yongjunc37eda12010-06-15 09:03:33 +08001314static inline int writeback(struct x86_emulate_ctxt *ctxt,
1315 struct x86_emulate_ops *ops)
1316{
1317 int rc;
1318 struct decode_cache *c = &ctxt->decode;
Wei Yongjunc37eda12010-06-15 09:03:33 +08001319
1320 switch (c->dst.type) {
1321 case OP_REG:
Wei Yongjun31be40b2010-08-17 09:17:30 +08001322 write_register_operand(&c->dst);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001323 break;
1324 case OP_MEM:
1325 if (c->lock_prefix)
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001326 rc = segmented_cmpxchg(ctxt,
1327 c->dst.addr.mem,
1328 &c->dst.orig_val,
1329 &c->dst.val,
1330 c->dst.bytes);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001331 else
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001332 rc = segmented_write(ctxt,
1333 c->dst.addr.mem,
1334 &c->dst.val,
1335 c->dst.bytes);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001336 if (rc != X86EMUL_CONTINUE)
1337 return rc;
1338 break;
Avi Kivity12537912011-03-29 11:41:27 +02001339 case OP_XMM:
1340 write_sse_reg(ctxt, &c->dst.vec_val, c->dst.addr.xmm);
1341 break;
Wei Yongjunc37eda12010-06-15 09:03:33 +08001342 case OP_NONE:
1343 /* no writeback */
1344 break;
1345 default:
1346 break;
1347 }
1348 return X86EMUL_CONTINUE;
1349}
1350
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001351static int em_push(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001352{
1353 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001354 struct segmented_address addr;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001355
Harvey Harrison7a9572752008-02-19 07:40:41 -08001356 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001357 addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
1358 addr.seg = VCPU_SREG_SS;
1359
1360 /* Disable writeback. */
1361 c->dst.type = OP_NONE;
1362 return segmented_write(ctxt, addr, &c->src.val, c->op_bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001363}
1364
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001365static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001366 struct x86_emulate_ops *ops,
1367 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001368{
1369 struct decode_cache *c = &ctxt->decode;
1370 int rc;
Avi Kivity90de84f2010-11-17 15:28:21 +02001371 struct segmented_address addr;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001372
Avi Kivity90de84f2010-11-17 15:28:21 +02001373 addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
1374 addr.seg = VCPU_SREG_SS;
Avi Kivity3ca3ac42011-03-31 16:52:26 +02001375 rc = segmented_read(ctxt, addr, dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001376 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001377 return rc;
1378
Avi Kivity350f69d2009-01-05 11:12:40 +02001379 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001380 return rc;
1381}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001382
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001383static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1384 struct x86_emulate_ops *ops,
1385 void *dest, int len)
1386{
1387 int rc;
1388 unsigned long val, change_mask;
1389 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001390 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001391
1392 rc = emulate_pop(ctxt, ops, &val, len);
1393 if (rc != X86EMUL_CONTINUE)
1394 return rc;
1395
1396 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1397 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1398
1399 switch(ctxt->mode) {
1400 case X86EMUL_MODE_PROT64:
1401 case X86EMUL_MODE_PROT32:
1402 case X86EMUL_MODE_PROT16:
1403 if (cpl == 0)
1404 change_mask |= EFLG_IOPL;
1405 if (cpl <= iopl)
1406 change_mask |= EFLG_IF;
1407 break;
1408 case X86EMUL_MODE_VM86:
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001409 if (iopl < 3)
1410 return emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001411 change_mask |= EFLG_IF;
1412 break;
1413 default: /* real mode */
1414 change_mask |= (EFLG_IOPL | EFLG_IF);
1415 break;
1416 }
1417
1418 *(unsigned long *)dest =
1419 (ctxt->eflags & ~change_mask) | (val & change_mask);
1420
1421 return rc;
1422}
1423
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001424static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1425 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001426{
1427 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001428
Gleb Natapov79168fd2010-04-28 19:15:30 +03001429 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001430
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001431 return em_push(ctxt);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001432}
1433
1434static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1435 struct x86_emulate_ops *ops, int seg)
1436{
1437 struct decode_cache *c = &ctxt->decode;
1438 unsigned long selector;
1439 int rc;
1440
1441 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001442 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001443 return rc;
1444
Gleb Natapov2e873022010-03-18 15:20:18 +02001445 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001446 return rc;
1447}
1448
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001449static int emulate_pusha(struct x86_emulate_ctxt *ctxt)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001450{
1451 struct decode_cache *c = &ctxt->decode;
1452 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001453 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001454 int reg = VCPU_REGS_RAX;
1455
1456 while (reg <= VCPU_REGS_RDI) {
1457 (reg == VCPU_REGS_RSP) ?
1458 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1459
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001460 rc = em_push(ctxt);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001461 if (rc != X86EMUL_CONTINUE)
1462 return rc;
1463
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001464 ++reg;
1465 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001466
Wei Yongjunc37eda12010-06-15 09:03:33 +08001467 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001468}
1469
1470static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1471 struct x86_emulate_ops *ops)
1472{
1473 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001474 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001475 int reg = VCPU_REGS_RDI;
1476
1477 while (reg >= VCPU_REGS_RAX) {
1478 if (reg == VCPU_REGS_RSP) {
1479 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1480 c->op_bytes);
1481 --reg;
1482 }
1483
1484 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001485 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001486 break;
1487 --reg;
1488 }
1489 return rc;
1490}
1491
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001492int emulate_int_real(struct x86_emulate_ctxt *ctxt,
1493 struct x86_emulate_ops *ops, int irq)
1494{
1495 struct decode_cache *c = &ctxt->decode;
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001496 int rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001497 struct desc_ptr dt;
1498 gva_t cs_addr;
1499 gva_t eip_addr;
1500 u16 cs, eip;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001501
1502 /* TODO: Add limit checks */
1503 c->src.val = ctxt->eflags;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001504 rc = em_push(ctxt);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001505 if (rc != X86EMUL_CONTINUE)
1506 return rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001507
1508 ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
1509
1510 c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001511 rc = em_push(ctxt);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001512 if (rc != X86EMUL_CONTINUE)
1513 return rc;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001514
1515 c->src.val = c->eip;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001516 rc = em_push(ctxt);
Avi Kivity5c56e1c2010-08-17 11:17:51 +03001517 if (rc != X86EMUL_CONTINUE)
1518 return rc;
1519
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001520 ops->get_idt(&dt, ctxt->vcpu);
1521
1522 eip_addr = dt.address + (irq << 2);
1523 cs_addr = dt.address + (irq << 2) + 2;
1524
Avi Kivitybcc55cb2010-11-22 17:53:22 +02001525 rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &ctxt->exception);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001526 if (rc != X86EMUL_CONTINUE)
1527 return rc;
1528
Avi Kivitybcc55cb2010-11-22 17:53:22 +02001529 rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &ctxt->exception);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03001530 if (rc != X86EMUL_CONTINUE)
1531 return rc;
1532
1533 rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
1534 if (rc != X86EMUL_CONTINUE)
1535 return rc;
1536
1537 c->eip = eip;
1538
1539 return rc;
1540}
1541
1542static int emulate_int(struct x86_emulate_ctxt *ctxt,
1543 struct x86_emulate_ops *ops, int irq)
1544{
1545 switch(ctxt->mode) {
1546 case X86EMUL_MODE_REAL:
1547 return emulate_int_real(ctxt, ops, irq);
1548 case X86EMUL_MODE_VM86:
1549 case X86EMUL_MODE_PROT16:
1550 case X86EMUL_MODE_PROT32:
1551 case X86EMUL_MODE_PROT64:
1552 default:
1553 /* Protected mode interrupts unimplemented yet */
1554 return X86EMUL_UNHANDLEABLE;
1555 }
1556}
1557
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001558static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
1559 struct x86_emulate_ops *ops)
1560{
1561 struct decode_cache *c = &ctxt->decode;
1562 int rc = X86EMUL_CONTINUE;
1563 unsigned long temp_eip = 0;
1564 unsigned long temp_eflags = 0;
1565 unsigned long cs = 0;
1566 unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1567 EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1568 EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1569 unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1570
1571 /* TODO: Add stack limit check */
1572
1573 rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1574
1575 if (rc != X86EMUL_CONTINUE)
1576 return rc;
1577
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001578 if (temp_eip & ~0xffff)
1579 return emulate_gp(ctxt, 0);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001580
1581 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1582
1583 if (rc != X86EMUL_CONTINUE)
1584 return rc;
1585
1586 rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1587
1588 if (rc != X86EMUL_CONTINUE)
1589 return rc;
1590
1591 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1592
1593 if (rc != X86EMUL_CONTINUE)
1594 return rc;
1595
1596 c->eip = temp_eip;
1597
1598
1599 if (c->op_bytes == 4)
1600 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1601 else if (c->op_bytes == 2) {
1602 ctxt->eflags &= ~0xffff;
1603 ctxt->eflags |= temp_eflags;
1604 }
1605
1606 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1607 ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1608
1609 return rc;
1610}
1611
1612static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
1613 struct x86_emulate_ops* ops)
1614{
1615 switch(ctxt->mode) {
1616 case X86EMUL_MODE_REAL:
1617 return emulate_iret_real(ctxt, ops);
1618 case X86EMUL_MODE_VM86:
1619 case X86EMUL_MODE_PROT16:
1620 case X86EMUL_MODE_PROT32:
1621 case X86EMUL_MODE_PROT64:
1622 default:
1623 /* iret from protected mode unimplemented yet */
1624 return X86EMUL_UNHANDLEABLE;
1625 }
1626}
1627
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001628static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1629 struct x86_emulate_ops *ops)
1630{
1631 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001632
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001633 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001634}
1635
Laurent Vivier05f086f2007-09-24 11:10:55 +02001636static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001637{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001638 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001639 switch (c->modrm_reg) {
1640 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001641 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001642 break;
1643 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001644 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001645 break;
1646 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001647 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001648 break;
1649 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001650 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001651 break;
1652 case 4: /* sal/shl */
1653 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001654 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001655 break;
1656 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001657 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001658 break;
1659 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001660 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001661 break;
1662 }
1663}
1664
1665static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001666 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001667{
1668 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001669 unsigned long *rax = &c->regs[VCPU_REGS_RAX];
1670 unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
Avi Kivity34d1f492010-08-26 11:59:01 +03001671 u8 de = 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001672
1673 switch (c->modrm_reg) {
1674 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001675 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001676 break;
1677 case 2: /* not */
1678 c->dst.val = ~c->dst.val;
1679 break;
1680 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001681 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001682 break;
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001683 case 4: /* mul */
1684 emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
1685 break;
1686 case 5: /* imul */
1687 emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
1688 break;
1689 case 6: /* div */
Avi Kivity34d1f492010-08-26 11:59:01 +03001690 emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
1691 ctxt->eflags, de);
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001692 break;
1693 case 7: /* idiv */
Avi Kivity34d1f492010-08-26 11:59:01 +03001694 emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
1695 ctxt->eflags, de);
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03001696 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001697 default:
Mohammed Gamal8c5eee32010-08-08 21:11:38 +03001698 return X86EMUL_UNHANDLEABLE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001699 }
Avi Kivity34d1f492010-08-26 11:59:01 +03001700 if (de)
1701 return emulate_de(ctxt);
Mohammed Gamal8c5eee32010-08-08 21:11:38 +03001702 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001703}
1704
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001705static int emulate_grp45(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001706{
1707 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001708 int rc = X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001709
1710 switch (c->modrm_reg) {
1711 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001712 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001713 break;
1714 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001715 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001716 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001717 case 2: /* call near abs */ {
1718 long int old_eip;
1719 old_eip = c->eip;
1720 c->eip = c->src.val;
1721 c->src.val = old_eip;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001722 rc = em_push(ctxt);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001723 break;
1724 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001725 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001726 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001727 break;
1728 case 6: /* push */
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09001729 rc = em_push(ctxt);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001730 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001731 }
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09001732 return rc;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001733}
1734
1735static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001736 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001737{
1738 struct decode_cache *c = &ctxt->decode;
Avi Kivity16518d52010-08-26 14:31:30 +03001739 u64 old = c->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001740
1741 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1742 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001743 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1744 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001745 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001746 } else {
Avi Kivity16518d52010-08-26 14:31:30 +03001747 c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1748 (u32) c->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001749
Laurent Vivier05f086f2007-09-24 11:10:55 +02001750 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001751 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001752 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001753}
1754
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001755static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1756 struct x86_emulate_ops *ops)
1757{
1758 struct decode_cache *c = &ctxt->decode;
1759 int rc;
1760 unsigned long cs;
1761
1762 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001763 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001764 return rc;
1765 if (c->op_bytes == 4)
1766 c->eip = (u32)c->eip;
1767 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001768 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001769 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001770 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001771 return rc;
1772}
1773
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08001774static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
1775 struct x86_emulate_ops *ops, int seg)
1776{
1777 struct decode_cache *c = &ctxt->decode;
1778 unsigned short sel;
1779 int rc;
1780
1781 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
1782
1783 rc = load_segment_descriptor(ctxt, ops, sel, seg);
1784 if (rc != X86EMUL_CONTINUE)
1785 return rc;
1786
1787 c->dst.val = c->src.val;
1788 return rc;
1789}
1790
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001791static inline void
1792setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001793 struct x86_emulate_ops *ops, struct desc_struct *cs,
1794 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001795{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001796 memset(cs, 0, sizeof(struct desc_struct));
Gleb Natapov5601d052011-03-07 14:55:06 +02001797 ops->get_cached_descriptor(cs, NULL, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001798 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001799
1800 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001801 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001802 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001803 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001804 cs->type = 0x0b; /* Read, Execute, Accessed */
1805 cs->s = 1;
1806 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001807 cs->p = 1;
1808 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001809
Gleb Natapov79168fd2010-04-28 19:15:30 +03001810 set_desc_base(ss, 0); /* flat segment */
1811 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001812 ss->g = 1; /* 4kb granularity */
1813 ss->s = 1;
1814 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001815 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001816 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001817 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001818}
1819
1820static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001821emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001822{
1823 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001824 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001825 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001826 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001827
1828 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001829 if (ctxt->mode == X86EMUL_MODE_REAL ||
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001830 ctxt->mode == X86EMUL_MODE_VM86)
1831 return emulate_ud(ctxt);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001832
Gleb Natapov79168fd2010-04-28 19:15:30 +03001833 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001834
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001835 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001836 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001837 cs_sel = (u16)(msr_data & 0xfffc);
1838 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001839
1840 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001841 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001842 cs.l = 1;
1843 }
Gleb Natapov5601d052011-03-07 14:55:06 +02001844 ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001845 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov5601d052011-03-07 14:55:06 +02001846 ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001847 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001848
1849 c->regs[VCPU_REGS_RCX] = c->eip;
1850 if (is_long_mode(ctxt->vcpu)) {
1851#ifdef CONFIG_X86_64
1852 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
1853
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001854 ops->get_msr(ctxt->vcpu,
1855 ctxt->mode == X86EMUL_MODE_PROT64 ?
1856 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001857 c->eip = msr_data;
1858
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001859 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001860 ctxt->eflags &= ~(msr_data | EFLG_RF);
1861#endif
1862 } else {
1863 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001864 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001865 c->eip = (u32)msr_data;
1866
1867 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1868 }
1869
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001870 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001871}
1872
Andre Przywara8c604352009-06-18 12:56:01 +02001873static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001874emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02001875{
1876 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001877 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02001878 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001879 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02001880
Gleb Natapova0044752010-02-10 14:21:31 +02001881 /* inject #GP if in real mode */
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001882 if (ctxt->mode == X86EMUL_MODE_REAL)
1883 return emulate_gp(ctxt, 0);
Andre Przywara8c604352009-06-18 12:56:01 +02001884
1885 /* XXX sysenter/sysexit have not been tested in 64bit mode.
1886 * Therefore, we inject an #UD.
1887 */
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001888 if (ctxt->mode == X86EMUL_MODE_PROT64)
1889 return emulate_ud(ctxt);
Andre Przywara8c604352009-06-18 12:56:01 +02001890
Gleb Natapov79168fd2010-04-28 19:15:30 +03001891 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02001892
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001893 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001894 switch (ctxt->mode) {
1895 case X86EMUL_MODE_PROT32:
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001896 if ((msr_data & 0xfffc) == 0x0)
1897 return emulate_gp(ctxt, 0);
Andre Przywara8c604352009-06-18 12:56:01 +02001898 break;
1899 case X86EMUL_MODE_PROT64:
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001900 if (msr_data == 0x0)
1901 return emulate_gp(ctxt, 0);
Andre Przywara8c604352009-06-18 12:56:01 +02001902 break;
1903 }
1904
1905 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001906 cs_sel = (u16)msr_data;
1907 cs_sel &= ~SELECTOR_RPL_MASK;
1908 ss_sel = cs_sel + 8;
1909 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02001910 if (ctxt->mode == X86EMUL_MODE_PROT64
1911 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001912 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02001913 cs.l = 1;
1914 }
1915
Gleb Natapov5601d052011-03-07 14:55:06 +02001916 ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001917 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov5601d052011-03-07 14:55:06 +02001918 ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001919 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02001920
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001921 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001922 c->eip = msr_data;
1923
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001924 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001925 c->regs[VCPU_REGS_RSP] = msr_data;
1926
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001927 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02001928}
1929
Andre Przywara4668f052009-06-18 12:56:02 +02001930static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001931emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02001932{
1933 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001934 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02001935 u64 msr_data;
1936 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001937 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02001938
Gleb Natapova0044752010-02-10 14:21:31 +02001939 /* inject #GP if in real mode or Virtual 8086 mode */
1940 if (ctxt->mode == X86EMUL_MODE_REAL ||
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001941 ctxt->mode == X86EMUL_MODE_VM86)
1942 return emulate_gp(ctxt, 0);
Andre Przywara4668f052009-06-18 12:56:02 +02001943
Gleb Natapov79168fd2010-04-28 19:15:30 +03001944 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02001945
1946 if ((c->rex_prefix & 0x8) != 0x0)
1947 usermode = X86EMUL_MODE_PROT64;
1948 else
1949 usermode = X86EMUL_MODE_PROT32;
1950
1951 cs.dpl = 3;
1952 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001953 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02001954 switch (usermode) {
1955 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03001956 cs_sel = (u16)(msr_data + 16);
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001957 if ((msr_data & 0xfffc) == 0x0)
1958 return emulate_gp(ctxt, 0);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001959 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02001960 break;
1961 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03001962 cs_sel = (u16)(msr_data + 32);
Avi Kivity35d3d4a2010-11-22 17:53:25 +02001963 if (msr_data == 0x0)
1964 return emulate_gp(ctxt, 0);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001965 ss_sel = cs_sel + 8;
1966 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02001967 cs.l = 1;
1968 break;
1969 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001970 cs_sel |= SELECTOR_RPL_MASK;
1971 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02001972
Gleb Natapov5601d052011-03-07 14:55:06 +02001973 ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001974 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
Gleb Natapov5601d052011-03-07 14:55:06 +02001975 ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001976 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02001977
Gleb Natapovbdb475a2010-04-28 19:15:41 +03001978 c->eip = c->regs[VCPU_REGS_RDX];
1979 c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02001980
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001981 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02001982}
1983
Gleb Natapov9c537242010-03-18 15:20:05 +02001984static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
1985 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001986{
1987 int iopl;
1988 if (ctxt->mode == X86EMUL_MODE_REAL)
1989 return false;
1990 if (ctxt->mode == X86EMUL_MODE_VM86)
1991 return true;
1992 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001993 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02001994}
1995
1996static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
1997 struct x86_emulate_ops *ops,
1998 u16 port, u16 len)
1999{
Gleb Natapov79168fd2010-04-28 19:15:30 +03002000 struct desc_struct tr_seg;
Gleb Natapov5601d052011-03-07 14:55:06 +02002001 u32 base3;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002002 int r;
Gleb Natapov399a40c2011-03-07 14:55:07 +02002003 u16 io_bitmap_ptr, perm, bit_idx = port & 0x7;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002004 unsigned mask = (1 << len) - 1;
Gleb Natapov5601d052011-03-07 14:55:06 +02002005 unsigned long base;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002006
Gleb Natapov5601d052011-03-07 14:55:06 +02002007 ops->get_cached_descriptor(&tr_seg, &base3, VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002008 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002009 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002010 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002011 return false;
Gleb Natapov5601d052011-03-07 14:55:06 +02002012 base = get_desc_base(&tr_seg);
2013#ifdef CONFIG_X86_64
2014 base |= ((u64)base3) << 32;
2015#endif
2016 r = ops->read_std(base + 102, &io_bitmap_ptr, 2, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002017 if (r != X86EMUL_CONTINUE)
2018 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002019 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002020 return false;
Gleb Natapov399a40c2011-03-07 14:55:07 +02002021 r = ops->read_std(base + io_bitmap_ptr + port/8, &perm, 2, ctxt->vcpu,
Gleb Natapov5601d052011-03-07 14:55:06 +02002022 NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002023 if (r != X86EMUL_CONTINUE)
2024 return false;
2025 if ((perm >> bit_idx) & mask)
2026 return false;
2027 return true;
2028}
2029
2030static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
2031 struct x86_emulate_ops *ops,
2032 u16 port, u16 len)
2033{
Gleb Natapov4fc40f02010-08-02 12:47:51 +03002034 if (ctxt->perm_ok)
2035 return true;
2036
Gleb Natapov9c537242010-03-18 15:20:05 +02002037 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002038 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
2039 return false;
Gleb Natapov4fc40f02010-08-02 12:47:51 +03002040
2041 ctxt->perm_ok = true;
2042
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002043 return true;
2044}
2045
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002046static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
2047 struct x86_emulate_ops *ops,
2048 struct tss_segment_16 *tss)
2049{
2050 struct decode_cache *c = &ctxt->decode;
2051
2052 tss->ip = c->eip;
2053 tss->flag = ctxt->eflags;
2054 tss->ax = c->regs[VCPU_REGS_RAX];
2055 tss->cx = c->regs[VCPU_REGS_RCX];
2056 tss->dx = c->regs[VCPU_REGS_RDX];
2057 tss->bx = c->regs[VCPU_REGS_RBX];
2058 tss->sp = c->regs[VCPU_REGS_RSP];
2059 tss->bp = c->regs[VCPU_REGS_RBP];
2060 tss->si = c->regs[VCPU_REGS_RSI];
2061 tss->di = c->regs[VCPU_REGS_RDI];
2062
2063 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2064 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2065 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2066 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2067 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2068}
2069
2070static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
2071 struct x86_emulate_ops *ops,
2072 struct tss_segment_16 *tss)
2073{
2074 struct decode_cache *c = &ctxt->decode;
2075 int ret;
2076
2077 c->eip = tss->ip;
2078 ctxt->eflags = tss->flag | 2;
2079 c->regs[VCPU_REGS_RAX] = tss->ax;
2080 c->regs[VCPU_REGS_RCX] = tss->cx;
2081 c->regs[VCPU_REGS_RDX] = tss->dx;
2082 c->regs[VCPU_REGS_RBX] = tss->bx;
2083 c->regs[VCPU_REGS_RSP] = tss->sp;
2084 c->regs[VCPU_REGS_RBP] = tss->bp;
2085 c->regs[VCPU_REGS_RSI] = tss->si;
2086 c->regs[VCPU_REGS_RDI] = tss->di;
2087
2088 /*
2089 * SDM says that segment selectors are loaded before segment
2090 * descriptors
2091 */
2092 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
2093 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2094 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2095 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2096 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2097
2098 /*
2099 * Now load segment descriptors. If fault happenes at this stage
2100 * it is handled in a context of new task
2101 */
2102 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
2103 if (ret != X86EMUL_CONTINUE)
2104 return ret;
2105 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2106 if (ret != X86EMUL_CONTINUE)
2107 return ret;
2108 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2109 if (ret != X86EMUL_CONTINUE)
2110 return ret;
2111 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2112 if (ret != X86EMUL_CONTINUE)
2113 return ret;
2114 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2115 if (ret != X86EMUL_CONTINUE)
2116 return ret;
2117
2118 return X86EMUL_CONTINUE;
2119}
2120
2121static int task_switch_16(struct x86_emulate_ctxt *ctxt,
2122 struct x86_emulate_ops *ops,
2123 u16 tss_selector, u16 old_tss_sel,
2124 ulong old_tss_base, struct desc_struct *new_desc)
2125{
2126 struct tss_segment_16 tss_seg;
2127 int ret;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002128 u32 new_tss_base = get_desc_base(new_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002129
2130 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002131 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002132 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002133 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002134 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002135
2136 save_state_to_tss16(ctxt, ops, &tss_seg);
2137
2138 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002139 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002140 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002141 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002142 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002143
2144 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002145 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002146 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002147 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002148 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002149
2150 if (old_tss_sel != 0xffff) {
2151 tss_seg.prev_task_link = old_tss_sel;
2152
2153 ret = ops->write_std(new_tss_base,
2154 &tss_seg.prev_task_link,
2155 sizeof tss_seg.prev_task_link,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002156 ctxt->vcpu, &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002157 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002158 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002159 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002160 }
2161
2162 return load_state_from_tss16(ctxt, ops, &tss_seg);
2163}
2164
2165static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
2166 struct x86_emulate_ops *ops,
2167 struct tss_segment_32 *tss)
2168{
2169 struct decode_cache *c = &ctxt->decode;
2170
2171 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
2172 tss->eip = c->eip;
2173 tss->eflags = ctxt->eflags;
2174 tss->eax = c->regs[VCPU_REGS_RAX];
2175 tss->ecx = c->regs[VCPU_REGS_RCX];
2176 tss->edx = c->regs[VCPU_REGS_RDX];
2177 tss->ebx = c->regs[VCPU_REGS_RBX];
2178 tss->esp = c->regs[VCPU_REGS_RSP];
2179 tss->ebp = c->regs[VCPU_REGS_RBP];
2180 tss->esi = c->regs[VCPU_REGS_RSI];
2181 tss->edi = c->regs[VCPU_REGS_RDI];
2182
2183 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2184 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2185 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2186 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2187 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
2188 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
2189 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2190}
2191
2192static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
2193 struct x86_emulate_ops *ops,
2194 struct tss_segment_32 *tss)
2195{
2196 struct decode_cache *c = &ctxt->decode;
2197 int ret;
2198
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002199 if (ops->set_cr(3, tss->cr3, ctxt->vcpu))
2200 return emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002201 c->eip = tss->eip;
2202 ctxt->eflags = tss->eflags | 2;
2203 c->regs[VCPU_REGS_RAX] = tss->eax;
2204 c->regs[VCPU_REGS_RCX] = tss->ecx;
2205 c->regs[VCPU_REGS_RDX] = tss->edx;
2206 c->regs[VCPU_REGS_RBX] = tss->ebx;
2207 c->regs[VCPU_REGS_RSP] = tss->esp;
2208 c->regs[VCPU_REGS_RBP] = tss->ebp;
2209 c->regs[VCPU_REGS_RSI] = tss->esi;
2210 c->regs[VCPU_REGS_RDI] = tss->edi;
2211
2212 /*
2213 * SDM says that segment selectors are loaded before segment
2214 * descriptors
2215 */
2216 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
2217 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2218 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2219 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2220 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2221 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
2222 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
2223
2224 /*
2225 * Now load segment descriptors. If fault happenes at this stage
2226 * it is handled in a context of new task
2227 */
2228 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
2229 if (ret != X86EMUL_CONTINUE)
2230 return ret;
2231 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2232 if (ret != X86EMUL_CONTINUE)
2233 return ret;
2234 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2235 if (ret != X86EMUL_CONTINUE)
2236 return ret;
2237 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2238 if (ret != X86EMUL_CONTINUE)
2239 return ret;
2240 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2241 if (ret != X86EMUL_CONTINUE)
2242 return ret;
2243 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
2244 if (ret != X86EMUL_CONTINUE)
2245 return ret;
2246 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
2247 if (ret != X86EMUL_CONTINUE)
2248 return ret;
2249
2250 return X86EMUL_CONTINUE;
2251}
2252
2253static int task_switch_32(struct x86_emulate_ctxt *ctxt,
2254 struct x86_emulate_ops *ops,
2255 u16 tss_selector, u16 old_tss_sel,
2256 ulong old_tss_base, struct desc_struct *new_desc)
2257{
2258 struct tss_segment_32 tss_seg;
2259 int ret;
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002260 u32 new_tss_base = get_desc_base(new_desc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002261
2262 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002263 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002264 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002265 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002266 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002267
2268 save_state_to_tss32(ctxt, ops, &tss_seg);
2269
2270 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002271 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002272 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002273 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002274 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002275
2276 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002277 &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002278 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002279 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002280 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002281
2282 if (old_tss_sel != 0xffff) {
2283 tss_seg.prev_task_link = old_tss_sel;
2284
2285 ret = ops->write_std(new_tss_base,
2286 &tss_seg.prev_task_link,
2287 sizeof tss_seg.prev_task_link,
Avi Kivitybcc55cb2010-11-22 17:53:22 +02002288 ctxt->vcpu, &ctxt->exception);
Avi Kivitydb297e32010-11-22 17:53:24 +02002289 if (ret != X86EMUL_CONTINUE)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002290 /* FIXME: need to provide precise fault address */
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002291 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002292 }
2293
2294 return load_state_from_tss32(ctxt, ops, &tss_seg);
2295}
2296
2297static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002298 struct x86_emulate_ops *ops,
2299 u16 tss_selector, int reason,
2300 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002301{
2302 struct desc_struct curr_tss_desc, next_tss_desc;
2303 int ret;
2304 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
2305 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03002306 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02002307 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002308
2309 /* FIXME: old_tss_base == ~0 ? */
2310
2311 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
2312 if (ret != X86EMUL_CONTINUE)
2313 return ret;
2314 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
2315 if (ret != X86EMUL_CONTINUE)
2316 return ret;
2317
2318 /* FIXME: check that next_tss_desc is tss */
2319
2320 if (reason != TASK_SWITCH_IRET) {
2321 if ((tss_selector & 3) > next_tss_desc.dpl ||
Avi Kivity35d3d4a2010-11-22 17:53:25 +02002322 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl)
2323 return emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002324 }
2325
Gleb Natapovceffb452010-03-18 15:20:19 +02002326 desc_limit = desc_limit_scaled(&next_tss_desc);
2327 if (!next_tss_desc.p ||
2328 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2329 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002330 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002331 return X86EMUL_PROPAGATE_FAULT;
2332 }
2333
2334 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2335 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2336 write_segment_descriptor(ctxt, ops, old_tss_sel,
2337 &curr_tss_desc);
2338 }
2339
2340 if (reason == TASK_SWITCH_IRET)
2341 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2342
2343 /* set back link to prev task only if NT bit is set in eflags
2344 note that old_tss_sel is not used afetr this point */
2345 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2346 old_tss_sel = 0xffff;
2347
2348 if (next_tss_desc.type & 8)
2349 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
2350 old_tss_base, &next_tss_desc);
2351 else
2352 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
2353 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002354 if (ret != X86EMUL_CONTINUE)
2355 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002356
2357 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2358 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2359
2360 if (reason != TASK_SWITCH_IRET) {
2361 next_tss_desc.type |= (1 << 1); /* set busy flag */
2362 write_segment_descriptor(ctxt, ops, tss_selector,
2363 &next_tss_desc);
2364 }
2365
2366 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
Gleb Natapov5601d052011-03-07 14:55:06 +02002367 ops->set_cached_descriptor(&next_tss_desc, 0, VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002368 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
2369
Jan Kiszkae269fb22010-04-14 15:51:09 +02002370 if (has_error_code) {
2371 struct decode_cache *c = &ctxt->decode;
2372
2373 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2374 c->lock_prefix = 0;
2375 c->src.val = (unsigned long) error_code;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09002376 ret = em_push(ctxt);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002377 }
2378
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002379 return ret;
2380}
2381
2382int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002383 u16 tss_selector, int reason,
2384 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002385{
Avi Kivity9aabc882010-07-29 15:11:50 +03002386 struct x86_emulate_ops *ops = ctxt->ops;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002387 struct decode_cache *c = &ctxt->decode;
2388 int rc;
2389
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002390 c->eip = ctxt->eip;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002391 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002392
Jan Kiszkae269fb22010-04-14 15:51:09 +02002393 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2394 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002395
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09002396 if (rc == X86EMUL_CONTINUE)
2397 ctxt->eip = c->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002398
Gleb Natapova0c0ab22011-03-28 16:57:49 +02002399 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002400}
2401
Avi Kivity90de84f2010-11-17 15:28:21 +02002402static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
Gleb Natapovd9271122010-03-18 15:20:22 +02002403 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002404{
2405 struct decode_cache *c = &ctxt->decode;
2406 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2407
Gleb Natapovd9271122010-03-18 15:20:22 +02002408 register_address_increment(c, &c->regs[reg], df * op->bytes);
Avi Kivity90de84f2010-11-17 15:28:21 +02002409 op->addr.mem.ea = register_address(c, c->regs[reg]);
2410 op->addr.mem.seg = seg;
Gleb Natapova682e352010-03-18 15:20:21 +02002411}
2412
Avi Kivity7af04fc2010-08-18 14:16:35 +03002413static int em_das(struct x86_emulate_ctxt *ctxt)
2414{
2415 struct decode_cache *c = &ctxt->decode;
2416 u8 al, old_al;
2417 bool af, cf, old_cf;
2418
2419 cf = ctxt->eflags & X86_EFLAGS_CF;
2420 al = c->dst.val;
2421
2422 old_al = al;
2423 old_cf = cf;
2424 cf = false;
2425 af = ctxt->eflags & X86_EFLAGS_AF;
2426 if ((al & 0x0f) > 9 || af) {
2427 al -= 6;
2428 cf = old_cf | (al >= 250);
2429 af = true;
2430 } else {
2431 af = false;
2432 }
2433 if (old_al > 0x99 || old_cf) {
2434 al -= 0x60;
2435 cf = true;
2436 }
2437
2438 c->dst.val = al;
2439 /* Set PF, ZF, SF */
2440 c->src.type = OP_IMM;
2441 c->src.val = 0;
2442 c->src.bytes = 1;
2443 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
2444 ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
2445 if (cf)
2446 ctxt->eflags |= X86_EFLAGS_CF;
2447 if (af)
2448 ctxt->eflags |= X86_EFLAGS_AF;
2449 return X86EMUL_CONTINUE;
2450}
2451
Avi Kivity0ef753b2010-08-18 14:51:45 +03002452static int em_call_far(struct x86_emulate_ctxt *ctxt)
2453{
2454 struct decode_cache *c = &ctxt->decode;
2455 u16 sel, old_cs;
2456 ulong old_eip;
2457 int rc;
2458
2459 old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2460 old_eip = c->eip;
2461
2462 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
2463 if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
2464 return X86EMUL_CONTINUE;
2465
2466 c->eip = 0;
2467 memcpy(&c->eip, c->src.valptr, c->op_bytes);
2468
2469 c->src.val = old_cs;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09002470 rc = em_push(ctxt);
Avi Kivity0ef753b2010-08-18 14:51:45 +03002471 if (rc != X86EMUL_CONTINUE)
2472 return rc;
2473
2474 c->src.val = old_eip;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09002475 return em_push(ctxt);
Avi Kivity0ef753b2010-08-18 14:51:45 +03002476}
2477
Avi Kivity40ece7c2010-08-18 15:12:09 +03002478static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
2479{
2480 struct decode_cache *c = &ctxt->decode;
2481 int rc;
2482
2483 c->dst.type = OP_REG;
2484 c->dst.addr.reg = &c->eip;
2485 c->dst.bytes = c->op_bytes;
2486 rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
2487 if (rc != X86EMUL_CONTINUE)
2488 return rc;
2489 register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
2490 return X86EMUL_CONTINUE;
2491}
2492
Avi Kivity5c82aa22010-08-18 18:31:43 +03002493static int em_imul(struct x86_emulate_ctxt *ctxt)
2494{
2495 struct decode_cache *c = &ctxt->decode;
2496
2497 emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
2498 return X86EMUL_CONTINUE;
2499}
2500
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03002501static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
2502{
2503 struct decode_cache *c = &ctxt->decode;
2504
2505 c->dst.val = c->src2.val;
Avi Kivity5c82aa22010-08-18 18:31:43 +03002506 return em_imul(ctxt);
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03002507}
2508
Avi Kivity61429142010-08-19 15:13:00 +03002509static int em_cwd(struct x86_emulate_ctxt *ctxt)
2510{
2511 struct decode_cache *c = &ctxt->decode;
2512
2513 c->dst.type = OP_REG;
2514 c->dst.bytes = c->src.bytes;
2515 c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
2516 c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
2517
2518 return X86EMUL_CONTINUE;
2519}
2520
Avi Kivity48bb5d32010-08-18 18:54:34 +03002521static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
2522{
Avi Kivity48bb5d32010-08-18 18:54:34 +03002523 struct decode_cache *c = &ctxt->decode;
2524 u64 tsc = 0;
2525
Avi Kivity48bb5d32010-08-18 18:54:34 +03002526 ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
2527 c->regs[VCPU_REGS_RAX] = (u32)tsc;
2528 c->regs[VCPU_REGS_RDX] = tsc >> 32;
2529 return X86EMUL_CONTINUE;
2530}
2531
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002532static int em_mov(struct x86_emulate_ctxt *ctxt)
2533{
2534 struct decode_cache *c = &ctxt->decode;
2535 c->dst.val = c->src.val;
2536 return X86EMUL_CONTINUE;
2537}
2538
Avi Kivityaa97bb42010-01-20 18:09:23 +02002539static int em_movdqu(struct x86_emulate_ctxt *ctxt)
2540{
2541 struct decode_cache *c = &ctxt->decode;
2542 memcpy(&c->dst.vec_val, &c->src.vec_val, c->op_bytes);
2543 return X86EMUL_CONTINUE;
2544}
2545
Avi Kivity38503912011-03-31 18:48:09 +02002546static int em_invlpg(struct x86_emulate_ctxt *ctxt)
2547{
2548 struct decode_cache *c = &ctxt->decode;
Avi Kivity9fa088f2011-03-31 18:54:30 +02002549 int rc;
2550 ulong linear;
2551
Avi Kivity83b87952011-04-03 11:31:19 +03002552 rc = linearize(ctxt, c->src.addr.mem, 1, false, &linear);
Avi Kivity9fa088f2011-03-31 18:54:30 +02002553 if (rc == X86EMUL_CONTINUE)
2554 emulate_invlpg(ctxt->vcpu, linear);
Avi Kivity38503912011-03-31 18:48:09 +02002555 /* Disable writeback. */
2556 c->dst.type = OP_NONE;
2557 return X86EMUL_CONTINUE;
2558}
2559
Joerg Roedelcfec82c2011-04-04 12:39:28 +02002560static bool valid_cr(int nr)
2561{
2562 switch (nr) {
2563 case 0:
2564 case 2 ... 4:
2565 case 8:
2566 return true;
2567 default:
2568 return false;
2569 }
2570}
2571
2572static int check_cr_read(struct x86_emulate_ctxt *ctxt)
2573{
2574 struct decode_cache *c = &ctxt->decode;
2575
2576 if (!valid_cr(c->modrm_reg))
2577 return emulate_ud(ctxt);
2578
2579 return X86EMUL_CONTINUE;
2580}
2581
2582static int check_cr_write(struct x86_emulate_ctxt *ctxt)
2583{
2584 struct decode_cache *c = &ctxt->decode;
2585 u64 new_val = c->src.val64;
2586 int cr = c->modrm_reg;
2587
2588 static u64 cr_reserved_bits[] = {
2589 0xffffffff00000000ULL,
2590 0, 0, 0, /* CR3 checked later */
2591 CR4_RESERVED_BITS,
2592 0, 0, 0,
2593 CR8_RESERVED_BITS,
2594 };
2595
2596 if (!valid_cr(cr))
2597 return emulate_ud(ctxt);
2598
2599 if (new_val & cr_reserved_bits[cr])
2600 return emulate_gp(ctxt, 0);
2601
2602 switch (cr) {
2603 case 0: {
2604 u64 cr4, efer;
2605 if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
2606 ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
2607 return emulate_gp(ctxt, 0);
2608
2609 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
2610 ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);
2611
2612 if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
2613 !(cr4 & X86_CR4_PAE))
2614 return emulate_gp(ctxt, 0);
2615
2616 break;
2617 }
2618 case 3: {
2619 u64 rsvd = 0;
2620
2621 if (is_long_mode(ctxt->vcpu))
2622 rsvd = CR3_L_MODE_RESERVED_BITS;
2623 else if (is_pae(ctxt->vcpu))
2624 rsvd = CR3_PAE_RESERVED_BITS;
2625 else if (is_paging(ctxt->vcpu))
2626 rsvd = CR3_NONPAE_RESERVED_BITS;
2627
2628 if (new_val & rsvd)
2629 return emulate_gp(ctxt, 0);
2630
2631 break;
2632 }
2633 case 4: {
2634 u64 cr4, efer;
2635
2636 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
2637 ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);
2638
2639 if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
2640 return emulate_gp(ctxt, 0);
2641
2642 break;
2643 }
2644 }
2645
2646 return X86EMUL_CONTINUE;
2647}
2648
Joerg Roedel3b88e412011-04-04 12:39:29 +02002649static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
2650{
2651 unsigned long dr7;
2652
2653 ctxt->ops->get_dr(7, &dr7, ctxt->vcpu);
2654
2655 /* Check if DR7.Global_Enable is set */
2656 return dr7 & (1 << 13);
2657}
2658
2659static int check_dr_read(struct x86_emulate_ctxt *ctxt)
2660{
2661 struct decode_cache *c = &ctxt->decode;
2662 int dr = c->modrm_reg;
2663 u64 cr4;
2664
2665 if (dr > 7)
2666 return emulate_ud(ctxt);
2667
2668 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
2669 if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
2670 return emulate_ud(ctxt);
2671
2672 if (check_dr7_gd(ctxt))
2673 return emulate_db(ctxt);
2674
2675 return X86EMUL_CONTINUE;
2676}
2677
2678static int check_dr_write(struct x86_emulate_ctxt *ctxt)
2679{
2680 struct decode_cache *c = &ctxt->decode;
2681 u64 new_val = c->src.val64;
2682 int dr = c->modrm_reg;
2683
2684 if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
2685 return emulate_gp(ctxt, 0);
2686
2687 return check_dr_read(ctxt);
2688}
2689
Joerg Roedel01de8b02011-04-04 12:39:31 +02002690static int check_svme(struct x86_emulate_ctxt *ctxt)
2691{
2692 u64 efer;
2693
2694 ctxt->ops->get_msr(ctxt->vcpu, MSR_EFER, &efer);
2695
2696 if (!(efer & EFER_SVME))
2697 return emulate_ud(ctxt);
2698
2699 return X86EMUL_CONTINUE;
2700}
2701
2702static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
2703{
2704 u64 rax = kvm_register_read(ctxt->vcpu, VCPU_REGS_RAX);
2705
2706 /* Valid physical address? */
2707 if (rax & 0xffff000000000000)
2708 return emulate_gp(ctxt, 0);
2709
2710 return check_svme(ctxt);
2711}
2712
Joerg Roedeld7eb8202011-04-04 12:39:32 +02002713static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
2714{
2715 u64 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
2716
2717 if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt->vcpu))
2718 return emulate_ud(ctxt);
2719
2720 return X86EMUL_CONTINUE;
2721}
2722
Joerg Roedel80612522011-04-04 12:39:33 +02002723static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
2724{
2725 u64 cr4 = ctxt->ops->get_cr(4, ctxt->vcpu);
2726 u64 rcx = kvm_register_read(ctxt->vcpu, VCPU_REGS_RCX);
2727
2728 if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt->vcpu)) ||
2729 (rcx > 3))
2730 return emulate_gp(ctxt, 0);
2731
2732 return X86EMUL_CONTINUE;
2733}
2734
Joerg Roedelf6511932011-04-04 12:39:35 +02002735static int check_perm_in(struct x86_emulate_ctxt *ctxt)
2736{
2737 struct decode_cache *c = &ctxt->decode;
2738
2739 c->dst.bytes = min(c->dst.bytes, 4u);
2740 if (!emulator_io_permited(ctxt, ctxt->ops, c->src.val, c->dst.bytes))
2741 return emulate_gp(ctxt, 0);
2742
2743 return X86EMUL_CONTINUE;
2744}
2745
2746static int check_perm_out(struct x86_emulate_ctxt *ctxt)
2747{
2748 struct decode_cache *c = &ctxt->decode;
2749
2750 c->src.bytes = min(c->src.bytes, 4u);
2751 if (!emulator_io_permited(ctxt, ctxt->ops, c->dst.val, c->src.bytes))
2752 return emulate_gp(ctxt, 0);
2753
2754 return X86EMUL_CONTINUE;
2755}
2756
Avi Kivity73fba5f2010-07-29 15:11:53 +03002757#define D(_y) { .flags = (_y) }
Avi Kivityc4f035c2011-04-04 12:39:22 +02002758#define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
Joerg Roedeld09beab2011-04-04 12:39:25 +02002759#define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
2760 .check_perm = (_p) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03002761#define N D(0)
Joerg Roedel01de8b02011-04-04 12:39:31 +02002762#define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03002763#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
2764#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
2765#define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
Avi Kivityc4f035c2011-04-04 12:39:22 +02002766#define II(_f, _e, _i) \
2767 { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
Joerg Roedeld09beab2011-04-04 12:39:25 +02002768#define IIP(_f, _e, _i, _p) \
2769 { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
2770 .check_perm = (_p) }
Avi Kivityaa97bb42010-01-20 18:09:23 +02002771#define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
Avi Kivity73fba5f2010-07-29 15:11:53 +03002772
Avi Kivity8d8f4e92010-08-26 11:56:06 +03002773#define D2bv(_f) D((_f) | ByteOp), D(_f)
Joerg Roedelf6511932011-04-04 12:39:35 +02002774#define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
Avi Kivity8d8f4e92010-08-26 11:56:06 +03002775#define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
2776
Avi Kivity6230f7f2010-08-26 18:34:55 +03002777#define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
2778 D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
2779 D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
2780
Joerg Roedeld7eb8202011-04-04 12:39:32 +02002781static struct opcode group7_rm1[] = {
2782 DI(SrcNone | ModRM | Priv, monitor),
2783 DI(SrcNone | ModRM | Priv, mwait),
2784 N, N, N, N, N, N,
2785};
2786
Joerg Roedel01de8b02011-04-04 12:39:31 +02002787static struct opcode group7_rm3[] = {
2788 DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
Avi Kivitybfeed292011-04-05 16:25:20 +03002789 DI(SrcNone | ModRM | Prot | VendorSpecific, vmmcall),
Joerg Roedel01de8b02011-04-04 12:39:31 +02002790 DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
2791 DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
2792 DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
2793 DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
2794 DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
2795 DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
2796};
Avi Kivity6230f7f2010-08-26 18:34:55 +03002797
Joerg Roedeld7eb8202011-04-04 12:39:32 +02002798static struct opcode group7_rm7[] = {
2799 N,
2800 DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
2801 N, N, N, N, N, N,
2802};
Avi Kivity73fba5f2010-07-29 15:11:53 +03002803static struct opcode group1[] = {
2804 X7(D(Lock)), N
2805};
2806
2807static struct opcode group1A[] = {
2808 D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
2809};
2810
2811static struct opcode group3[] = {
2812 D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
2813 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
Mohammed Gamal3f9f53b2010-08-08 21:11:37 +03002814 X4(D(SrcMem | ModRM)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002815};
2816
2817static struct opcode group4[] = {
2818 D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
2819 N, N, N, N, N, N,
2820};
2821
2822static struct opcode group5[] = {
2823 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
Avi Kivity0ef753b2010-08-18 14:51:45 +03002824 D(SrcMem | ModRM | Stack),
2825 I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002826 D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
2827 D(SrcMem | ModRM | Stack), N,
2828};
2829
Joerg Roedeldee6bb72011-04-04 12:39:30 +02002830static struct opcode group6[] = {
2831 DI(ModRM | Prot, sldt),
2832 DI(ModRM | Prot, str),
2833 DI(ModRM | Prot | Priv, lldt),
2834 DI(ModRM | Prot | Priv, ltr),
2835 N, N, N, N,
2836};
2837
Avi Kivity73fba5f2010-07-29 15:11:53 +03002838static struct group_dual group7 = { {
Joerg Roedeldee6bb72011-04-04 12:39:30 +02002839 DI(ModRM | Mov | DstMem | Priv, sgdt),
2840 DI(ModRM | Mov | DstMem | Priv, sidt),
2841 DI(ModRM | SrcMem | Priv, lgdt), DI(ModRM | SrcMem | Priv, lidt),
Avi Kivity3c6e2762011-04-04 12:39:23 +02002842 DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
2843 DI(SrcMem16 | ModRM | Mov | Priv, lmsw),
2844 DI(SrcMem | ModRM | ByteOp | Priv | NoAccess, invlpg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002845}, {
Joerg Roedeld7eb8202011-04-04 12:39:32 +02002846 D(SrcNone | ModRM | Priv | VendorSpecific), EXT(0, group7_rm1),
Joerg Roedel01de8b02011-04-04 12:39:31 +02002847 N, EXT(0, group7_rm3),
Avi Kivity3c6e2762011-04-04 12:39:23 +02002848 DI(SrcNone | ModRM | DstMem | Mov, smsw), N,
Joerg Roedeld7eb8202011-04-04 12:39:32 +02002849 DI(SrcMem16 | ModRM | Mov | Priv, lmsw), EXT(0, group7_rm7),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002850} };
2851
2852static struct opcode group8[] = {
2853 N, N, N, N,
2854 D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
2855 D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
2856};
2857
2858static struct group_dual group9 = { {
2859 N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
2860}, {
2861 N, N, N, N, N, N, N, N,
2862} };
2863
Avi Kivitya4d4a7c2010-08-03 15:05:46 +03002864static struct opcode group11[] = {
2865 I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
2866};
2867
Avi Kivityaa97bb42010-01-20 18:09:23 +02002868static struct gprefix pfx_0f_6f_0f_7f = {
2869 N, N, N, I(Sse, em_movdqu),
2870};
2871
Avi Kivity73fba5f2010-07-29 15:11:53 +03002872static struct opcode opcode_table[256] = {
2873 /* 0x00 - 0x07 */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002874 D6ALU(Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002875 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2876 /* 0x08 - 0x0F */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002877 D6ALU(Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002878 D(ImplicitOps | Stack | No64), N,
2879 /* 0x10 - 0x17 */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002880 D6ALU(Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002881 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2882 /* 0x18 - 0x1F */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002883 D6ALU(Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002884 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2885 /* 0x20 - 0x27 */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002886 D6ALU(Lock), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002887 /* 0x28 - 0x2F */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002888 D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002889 /* 0x30 - 0x37 */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002890 D6ALU(Lock), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002891 /* 0x38 - 0x3F */
Avi Kivity6230f7f2010-08-26 18:34:55 +03002892 D6ALU(0), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002893 /* 0x40 - 0x4F */
2894 X16(D(DstReg)),
2895 /* 0x50 - 0x57 */
Avi Kivity63540382010-07-29 15:11:55 +03002896 X8(I(SrcReg | Stack, em_push)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002897 /* 0x58 - 0x5F */
2898 X8(D(DstReg | Stack)),
2899 /* 0x60 - 0x67 */
2900 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
2901 N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
2902 N, N, N, N,
2903 /* 0x68 - 0x6F */
Avi Kivityd46164d2010-08-18 19:29:33 +03002904 I(SrcImm | Mov | Stack, em_push),
2905 I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
Avi Kivityf3a1b9f2010-08-18 18:25:25 +03002906 I(SrcImmByte | Mov | Stack, em_push),
2907 I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
Joerg Roedelf6511932011-04-04 12:39:35 +02002908 D2bvIP(DstDI | Mov | String, ins, check_perm_in), /* insb, insw/insd */
2909 D2bvIP(SrcSI | ImplicitOps | String, outs, check_perm_out), /* outsb, outsw/outsd */
Avi Kivity73fba5f2010-07-29 15:11:53 +03002910 /* 0x70 - 0x7F */
2911 X16(D(SrcImmByte)),
2912 /* 0x80 - 0x87 */
2913 G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
2914 G(DstMem | SrcImm | ModRM | Group, group1),
2915 G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
2916 G(DstMem | SrcImmByte | ModRM | Group, group1),
Avi Kivity76e8e682010-08-26 11:56:09 +03002917 D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002918 /* 0x88 - 0x8F */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002919 I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
2920 I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
Avi Kivity342fc632010-08-01 15:13:22 +03002921 D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002922 D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
2923 /* 0x90 - 0x97 */
Joerg Roedelbf608f82011-04-04 12:39:34 +02002924 DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002925 /* 0x98 - 0x9F */
Avi Kivity61429142010-08-19 15:13:00 +03002926 D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
Wei Yongjuncc4feed2010-08-25 14:10:53 +08002927 I(SrcImmFAddr | No64, em_call_far), N,
Avi Kivity3c6e2762011-04-04 12:39:23 +02002928 DI(ImplicitOps | Stack, pushf), DI(ImplicitOps | Stack, popf), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002929 /* 0xA0 - 0xA7 */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002930 I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
2931 I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
2932 I2bv(SrcSI | DstDI | Mov | String, em_mov),
2933 D2bv(SrcSI | DstDI | String),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002934 /* 0xA8 - 0xAF */
Avi Kivity50748612010-08-26 11:56:10 +03002935 D2bv(DstAcc | SrcImm),
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002936 I2bv(SrcAcc | DstDI | Mov | String, em_mov),
2937 I2bv(SrcSI | DstAcc | Mov | String, em_mov),
Avi Kivity48fe67b2010-08-26 11:56:08 +03002938 D2bv(SrcAcc | DstDI | String),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002939 /* 0xB0 - 0xB7 */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002940 X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002941 /* 0xB8 - 0xBF */
Avi Kivityb9eac5f2010-08-03 14:46:56 +03002942 X8(I(DstReg | SrcImm | Mov, em_mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002943 /* 0xC0 - 0xC7 */
Avi Kivityd2c6c7a2010-08-26 11:56:11 +03002944 D2bv(DstMem | SrcImmByte | ModRM),
Avi Kivity40ece7c2010-08-18 15:12:09 +03002945 I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
2946 D(ImplicitOps | Stack),
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08002947 D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
Avi Kivitya4d4a7c2010-08-03 15:05:46 +03002948 G(ByteOp, group11), G(0, group11),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002949 /* 0xC8 - 0xCF */
2950 N, N, N, D(ImplicitOps | Stack),
Avi Kivity3c6e2762011-04-04 12:39:23 +02002951 D(ImplicitOps), DI(SrcImmByte, intn),
2952 D(ImplicitOps | No64), DI(ImplicitOps, iret),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002953 /* 0xD0 - 0xD7 */
Avi Kivityd2c6c7a2010-08-26 11:56:11 +03002954 D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002955 N, N, N, N,
2956 /* 0xD8 - 0xDF */
2957 N, N, N, N, N, N, N, N,
2958 /* 0xE0 - 0xE7 */
Wei Yongjune4abac62010-08-19 14:25:48 +08002959 X4(D(SrcImmByte)),
Joerg Roedelf6511932011-04-04 12:39:35 +02002960 D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
2961 D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002962 /* 0xE8 - 0xEF */
2963 D(SrcImm | Stack), D(SrcImm | ImplicitOps),
2964 D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
Joerg Roedelf6511932011-04-04 12:39:35 +02002965 D2bvIP(SrcNone | DstAcc, in, check_perm_in),
2966 D2bvIP(SrcAcc | ImplicitOps, out, check_perm_out),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002967 /* 0xF0 - 0xF7 */
Joerg Roedelbf608f82011-04-04 12:39:34 +02002968 N, DI(ImplicitOps, icebp), N, N,
Avi Kivity3c6e2762011-04-04 12:39:23 +02002969 DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
2970 G(ByteOp, group3), G(0, group3),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002971 /* 0xF8 - 0xFF */
Mohammed Gamal8744aa92010-08-05 15:42:49 +03002972 D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002973 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
2974};
2975
2976static struct opcode twobyte_table[256] = {
2977 /* 0x00 - 0x0F */
Joerg Roedeldee6bb72011-04-04 12:39:30 +02002978 G(0, group6), GD(0, &group7), N, N,
Joerg Roedelcfec82c2011-04-04 12:39:28 +02002979 N, D(ImplicitOps | VendorSpecific), DI(ImplicitOps | Priv, clts), N,
Avi Kivity3c6e2762011-04-04 12:39:23 +02002980 DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002981 N, D(ImplicitOps | ModRM), N, N,
2982 /* 0x10 - 0x1F */
2983 N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
2984 /* 0x20 - 0x2F */
Joerg Roedelcfec82c2011-04-04 12:39:28 +02002985 DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
Joerg Roedel3b88e412011-04-04 12:39:29 +02002986 DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
Joerg Roedelcfec82c2011-04-04 12:39:28 +02002987 DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
Joerg Roedel3b88e412011-04-04 12:39:29 +02002988 DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
Avi Kivity73fba5f2010-07-29 15:11:53 +03002989 N, N, N, N,
2990 N, N, N, N, N, N, N, N,
2991 /* 0x30 - 0x3F */
Joerg Roedel80612522011-04-04 12:39:33 +02002992 DI(ImplicitOps | Priv, wrmsr),
2993 IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
2994 DI(ImplicitOps | Priv, rdmsr),
2995 DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
Avi Kivityd8671622011-02-01 16:32:03 +02002996 D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
2997 N, N,
Avi Kivity73fba5f2010-07-29 15:11:53 +03002998 N, N, N, N, N, N, N, N,
2999 /* 0x40 - 0x4F */
3000 X16(D(DstReg | SrcMem | ModRM | Mov)),
3001 /* 0x50 - 0x5F */
3002 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3003 /* 0x60 - 0x6F */
Avi Kivityaa97bb42010-01-20 18:09:23 +02003004 N, N, N, N,
3005 N, N, N, N,
3006 N, N, N, N,
3007 N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003008 /* 0x70 - 0x7F */
Avi Kivityaa97bb42010-01-20 18:09:23 +02003009 N, N, N, N,
3010 N, N, N, N,
3011 N, N, N, N,
3012 N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003013 /* 0x80 - 0x8F */
3014 X16(D(SrcImm)),
3015 /* 0x90 - 0x9F */
Wei Yongjunee45b582010-08-06 17:10:07 +08003016 X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003017 /* 0xA0 - 0xA7 */
3018 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
Joerg Roedel80612522011-04-04 12:39:33 +02003019 DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003020 D(DstMem | SrcReg | Src2ImmByte | ModRM),
3021 D(DstMem | SrcReg | Src2CL | ModRM), N, N,
3022 /* 0xA8 - 0xAF */
3023 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
Joerg Roedel80612522011-04-04 12:39:33 +02003024 DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003025 D(DstMem | SrcReg | Src2ImmByte | ModRM),
3026 D(DstMem | SrcReg | Src2CL | ModRM),
Avi Kivity5c82aa22010-08-18 18:31:43 +03003027 D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003028 /* 0xB0 - 0xB7 */
Avi Kivity739ae402010-08-26 11:56:13 +03003029 D2bv(DstMem | SrcReg | ModRM | Lock),
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003030 D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
3031 D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
3032 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003033 /* 0xB8 - 0xBF */
3034 N, N,
Wei Yongjunba7ff2b2010-08-09 11:39:14 +08003035 G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
Wei Yongjund9574a22010-08-10 13:48:22 +08003036 D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
3037 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003038 /* 0xC0 - 0xCF */
Avi Kivity739ae402010-08-26 11:56:13 +03003039 D2bv(DstMem | SrcReg | ModRM | Lock),
Wei Yongjun92f738a2010-08-17 09:19:34 +08003040 N, D(DstMem | SrcReg | ModRM | Mov),
Avi Kivity73fba5f2010-07-29 15:11:53 +03003041 N, N, N, GD(0, &group9),
3042 N, N, N, N, N, N, N, N,
3043 /* 0xD0 - 0xDF */
3044 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3045 /* 0xE0 - 0xEF */
3046 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
3047 /* 0xF0 - 0xFF */
3048 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
3049};
3050
3051#undef D
3052#undef N
3053#undef G
3054#undef GD
3055#undef I
Avi Kivityaa97bb42010-01-20 18:09:23 +02003056#undef GP
Joerg Roedel01de8b02011-04-04 12:39:31 +02003057#undef EXT
Avi Kivity73fba5f2010-07-29 15:11:53 +03003058
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003059#undef D2bv
Joerg Roedelf6511932011-04-04 12:39:35 +02003060#undef D2bvIP
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003061#undef I2bv
Avi Kivity6230f7f2010-08-26 18:34:55 +03003062#undef D6ALU
Avi Kivity8d8f4e92010-08-26 11:56:06 +03003063
Avi Kivity39f21ee2010-08-18 19:20:21 +03003064static unsigned imm_size(struct decode_cache *c)
3065{
3066 unsigned size;
3067
3068 size = (c->d & ByteOp) ? 1 : c->op_bytes;
3069 if (size == 8)
3070 size = 4;
3071 return size;
3072}
3073
3074static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
3075 unsigned size, bool sign_extension)
3076{
3077 struct decode_cache *c = &ctxt->decode;
3078 struct x86_emulate_ops *ops = ctxt->ops;
3079 int rc = X86EMUL_CONTINUE;
3080
3081 op->type = OP_IMM;
3082 op->bytes = size;
Avi Kivity90de84f2010-11-17 15:28:21 +02003083 op->addr.mem.ea = c->eip;
Avi Kivity39f21ee2010-08-18 19:20:21 +03003084 /* NB. Immediates are sign-extended as necessary. */
3085 switch (op->bytes) {
3086 case 1:
3087 op->val = insn_fetch(s8, 1, c->eip);
3088 break;
3089 case 2:
3090 op->val = insn_fetch(s16, 2, c->eip);
3091 break;
3092 case 4:
3093 op->val = insn_fetch(s32, 4, c->eip);
3094 break;
3095 }
3096 if (!sign_extension) {
3097 switch (op->bytes) {
3098 case 1:
3099 op->val &= 0xff;
3100 break;
3101 case 2:
3102 op->val &= 0xffff;
3103 break;
3104 case 4:
3105 op->val &= 0xffffffff;
3106 break;
3107 }
3108 }
3109done:
3110 return rc;
3111}
3112
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003113int
Andre Przywaradc25e892010-12-21 11:12:07 +01003114x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003115{
3116 struct x86_emulate_ops *ops = ctxt->ops;
3117 struct decode_cache *c = &ctxt->decode;
3118 int rc = X86EMUL_CONTINUE;
3119 int mode = ctxt->mode;
Avi Kivity0d7cdee2011-03-29 11:34:38 +02003120 int def_op_bytes, def_ad_bytes, dual, goffset, simd_prefix;
3121 bool op_prefix = false;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003122 struct opcode opcode, *g_mod012, *g_mod3;
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003123 struct operand memop = { .type = OP_NONE };
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003124
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003125 c->eip = ctxt->eip;
Andre Przywaradc25e892010-12-21 11:12:07 +01003126 c->fetch.start = c->eip;
3127 c->fetch.end = c->fetch.start + insn_len;
3128 if (insn_len > 0)
3129 memcpy(c->fetch.data, insn, insn_len);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003130 ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
3131
3132 switch (mode) {
3133 case X86EMUL_MODE_REAL:
3134 case X86EMUL_MODE_VM86:
3135 case X86EMUL_MODE_PROT16:
3136 def_op_bytes = def_ad_bytes = 2;
3137 break;
3138 case X86EMUL_MODE_PROT32:
3139 def_op_bytes = def_ad_bytes = 4;
3140 break;
3141#ifdef CONFIG_X86_64
3142 case X86EMUL_MODE_PROT64:
3143 def_op_bytes = 4;
3144 def_ad_bytes = 8;
3145 break;
3146#endif
3147 default:
3148 return -1;
3149 }
3150
3151 c->op_bytes = def_op_bytes;
3152 c->ad_bytes = def_ad_bytes;
3153
3154 /* Legacy prefixes. */
3155 for (;;) {
3156 switch (c->b = insn_fetch(u8, 1, c->eip)) {
3157 case 0x66: /* operand-size override */
Avi Kivity0d7cdee2011-03-29 11:34:38 +02003158 op_prefix = true;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003159 /* switch between 2/4 bytes */
3160 c->op_bytes = def_op_bytes ^ 6;
3161 break;
3162 case 0x67: /* address-size override */
3163 if (mode == X86EMUL_MODE_PROT64)
3164 /* switch between 4/8 bytes */
3165 c->ad_bytes = def_ad_bytes ^ 12;
3166 else
3167 /* switch between 2/4 bytes */
3168 c->ad_bytes = def_ad_bytes ^ 6;
3169 break;
3170 case 0x26: /* ES override */
3171 case 0x2e: /* CS override */
3172 case 0x36: /* SS override */
3173 case 0x3e: /* DS override */
3174 set_seg_override(c, (c->b >> 3) & 3);
3175 break;
3176 case 0x64: /* FS override */
3177 case 0x65: /* GS override */
3178 set_seg_override(c, c->b & 7);
3179 break;
3180 case 0x40 ... 0x4f: /* REX */
3181 if (mode != X86EMUL_MODE_PROT64)
3182 goto done_prefixes;
3183 c->rex_prefix = c->b;
3184 continue;
3185 case 0xf0: /* LOCK */
3186 c->lock_prefix = 1;
3187 break;
3188 case 0xf2: /* REPNE/REPNZ */
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003189 case 0xf3: /* REP/REPE/REPZ */
Avi Kivity1d6b1142010-01-20 16:00:35 +02003190 c->rep_prefix = c->b;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003191 break;
3192 default:
3193 goto done_prefixes;
3194 }
3195
3196 /* Any legacy prefix after a REX prefix nullifies its effect. */
3197
3198 c->rex_prefix = 0;
3199 }
3200
3201done_prefixes:
3202
3203 /* REX prefix. */
Avi Kivity1e87e3e2010-08-01 14:42:51 +03003204 if (c->rex_prefix & 8)
3205 c->op_bytes = 8; /* REX.W */
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003206
3207 /* Opcode byte(s). */
3208 opcode = opcode_table[c->b];
Wei Yongjund3ad6242010-08-05 16:34:39 +08003209 /* Two-byte opcode? */
3210 if (c->b == 0x0f) {
3211 c->twobyte = 1;
3212 c->b = insn_fetch(u8, 1, c->eip);
3213 opcode = twobyte_table[c->b];
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003214 }
3215 c->d = opcode.flags;
3216
3217 if (c->d & Group) {
3218 dual = c->d & GroupDual;
3219 c->modrm = insn_fetch(u8, 1, c->eip);
3220 --c->eip;
3221
3222 if (c->d & GroupDual) {
3223 g_mod012 = opcode.u.gdual->mod012;
3224 g_mod3 = opcode.u.gdual->mod3;
3225 } else
3226 g_mod012 = g_mod3 = opcode.u.group;
3227
3228 c->d &= ~(Group | GroupDual);
3229
3230 goffset = (c->modrm >> 3) & 7;
3231
3232 if ((c->modrm >> 6) == 3)
3233 opcode = g_mod3[goffset];
3234 else
3235 opcode = g_mod012[goffset];
Joerg Roedel01de8b02011-04-04 12:39:31 +02003236
3237 if (opcode.flags & RMExt) {
3238 goffset = c->modrm & 7;
3239 opcode = opcode.u.group[goffset];
3240 }
3241
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003242 c->d |= opcode.flags;
3243 }
3244
Avi Kivity0d7cdee2011-03-29 11:34:38 +02003245 if (c->d & Prefix) {
3246 if (c->rep_prefix && op_prefix)
3247 return X86EMUL_UNHANDLEABLE;
3248 simd_prefix = op_prefix ? 0x66 : c->rep_prefix;
3249 switch (simd_prefix) {
3250 case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
3251 case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
3252 case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
3253 case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
3254 }
3255 c->d |= opcode.flags;
3256 }
3257
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003258 c->execute = opcode.u.execute;
Joerg Roedeld09beab2011-04-04 12:39:25 +02003259 c->check_perm = opcode.check_perm;
Avi Kivityc4f035c2011-04-04 12:39:22 +02003260 c->intercept = opcode.intercept;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003261
3262 /* Unrecognised? */
Avi Kivityd53db5e2010-11-17 13:40:51 +02003263 if (c->d == 0 || (c->d & Undefined))
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003264 return -1;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003265
Avi Kivityd8671622011-02-01 16:32:03 +02003266 if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
3267 return -1;
3268
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003269 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
3270 c->op_bytes = 8;
3271
Avi Kivity7f9b4b72010-08-01 14:46:54 +03003272 if (c->d & Op3264) {
3273 if (mode == X86EMUL_MODE_PROT64)
3274 c->op_bytes = 8;
3275 else
3276 c->op_bytes = 4;
3277 }
3278
Avi Kivity12537912011-03-29 11:41:27 +02003279 if (c->d & Sse)
3280 c->op_bytes = 16;
3281
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003282 /* ModRM and SIB bytes. */
Avi Kivity09ee57c2010-08-01 12:07:29 +03003283 if (c->d & ModRM) {
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003284 rc = decode_modrm(ctxt, ops, &memop);
Avi Kivity09ee57c2010-08-01 12:07:29 +03003285 if (!c->has_seg_override)
3286 set_seg_override(c, c->modrm_seg);
3287 } else if (c->d & MemAbs)
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003288 rc = decode_abs(ctxt, ops, &memop);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003289 if (rc != X86EMUL_CONTINUE)
3290 goto done;
3291
3292 if (!c->has_seg_override)
3293 set_seg_override(c, VCPU_SREG_DS);
3294
Avi Kivity90de84f2010-11-17 15:28:21 +02003295 memop.addr.mem.seg = seg_override(ctxt, ops, c);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003296
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003297 if (memop.type == OP_MEM && c->ad_bytes != 8)
Avi Kivity90de84f2010-11-17 15:28:21 +02003298 memop.addr.mem.ea = (u32)memop.addr.mem.ea;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003299
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003300 if (memop.type == OP_MEM && c->rip_relative)
Avi Kivity90de84f2010-11-17 15:28:21 +02003301 memop.addr.mem.ea += c->eip;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003302
3303 /*
3304 * Decode and fetch the source operand: register, memory
3305 * or immediate.
3306 */
3307 switch (c->d & SrcMask) {
3308 case SrcNone:
3309 break;
3310 case SrcReg:
Avi Kivity12537912011-03-29 11:41:27 +02003311 decode_register_operand(ctxt, &c->src, c, 0);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003312 break;
3313 case SrcMem16:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003314 memop.bytes = 2;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003315 goto srcmem_common;
3316 case SrcMem32:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003317 memop.bytes = 4;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003318 goto srcmem_common;
3319 case SrcMem:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003320 memop.bytes = (c->d & ByteOp) ? 1 :
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003321 c->op_bytes;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003322 srcmem_common:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003323 c->src = memop;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003324 break;
Avi Kivityb250e602010-08-18 15:11:24 +03003325 case SrcImmU16:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003326 rc = decode_imm(ctxt, &c->src, 2, false);
3327 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003328 case SrcImm:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003329 rc = decode_imm(ctxt, &c->src, imm_size(c), true);
3330 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003331 case SrcImmU:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003332 rc = decode_imm(ctxt, &c->src, imm_size(c), false);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003333 break;
3334 case SrcImmByte:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003335 rc = decode_imm(ctxt, &c->src, 1, true);
3336 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003337 case SrcImmUByte:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003338 rc = decode_imm(ctxt, &c->src, 1, false);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003339 break;
3340 case SrcAcc:
3341 c->src.type = OP_REG;
3342 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003343 c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
Avi Kivity91ff3cb2010-08-01 12:53:09 +03003344 fetch_register_operand(&c->src);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003345 break;
3346 case SrcOne:
3347 c->src.bytes = 1;
3348 c->src.val = 1;
3349 break;
3350 case SrcSI:
3351 c->src.type = OP_MEM;
3352 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity90de84f2010-11-17 15:28:21 +02003353 c->src.addr.mem.ea =
3354 register_address(c, c->regs[VCPU_REGS_RSI]);
3355 c->src.addr.mem.seg = seg_override(ctxt, ops, c),
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003356 c->src.val = 0;
3357 break;
3358 case SrcImmFAddr:
3359 c->src.type = OP_IMM;
Avi Kivity90de84f2010-11-17 15:28:21 +02003360 c->src.addr.mem.ea = c->eip;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003361 c->src.bytes = c->op_bytes + 2;
3362 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
3363 break;
3364 case SrcMemFAddr:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003365 memop.bytes = c->op_bytes + 2;
3366 goto srcmem_common;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003367 break;
3368 }
3369
Avi Kivity39f21ee2010-08-18 19:20:21 +03003370 if (rc != X86EMUL_CONTINUE)
3371 goto done;
3372
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003373 /*
3374 * Decode and fetch the second source operand: register, memory
3375 * or immediate.
3376 */
3377 switch (c->d & Src2Mask) {
3378 case Src2None:
3379 break;
3380 case Src2CL:
3381 c->src2.bytes = 1;
3382 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
3383 break;
3384 case Src2ImmByte:
Avi Kivity39f21ee2010-08-18 19:20:21 +03003385 rc = decode_imm(ctxt, &c->src2, 1, true);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003386 break;
3387 case Src2One:
3388 c->src2.bytes = 1;
3389 c->src2.val = 1;
3390 break;
Avi Kivity7db41eb2010-08-18 19:25:28 +03003391 case Src2Imm:
3392 rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
3393 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003394 }
3395
Avi Kivity39f21ee2010-08-18 19:20:21 +03003396 if (rc != X86EMUL_CONTINUE)
3397 goto done;
3398
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003399 /* Decode and fetch the destination operand: register or memory. */
3400 switch (c->d & DstMask) {
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003401 case DstReg:
Avi Kivity12537912011-03-29 11:41:27 +02003402 decode_register_operand(ctxt, &c->dst, c,
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003403 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
3404 break;
Wei Yongjun943858e2010-08-06 11:36:51 +08003405 case DstImmUByte:
3406 c->dst.type = OP_IMM;
Avi Kivity90de84f2010-11-17 15:28:21 +02003407 c->dst.addr.mem.ea = c->eip;
Wei Yongjun943858e2010-08-06 11:36:51 +08003408 c->dst.bytes = 1;
3409 c->dst.val = insn_fetch(u8, 1, c->eip);
3410 break;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003411 case DstMem:
3412 case DstMem64:
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003413 c->dst = memop;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003414 if ((c->d & DstMask) == DstMem64)
3415 c->dst.bytes = 8;
3416 else
3417 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Wei Yongjun35c843c2010-08-09 11:34:56 +08003418 if (c->d & BitOp)
3419 fetch_bit_operand(c);
Avi Kivity2dbd0dd2010-08-01 15:40:19 +03003420 c->dst.orig_val = c->dst.val;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003421 break;
3422 case DstAcc:
3423 c->dst.type = OP_REG;
3424 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003425 c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
Avi Kivity91ff3cb2010-08-01 12:53:09 +03003426 fetch_register_operand(&c->dst);
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003427 c->dst.orig_val = c->dst.val;
3428 break;
3429 case DstDI:
3430 c->dst.type = OP_MEM;
3431 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Avi Kivity90de84f2010-11-17 15:28:21 +02003432 c->dst.addr.mem.ea =
3433 register_address(c, c->regs[VCPU_REGS_RDI]);
3434 c->dst.addr.mem.seg = VCPU_SREG_ES;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003435 c->dst.val = 0;
3436 break;
Wei Yongjun36089fe2010-08-04 15:38:18 +08003437 case ImplicitOps:
3438 /* Special instructions do their own operand decoding. */
3439 default:
3440 c->dst.type = OP_NONE; /* Disable writeback. */
3441 return 0;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003442 }
3443
3444done:
Gleb Natapova0c0ab22011-03-28 16:57:49 +02003445 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003446}
3447
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03003448static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
3449{
3450 struct decode_cache *c = &ctxt->decode;
3451
3452 /* The second termination condition only applies for REPE
3453 * and REPNE. Test if the repeat string operation prefix is
3454 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
3455 * corresponding termination condition according to:
3456 * - if REPE/REPZ and ZF = 0 then done
3457 * - if REPNE/REPNZ and ZF = 1 then done
3458 */
3459 if (((c->b == 0xa6) || (c->b == 0xa7) ||
3460 (c->b == 0xae) || (c->b == 0xaf))
3461 && (((c->rep_prefix == REPE_PREFIX) &&
3462 ((ctxt->eflags & EFLG_ZF) == 0))
3463 || ((c->rep_prefix == REPNE_PREFIX) &&
3464 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
3465 return true;
3466
3467 return false;
3468}
3469
Avi Kivitydde7e6d2010-07-29 15:11:52 +03003470int
Avi Kivity9aabc882010-07-29 15:11:50 +03003471x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003472{
Avi Kivity9aabc882010-07-29 15:11:50 +03003473 struct x86_emulate_ops *ops = ctxt->ops;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003474 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003475 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003476 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02003477 int saved_dst_type = c->dst.type;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03003478 int irq; /* Used for int 3, int, and into */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003479
Gleb Natapov9de41572010-04-28 19:15:22 +03003480 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04003481
Gleb Natapov1161624f12010-02-11 14:43:14 +02003482 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003483 rc = emulate_ud(ctxt);
Gleb Natapov1161624f12010-02-11 14:43:14 +02003484 goto done;
3485 }
3486
Gleb Natapovd380a5e2010-02-10 14:21:36 +02003487 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02003488 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003489 rc = emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02003490 goto done;
3491 }
3492
Avi Kivity081bca02010-08-26 11:06:15 +03003493 if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003494 rc = emulate_ud(ctxt);
Avi Kivity081bca02010-08-26 11:06:15 +03003495 goto done;
3496 }
3497
Avi Kivity12537912011-03-29 11:41:27 +02003498 if ((c->d & Sse)
3499 && ((ops->get_cr(0, ctxt->vcpu) & X86_CR0_EM)
3500 || !(ops->get_cr(4, ctxt->vcpu) & X86_CR4_OSFXSR))) {
3501 rc = emulate_ud(ctxt);
3502 goto done;
3503 }
3504
3505 if ((c->d & Sse) && (ops->get_cr(0, ctxt->vcpu) & X86_CR0_TS)) {
3506 rc = emulate_nm(ctxt);
3507 goto done;
3508 }
3509
Avi Kivityc4f035c2011-04-04 12:39:22 +02003510 if (unlikely(ctxt->guest_mode) && c->intercept) {
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02003511 rc = emulator_check_intercept(ctxt, c->intercept,
3512 X86_ICPT_PRE_EXCEPT);
Avi Kivityc4f035c2011-04-04 12:39:22 +02003513 if (rc != X86EMUL_CONTINUE)
3514 goto done;
3515 }
3516
Gleb Natapove92805a2010-02-10 14:21:35 +02003517 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02003518 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003519 rc = emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02003520 goto done;
3521 }
3522
Joerg Roedel8ea7d6a2011-04-04 12:39:26 +02003523 /* Instruction can only be executed in protected mode */
3524 if ((c->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
3525 rc = emulate_ud(ctxt);
3526 goto done;
3527 }
3528
Joerg Roedeld09beab2011-04-04 12:39:25 +02003529 /* Do instruction specific permission checks */
3530 if (c->check_perm) {
3531 rc = c->check_perm(ctxt);
3532 if (rc != X86EMUL_CONTINUE)
3533 goto done;
3534 }
3535
Avi Kivityc4f035c2011-04-04 12:39:22 +02003536 if (unlikely(ctxt->guest_mode) && c->intercept) {
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02003537 rc = emulator_check_intercept(ctxt, c->intercept,
3538 X86_ICPT_POST_EXCEPT);
Avi Kivityc4f035c2011-04-04 12:39:22 +02003539 if (rc != X86EMUL_CONTINUE)
3540 goto done;
3541 }
3542
Avi Kivityb9fa9d62007-11-27 19:05:37 +02003543 if (c->rep_prefix && (c->d & String)) {
3544 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02003545 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov95c55882010-04-28 19:15:39 +03003546 ctxt->eip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02003547 goto done;
3548 }
Avi Kivityb9fa9d62007-11-27 19:05:37 +02003549 }
3550
Wei Yongjunc483c022010-08-06 15:36:36 +08003551 if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
Avi Kivity3ca3ac42011-03-31 16:52:26 +02003552 rc = segmented_read(ctxt, c->src.addr.mem,
3553 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09003554 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003555 goto done;
Avi Kivity16518d52010-08-26 14:31:30 +03003556 c->src.orig_val64 = c->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003557 }
3558
Gleb Natapove35b7b92010-02-25 16:36:42 +02003559 if (c->src2.type == OP_MEM) {
Avi Kivity3ca3ac42011-03-31 16:52:26 +02003560 rc = segmented_read(ctxt, c->src2.addr.mem,
3561 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02003562 if (rc != X86EMUL_CONTINUE)
3563 goto done;
3564 }
3565
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003566 if ((c->d & DstMask) == ImplicitOps)
3567 goto special_insn;
3568
3569
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003570 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
3571 /* optimisation - avoid slow emulated read if Mov */
Avi Kivity3ca3ac42011-03-31 16:52:26 +02003572 rc = segmented_read(ctxt, c->dst.addr.mem,
Gleb Natapov9de41572010-04-28 19:15:22 +03003573 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003574 if (rc != X86EMUL_CONTINUE)
3575 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08003576 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02003577 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08003578
Avi Kivity018a98d2007-11-27 19:30:56 +02003579special_insn:
3580
Avi Kivityc4f035c2011-04-04 12:39:22 +02003581 if (unlikely(ctxt->guest_mode) && c->intercept) {
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02003582 rc = emulator_check_intercept(ctxt, c->intercept,
3583 X86_ICPT_POST_MEMACCESS);
Avi Kivityc4f035c2011-04-04 12:39:22 +02003584 if (rc != X86EMUL_CONTINUE)
3585 goto done;
3586 }
3587
Avi Kivityef65c882010-07-29 15:11:51 +03003588 if (c->execute) {
3589 rc = c->execute(ctxt);
3590 if (rc != X86EMUL_CONTINUE)
3591 goto done;
3592 goto writeback;
3593 }
3594
Laurent Viviere4e03de2007-09-18 11:52:50 +02003595 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003596 goto twobyte_insn;
3597
Laurent Viviere4e03de2007-09-18 11:52:50 +02003598 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003599 case 0x00 ... 0x05:
3600 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003601 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003602 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003603 case 0x06: /* push es */
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09003604 rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003605 break;
3606 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003607 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003608 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003609 case 0x08 ... 0x0d:
3610 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003611 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003612 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003613 case 0x0e: /* push cs */
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09003614 rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003615 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003616 case 0x10 ... 0x15:
3617 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003618 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003619 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003620 case 0x16: /* push ss */
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09003621 rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003622 break;
3623 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003624 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003625 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003626 case 0x18 ... 0x1d:
3627 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003628 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003629 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003630 case 0x1e: /* push ds */
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09003631 rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003632 break;
3633 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003634 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003635 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02003636 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08003637 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003638 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003639 break;
3640 case 0x28 ... 0x2d:
3641 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003642 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003643 break;
3644 case 0x30 ... 0x35:
3645 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003646 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003647 break;
3648 case 0x38 ... 0x3d:
3649 cmp: /* cmp */
Takuya Yoshikawa575e7c12011-04-13 00:24:55 +09003650 c->dst.type = OP_NONE; /* Disable writeback. */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003651 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003652 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02003653 case 0x40 ... 0x47: /* inc r16/r32 */
3654 emulate_1op("inc", c->dst, ctxt->eflags);
3655 break;
3656 case 0x48 ... 0x4f: /* dec r16/r32 */
3657 emulate_1op("dec", c->dst, ctxt->eflags);
3658 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02003659 case 0x58 ... 0x5f: /* pop reg */
3660 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02003661 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Avi Kivity33615aa2007-10-31 11:15:56 +02003662 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02003663 case 0x60: /* pusha */
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09003664 rc = emulate_pusha(ctxt);
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02003665 break;
3666 case 0x61: /* popa */
3667 rc = emulate_popa(ctxt, ops);
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02003668 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003669 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02003670 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003671 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003672 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003673 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003674 case 0x6c: /* insb */
3675 case 0x6d: /* insw/insd */
Wei Yongjuna13a63f2010-08-06 11:46:12 +08003676 c->src.val = c->regs[VCPU_REGS_RDX];
3677 goto do_io_in;
Avi Kivity018a98d2007-11-27 19:30:56 +02003678 case 0x6e: /* outsb */
3679 case 0x6f: /* outsw/outsd */
Wei Yongjuna13a63f2010-08-06 11:46:12 +08003680 c->dst.val = c->regs[VCPU_REGS_RDX];
3681 goto do_io_out;
Gleb Natapov79729952010-03-18 15:20:24 +02003682 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003683 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02003684 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003685 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003686 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003687 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003688 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003689 case 0:
3690 goto add;
3691 case 1:
3692 goto or;
3693 case 2:
3694 goto adc;
3695 case 3:
3696 goto sbb;
3697 case 4:
3698 goto and;
3699 case 5:
3700 goto sub;
3701 case 6:
3702 goto xor;
3703 case 7:
3704 goto cmp;
3705 }
3706 break;
3707 case 0x84 ... 0x85:
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03003708 test:
Laurent Vivier05f086f2007-09-24 11:10:55 +02003709 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003710 break;
3711 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03003712 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08003713 /* Write back the register source. */
Wei Yongjun31be40b2010-08-17 09:17:30 +08003714 c->src.val = c->dst.val;
3715 write_register_operand(&c->src);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003716 /*
3717 * Write back the memory destination with implicit LOCK
3718 * prefix.
3719 */
Wei Yongjun31be40b2010-08-17 09:17:30 +08003720 c->dst.val = c->src.orig_val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003721 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003722 break;
Gleb Natapov79168fd2010-04-28 19:15:30 +03003723 case 0x8c: /* mov r/m, sreg */
3724 if (c->modrm_reg > VCPU_SREG_GS) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003725 rc = emulate_ud(ctxt);
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02003726 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02003727 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03003728 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02003729 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03003730 case 0x8d: /* lea r16/r32, m */
Avi Kivity90de84f2010-11-17 15:28:21 +02003731 c->dst.val = c->src.addr.mem.ea;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03003732 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02003733 case 0x8e: { /* mov seg, r/m16 */
3734 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02003735
3736 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02003737
Gleb Natapovc6975182010-02-18 12:15:01 +02003738 if (c->modrm_reg == VCPU_SREG_CS ||
3739 c->modrm_reg > VCPU_SREG_GS) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003740 rc = emulate_ud(ctxt);
Gleb Natapov8b9f4412010-02-18 12:14:59 +02003741 goto done;
3742 }
3743
Glauber Costa310b5d32009-05-12 16:21:06 -04003744 if (c->modrm_reg == VCPU_SREG_SS)
Gleb Natapov95cb2292010-04-28 19:15:43 +03003745 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa310b5d32009-05-12 16:21:06 -04003746
Gleb Natapov2e873022010-03-18 15:20:18 +02003747 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02003748
3749 c->dst.type = OP_NONE; /* Disable writeback. */
3750 break;
3751 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003752 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003753 rc = emulate_grp1a(ctxt, ops);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003754 break;
Avi Kivity3d9e77d2010-08-01 12:41:59 +03003755 case 0x90 ... 0x97: /* nop / xchg reg, rax */
3756 if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
Mohammed Gamal34698d82010-08-04 14:41:04 +03003757 break;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03003758 goto xchg;
Wei Yongjune8b6fa72010-08-18 16:43:13 +08003759 case 0x98: /* cbw/cwde/cdqe */
3760 switch (c->op_bytes) {
3761 case 2: c->dst.val = (s8)c->dst.val; break;
3762 case 4: c->dst.val = (s16)c->dst.val; break;
3763 case 8: c->dst.val = (s32)c->dst.val; break;
3764 }
3765 break;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07003766 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02003767 c->src.val = (unsigned long) ctxt->eflags;
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09003768 rc = em_push(ctxt);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003769 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03003770 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02003771 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003772 c->dst.addr.reg = &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02003773 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02003774 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02003775 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003776 case 0xa6 ... 0xa7: /* cmps */
Gleb Natapova682e352010-03-18 15:20:21 +02003777 goto cmp;
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03003778 case 0xa8 ... 0xa9: /* test ax, imm */
3779 goto test;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003780 case 0xae ... 0xaf: /* scas */
Avi Kivityf6b33fc2010-08-17 11:20:37 +03003781 goto cmp;
Avi Kivity018a98d2007-11-27 19:30:56 +02003782 case 0xc0 ... 0xc1:
3783 emulate_grp2(ctxt);
3784 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003785 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02003786 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03003787 c->dst.addr.reg = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02003788 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02003789 goto pop_instruction;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003790 case 0xc4: /* les */
3791 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003792 break;
3793 case 0xc5: /* lds */
3794 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08003795 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02003796 case 0xcb: /* ret far */
3797 rc = emulate_ret_far(ctxt, ops);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02003798 break;
Mohammed Gamal6e154e52010-08-04 14:38:06 +03003799 case 0xcc: /* int3 */
3800 irq = 3;
3801 goto do_interrupt;
3802 case 0xcd: /* int n */
3803 irq = c->src.val;
3804 do_interrupt:
3805 rc = emulate_int(ctxt, ops, irq);
Mohammed Gamal6e154e52010-08-04 14:38:06 +03003806 break;
3807 case 0xce: /* into */
3808 if (ctxt->eflags & EFLG_OF) {
3809 irq = 4;
3810 goto do_interrupt;
3811 }
3812 break;
Mohammed Gamal62bd4302010-07-28 12:38:40 +03003813 case 0xcf: /* iret */
3814 rc = emulate_iret(ctxt, ops);
Mohammed Gamal62bd4302010-07-28 12:38:40 +03003815 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003816 case 0xd0 ... 0xd1: /* Grp2 */
Avi Kivity018a98d2007-11-27 19:30:56 +02003817 emulate_grp2(ctxt);
3818 break;
3819 case 0xd2 ... 0xd3: /* Grp2 */
3820 c->src.val = c->regs[VCPU_REGS_RCX];
3821 emulate_grp2(ctxt);
3822 break;
Wei Yongjunf2f31842010-08-18 16:38:21 +08003823 case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
3824 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
3825 if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
3826 (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
3827 jmp_rel(c, c->src.val);
3828 break;
Wei Yongjune4abac62010-08-19 14:25:48 +08003829 case 0xe3: /* jcxz/jecxz/jrcxz */
3830 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
3831 jmp_rel(c, c->src.val);
3832 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003833 case 0xe4: /* inb */
3834 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003835 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003836 case 0xe6: /* outb */
3837 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003838 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003839 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03003840 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003841 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08003842 jmp_rel(c, rel);
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09003843 rc = em_push(ctxt);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003844 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003845 }
3846 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003847 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03003848 case 0xea: { /* jmp far */
3849 unsigned short sel;
Gleb Natapovea798492010-02-25 16:36:43 +02003850 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03003851 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
3852
3853 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02003854 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003855
Gleb Natapov414e6272010-04-28 19:15:26 +03003856 c->eip = 0;
3857 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003858 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03003859 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003860 case 0xeb:
3861 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08003862 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003863 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003864 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003865 case 0xec: /* in al,dx */
3866 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003867 c->src.val = c->regs[VCPU_REGS_RDX];
3868 do_io_in:
Gleb Natapov7b262e92010-03-18 15:20:27 +02003869 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
3870 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003871 goto done; /* IO is needed */
3872 break;
Wei Yongjunce7a0ad2010-07-06 16:50:21 +08003873 case 0xee: /* out dx,al */
3874 case 0xef: /* out dx,(e/r)ax */
Wei Yongjun41167be2010-08-06 11:45:12 +08003875 c->dst.val = c->regs[VCPU_REGS_RDX];
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003876 do_io_out:
Wei Yongjun41167be2010-08-06 11:45:12 +08003877 ops->pio_out_emulated(c->src.bytes, c->dst.val,
3878 &c->src.val, 1, ctxt->vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003879 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01003880 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003881 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003882 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03003883 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003884 case 0xf5: /* cmc */
3885 /* complement carry flag from eflags reg */
3886 ctxt->eflags ^= EFLG_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003887 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003888 case 0xf6 ... 0xf7: /* Grp3 */
Avi Kivity34d1f492010-08-26 11:59:01 +03003889 rc = emulate_grp3(ctxt, ops);
Avi Kivity018a98d2007-11-27 19:30:56 +02003890 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003891 case 0xf8: /* clc */
3892 ctxt->eflags &= ~EFLG_CF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003893 break;
Mohammed Gamal8744aa92010-08-05 15:42:49 +03003894 case 0xf9: /* stc */
3895 ctxt->eflags |= EFLG_CF;
3896 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003897 case 0xfa: /* cli */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003898 if (emulator_bad_iopl(ctxt, ops)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003899 rc = emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003900 goto done;
Wei Yongjun36089fe2010-08-04 15:38:18 +08003901 } else
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003902 ctxt->eflags &= ~X86_EFLAGS_IF;
Avi Kivity111de5d2007-11-27 19:14:21 +02003903 break;
3904 case 0xfb: /* sti */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003905 if (emulator_bad_iopl(ctxt, ops)) {
Avi Kivity35d3d4a2010-11-22 17:53:25 +02003906 rc = emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003907 goto done;
3908 } else {
Gleb Natapov95cb2292010-04-28 19:15:43 +03003909 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003910 ctxt->eflags |= X86_EFLAGS_IF;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003911 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003912 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003913 case 0xfc: /* cld */
3914 ctxt->eflags &= ~EFLG_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003915 break;
3916 case 0xfd: /* std */
3917 ctxt->eflags |= EFLG_DF;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003918 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003919 case 0xfe: /* Grp4 */
3920 grp45:
Takuya Yoshikawa4487b3b2011-04-13 00:31:23 +09003921 rc = emulate_grp45(ctxt);
Avi Kivity018a98d2007-11-27 19:30:56 +02003922 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003923 case 0xff: /* Grp5 */
3924 if (c->modrm_reg == 5)
3925 goto jump_far;
3926 goto grp45;
Avi Kivity91269b82010-07-25 14:51:16 +03003927 default:
3928 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003929 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003930
Avi Kivity7d9ddae2010-08-30 17:12:28 +03003931 if (rc != X86EMUL_CONTINUE)
3932 goto done;
3933
Avi Kivity018a98d2007-11-27 19:30:56 +02003934writeback:
3935 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003936 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003937 goto done;
3938
Gleb Natapov5cd21912010-03-18 15:20:26 +02003939 /*
3940 * restore dst type in case the decoding will be reused
3941 * (happens for string instruction )
3942 */
3943 c->dst.type = saved_dst_type;
3944
Gleb Natapova682e352010-03-18 15:20:21 +02003945 if ((c->d & SrcMask) == SrcSI)
Avi Kivity90de84f2010-11-17 15:28:21 +02003946 string_addr_inc(ctxt, seg_override(ctxt, ops, c),
Gleb Natapov79168fd2010-04-28 19:15:30 +03003947 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003948
3949 if ((c->d & DstMask) == DstDI)
Avi Kivity90de84f2010-11-17 15:28:21 +02003950 string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
Gleb Natapov79168fd2010-04-28 19:15:30 +03003951 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003952
Gleb Natapov5cd21912010-03-18 15:20:26 +02003953 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov6e2fb2c2010-08-25 12:47:41 +03003954 struct read_cache *r = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003955 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Gleb Natapov3e2f65d2010-08-25 12:47:42 +03003956
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03003957 if (!string_insn_completed(ctxt)) {
3958 /*
3959 * Re-enter guest when pio read ahead buffer is empty
3960 * or, if it is not used, after each 1024 iteration.
3961 */
3962 if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
3963 (r->end == 0 || r->end != r->pos)) {
3964 /*
3965 * Reset read cache. Usually happens before
3966 * decode, but since instruction is restarted
3967 * we have to do it here.
3968 */
3969 ctxt->decode.mem_read.end = 0;
3970 return EMULATION_RESTART;
3971 }
3972 goto done; /* skip rip writeback */
Avi Kivity0fa6ccb2010-08-17 11:22:17 +03003973 }
Gleb Natapov5cd21912010-03-18 15:20:26 +02003974 }
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03003975
3976 ctxt->eip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02003977
3978done:
Avi Kivityda9cb572010-11-22 17:53:21 +02003979 if (rc == X86EMUL_PROPAGATE_FAULT)
3980 ctxt->have_exception = true;
Joerg Roedel775fde82011-04-04 12:39:24 +02003981 if (rc == X86EMUL_INTERCEPTED)
3982 return EMULATION_INTERCEPTED;
3983
Gleb Natapovd2ddd1c2010-08-25 12:47:43 +03003984 return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003985
3986twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003987 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003988 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003989 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003990 u16 size;
3991 unsigned long address;
3992
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003993 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003994 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003995 goto cannot_emulate;
3996
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003997 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003998 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003999 goto done;
4000
Avi Kivity33e38852008-05-21 15:34:25 +03004001 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02004002 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03004003 /* Disable writeback. */
4004 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05004005 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004006 case 2: /* lgdt */
Avi Kivity1a6440aef2010-08-01 12:35:10 +03004007 rc = read_descriptor(ctxt, ops, c->src.addr.mem,
Laurent Viviere4e03de2007-09-18 11:52:50 +02004008 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09004009 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004010 goto done;
4011 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03004012 /* Disable writeback. */
4013 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004014 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05004015 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02004016 if (c->modrm_mod == 3) {
4017 switch (c->modrm_rm) {
4018 case 1:
4019 rc = kvm_fix_hypercall(ctxt->vcpu);
Avi Kivity2b3d2a22008-12-23 19:46:01 +02004020 break;
4021 default:
4022 goto cannot_emulate;
4023 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05004024 } else {
Avi Kivity1a6440aef2010-08-01 12:35:10 +03004025 rc = read_descriptor(ctxt, ops, c->src.addr.mem,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05004026 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02004027 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09004028 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05004029 goto done;
4030 realmode_lidt(ctxt->vcpu, size, address);
4031 }
Avi Kivity16286d02008-04-14 14:40:50 +03004032 /* Disable writeback. */
4033 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004034 break;
4035 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03004036 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02004037 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004038 break;
4039 case 6: /* lmsw */
Avi Kivity9928ff62010-08-01 18:35:24 +03004040 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
Gleb Natapov93a152b2010-03-18 15:20:04 +02004041 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03004042 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004043 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02004044 case 5: /* not defined */
Gleb Natapov54b84862010-04-28 19:15:44 +03004045 emulate_ud(ctxt);
Avi Kivityda9cb572010-11-22 17:53:21 +02004046 rc = X86EMUL_PROPAGATE_FAULT;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02004047 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004048 case 7: /* invlpg*/
Avi Kivity38503912011-03-31 18:48:09 +02004049 rc = em_invlpg(ctxt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004050 break;
4051 default:
4052 goto cannot_emulate;
4053 }
4054 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02004055 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03004056 rc = emulate_syscall(ctxt, ops);
Andre Przywarae99f0502009-06-17 15:50:33 +02004057 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02004058 case 0x06:
4059 emulate_clts(ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02004060 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02004061 case 0x09: /* wbinvd */
Sheng Yangf5f48ee2010-06-30 12:25:15 +08004062 kvm_emulate_wbinvd(ctxt->vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08004063 break;
4064 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02004065 case 0x0d: /* GrpP (prefetch) */
4066 case 0x18: /* Grp16 (prefetch/nop) */
Avi Kivity018a98d2007-11-27 19:30:56 +02004067 break;
4068 case 0x20: /* mov cr, reg */
Avi Kivity1a0c7d42010-08-01 14:25:22 +03004069 c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02004070 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004071 case 0x21: /* mov from dr to reg */
Avi Kivityb27f3852010-08-01 14:25:22 +03004072 ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004073 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02004074 case 0x22: /* mov reg, cr */
Avi Kivity1a0c7d42010-08-01 14:25:22 +03004075 if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03004076 emulate_gp(ctxt, 0);
Avi Kivityda9cb572010-11-22 17:53:21 +02004077 rc = X86EMUL_PROPAGATE_FAULT;
Gleb Natapov0f122442010-04-28 19:15:31 +03004078 goto done;
4079 }
Avi Kivity018a98d2007-11-27 19:30:56 +02004080 c->dst.type = OP_NONE;
4081 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004082 case 0x23: /* mov from reg to dr */
Avi Kivityb27f3852010-08-01 14:25:22 +03004083 if (ops->set_dr(c->modrm_reg, c->src.val &
Gleb Natapov338dbc92010-04-28 19:15:32 +03004084 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
4085 ~0ULL : ~0U), ctxt->vcpu) < 0) {
4086 /* #UD condition is already handled by the code above */
Gleb Natapov54b84862010-04-28 19:15:44 +03004087 emulate_gp(ctxt, 0);
Avi Kivityda9cb572010-11-22 17:53:21 +02004088 rc = X86EMUL_PROPAGATE_FAULT;
Gleb Natapov338dbc92010-04-28 19:15:32 +03004089 goto done;
4090 }
4091
Laurent Viviera01af5e2007-09-24 11:10:56 +02004092 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004093 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02004094 case 0x30:
4095 /* wrmsr */
4096 msr_data = (u32)c->regs[VCPU_REGS_RAX]
4097 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03004098 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03004099 emulate_gp(ctxt, 0);
Avi Kivityda9cb572010-11-22 17:53:21 +02004100 rc = X86EMUL_PROPAGATE_FAULT;
Gleb Natapovfd525362010-03-18 15:20:13 +02004101 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02004102 }
4103 rc = X86EMUL_CONTINUE;
Avi Kivity018a98d2007-11-27 19:30:56 +02004104 break;
4105 case 0x32:
4106 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03004107 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03004108 emulate_gp(ctxt, 0);
Avi Kivityda9cb572010-11-22 17:53:21 +02004109 rc = X86EMUL_PROPAGATE_FAULT;
Gleb Natapovfd525362010-03-18 15:20:13 +02004110 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02004111 } else {
4112 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
4113 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
4114 }
4115 rc = X86EMUL_CONTINUE;
Avi Kivity018a98d2007-11-27 19:30:56 +02004116 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02004117 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03004118 rc = emulate_sysenter(ctxt, ops);
Andre Przywarae99f0502009-06-17 15:50:33 +02004119 break;
4120 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03004121 rc = emulate_sysexit(ctxt, ops);
Andre Przywarae99f0502009-06-17 15:50:33 +02004122 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004123 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004124 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02004125 if (!test_cc(c->b, ctxt->eflags))
4126 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08004127 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03004128 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02004129 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03004130 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02004131 break;
Wei Yongjunee45b582010-08-06 17:10:07 +08004132 case 0x90 ... 0x9f: /* setcc r/m8 */
4133 c->dst.val = test_cc(c->b, ctxt->eflags);
4134 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004135 case 0xa0: /* push fs */
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09004136 rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004137 break;
4138 case 0xa1: /* pop fs */
4139 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004140 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03004141 case 0xa3:
4142 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08004143 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02004144 /* only subword offset */
4145 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02004146 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03004147 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01004148 case 0xa4: /* shld imm8, r, r/m */
4149 case 0xa5: /* shld cl, r, r/m */
4150 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
4151 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004152 case 0xa8: /* push gs */
Takuya Yoshikawa4179bb02011-04-13 00:29:09 +09004153 rc = emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004154 break;
4155 case 0xa9: /* pop gs */
4156 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03004157 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03004158 case 0xab:
4159 bts: /* bts */
Laurent Vivier05f086f2007-09-24 11:10:55 +02004160 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03004161 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01004162 case 0xac: /* shrd imm8, r, r/m */
4163 case 0xad: /* shrd cl, r, r/m */
4164 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
4165 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03004166 case 0xae: /* clflush */
4167 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004168 case 0xb0 ... 0xb1: /* cmpxchg */
4169 /*
4170 * Save real source value, then compare EAX against
4171 * destination.
4172 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004173 c->src.orig_val = c->src.val;
4174 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02004175 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
4176 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004177 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004178 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004179 } else {
4180 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004181 c->dst.type = OP_REG;
Avi Kivity1a6440aef2010-08-01 12:35:10 +03004182 c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08004183 }
4184 break;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08004185 case 0xb2: /* lss */
4186 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08004187 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004188 case 0xb3:
4189 btr: /* btr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02004190 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004191 break;
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08004192 case 0xb4: /* lfs */
4193 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08004194 break;
4195 case 0xb5: /* lgs */
4196 rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
Wei Yongjun09b5f4d2010-08-23 14:56:54 +08004197 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004198 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004199 c->dst.bytes = c->op_bytes;
4200 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
4201 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004202 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004203 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004204 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004205 case 0:
4206 goto bt;
4207 case 1:
4208 goto bts;
4209 case 2:
4210 goto btr;
4211 case 3:
4212 goto btc;
4213 }
4214 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03004215 case 0xbb:
4216 btc: /* btc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02004217 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03004218 break;
Wei Yongjund9574a22010-08-10 13:48:22 +08004219 case 0xbc: { /* bsf */
4220 u8 zf;
4221 __asm__ ("bsf %2, %0; setz %1"
4222 : "=r"(c->dst.val), "=q"(zf)
4223 : "r"(c->src.val));
4224 ctxt->eflags &= ~X86_EFLAGS_ZF;
4225 if (zf) {
4226 ctxt->eflags |= X86_EFLAGS_ZF;
4227 c->dst.type = OP_NONE; /* Disable writeback. */
4228 }
4229 break;
4230 }
4231 case 0xbd: { /* bsr */
4232 u8 zf;
4233 __asm__ ("bsr %2, %0; setz %1"
4234 : "=r"(c->dst.val), "=q"(zf)
4235 : "r"(c->src.val));
4236 ctxt->eflags &= ~X86_EFLAGS_ZF;
4237 if (zf) {
4238 ctxt->eflags |= X86_EFLAGS_ZF;
4239 c->dst.type = OP_NONE; /* Disable writeback. */
4240 }
4241 break;
4242 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004243 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004244 c->dst.bytes = c->op_bytes;
4245 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
4246 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004247 break;
Wei Yongjun92f738a2010-08-17 09:19:34 +08004248 case 0xc0 ... 0xc1: /* xadd */
4249 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
4250 /* Write back the register source. */
4251 c->src.val = c->dst.orig_val;
4252 write_register_operand(&c->src);
4253 break;
Sheng Yanga012e652007-10-15 14:24:20 +08004254 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02004255 c->dst.bytes = c->op_bytes;
4256 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
4257 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08004258 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004259 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02004260 rc = emulate_grp9(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02004261 break;
Avi Kivity91269b82010-07-25 14:51:16 +03004262 default:
4263 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004264 }
Avi Kivity7d9ddae2010-08-30 17:12:28 +03004265
4266 if (rc != X86EMUL_CONTINUE)
4267 goto done;
4268
Avi Kivity6aa8b732006-12-10 02:21:36 -08004269 goto writeback;
4270
4271cannot_emulate:
Gleb Natapova0c0ab22011-03-28 16:57:49 +02004272 return EMULATION_FAILED;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004273}